blob: 547b27d486649c31cfeace9ecb6419ef59423c19 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000041 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000042
43 virtual bool runOnMachineFunction(MachineFunction &Fn);
44
45 virtual const char *getPassName() const {
46 return "ARM pseudo instruction expansion pass";
47 }
48
49 private:
Evan Cheng43130072010-05-12 23:13:12 +000050 void TransferImpOps(MachineInstr &OldMI,
51 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000052 bool ExpandMI(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000054 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000055 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
56 void ExpandVST(MachineBasicBlock::iterator &MBBI);
57 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Owen Anderson15b81b52011-04-05 17:24:25 +000058 void ExpandSBitOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000059 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
60 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000061 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
62 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000063 };
64 char ARMExpandPseudo::ID = 0;
65}
66
Evan Cheng43130072010-05-12 23:13:12 +000067/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
68/// the instructions created from the expansion.
69void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
70 MachineInstrBuilder &UseMI,
71 MachineInstrBuilder &DefMI) {
72 const TargetInstrDesc &Desc = OldMI.getDesc();
73 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
74 i != e; ++i) {
75 const MachineOperand &MO = OldMI.getOperand(i);
76 assert(MO.isReg() && MO.getReg());
77 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000078 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000079 else
Bob Wilson63569c92010-09-09 00:15:32 +000080 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000081 }
82}
83
Bob Wilson8466fa12010-09-13 23:01:35 +000084namespace {
85 // Constants for register spacing in NEON load/store instructions.
86 // For quad-register load-lane and store-lane pseudo instructors, the
87 // spacing is initially assumed to be EvenDblSpc, and that is changed to
88 // OddDblSpc depending on the lane number operand.
89 enum NEONRegSpacing {
90 SingleSpc,
91 EvenDblSpc,
92 OddDblSpc
93 };
94
95 // Entries for NEON load/store information table. The table is sorted by
96 // PseudoOpc for fast binary-search lookups.
97 struct NEONLdStTableEntry {
98 unsigned PseudoOpc;
99 unsigned RealOpc;
100 bool IsLoad;
101 bool HasWriteBack;
102 NEONRegSpacing RegSpacing;
103 unsigned char NumRegs; // D registers loaded or stored
104 unsigned char RegElts; // elements per D register; used for lane ops
105
106 // Comparison methods for binary search of the table.
107 bool operator<(const NEONLdStTableEntry &TE) const {
108 return PseudoOpc < TE.PseudoOpc;
109 }
110 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
111 return TE.PseudoOpc < PseudoOpc;
112 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000113 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
114 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000115 return PseudoOpc < TE.PseudoOpc;
116 }
117 };
118}
119
120static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000121{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
122{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
123{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
124{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
125{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
126{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
127
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000128{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000129{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000130{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000131{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000132{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000133{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000134
Bob Wilson8466fa12010-09-13 23:01:35 +0000135{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
136{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
137{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
138{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
139
140{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
141{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
142{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
143{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
144{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
145{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
146{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
147{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
148
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000149{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
150{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
151{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
152{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
153{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
154{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
155
Bob Wilson8466fa12010-09-13 23:01:35 +0000156{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
157{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
158{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
159{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
160{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
161{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
162{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
163{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
164{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
165{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
166
167{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
168{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
169{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
170{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
171{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
172{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
173
174{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
175{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
176{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
177{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
178{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
179{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
180
Bob Wilson86c6d802010-11-29 19:35:29 +0000181{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4},
182{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4},
183{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2},
184{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2},
185{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8},
186{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8},
187
Bob Wilson8466fa12010-09-13 23:01:35 +0000188{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
189{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
190{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
191{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
192{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
193{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
194{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
195{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
196{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
197{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
198
199{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
200{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
201{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
202{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
203{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
204{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
205
206{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000207{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000208{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
209{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000210{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000211{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
212{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000213{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000214{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
215
Bob Wilson6c4c9822010-11-30 00:00:35 +0000216{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4},
217{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4},
218{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2},
219{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2},
220{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8},
221{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8},
222
Bob Wilson8466fa12010-09-13 23:01:35 +0000223{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
224{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
225{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
226{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
227{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
228{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
229{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
230{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
231{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
232{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
233
234{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
235{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
236{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
237{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
238{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
239{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
240
241{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000242{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000243{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
244{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000245{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000246{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
247{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000248{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000249{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
250
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000251{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
252{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
253{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
254{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
255{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
256{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
257
Bob Wilson8466fa12010-09-13 23:01:35 +0000258{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
259{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
260{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
261{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
262
263{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
264{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
265{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
266{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
267{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
268{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
269{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
270{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
271
272{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
273{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
274{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
275{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
276{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
277{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
278{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
279{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
280{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
281{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
282
283{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
284{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
285{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
286{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
287{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
288{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
289
290{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
291{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
292{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
293{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
294{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
295{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
296
297{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
298{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
299{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
300{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
301{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
302{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
303{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
304{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
305{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
306{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
307
308{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
309{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
310{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
311{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
312{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
313{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
314
315{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000316{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000317{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
318{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000319{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000320{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
321{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000322{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000323{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
324
325{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
326{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
327{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
328{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
329{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
330{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
331{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
332{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
333{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
334{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
335
336{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
337{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
338{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
339{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
340{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
341{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
342
343{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000344{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000345{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
346{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000347{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000348{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
349{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000350{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 },
351{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000352};
353
354/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
355/// load or store pseudo instruction.
356static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
357 unsigned NumEntries = array_lengthof(NEONLdStTable);
358
359#ifndef NDEBUG
360 // Make sure the table is sorted.
361 static bool TableChecked = false;
362 if (!TableChecked) {
363 for (unsigned i = 0; i != NumEntries-1; ++i)
364 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
365 "NEONLdStTable is not sorted!");
366 TableChecked = true;
367 }
368#endif
369
370 const NEONLdStTableEntry *I =
371 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
372 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
373 return I;
374 return NULL;
375}
376
377/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
378/// corresponding to the specified register spacing. Not all of the results
379/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
380static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
381 const TargetRegisterInfo *TRI, unsigned &D0,
382 unsigned &D1, unsigned &D2, unsigned &D3) {
383 if (RegSpc == SingleSpc) {
384 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
385 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
386 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
387 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
388 } else if (RegSpc == EvenDblSpc) {
389 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
390 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
391 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
392 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
393 } else {
394 assert(RegSpc == OddDblSpc && "unknown register spacing");
395 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
396 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
397 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
398 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000399 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000400}
401
Bob Wilson82a9c842010-09-02 16:17:29 +0000402/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
403/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000404void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000405 MachineInstr &MI = *MBBI;
406 MachineBasicBlock &MBB = *MI.getParent();
407
Bob Wilson8466fa12010-09-13 23:01:35 +0000408 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
409 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
410 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
411 unsigned NumRegs = TableEntry->NumRegs;
412
413 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
414 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000415 unsigned OpIdx = 0;
416
417 bool DstIsDead = MI.getOperand(OpIdx).isDead();
418 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
419 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000420 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000421 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
422 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000423 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000424 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000425 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000426 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000427
Bob Wilson8466fa12010-09-13 23:01:35 +0000428 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000429 MIB.addOperand(MI.getOperand(OpIdx++));
430
Bob Wilsonffde0802010-09-02 16:00:54 +0000431 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000432 MIB.addOperand(MI.getOperand(OpIdx++));
433 MIB.addOperand(MI.getOperand(OpIdx++));
434 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000435 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000436 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000437
Bob Wilson19d644d2010-09-09 00:38:32 +0000438 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000439 // has an extra operand that is a use of the super-register. Record the
440 // operand index and skip over it.
441 unsigned SrcOpIdx = 0;
442 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
443 SrcOpIdx = OpIdx++;
444
445 // Copy the predicate operands.
446 MIB.addOperand(MI.getOperand(OpIdx++));
447 MIB.addOperand(MI.getOperand(OpIdx++));
448
449 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000450 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000451 if (SrcOpIdx != 0) {
452 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000453 MO.setImplicit(true);
454 MIB.addOperand(MO);
455 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000456 // Add an implicit def for the super-register.
457 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000458 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000459 MI.eraseFromParent();
460}
461
Bob Wilson01ba4612010-08-26 18:51:29 +0000462/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
463/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000464void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000465 MachineInstr &MI = *MBBI;
466 MachineBasicBlock &MBB = *MI.getParent();
467
Bob Wilson8466fa12010-09-13 23:01:35 +0000468 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
469 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
470 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
471 unsigned NumRegs = TableEntry->NumRegs;
472
473 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
474 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000475 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000476 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000477 MIB.addOperand(MI.getOperand(OpIdx++));
478
Bob Wilson709d5922010-08-25 23:27:42 +0000479 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000480 MIB.addOperand(MI.getOperand(OpIdx++));
481 MIB.addOperand(MI.getOperand(OpIdx++));
482 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000483 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000484 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000485
486 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000487 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000488 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000489 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000490 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000491 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000492 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000493 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000494 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000495
496 // Copy the predicate operands.
497 MIB.addOperand(MI.getOperand(OpIdx++));
498 MIB.addOperand(MI.getOperand(OpIdx++));
499
Bob Wilson7e701972010-08-30 18:10:48 +0000500 if (SrcIsKill)
501 // Add an implicit kill for the super-reg.
502 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000503 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000504 MI.eraseFromParent();
505}
506
Bob Wilson8466fa12010-09-13 23:01:35 +0000507/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
508/// register operands to real instructions with D register operands.
509void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
510 MachineInstr &MI = *MBBI;
511 MachineBasicBlock &MBB = *MI.getParent();
512
513 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
514 assert(TableEntry && "NEONLdStTable lookup failed");
515 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
516 unsigned NumRegs = TableEntry->NumRegs;
517 unsigned RegElts = TableEntry->RegElts;
518
519 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
520 TII->get(TableEntry->RealOpc));
521 unsigned OpIdx = 0;
522 // The lane operand is always the 3rd from last operand, before the 2
523 // predicate operands.
524 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
525
526 // Adjust the lane and spacing as needed for Q registers.
527 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
528 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
529 RegSpc = OddDblSpc;
530 Lane -= RegElts;
531 }
532 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
533
Ted Kremenek584520e2011-01-23 17:05:06 +0000534 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000535 unsigned DstReg = 0;
536 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000537 if (TableEntry->IsLoad) {
538 DstIsDead = MI.getOperand(OpIdx).isDead();
539 DstReg = MI.getOperand(OpIdx++).getReg();
540 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000541 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
542 if (NumRegs > 1)
543 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000544 if (NumRegs > 2)
545 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
546 if (NumRegs > 3)
547 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
548 }
549
550 if (TableEntry->HasWriteBack)
551 MIB.addOperand(MI.getOperand(OpIdx++));
552
553 // Copy the addrmode6 operands.
554 MIB.addOperand(MI.getOperand(OpIdx++));
555 MIB.addOperand(MI.getOperand(OpIdx++));
556 // Copy the am6offset operand.
557 if (TableEntry->HasWriteBack)
558 MIB.addOperand(MI.getOperand(OpIdx++));
559
560 // Grab the super-register source.
561 MachineOperand MO = MI.getOperand(OpIdx++);
562 if (!TableEntry->IsLoad)
563 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
564
565 // Add the subregs as sources of the new instruction.
566 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
567 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000568 MIB.addReg(D0, SrcFlags);
569 if (NumRegs > 1)
570 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000571 if (NumRegs > 2)
572 MIB.addReg(D2, SrcFlags);
573 if (NumRegs > 3)
574 MIB.addReg(D3, SrcFlags);
575
576 // Add the lane number operand.
577 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000578 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000579
Bob Wilson823611b2010-09-16 04:25:37 +0000580 // Copy the predicate operands.
581 MIB.addOperand(MI.getOperand(OpIdx++));
582 MIB.addOperand(MI.getOperand(OpIdx++));
583
Bob Wilson8466fa12010-09-13 23:01:35 +0000584 // Copy the super-register source to be an implicit source.
585 MO.setImplicit(true);
586 MIB.addOperand(MO);
587 if (TableEntry->IsLoad)
588 // Add an implicit def for the super-register.
589 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
590 TransferImpOps(MI, MIB, MIB);
591 MI.eraseFromParent();
592}
593
Bob Wilsonbd916c52010-09-13 23:55:10 +0000594/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
595/// register operands to real instructions with D register operands.
596void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
597 unsigned Opc, bool IsExt, unsigned NumRegs) {
598 MachineInstr &MI = *MBBI;
599 MachineBasicBlock &MBB = *MI.getParent();
600
601 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
602 unsigned OpIdx = 0;
603
604 // Transfer the destination register operand.
605 MIB.addOperand(MI.getOperand(OpIdx++));
606 if (IsExt)
607 MIB.addOperand(MI.getOperand(OpIdx++));
608
609 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
610 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
611 unsigned D0, D1, D2, D3;
612 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
613 MIB.addReg(D0).addReg(D1);
614 if (NumRegs > 2)
615 MIB.addReg(D2);
616 if (NumRegs > 3)
617 MIB.addReg(D3);
618
619 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000620 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000621
Bob Wilson823611b2010-09-16 04:25:37 +0000622 // Copy the predicate operands.
623 MIB.addOperand(MI.getOperand(OpIdx++));
624 MIB.addOperand(MI.getOperand(OpIdx++));
625
Bob Wilsonbd916c52010-09-13 23:55:10 +0000626 if (SrcIsKill)
627 // Add an implicit kill for the super-reg.
628 (*MIB).addRegisterKilled(SrcReg, TRI, true);
629 TransferImpOps(MI, MIB, MIB);
630 MI.eraseFromParent();
631}
632
Owen Anderson15b81b52011-04-05 17:24:25 +0000633void ARMExpandPseudo::ExpandSBitOp(MachineBasicBlock::iterator &MBBI) {
634 MachineInstr &MI = *MBBI;
635 MachineBasicBlock &MBB = *MI.getParent();
636 unsigned OldOpc = MI.getOpcode();
637 unsigned Opc = 0;
638 switch (OldOpc) {
639 case ARM::ADCSSrr:
640 Opc = ARM::ADCrr;
641 break;
642 case ARM::ADCSSri:
643 Opc = ARM::ADCri;
644 break;
645 case ARM::ADCSSrs:
646 Opc = ARM::ADCrs;
647 break;
648 case ARM::SBCSSrr:
649 Opc = ARM::SBCrr;
650 break;
651 case ARM::SBCSSri:
652 Opc = ARM::SBCri;
653 break;
654 case ARM::SBCSSrs:
655 Opc = ARM::SBCrs;
656 break;
657 default:
658 llvm_unreachable("Unknown opcode?");
659 }
660
661 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
662 MIB.addOperand(MachineOperand::CreateImm(0)); // Predicate
663 MIB.addOperand(MachineOperand::CreateImm(0)); // S bit
664 for (unsigned i = 0; i < MI.getNumOperands(); ++i)
665 MIB.addOperand(MI.getOperand(i));
666 TransferImpOps(MI, MIB, MIB);
667 MI.eraseFromParent();
668}
669
Evan Cheng9fe20092011-01-20 08:34:58 +0000670void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
671 MachineBasicBlock::iterator &MBBI) {
672 MachineInstr &MI = *MBBI;
673 unsigned Opcode = MI.getOpcode();
674 unsigned PredReg = 0;
675 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
676 unsigned DstReg = MI.getOperand(0).getReg();
677 bool DstIsDead = MI.getOperand(0).isDead();
678 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
679 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
680 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000681
Evan Cheng9fe20092011-01-20 08:34:58 +0000682 if (!STI->hasV6T2Ops() &&
683 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
684 // Expand into a movi + orr.
685 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
686 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
687 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
688 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000689
Evan Cheng9fe20092011-01-20 08:34:58 +0000690 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
691 unsigned ImmVal = (unsigned)MO.getImm();
692 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
693 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
694 LO16 = LO16.addImm(SOImmValV1);
695 HI16 = HI16.addImm(SOImmValV2);
696 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
697 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
698 LO16.addImm(Pred).addReg(PredReg).addReg(0);
699 HI16.addImm(Pred).addReg(PredReg).addReg(0);
700 TransferImpOps(MI, LO16, HI16);
701 MI.eraseFromParent();
702 return;
703 }
704
705 unsigned LO16Opc = 0;
706 unsigned HI16Opc = 0;
707 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
708 LO16Opc = ARM::t2MOVi16;
709 HI16Opc = ARM::t2MOVTi16;
710 } else {
711 LO16Opc = ARM::MOVi16;
712 HI16Opc = ARM::MOVTi16;
713 }
714
715 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
716 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
717 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
718 .addReg(DstReg);
719
720 if (MO.isImm()) {
721 unsigned Imm = MO.getImm();
722 unsigned Lo16 = Imm & 0xffff;
723 unsigned Hi16 = (Imm >> 16) & 0xffff;
724 LO16 = LO16.addImm(Lo16);
725 HI16 = HI16.addImm(Hi16);
726 } else {
727 const GlobalValue *GV = MO.getGlobal();
728 unsigned TF = MO.getTargetFlags();
729 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
730 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
731 }
732
733 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
734 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
735 LO16.addImm(Pred).addReg(PredReg);
736 HI16.addImm(Pred).addReg(PredReg);
737
738 TransferImpOps(MI, LO16, HI16);
739 MI.eraseFromParent();
740}
741
742bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
743 MachineBasicBlock::iterator MBBI) {
744 MachineInstr &MI = *MBBI;
745 unsigned Opcode = MI.getOpcode();
746 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000747 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000748 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000749 case ARM::VMOVScc:
750 case ARM::VMOVDcc: {
751 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
752 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
753 MI.getOperand(1).getReg())
754 .addReg(MI.getOperand(2).getReg(),
755 getKillRegState(MI.getOperand(2).isKill()))
756 .addImm(MI.getOperand(3).getImm()) // 'pred'
757 .addReg(MI.getOperand(4).getReg());
758
759 MI.eraseFromParent();
760 return true;
761 }
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000762 case ARM::MOVCCr: {
763 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVr),
764 MI.getOperand(1).getReg())
765 .addReg(MI.getOperand(2).getReg(),
766 getKillRegState(MI.getOperand(2).isKill()))
767 .addImm(MI.getOperand(3).getImm()) // 'pred'
768 .addReg(MI.getOperand(4).getReg())
769 .addReg(0); // 's' bit
770
771 MI.eraseFromParent();
772 return true;
773 }
774 case ARM::MOVCCs: {
775 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
776 (MI.getOperand(1).getReg()))
777 .addReg(MI.getOperand(2).getReg(),
778 getKillRegState(MI.getOperand(2).isKill()))
779 .addReg(MI.getOperand(3).getReg(),
780 getKillRegState(MI.getOperand(3).isKill()))
781 .addImm(MI.getOperand(4).getImm())
782 .addImm(MI.getOperand(5).getImm()) // 'pred'
783 .addReg(MI.getOperand(6).getReg())
784 .addReg(0); // 's' bit
785
786 MI.eraseFromParent();
787 return true;
788 }
Jim Grosbach39062762011-03-11 01:09:28 +0000789 case ARM::MOVCCi16: {
790 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
791 MI.getOperand(1).getReg())
792 .addImm(MI.getOperand(2).getImm())
793 .addImm(MI.getOperand(3).getImm()) // 'pred'
794 .addReg(MI.getOperand(4).getReg());
795
796 MI.eraseFromParent();
797 return true;
798 }
799 case ARM::MOVCCi: {
800 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi),
801 MI.getOperand(1).getReg())
802 .addImm(MI.getOperand(2).getImm())
803 .addImm(MI.getOperand(3).getImm()) // 'pred'
804 .addReg(MI.getOperand(4).getReg())
805 .addReg(0); // 's' bit
806
807 MI.eraseFromParent();
808 return true;
809 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000810 case ARM::MVNCCi: {
811 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
812 MI.getOperand(1).getReg())
813 .addImm(MI.getOperand(2).getImm())
814 .addImm(MI.getOperand(3).getImm()) // 'pred'
815 .addReg(MI.getOperand(4).getReg())
816 .addReg(0); // 's' bit
817
818 MI.eraseFromParent();
819 return true;
820 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000821 case ARM::Int_eh_sjlj_dispatchsetup: {
822 MachineFunction &MF = *MI.getParent()->getParent();
823 const ARMBaseInstrInfo *AII =
824 static_cast<const ARMBaseInstrInfo*>(TII);
825 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
826 // For functions using a base pointer, we rematerialize it (via the frame
827 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
828 // for us. Otherwise, expand to nothing.
829 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000830 int32_t NumBytes = AFI->getFramePtrSpillOffset();
831 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000832 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000833 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000834
835 if (AFI->isThumb2Function()) {
836 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
837 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
838 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000839 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
840 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000841 } else {
842 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
843 FramePtr, -NumBytes, ARMCC::AL, 0,
844 *TII);
845 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000846 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000847 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000848 MachineFrameInfo *MFI = MF.getFrameInfo();
849 unsigned MaxAlign = MFI->getMaxAlignment();
850 assert (!AFI->isThumb1OnlyFunction());
851 // Emit bic r6, r6, MaxAlign
852 unsigned bicOpc = AFI->isThumbFunction() ?
853 ARM::t2BICri : ARM::BICri;
854 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
855 TII->get(bicOpc), ARM::R6)
856 .addReg(ARM::R6, RegState::Kill)
857 .addImm(MaxAlign-1)));
858 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000859
860 }
861 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000862 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000863 }
864
Jim Grosbach7032f922010-10-14 22:57:13 +0000865 case ARM::MOVsrl_flag:
866 case ARM::MOVsra_flag: {
867 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000868 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
869 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000870 .addOperand(MI.getOperand(1))
871 .addReg(0)
872 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
873 : ARM_AM::asr), 1)))
874 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000875 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000876 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000877 }
878 case ARM::RRX: {
879 // This encodes as "MOVs Rd, Rm, rrx
880 MachineInstrBuilder MIB =
881 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
882 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000883 .addOperand(MI.getOperand(1))
884 .addOperand(MI.getOperand(1))
885 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000886 .addReg(0);
887 TransferImpOps(MI, MIB, MIB);
888 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000889 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000890 }
Jason W Kima0871e72010-12-08 23:14:44 +0000891 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000892 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000893 BuildMI(MBB, MBBI, MI.getDebugLoc(),
894 TII->get(ARM::BL))
895 .addExternalSymbol("__aeabi_read_tp", 0);
896
897 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
898 TransferImpOps(MI, MIB, MIB);
899 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000900 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000901 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000902 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000903 case ARM::t2LDRpci_pic: {
904 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000905 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000906 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000907 bool DstIsDead = MI.getOperand(0).isDead();
908 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000909 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
910 TII->get(NewLdOpc), DstReg)
911 .addOperand(MI.getOperand(1)));
Evan Cheng43130072010-05-12 23:13:12 +0000912 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
913 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
914 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000915 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000916 .addReg(DstReg)
917 .addOperand(MI.getOperand(2));
918 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000919 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000920 return true;
921 }
922
Evan Cheng53519f02011-01-21 18:55:51 +0000923 case ARM::MOV_ga_dyn:
924 case ARM::MOV_ga_pcrel:
925 case ARM::MOV_ga_pcrel_ldr:
926 case ARM::t2MOV_ga_dyn:
927 case ARM::t2MOV_ga_pcrel: {
928 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000929 unsigned LabelId = AFI->createPICLabelUId();
930 unsigned DstReg = MI.getOperand(0).getReg();
931 bool DstIsDead = MI.getOperand(0).isDead();
932 const MachineOperand &MO1 = MI.getOperand(1);
933 const GlobalValue *GV = MO1.getGlobal();
934 unsigned TF = MO1.getTargetFlags();
Owen Anderson670350b2011-03-17 23:52:05 +0000935 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode != ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000936 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
937 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
938 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel : ARM::t2MOVTi16_ga_pcrel;
939 unsigned LO16TF = isPIC
940 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
941 unsigned HI16TF = isPIC
942 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000943 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000944 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000945 : ARM::tPICADD;
946 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
947 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000948 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000949 .addImm(LabelId);
950 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000951 TII->get(HI16Opc), DstReg)
952 .addReg(DstReg)
953 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
954 .addImm(LabelId);
955 if (!isPIC) {
956 TransferImpOps(MI, MIB1, MIB2);
957 MI.eraseFromParent();
958 return true;
959 }
960
961 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000962 TII->get(PICAddOpc))
963 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
964 .addReg(DstReg).addImm(LabelId);
965 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000966 AddDefaultPred(MIB3);
967 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Evan Cheng9fe20092011-01-20 08:34:58 +0000968 (*MIB2).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
969 }
Evan Cheng53519f02011-01-21 18:55:51 +0000970 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000971 MI.eraseFromParent();
972 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000973 }
Evan Cheng43130072010-05-12 23:13:12 +0000974
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000975 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000976 case ARM::MOVCCi32imm:
977 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000978 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000979 ExpandMOV32BitImm(MBB, MBBI);
980 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000981
Owen Anderson15b81b52011-04-05 17:24:25 +0000982 case ARM::ADCSSri:
983 case ARM::ADCSSrr:
984 case ARM::ADCSSrs:
985 case ARM::SBCSSri:
986 case ARM::SBCSSrr:
987 case ARM::SBCSSrs:
988 ExpandSBitOp(MBBI);
989 return true;
990
Evan Chengd929f772010-05-13 00:17:02 +0000991 case ARM::VMOVQQ: {
992 unsigned DstReg = MI.getOperand(0).getReg();
993 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000994 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
995 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000996 unsigned SrcReg = MI.getOperand(1).getReg();
997 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000998 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
999 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +00001000 MachineInstrBuilder Even =
1001 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1002 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +00001003 .addReg(EvenDst,
1004 RegState::Define | getDeadRegState(DstIsDead))
1005 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +00001006 MachineInstrBuilder Odd =
1007 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1008 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +00001009 .addReg(OddDst,
1010 RegState::Define | getDeadRegState(DstIsDead))
1011 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +00001012 TransferImpOps(MI, Even, Odd);
1013 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001014 return true;
Bob Wilson709d5922010-08-25 23:27:42 +00001015 }
1016
Owen Anderson848b0c32011-03-29 16:45:53 +00001017 case ARM::VLDMQIA: {
1018 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001019 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001020 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001021 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001022
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001023 // Grab the Q register destination.
1024 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1025 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001026
1027 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001028 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001029
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001030 // Copy the predicate operands.
1031 MIB.addOperand(MI.getOperand(OpIdx++));
1032 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001033
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001034 // Add the destination operands (D subregs).
1035 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1036 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1037 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1038 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001039
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001040 // Add an implicit def for the super-register.
1041 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1042 TransferImpOps(MI, MIB, MIB);
1043 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001044 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001045 }
1046
Owen Anderson848b0c32011-03-29 16:45:53 +00001047 case ARM::VSTMQIA: {
1048 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001049 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001050 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001051 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001052
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001053 // Grab the Q register source.
1054 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1055 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001056
1057 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001058 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001059
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001060 // Copy the predicate operands.
1061 MIB.addOperand(MI.getOperand(OpIdx++));
1062 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001063
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001064 // Add the source operands (D subregs).
1065 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1066 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1067 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001068
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001069 if (SrcIsKill)
1070 // Add an implicit kill for the Q register.
1071 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001072
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001073 TransferImpOps(MI, MIB, MIB);
1074 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001075 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001076 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001077 case ARM::VDUPfqf:
1078 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001079 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1080 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001081 MachineInstrBuilder MIB =
1082 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1083 unsigned OpIdx = 0;
1084 unsigned SrcReg = MI.getOperand(1).getReg();
1085 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1086 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001087 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1088 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001089 // The lane is [0,1] for the containing DReg superregister.
1090 // Copy the dst/src register operands.
1091 MIB.addOperand(MI.getOperand(OpIdx++));
1092 MIB.addReg(DReg);
1093 ++OpIdx;
1094 // Add the lane select operand.
1095 MIB.addImm(Lane);
1096 // Add the predicate operands.
1097 MIB.addOperand(MI.getOperand(OpIdx++));
1098 MIB.addOperand(MI.getOperand(OpIdx++));
1099
1100 TransferImpOps(MI, MIB, MIB);
1101 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001102 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001103 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001104
Bob Wilsonffde0802010-09-02 16:00:54 +00001105 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001106 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001107 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001108 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001109 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001110 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001111 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001112 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001113 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001114 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001115 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001116 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001117 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001118 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001119 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001120 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001121 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001122 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001123 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001124 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001125 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001126 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001127 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001128 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001129 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001130 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001131 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001132 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001133 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001134 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001135 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001136 case ARM::VLD3q8oddPseudo:
1137 case ARM::VLD3q16oddPseudo:
1138 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001139 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001140 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001141 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001142 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001143 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001144 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001145 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001146 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001147 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001148 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001149 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001150 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001151 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001152 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001153 case ARM::VLD4q8oddPseudo:
1154 case ARM::VLD4q16oddPseudo:
1155 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001156 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001157 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001158 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001159 case ARM::VLD1DUPq8Pseudo:
1160 case ARM::VLD1DUPq16Pseudo:
1161 case ARM::VLD1DUPq32Pseudo:
1162 case ARM::VLD1DUPq8Pseudo_UPD:
1163 case ARM::VLD1DUPq16Pseudo_UPD:
1164 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001165 case ARM::VLD2DUPd8Pseudo:
1166 case ARM::VLD2DUPd16Pseudo:
1167 case ARM::VLD2DUPd32Pseudo:
1168 case ARM::VLD2DUPd8Pseudo_UPD:
1169 case ARM::VLD2DUPd16Pseudo_UPD:
1170 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001171 case ARM::VLD3DUPd8Pseudo:
1172 case ARM::VLD3DUPd16Pseudo:
1173 case ARM::VLD3DUPd32Pseudo:
1174 case ARM::VLD3DUPd8Pseudo_UPD:
1175 case ARM::VLD3DUPd16Pseudo_UPD:
1176 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001177 case ARM::VLD4DUPd8Pseudo:
1178 case ARM::VLD4DUPd16Pseudo:
1179 case ARM::VLD4DUPd32Pseudo:
1180 case ARM::VLD4DUPd8Pseudo_UPD:
1181 case ARM::VLD4DUPd16Pseudo_UPD:
1182 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001183 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001184 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001185
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001186 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001187 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001188 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001189 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001190 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001191 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001192 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001193 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001194 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001195 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001196 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001197 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001198 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001199 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001200 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001201 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001202 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001203 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001204 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001205 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001206 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001207 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001208 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001209 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001210 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001211 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001212 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001213 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001214 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001215 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001216 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001217 case ARM::VST3q8oddPseudo:
1218 case ARM::VST3q16oddPseudo:
1219 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001220 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001221 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001222 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001223 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001224 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001225 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001226 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001227 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001228 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001229 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001230 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001231 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001232 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001233 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001234 case ARM::VST4q8oddPseudo:
1235 case ARM::VST4q16oddPseudo:
1236 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001237 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001238 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001239 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001240 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001241 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001242
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001243 case ARM::VLD1LNq8Pseudo:
1244 case ARM::VLD1LNq16Pseudo:
1245 case ARM::VLD1LNq32Pseudo:
1246 case ARM::VLD1LNq8Pseudo_UPD:
1247 case ARM::VLD1LNq16Pseudo_UPD:
1248 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001249 case ARM::VLD2LNd8Pseudo:
1250 case ARM::VLD2LNd16Pseudo:
1251 case ARM::VLD2LNd32Pseudo:
1252 case ARM::VLD2LNq16Pseudo:
1253 case ARM::VLD2LNq32Pseudo:
1254 case ARM::VLD2LNd8Pseudo_UPD:
1255 case ARM::VLD2LNd16Pseudo_UPD:
1256 case ARM::VLD2LNd32Pseudo_UPD:
1257 case ARM::VLD2LNq16Pseudo_UPD:
1258 case ARM::VLD2LNq32Pseudo_UPD:
1259 case ARM::VLD3LNd8Pseudo:
1260 case ARM::VLD3LNd16Pseudo:
1261 case ARM::VLD3LNd32Pseudo:
1262 case ARM::VLD3LNq16Pseudo:
1263 case ARM::VLD3LNq32Pseudo:
1264 case ARM::VLD3LNd8Pseudo_UPD:
1265 case ARM::VLD3LNd16Pseudo_UPD:
1266 case ARM::VLD3LNd32Pseudo_UPD:
1267 case ARM::VLD3LNq16Pseudo_UPD:
1268 case ARM::VLD3LNq32Pseudo_UPD:
1269 case ARM::VLD4LNd8Pseudo:
1270 case ARM::VLD4LNd16Pseudo:
1271 case ARM::VLD4LNd32Pseudo:
1272 case ARM::VLD4LNq16Pseudo:
1273 case ARM::VLD4LNq32Pseudo:
1274 case ARM::VLD4LNd8Pseudo_UPD:
1275 case ARM::VLD4LNd16Pseudo_UPD:
1276 case ARM::VLD4LNd32Pseudo_UPD:
1277 case ARM::VLD4LNq16Pseudo_UPD:
1278 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001279 case ARM::VST1LNq8Pseudo:
1280 case ARM::VST1LNq16Pseudo:
1281 case ARM::VST1LNq32Pseudo:
1282 case ARM::VST1LNq8Pseudo_UPD:
1283 case ARM::VST1LNq16Pseudo_UPD:
1284 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001285 case ARM::VST2LNd8Pseudo:
1286 case ARM::VST2LNd16Pseudo:
1287 case ARM::VST2LNd32Pseudo:
1288 case ARM::VST2LNq16Pseudo:
1289 case ARM::VST2LNq32Pseudo:
1290 case ARM::VST2LNd8Pseudo_UPD:
1291 case ARM::VST2LNd16Pseudo_UPD:
1292 case ARM::VST2LNd32Pseudo_UPD:
1293 case ARM::VST2LNq16Pseudo_UPD:
1294 case ARM::VST2LNq32Pseudo_UPD:
1295 case ARM::VST3LNd8Pseudo:
1296 case ARM::VST3LNd16Pseudo:
1297 case ARM::VST3LNd32Pseudo:
1298 case ARM::VST3LNq16Pseudo:
1299 case ARM::VST3LNq32Pseudo:
1300 case ARM::VST3LNd8Pseudo_UPD:
1301 case ARM::VST3LNd16Pseudo_UPD:
1302 case ARM::VST3LNd32Pseudo_UPD:
1303 case ARM::VST3LNq16Pseudo_UPD:
1304 case ARM::VST3LNq32Pseudo_UPD:
1305 case ARM::VST4LNd8Pseudo:
1306 case ARM::VST4LNd16Pseudo:
1307 case ARM::VST4LNd32Pseudo:
1308 case ARM::VST4LNq16Pseudo:
1309 case ARM::VST4LNq32Pseudo:
1310 case ARM::VST4LNd8Pseudo_UPD:
1311 case ARM::VST4LNd16Pseudo_UPD:
1312 case ARM::VST4LNd32Pseudo_UPD:
1313 case ARM::VST4LNq16Pseudo_UPD:
1314 case ARM::VST4LNq32Pseudo_UPD:
1315 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001316 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001317
Evan Cheng9fe20092011-01-20 08:34:58 +00001318 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1319 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1320 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1321 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1322 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1323 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1324 }
Bob Wilson709d5922010-08-25 23:27:42 +00001325
Evan Cheng9fe20092011-01-20 08:34:58 +00001326 return false;
1327}
1328
1329bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1330 bool Modified = false;
1331
1332 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1333 while (MBBI != E) {
1334 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1335 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001336 MBBI = NMBBI;
1337 }
1338
1339 return Modified;
1340}
1341
1342bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001343 const TargetMachine &TM = MF.getTarget();
1344 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1345 TRI = TM.getRegisterInfo();
1346 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001347 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001348
1349 bool Modified = false;
1350 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1351 ++MFI)
1352 Modified |= ExpandMBB(*MFI);
1353 return Modified;
1354}
1355
1356/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1357/// expansion pass.
1358FunctionPass *llvm::createARMExpandPseudoPass() {
1359 return new ARMExpandPseudo();
1360}