blob: 2002f093866325c3ff8cfa628698121347381992 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
13#include "SPURegisterNames.h"
14#include "SPUISelLowering.h"
15#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000016#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000017#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000022#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000044 // Byte offset of the preferred slot (counted from the MSB)
45 int prefslotOffset(EVT VT) {
46 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000047 if (VT==MVT::i1) retval=3;
48 if (VT==MVT::i8) retval=3;
49 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000050
51 return retval;
52 }
Scott Michel94bd57e2009-01-15 04:41:47 +000053
Scott Michelc9c8b2a2009-01-26 03:31:40 +000054 //! Expand a library call into an actual call DAG node
55 /*!
56 \note
57 This code is taken from SelectionDAGLegalize, since it is not exposed as
58 part of the LLVM SelectionDAG API.
59 */
60
61 SDValue
62 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000063 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000064 // The input chain to this libcall is the entry node of the function.
65 // Legalizing the call will automatically add the previous call to the
66 // dependence.
67 SDValue InChain = DAG.getEntryNode();
68
69 TargetLowering::ArgListTy Args;
70 TargetLowering::ArgListEntry Entry;
71 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000072 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000073 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000074 Entry.Node = Op.getOperand(i);
75 Entry.Ty = ArgTy;
76 Entry.isSExt = isSigned;
77 Entry.isZExt = !isSigned;
78 Args.push_back(Entry);
79 }
80 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
81 TLI.getPointerTy());
82
83 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000084 const Type *RetTy =
85 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000086 std::pair<SDValue, SDValue> CallInfo =
87 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000088 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000089 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000090 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000091
92 return CallInfo.first;
93 }
Scott Michel266bc8f2007-12-04 22:23:35 +000094}
95
96SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000097 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
98 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000099
100 // Use _setjmp/_longjmp instead of setjmp/longjmp.
101 setUseUnderscoreSetJmp(true);
102 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000103
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000104 // Set RTLIB libcall names as used by SPU:
105 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
106
Scott Michel266bc8f2007-12-04 22:23:35 +0000107 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
109 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
110 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
111 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
112 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
113 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
114 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000115
Scott Michel266bc8f2007-12-04 22:23:35 +0000116 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000120
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
122 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
127 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000130
Scott Michel266bc8f2007-12-04 22:23:35 +0000131 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
133 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000134
135 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000137 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000139
Scott Michelf0569be2008-12-27 04:51:36 +0000140 setOperationAction(ISD::LOAD, VT, Custom);
141 setOperationAction(ISD::STORE, VT, Custom);
142 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
144 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
145
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
147 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000148 setTruncStoreAction(VT, StoreVT, Expand);
149 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 }
151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000153 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000155
156 setOperationAction(ISD::LOAD, VT, Custom);
157 setOperationAction(ISD::STORE, VT, Custom);
158
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
160 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000161 setTruncStoreAction(VT, StoreVT, Expand);
162 }
163 }
164
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
167 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000168
169 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
171 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000175
176 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
225 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000226
227 // SPU can do rotate right and left, so legalize it... but customize for i8
228 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000229
230 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
231 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
233 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
234 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::ROTL, MVT::i32, Legal);
237 setOperationAction(ISD::ROTL, MVT::i16, Legal);
238 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000239
Scott Michel266bc8f2007-12-04 22:23:35 +0000240 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::SHL, MVT::i8, Custom);
242 setOperationAction(ISD::SRL, MVT::i8, Custom);
243 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000244
Scott Michel02d711b2008-12-30 23:28:25 +0000245 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SHL, MVT::i64, Legal);
247 setOperationAction(ISD::SRL, MVT::i64, Legal);
248 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000249
Scott Michel5af8f0e2008-07-16 17:17:29 +0000250 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::MUL, MVT::i8, Custom);
252 setOperationAction(ISD::MUL, MVT::i32, Legal);
253 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000254
Eli Friedman6314ac22009-06-16 06:40:59 +0000255 // Expand double-width multiplication
256 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
258 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
259 setOperationAction(ISD::MULHU, MVT::i8, Expand);
260 setOperationAction(ISD::MULHS, MVT::i8, Expand);
261 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
262 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
263 setOperationAction(ISD::MULHU, MVT::i16, Expand);
264 setOperationAction(ISD::MULHS, MVT::i16, Expand);
265 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
266 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::MULHU, MVT::i32, Expand);
268 setOperationAction(ISD::MULHS, MVT::i32, Expand);
269 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
270 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
271 setOperationAction(ISD::MULHU, MVT::i64, Expand);
272 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000273
Scott Michel8bf61e82008-06-02 22:18:03 +0000274 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::ADD, MVT::i8, Custom);
276 setOperationAction(ISD::ADD, MVT::i64, Legal);
277 setOperationAction(ISD::SUB, MVT::i8, Custom);
278 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000279
Scott Michel266bc8f2007-12-04 22:23:35 +0000280 // SPU does not have BSWAP. It does have i32 support CTLZ.
281 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
283 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000284
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
286 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
292 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000296
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
298 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
299 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
300 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
301 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000302
Scott Michel8bf61e82008-06-02 22:18:03 +0000303 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000304 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::SELECT, MVT::i8, Legal);
306 setOperationAction(ISD::SELECT, MVT::i16, Legal);
307 setOperationAction(ISD::SELECT, MVT::i32, Legal);
308 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000309
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SETCC, MVT::i8, Legal);
311 setOperationAction(ISD::SETCC, MVT::i16, Legal);
312 setOperationAction(ISD::SETCC, MVT::i32, Legal);
313 setOperationAction(ISD::SETCC, MVT::i64, Legal);
314 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000315
Scott Michelf0569be2008-12-27 04:51:36 +0000316 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000318
Scott Michel77f452d2009-08-25 22:37:34 +0000319 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000320 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
323 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
324 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
325 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000326 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
327 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
329 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
330 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
331 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
332 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000334
335 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
Scott Michel9de57a92009-01-26 22:33:37 +0000338 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
340 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
342 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000347
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000348 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
349 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
350 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
351 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000352
353 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000355
Scott Michel5af8f0e2008-07-16 17:17:29 +0000356 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000357 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000359 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000361
Scott Michel1df30c42008-12-29 03:23:36 +0000362 setOperationAction(ISD::GlobalAddress, VT, Custom);
363 setOperationAction(ISD::ConstantPool, VT, Custom);
364 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000365 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000366
Scott Michel266bc8f2007-12-04 22:23:35 +0000367 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VAARG , MVT::Other, Expand);
372 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
373 setOperationAction(ISD::VAEND , MVT::Other, Expand);
374 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
375 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
376 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
379 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
381 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000382
Scott Michel266bc8f2007-12-04 22:23:35 +0000383 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000385
386 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // First set operation action for all vector types to expand. Then we
390 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
392 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
393 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
394 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
399 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
400 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000401
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000403 setOperationAction(ISD::ADD, VT, Legal);
404 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000406 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000408 setOperationAction(ISD::AND, VT, Legal);
409 setOperationAction(ISD::OR, VT, Legal);
410 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000411 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000412 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000413 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000414
Scott Michel266bc8f2007-12-04 22:23:35 +0000415 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000416 setOperationAction(ISD::SDIV, VT, Expand);
417 setOperationAction(ISD::SREM, VT, Expand);
418 setOperationAction(ISD::UDIV, VT, Expand);
419 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000420
421 // Custom lower build_vector, constant pool spills, insert and
422 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000423 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
424 setOperationAction(ISD::ConstantPool, VT, Custom);
425 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
426 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
427 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
428 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::AND, MVT::v16i8, Custom);
432 setOperationAction(ISD::OR, MVT::v16i8, Custom);
433 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
434 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000439 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000440
Scott Michel266bc8f2007-12-04 22:23:35 +0000441 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000442
Scott Michel266bc8f2007-12-04 22:23:35 +0000443 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000444 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000445 setTargetDAGCombine(ISD::ZERO_EXTEND);
446 setTargetDAGCombine(ISD::SIGN_EXTEND);
447 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000450
Scott Michele07d3de2008-12-09 03:37:19 +0000451 // Set pre-RA register scheduler default to BURR, which produces slightly
452 // better code than the default (could also be TDRR, but TargetLowering.h
453 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000454 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000455}
456
457const char *
458SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
459{
460 if (node_names.empty()) {
461 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
462 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
463 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
464 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000465 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000466 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000467 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
468 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
469 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000470 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000471 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000472 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000473 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000474 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
475 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000476 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
477 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000478 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
479 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
480 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000481 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000482 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000483 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
484 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
485 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 }
487
488 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
489
490 return ((i != node_names.end()) ? i->second : 0);
491}
492
Bill Wendlingb4202b82009-07-01 18:50:55 +0000493/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000494unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
495 return 3;
496}
497
Scott Michelf0569be2008-12-27 04:51:36 +0000498//===----------------------------------------------------------------------===//
499// Return the Cell SPU's SETCC result type
500//===----------------------------------------------------------------------===//
501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000503 // i8, i16 and i32 are valid SETCC result types
504 MVT::SimpleValueType retval;
505
506 switch(VT.getSimpleVT().SimpleTy){
507 case MVT::i1:
508 case MVT::i8:
509 retval = MVT::i8; break;
510 case MVT::i16:
511 retval = MVT::i16; break;
512 case MVT::i32:
513 default:
514 retval = MVT::i32;
515 }
516 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000517}
518
Scott Michel266bc8f2007-12-04 22:23:35 +0000519//===----------------------------------------------------------------------===//
520// Calling convention code:
521//===----------------------------------------------------------------------===//
522
523#include "SPUGenCallingConv.inc"
524
525//===----------------------------------------------------------------------===//
526// LowerOperation implementation
527//===----------------------------------------------------------------------===//
528
529/// Custom lower loads for CellSPU
530/*!
531 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
532 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000533
534 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000536
537\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000538%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000539%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000540%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000541%4 f32 = vec2perfslot %3
542%5 f64 = fp_extend %4
543\endverbatim
544*/
Dan Gohman475871a2008-07-27 21:46:04 +0000545static SDValue
546LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000547 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000548 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
550 EVT InVT = LN->getMemoryVT();
551 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000552 ISD::LoadExtType ExtType = LN->getExtensionType();
553 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000554 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000555 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000556 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
557 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000558
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000559 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000561 && "we should get only UNINDEXED adresses");
562 // clean aligned loads can be selected as-is
563 if (InVT.getSizeInBits() == 128 && alignment == 16)
564 return SDValue();
565
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000566 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000567 uint64_t mpi_offset = LN->getPointerInfo().Offset;
568 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000569 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
570 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000572 SDValue result;
573 SDValue basePtr = LN->getBasePtr();
574 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000575
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000576 if (alignment == 16) {
577 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000578
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000579 // Special cases for a known aligned load to simplify the base pointer
580 // and the rotation amount:
581 if (basePtr.getOpcode() == ISD::ADD
582 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
583 // Known offset into basePtr
584 int64_t offset = CN->getSExtValue();
585 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000587 if (rotamt < 0)
588 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000591
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000592 // Simplify the base pointer for this case:
593 basePtr = basePtr.getOperand(0);
594 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000595 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000596 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000597 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000598 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
600 || (basePtr.getOpcode() == SPUISD::IndirectAddr
601 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
602 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
603 // Plain aligned a-form address: rotate into preferred slot
604 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
605 int64_t rotamt = -pso;
606 if (rotamt < 0)
607 rotamt += 16;
608 rotate = DAG.getConstant(rotamt, MVT::i16);
609 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000610 // Offset the rotate amount by the basePtr and the preferred slot
611 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000612 int64_t rotamt = -pso;
613 if (rotamt < 0)
614 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000615 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000616 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000617 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000618 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000619 } else {
620 // Unaligned load: must be more pessimistic about addressing modes:
621 if (basePtr.getOpcode() == ISD::ADD) {
622 MachineFunction &MF = DAG.getMachineFunction();
623 MachineRegisterInfo &RegInfo = MF.getRegInfo();
624 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
625 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000627 SDValue Op0 = basePtr.getOperand(0);
628 SDValue Op1 = basePtr.getOperand(1);
629
630 if (isa<ConstantSDNode>(Op1)) {
631 // Convert the (add <ptr>, <const>) to an indirect address contained
632 // in a register. Note that this is done because we need to avoid
633 // creating a 0(reg) d-form address due to the SPU's block loads.
634 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
635 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
636 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
637 } else {
638 // Convert the (add <arg1>, <arg2>) to an indirect address, which
639 // will likely be lowered as a reg(reg) x-form address.
640 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
641 }
642 } else {
643 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
644 basePtr,
645 DAG.getConstant(0, PtrVT));
646 }
647
648 // Offset the rotate amount by the basePtr and the preferred slot
649 // byte offset
650 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
651 basePtr,
652 DAG.getConstant(-pso, PtrVT));
653 }
654
655 // Do the load as a i128 to allow possible shifting
656 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
657 lowMemPtr,
658 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000660 // When the size is not greater than alignment we get all data with just
661 // one load
662 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000663 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000664 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000665
666 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000667 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
668 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000669
Scott Michel30ee7df2008-12-04 03:02:42 +0000670 // Convert the loaded v16i8 vector to the appropriate vector type
671 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000673 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000674 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000676 }
677 // When alignment is less than the size, we might need (known only at
678 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000680 // extra kowledge, and might avoid the second load
681 else {
682 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000684 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
685 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000687 DAG.getConstant( 16, MVT::i32),
688 offset );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000689 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000690 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000691 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000693
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000694 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000696 basePtr,
697 DAG.getConstant(16, PtrVT)),
698 highMemPtr,
699 LN->isVolatile(), LN->isNonTemporal(), 16);
700
701 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
702 high.getValue(1));
703
704 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000705 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000706 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000708 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000709 DAG.getConstant( 16, MVT::i32),
710 offset
711 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000713 // Shift the low similarily
714 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000715 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000716
717 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000718 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000719 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
720
721 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000722 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000723 }
724
725 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000726 // Handle extending loads by extending the scalar result:
727 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000728 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000729 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000730 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000731 } else if (ExtType == ISD::EXTLOAD) {
732 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000733
Scott Michel30ee7df2008-12-04 03:02:42 +0000734 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000735 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000736
Dale Johannesen33c960f2009-02-04 20:06:27 +0000737 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000738 }
739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000741 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000742 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000743 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000744 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000747 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000748 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000749}
750
751/// Custom lower stores for CellSPU
752/*!
753 All CellSPU stores are aligned to 16-byte boundaries, so for elements
754 within a 16-byte block, we have to generate a shuffle to insert the
755 requested element into its place, then store the resulting block.
756 */
Dan Gohman475871a2008-07-27 21:46:04 +0000757static SDValue
758LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000759 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000760 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000761 EVT VT = Value.getValueType();
762 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
763 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000764 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000765 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000766 SDValue result;
767 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
768 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000769 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000770 uint64_t mpi_offset = SN->getPointerInfo().Offset;
771 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000772 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
773 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000774
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000775
776 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000777 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000778 && "we should get only UNINDEXED adresses");
779 // clean aligned loads can be selected as-is
780 if (StVT.getSizeInBits() == 128 && alignment == 16)
781 return SDValue();
782
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000783 SDValue alignLoadVec;
784 SDValue basePtr = SN->getBasePtr();
785 SDValue the_chain = SN->getChain();
786 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000787
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000788 if (alignment == 16) {
789 ConstantSDNode *CN;
790 // Special cases for a known aligned load to simplify the base pointer
791 // and insertion byte:
792 if (basePtr.getOpcode() == ISD::ADD
793 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
794 // Known offset into basePtr
795 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000796
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000797 // Simplify the base pointer for this case:
798 basePtr = basePtr.getOperand(0);
799 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
800 basePtr,
801 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000802
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000803 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000804 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000805 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000806 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000807 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000808 } else {
809 // Otherwise, assume it's at byte 0 of basePtr
810 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
811 basePtr,
812 DAG.getConstant(0, PtrVT));
813 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000814 basePtr,
815 DAG.getConstant(0, PtrVT));
816 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000817 } else {
818 // Unaligned load: must be more pessimistic about addressing modes:
819 if (basePtr.getOpcode() == ISD::ADD) {
820 MachineFunction &MF = DAG.getMachineFunction();
821 MachineRegisterInfo &RegInfo = MF.getRegInfo();
822 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
823 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000824
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000825 SDValue Op0 = basePtr.getOperand(0);
826 SDValue Op1 = basePtr.getOperand(1);
827
828 if (isa<ConstantSDNode>(Op1)) {
829 // Convert the (add <ptr>, <const>) to an indirect address contained
830 // in a register. Note that this is done because we need to avoid
831 // creating a 0(reg) d-form address due to the SPU's block loads.
832 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
833 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
834 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
835 } else {
836 // Convert the (add <arg1>, <arg2>) to an indirect address, which
837 // will likely be lowered as a reg(reg) x-form address.
838 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
839 }
840 } else {
841 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
842 basePtr,
843 DAG.getConstant(0, PtrVT));
844 }
845
846 // Insertion point is solely determined by basePtr's contents
847 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
848 basePtr,
849 DAG.getConstant(0, PtrVT));
850 }
851
852 // Load the lower part of the memory to which to store.
853 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
854 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000855
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000856 // if we don't need to store over the 16 byte boundary, one store suffices
857 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000858 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000859 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000861 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000862 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000863
864 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000865 && (theValue.getOpcode() == ISD::AssertZext
866 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000867 // Drill down and get the value for zero- and sign-extended
868 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000869 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000870 }
871
Scott Michel9de5d0d2008-01-11 02:53:15 +0000872 // If the base pointer is already a D-form address, then just create
873 // a new D-form address with a slot offset and the orignal base pointer.
874 // Otherwise generate a D-form address with the slot offset relative
875 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000876#if !defined(NDEBUG)
877 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000878 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000879 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000880 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000881 }
882#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000883
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000884 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
885 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000886 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000887 theValue);
888
Dale Johannesen33c960f2009-02-04 20:06:27 +0000889 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000890 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000891 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000893
Dale Johannesen33c960f2009-02-04 20:06:27 +0000894 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000895 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000896 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000897 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000898
Scott Michel266bc8f2007-12-04 22:23:35 +0000899 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000900 // do the store when it might cross the 16 byte memory access boundary.
901 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000903 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000904
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000906 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
907 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000908 DAG.getConstant(0xf, MVT::i32));
909 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000911 DAG.getConstant( 16, MVT::i32),
912 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000913 SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000914 DAG.getConstant( VT.getSizeInBits()/8,
915 MVT::i32),
916 offset_compl);
917 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000918 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000919 DAG.getConstant( 16, MVT::i32),
920 DAG.getConstant( VT.getSizeInBits()/8,
921 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000924 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000925
926 // Create the 128 bit masks that have ones where the data to store is
927 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 SDValue lowmask, himask;
929 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000930 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000931 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000932 // this is e.g. in the case of store i32, align 2
933 if (!VT.isVector()){
934 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
935 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000936 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000937 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000939 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000940
Torok Edwindac237e2009-07-08 20:53:28 +0000941 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000942 else {
943 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946 // this will zero, if there are no data that goes to the high quad
947 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000948 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000949 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000950 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000951
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000952 // Load in the old data and zero out the parts that will be overwritten with
953 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000954 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000955 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
956 DAG.getConstant( 16, PtrVT)),
957 highMemPtr,
958 SN->isVolatile(), SN->isNonTemporal(), 16);
959 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
960 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000961
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000962 low = DAG.getNode(ISD::AND, dl, MVT::i128,
963 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000964 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
966 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000967 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
968
969 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000971 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
972 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000973 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000974 offset_compl);
975
976 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000977 // Need to convert vectors here to integer as 'OR'ing floats assert
978 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
979 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
980 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
981 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
982 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
983 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000984
985 low = DAG.getStore(the_chain, dl, rlow, basePtr,
986 lowMemPtr,
987 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000988 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000989 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
990 DAG.getConstant( 16, PtrVT)),
991 highMemPtr,
992 SN->isVolatile(), SN->isNonTemporal(), 16);
993 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
994 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000995 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000996
997 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000998}
999
Scott Michel94bd57e2009-01-15 04:41:47 +00001000//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001001static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001002LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001003 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001004 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001005 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001006 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1007 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001008 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001009 // FIXME there is no actual debug info here
1010 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001011
1012 if (TM.getRelocationModel() == Reloc::Static) {
1013 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001014 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001015 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001016 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001017 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1018 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1019 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 }
1021 }
1022
Torok Edwinc23197a2009-07-14 16:55:14 +00001023 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001024 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001025 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001026}
1027
Scott Michel94bd57e2009-01-15 04:41:47 +00001028//! Alternate entry point for generating the address of a constant pool entry
1029SDValue
1030SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1031 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1032}
1033
Dan Gohman475871a2008-07-27 21:46:04 +00001034static SDValue
1035LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001036 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001037 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001038 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1039 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001040 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001041 // FIXME there is no actual debug info here
1042 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001043
1044 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001045 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001046 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001047 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001048 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1049 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1050 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001051 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001052 }
1053
Torok Edwinc23197a2009-07-14 16:55:14 +00001054 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001055 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001056 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001057}
1058
Dan Gohman475871a2008-07-27 21:46:04 +00001059static SDValue
1060LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001061 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001062 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001063 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001064 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1065 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001066 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001067 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001068 // FIXME there is no actual debug info here
1069 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001070
Scott Michel266bc8f2007-12-04 22:23:35 +00001071 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001072 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001073 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001074 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001075 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1076 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1077 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001078 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001079 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001080 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001081 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001082 /*NOTREACHED*/
1083 }
1084
Dan Gohman475871a2008-07-27 21:46:04 +00001085 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001086}
1087
Nate Begemanccef5802008-02-14 18:43:04 +00001088//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001089static SDValue
1090LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001091 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001092 // FIXME there is no actual debug info here
1093 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001094
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001096 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1097
1098 assert((FP != 0) &&
1099 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001100
Scott Michel170783a2007-12-19 20:15:47 +00001101 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 SDValue T = DAG.getConstant(dbits, MVT::i64);
1103 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001104 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 }
1107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001109}
1110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111SDValue
1112SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001113 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::InputArg>
1115 &Ins,
1116 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001117 SmallVectorImpl<SDValue> &InVals)
1118 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119
Scott Michel266bc8f2007-12-04 22:23:35 +00001120 MachineFunction &MF = DAG.getMachineFunction();
1121 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001122 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001123 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001124
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001125 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001127 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001128
Owen Andersone50ed302009-08-10 22:56:29 +00001129 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001130
Kalle Raiskilad258c492010-07-08 21:15:22 +00001131 SmallVector<CCValAssign, 16> ArgLocs;
1132 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1133 *DAG.getContext());
1134 // FIXME: allow for other calling conventions
1135 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1136
Scott Michel266bc8f2007-12-04 22:23:35 +00001137 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001139 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001140 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001141 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001142 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001143
Kalle Raiskilad258c492010-07-08 21:15:22 +00001144 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001145 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001146
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001148 default:
1149 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1150 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001152 ArgRegClass = &SPU::R8CRegClass;
1153 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001155 ArgRegClass = &SPU::R16CRegClass;
1156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001158 ArgRegClass = &SPU::R32CRegClass;
1159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001161 ArgRegClass = &SPU::R64CRegClass;
1162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001164 ArgRegClass = &SPU::GPRCRegClass;
1165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001167 ArgRegClass = &SPU::R32FPRegClass;
1168 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001170 ArgRegClass = &SPU::R64FPRegClass;
1171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 case MVT::v2f64:
1173 case MVT::v4f32:
1174 case MVT::v2i64:
1175 case MVT::v4i32:
1176 case MVT::v8i16:
1177 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001178 ArgRegClass = &SPU::VECREGRegClass;
1179 break;
Scott Micheld976c212008-10-30 01:51:48 +00001180 }
1181
1182 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001183 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001185 ++ArgRegIdx;
1186 } else {
1187 // We need to load the argument to a virtual register if we determined
1188 // above that we ran out of physical registers of the appropriate type
1189 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001190 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001192 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1193 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 ArgOffset += StackSlotSize;
1195 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001196
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001198 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001200 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001201
Scott Micheld976c212008-10-30 01:51:48 +00001202 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001203 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204 // FIXME: we should be able to query the argument registers from
1205 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001206 static const unsigned ArgRegs[] = {
1207 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1208 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1209 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1210 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1211 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1212 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1213 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1214 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1215 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1216 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1217 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1218 };
1219 // size of ArgRegs array
1220 unsigned NumArgRegs = 77;
1221
Scott Micheld976c212008-10-30 01:51:48 +00001222 // We will spill (79-3)+1 registers to the stack
1223 SmallVector<SDValue, 79-3+1> MemOps;
1224
1225 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001226 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001227 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001228 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001229 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001230 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1231 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001232 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001233 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001236
1237 // Increment address by stack slot size for the next stored argument
1238 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001239 }
1240 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001244
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001246}
1247
1248/// isLSAAddress - Return the immediate to use if the specified
1249/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001250static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001251 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001253
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001254 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1256 (Addr << 14 >> 14) != Addr)
1257 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001258
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001260}
1261
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001263SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001264 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001265 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001267 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 const SmallVectorImpl<ISD::InputArg> &Ins,
1269 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001270 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001271 // CellSPU target does not yet support tail call optimization.
1272 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273
1274 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1275 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001276 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001277
1278 SmallVector<CCValAssign, 16> ArgLocs;
1279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001280 *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001281 // FIXME: allow for other calling conventions
1282 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283
Kalle Raiskilad258c492010-07-08 21:15:22 +00001284 const unsigned NumArgRegs = ArgLocs.size();
1285
Scott Michel266bc8f2007-12-04 22:23:35 +00001286
1287 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001289
Scott Michel266bc8f2007-12-04 22:23:35 +00001290 // Set up a copy of the stack pointer for use loading and storing any
1291 // arguments that may not fit in the registers available for argument
1292 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001294
Scott Michel266bc8f2007-12-04 22:23:35 +00001295 // Figure out which arguments are going to go in registers, and which in
1296 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001297 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001298 unsigned ArgRegIdx = 0;
1299
1300 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001301 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001304
Kalle Raiskilad258c492010-07-08 21:15:22 +00001305 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1306 SDValue Arg = OutVals[ArgRegIdx];
1307 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001308
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 // PtrOff will be used to store the current argument to the stack if a
1310 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001312 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001313
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001315 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 case MVT::i8:
1317 case MVT::i16:
1318 case MVT::i32:
1319 case MVT::i64:
1320 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 case MVT::f32:
1322 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 case MVT::v2i64:
1324 case MVT::v2f64:
1325 case MVT::v4f32:
1326 case MVT::v4i32:
1327 case MVT::v8i16:
1328 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001330 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001332 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1333 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001334 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001335 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 }
1337 break;
1338 }
1339 }
1340
Bill Wendlingce90c242009-12-28 01:31:11 +00001341 // Accumulate how many bytes are to be pushed on the stack, including the
1342 // linkage area, and parameter passing area. According to the SPU ABI,
1343 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001344 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001345
1346 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001347 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1348 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001349
1350 if (!MemOpChains.empty()) {
1351 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 &MemOpChains[0], MemOpChains.size());
1354 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001355
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 // Build a sequence of copy-to-reg nodes chained together with token chain
1357 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001360 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 InFlag = Chain.getValue(1);
1363 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001364
Dan Gohman475871a2008-07-27 21:46:04 +00001365 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001367
Bill Wendling056292f2008-09-16 21:48:12 +00001368 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1369 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1370 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001371 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001372 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001373 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001375 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001376
Scott Michel9de5d0d2008-01-11 02:53:15 +00001377 if (!ST->usingLargeMem()) {
1378 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1379 // style calls, otherwise, external symbols are BRASL calls. This assumes
1380 // that declared/defined symbols are in the same compilation unit and can
1381 // be reached through PC-relative jumps.
1382 //
1383 // NOTE:
1384 // This may be an unsafe assumption for JIT and really large compilation
1385 // units.
1386 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001387 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001388 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001389 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001390 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001391 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001392 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1393 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001394 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001395 }
Scott Michel1df30c42008-12-29 03:23:36 +00001396 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001398 SDValue Zero = DAG.getConstant(0, PtrVT);
1399 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1400 Callee.getValueType());
1401
1402 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001403 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001404 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001405 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001406 }
1407 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001408 // If this is an absolute destination address that appears to be a legal
1409 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001410 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001411 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001412
1413 Ops.push_back(Chain);
1414 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001415
Scott Michel266bc8f2007-12-04 22:23:35 +00001416 // Add argument registers to the end of the list so that they are known live
1417 // into the call.
1418 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001419 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001421
Gabor Greifba36cb52008-08-28 21:40:38 +00001422 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001424 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001425 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001426 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 InFlag = Chain.getValue(1);
1428
Chris Lattnere563bbc2008-10-11 22:08:30 +00001429 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1430 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001431 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001432 InFlag = Chain.getValue(1);
1433
Dan Gohman98ca4f22009-08-05 01:29:28 +00001434 // If the function returns void, just return the chain.
1435 if (Ins.empty())
1436 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001437
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001438 // Now handle the return value(s)
1439 SmallVector<CCValAssign, 16> RVLocs;
1440 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1441 RVLocs, *DAG.getContext());
1442 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1443
1444
Scott Michel266bc8f2007-12-04 22:23:35 +00001445 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001446 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1447 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001449 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1450 InFlag);
1451 Chain = Val.getValue(1);
1452 InFlag = Val.getValue(2);
1453 InVals.push_back(Val);
1454 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001455
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001457}
1458
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459SDValue
1460SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001461 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001463 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001464 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1468 RVLocs, *DAG.getContext());
1469 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001470
Scott Michel266bc8f2007-12-04 22:23:35 +00001471 // If this is the first return lowered for this function, add the regs to the
1472 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001473 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001474 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001475 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001476 }
1477
Dan Gohman475871a2008-07-27 21:46:04 +00001478 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001479
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 // Copy the result values into the output registers.
1481 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1482 CCValAssign &VA = RVLocs[i];
1483 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001484 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001485 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001486 Flag = Chain.getValue(1);
1487 }
1488
Gabor Greifba36cb52008-08-28 21:40:38 +00001489 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001491 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001493}
1494
1495
1496//===----------------------------------------------------------------------===//
1497// Vector related lowering:
1498//===----------------------------------------------------------------------===//
1499
1500static ConstantSDNode *
1501getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001502 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001503
Scott Michel266bc8f2007-12-04 22:23:35 +00001504 // Check to see if this buildvec has a single non-undef value in its elements.
1505 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1506 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001507 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 OpVal = N->getOperand(i);
1509 else if (OpVal != N->getOperand(i))
1510 return 0;
1511 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001512
Gabor Greifba36cb52008-08-28 21:40:38 +00001513 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001514 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001515 return CN;
1516 }
1517 }
1518
Scott Michel7ea02ff2009-03-17 01:15:45 +00001519 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001520}
1521
1522/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1523/// and the value fits into an unsigned 18-bit constant, and if so, return the
1524/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001525SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001526 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001527 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001528 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001530 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001531 uint32_t upper = uint32_t(UValue >> 32);
1532 uint32_t lower = uint32_t(UValue);
1533 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001535 Value = Value >> 32;
1536 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001537 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001538 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 }
1540
Dan Gohman475871a2008-07-27 21:46:04 +00001541 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001542}
1543
1544/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1545/// and the value fits into a signed 16-bit constant, and if so, return the
1546/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001547SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001548 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001550 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001552 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001553 uint32_t upper = uint32_t(UValue >> 32);
1554 uint32_t lower = uint32_t(UValue);
1555 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001556 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001557 Value = Value >> 32;
1558 }
Scott Michelad2715e2008-03-05 23:02:02 +00001559 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001560 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001561 }
1562 }
1563
Dan Gohman475871a2008-07-27 21:46:04 +00001564 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001565}
1566
1567/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1568/// and the value fits into a signed 10-bit constant, and if so, return the
1569/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001570SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001571 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001572 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001573 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001575 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001576 uint32_t upper = uint32_t(UValue >> 32);
1577 uint32_t lower = uint32_t(UValue);
1578 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001579 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001580 Value = Value >> 32;
1581 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001582 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001583 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001584 }
1585
Dan Gohman475871a2008-07-27 21:46:04 +00001586 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001587}
1588
1589/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1590/// and the value fits into a signed 8-bit constant, and if so, return the
1591/// constant.
1592///
1593/// @note: The incoming vector is v16i8 because that's the only way we can load
1594/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1595/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001596SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001597 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001598 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001599 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001601 && Value <= 0xffff /* truncated from uint64_t */
1602 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001603 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001605 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001606 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 }
1608
Dan Gohman475871a2008-07-27 21:46:04 +00001609 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001610}
1611
1612/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1613/// and the value fits into a signed 16-bit constant, and if so, return the
1614/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001615SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001616 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001617 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001618 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001620 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001622 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 }
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001626}
1627
1628/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001629SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 }
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001635}
1636
1637/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001638SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001639 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001641 }
1642
Dan Gohman475871a2008-07-27 21:46:04 +00001643 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001644}
1645
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001646//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001647static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001648LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT VT = Op.getValueType();
1650 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001651 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001652 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1653 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1654 unsigned minSplatBits = EltVT.getSizeInBits();
1655
1656 if (minSplatBits < 16)
1657 minSplatBits = 16;
1658
1659 APInt APSplatBits, APSplatUndef;
1660 unsigned SplatBitSize;
1661 bool HasAnyUndefs;
1662
1663 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1664 HasAnyUndefs, minSplatBits)
1665 || minSplatBits < SplatBitSize)
1666 return SDValue(); // Wasn't a constant vector or splat exceeded min
1667
1668 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001669
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001671 default:
1672 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1673 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001674 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001676 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001677 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001678 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001679 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001681 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001683 break;
1684 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001686 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001687 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001688 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001689 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001691 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001693 break;
1694 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001696 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001697 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1698 SmallVector<SDValue, 8> Ops;
1699
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001701 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001703 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001705 unsigned short Value16 = SplatBits;
1706 SDValue T = DAG.getConstant(Value16, EltVT);
1707 SmallVector<SDValue, 8> Ops;
1708
1709 Ops.assign(8, T);
1710 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001711 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001713 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001714 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001715 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001717 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001718 }
1719 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001720
Dan Gohman475871a2008-07-27 21:46:04 +00001721 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001722}
1723
Scott Michel7ea02ff2009-03-17 01:15:45 +00001724/*!
1725 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001726SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001727SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001728 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001729 uint32_t upper = uint32_t(SplatVal >> 32);
1730 uint32_t lower = uint32_t(SplatVal);
1731
1732 if (upper == lower) {
1733 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001735 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001737 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001738 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001739 bool upper_special, lower_special;
1740
1741 // NOTE: This code creates common-case shuffle masks that can be easily
1742 // detected as common expressions. It is not attempting to create highly
1743 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1744
1745 // Detect if the upper or lower half is a special shuffle mask pattern:
1746 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1747 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1748
Scott Michel7ea02ff2009-03-17 01:15:45 +00001749 // Both upper and lower are special, lower to a constant pool load:
1750 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1752 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001753 SplatValCN, SplatValCN);
1754 }
1755
1756 SDValue LO32;
1757 SDValue HI32;
1758 SmallVector<SDValue, 16> ShufBytes;
1759 SDValue Result;
1760
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001761 // Create lower vector if not a special pattern
1762 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001764 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001766 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001767 }
1768
1769 // Create upper vector if not a special pattern
1770 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001774 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001775 }
1776
1777 // If either upper or lower are special, then the two input operands are
1778 // the same (basically, one of them is a "don't care")
1779 if (lower_special)
1780 LO32 = HI32;
1781 if (upper_special)
1782 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001783
1784 for (int i = 0; i < 4; ++i) {
1785 uint64_t val = 0;
1786 for (int j = 0; j < 4; ++j) {
1787 SDValue V;
1788 bool process_upper, process_lower;
1789 val <<= 8;
1790 process_upper = (upper_special && (i & 1) == 0);
1791 process_lower = (lower_special && (i & 1) == 1);
1792
1793 if (process_upper || process_lower) {
1794 if ((process_upper && upper == 0)
1795 || (process_lower && lower == 0))
1796 val |= 0x80;
1797 else if ((process_upper && upper == 0xffffffff)
1798 || (process_lower && lower == 0xffffffff))
1799 val |= 0xc0;
1800 else if ((process_upper && upper == 0x80000000)
1801 || (process_lower && lower == 0x80000000))
1802 val |= (j == 0 ? 0xe0 : 0x80);
1803 } else
1804 val |= i * 4 + j + ((i & 1) * 16);
1805 }
1806
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001808 }
1809
Dale Johannesened2eee62009-02-06 01:31:28 +00001810 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001812 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001813 }
1814}
1815
Scott Michel266bc8f2007-12-04 22:23:35 +00001816/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1817/// which the Cell can operate. The code inspects V3 to ascertain whether the
1818/// permutation vector, V3, is monotonically increasing with one "exception"
1819/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001820/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001821/// In either case, the net result is going to eventually invoke SHUFB to
1822/// permute/shuffle the bytes from V1 and V2.
1823/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001824/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001825/// control word for byte/halfword/word insertion. This takes care of a single
1826/// element move from V2 into V1.
1827/// \note
1828/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001829static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001830 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue V1 = Op.getOperand(0);
1832 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001833 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001834
Scott Michel266bc8f2007-12-04 22:23:35 +00001835 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001836
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 // If we have a single element being moved from V1 to V2, this can be handled
1838 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001839 // to be monotonically increasing with one exception element, and the source
1840 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT VecVT = V1.getValueType();
1842 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001843 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001844 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001845 unsigned V2EltIdx0 = 0;
1846 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001847 unsigned MaxElts = VecVT.getVectorNumElements();
1848 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001850 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001851 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001852 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001853
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001856 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001858 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001859 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001862 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001864 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001865 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001866 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001868
Nate Begeman9008ca62009-04-27 18:41:29 +00001869 for (unsigned i = 0; i != MaxElts; ++i) {
1870 if (SVN->getMaskElt(i) < 0)
1871 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872
Nate Begeman9008ca62009-04-27 18:41:29 +00001873 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001874
Nate Begeman9008ca62009-04-27 18:41:29 +00001875 if (monotonic) {
1876 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001877 // TODO: optimize for the monotonic case when several consecutive
1878 // elements are taken form V2. Do we ever get such a case?
1879 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1880 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1881 else
1882 monotonic = false;
1883 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001884 } else if (CurrElt != SrcElt) {
1885 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001886 }
1887
Nate Begeman9008ca62009-04-27 18:41:29 +00001888 ++CurrElt;
1889 }
1890
1891 if (rotate) {
1892 if (PrevElt > 0 && SrcElt < MaxElts) {
1893 if ((PrevElt == SrcElt - 1)
1894 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001895 PrevElt = SrcElt;
1896 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001897 rotate = false;
1898 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001899 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1900 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001901 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001902 PrevElt = SrcElt;
1903 } else {
1904 // This isn't a rotation, takes elements from vector 2
1905 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001906 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001907 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001908 }
1909
1910 if (EltsFromV2 == 1 && monotonic) {
1911 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001913
1914 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1915 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1916 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1917 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001918 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001919 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001920 maskVT, Pointer);
1921
Scott Michel266bc8f2007-12-04 22:23:35 +00001922 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001923 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001924 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001925 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001926 if (rotamt < 0)
1927 rotamt +=MaxElts;
1928 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001929 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001931 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001932 // Convert the SHUFFLE_VECTOR mask's input element units to the
1933 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001934 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001935
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001937 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1938 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001939
Nate Begeman9008ca62009-04-27 18:41:29 +00001940 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001942 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001944 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001945 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001946 }
1947}
1948
Dan Gohman475871a2008-07-27 21:46:04 +00001949static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1950 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001951 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001952
Gabor Greifba36cb52008-08-28 21:40:38 +00001953 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001954 // For a constant, build the appropriate constant vector, which will
1955 // eventually simplify to a vector register load.
1956
Gabor Greifba36cb52008-08-28 21:40:38 +00001957 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001959 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001960 size_t n_copies;
1961
1962 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001964 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001965 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1967 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1968 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1969 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1970 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1971 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001972 }
1973
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001974 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001975 for (size_t j = 0; j < n_copies; ++j)
1976 ConstVecValues.push_back(CValue);
1977
Evan Chenga87008d2009-02-25 22:49:59 +00001978 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1979 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001980 } else {
1981 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001983 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 case MVT::i8:
1985 case MVT::i16:
1986 case MVT::i32:
1987 case MVT::i64:
1988 case MVT::f32:
1989 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001990 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001991 }
1992 }
1993
Dan Gohman475871a2008-07-27 21:46:04 +00001994 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001995}
1996
Dan Gohman475871a2008-07-27 21:46:04 +00001997static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001998 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue N = Op.getOperand(0);
2000 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002001 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002003
Scott Michel7a1c9e92008-11-22 23:50:42 +00002004 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2005 // Constant argument:
2006 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002007
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002010 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002012 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002014 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002016 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002017
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002020 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002022
Scott Michel7a1c9e92008-11-22 23:50:42 +00002023 // Need to generate shuffle mask and extract:
2024 int prefslot_begin = -1, prefslot_end = -1;
2025 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2026
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 default:
2029 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002031 prefslot_begin = prefslot_end = 3;
2032 break;
2033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 prefslot_begin = 2; prefslot_end = 3;
2036 break;
2037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i32:
2039 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002040 prefslot_begin = 0; prefslot_end = 3;
2041 break;
2042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 case MVT::i64:
2044 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002045 prefslot_begin = 0; prefslot_end = 7;
2046 break;
2047 }
2048 }
2049
2050 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2051 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2052
Scott Michel9b2420d2009-08-24 21:53:27 +00002053 unsigned int ShufBytes[16] = {
2054 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2055 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002056 for (int i = 0; i < 16; ++i) {
2057 // zero fill uppper part of preferred slot, don't care about the
2058 // other slots:
2059 unsigned int mask_val;
2060 if (i <= prefslot_end) {
2061 mask_val =
2062 ((i < prefslot_begin)
2063 ? 0x80
2064 : elt_byte + (i - prefslot_begin));
2065
2066 ShufBytes[i] = mask_val;
2067 } else
2068 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2069 }
2070
2071 SDValue ShufMask[4];
2072 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002073 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002074 unsigned int bits = ((ShufBytes[bidx] << 24) |
2075 (ShufBytes[bidx+1] << 16) |
2076 (ShufBytes[bidx+2] << 8) |
2077 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002079 }
2080
Scott Michel7ea02ff2009-03-17 01:15:45 +00002081 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002083 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002084
Dale Johannesened2eee62009-02-06 01:31:28 +00002085 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2086 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002087 N, N, ShufMaskVec));
2088 } else {
2089 // Variable index: Rotate the requested element into slot 0, then replicate
2090 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002091 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002092 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002093 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002094 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002095 }
2096
2097 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 if (Elt.getValueType() != MVT::i32)
2099 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002100
2101 // Scale the index to a bit/byte shift quantity
2102 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002103 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2104 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002105 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002106
Scott Michel104de432008-11-24 17:11:17 +00002107 if (scaleShift > 0) {
2108 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2110 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002111 }
2112
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002113 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002114
2115 // Replicate the bytes starting at byte 0 across the entire vector (for
2116 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002117 SDValue replicate;
2118
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002120 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002121 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002122 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002123 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 case MVT::i8: {
2125 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2126 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002127 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002128 break;
2129 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 case MVT::i16: {
2131 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2132 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002133 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002134 break;
2135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 case MVT::i32:
2137 case MVT::f32: {
2138 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2139 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002140 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002141 break;
2142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 case MVT::i64:
2144 case MVT::f64: {
2145 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2146 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2147 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002148 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002149 break;
2150 }
2151 }
2152
Dale Johannesened2eee62009-02-06 01:31:28 +00002153 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2154 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002155 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002156 }
2157
Scott Michel7a1c9e92008-11-22 23:50:42 +00002158 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002159}
2160
Dan Gohman475871a2008-07-27 21:46:04 +00002161static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2162 SDValue VecOp = Op.getOperand(0);
2163 SDValue ValOp = Op.getOperand(1);
2164 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002165 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002166 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002167 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002168
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002169 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002170 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002171 if (IdxOp.getOpcode() != ISD::UNDEF) {
2172 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2173 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002174 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002175 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002176
Owen Andersone50ed302009-08-10 22:56:29 +00002177 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002178 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002179 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002180 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002181 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002182 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002183 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002184 128/ VT.getVectorElementType().getSizeInBits());
2185 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002186
Dan Gohman475871a2008-07-27 21:46:04 +00002187 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002188 DAG.getNode(SPUISD::SHUFB, dl, VT,
2189 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002190 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002191 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002192
2193 return result;
2194}
2195
Scott Michelf0569be2008-12-27 04:51:36 +00002196static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2197 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002198{
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002200 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002201 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002202
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002204 switch (Opc) {
2205 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002206 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002207 /*NOTREACHED*/
2208 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002209 case ISD::ADD: {
2210 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2211 // the result:
2212 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002213 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2214 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2215 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2216 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002217
2218 }
2219
Scott Michel266bc8f2007-12-04 22:23:35 +00002220 case ISD::SUB: {
2221 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2222 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2225 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2226 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2227 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002228 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002229 case ISD::ROTR:
2230 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002232 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002233
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002235 if (!N1VT.bitsEq(ShiftVT)) {
2236 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2237 ? ISD::ZERO_EXTEND
2238 : ISD::TRUNCATE;
2239 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2240 }
2241
2242 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2245 DAG.getNode(ISD::SHL, dl, MVT::i16,
2246 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002247
2248 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2250 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002251 }
2252 case ISD::SRL:
2253 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002255 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002256
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002258 if (!N1VT.bitsEq(ShiftVT)) {
2259 unsigned N1Opc = ISD::ZERO_EXTEND;
2260
2261 if (N1.getValueType().bitsGT(ShiftVT))
2262 N1Opc = ISD::TRUNCATE;
2263
2264 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2265 }
2266
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2268 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002269 }
2270 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002272 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002273
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002275 if (!N1VT.bitsEq(ShiftVT)) {
2276 unsigned N1Opc = ISD::SIGN_EXTEND;
2277
2278 if (N1VT.bitsGT(ShiftVT))
2279 N1Opc = ISD::TRUNCATE;
2280 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2281 }
2282
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2284 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002285 }
2286 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002288
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2290 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2291 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2292 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002293 break;
2294 }
2295 }
2296
Dan Gohman475871a2008-07-27 21:46:04 +00002297 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002298}
2299
2300//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002301static SDValue
2302LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2303 SDValue ConstVec;
2304 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002305 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002306 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002307
2308 ConstVec = Op.getOperand(0);
2309 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002310 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002311 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002312 ConstVec = ConstVec.getOperand(0);
2313 } else {
2314 ConstVec = Op.getOperand(1);
2315 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002316 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002317 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318 }
2319 }
2320 }
2321
Gabor Greifba36cb52008-08-28 21:40:38 +00002322 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002323 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2324 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002325
Scott Michel7ea02ff2009-03-17 01:15:45 +00002326 APInt APSplatBits, APSplatUndef;
2327 unsigned SplatBitSize;
2328 bool HasAnyUndefs;
2329 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2330
2331 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2332 HasAnyUndefs, minSplatBits)
2333 && minSplatBits <= SplatBitSize) {
2334 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002336
Scott Michel7ea02ff2009-03-17 01:15:45 +00002337 SmallVector<SDValue, 16> tcVec;
2338 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002339 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002340 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002341 }
2342 }
Scott Michel9de57a92009-01-26 22:33:37 +00002343
Nate Begeman24dc3462008-07-29 19:07:27 +00002344 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2345 // lowered. Return the operation, rather than a null SDValue.
2346 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002347}
2348
Scott Michel266bc8f2007-12-04 22:23:35 +00002349//! Custom lowering for CTPOP (count population)
2350/*!
2351 Custom lowering code that counts the number ones in the input
2352 operand. SPU has such an instruction, but it counts the number of
2353 ones per byte, which then have to be accumulated.
2354*/
Dan Gohman475871a2008-07-27 21:46:04 +00002355static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002357 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002358 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002359 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002360
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002362 default:
2363 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002367
Dale Johannesena05dca42009-02-04 23:02:30 +00002368 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2369 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002370
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002372 }
2373
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002375 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002376 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002377
Chris Lattner84bc5422007-12-31 04:13:23 +00002378 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2382 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2383 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002384
Dale Johannesena05dca42009-02-04 23:02:30 +00002385 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2386 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002387
2388 // CNTB_result becomes the chain to which all of the virtual registers
2389 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002390 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002392
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002394 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002395
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 return DAG.getNode(ISD::AND, dl, MVT::i16,
2399 DAG.getNode(ISD::ADD, dl, MVT::i16,
2400 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002401 Tmp1, Shift1),
2402 Tmp1),
2403 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002404 }
2405
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002407 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002408 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002409
Chris Lattner84bc5422007-12-31 04:13:23 +00002410 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2411 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002412
Dan Gohman475871a2008-07-27 21:46:04 +00002413 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2415 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2416 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2417 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002418
Dale Johannesena05dca42009-02-04 23:02:30 +00002419 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2420 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
2422 // CNTB_result becomes the chain to which all of the virtual registers
2423 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002424 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002426
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002428 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002429
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 DAG.getNode(ISD::SRL, dl, MVT::i32,
2432 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002433 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002434
Dan Gohman475871a2008-07-27 21:46:04 +00002435 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2437 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002438
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002440 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002441
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 DAG.getNode(ISD::SRL, dl, MVT::i32,
2444 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002445 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002446 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2448 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002449
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002451 }
2452
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002454 break;
2455 }
2456
Dan Gohman475871a2008-07-27 21:46:04 +00002457 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002458}
2459
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002461/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2463 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002464 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002466 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002467 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002468 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002470
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2472 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002473 // Convert f32 / f64 to i32 / i64 via libcall.
2474 RTLIB::Libcall LC =
2475 (Op.getOpcode() == ISD::FP_TO_SINT)
2476 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2477 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2478 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2479 SDValue Dummy;
2480 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2481 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002482
Eli Friedman36df4992009-05-27 00:47:34 +00002483 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002485
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2487/*!
2488 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2489 All conversions from i64 are expanded to a libcall.
2490 */
2491static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002492 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002493 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002494 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002495 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002496
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2498 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499 // Convert i32, i64 to f64 via libcall:
2500 RTLIB::Libcall LC =
2501 (Op.getOpcode() == ISD::SINT_TO_FP)
2502 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2503 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2504 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2505 SDValue Dummy;
2506 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2507 }
2508
Eli Friedman36df4992009-05-27 00:47:34 +00002509 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510}
2511
2512//! Lower ISD::SETCC
2513/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2517 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002519 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2521
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002522 SDValue lhs = Op.getOperand(0);
2523 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002524 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002526
Owen Andersone50ed302009-08-10 22:56:29 +00002527 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530
2531 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2532 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002533 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002534 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002536 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002538 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 DAG.getNode(ISD::AND, dl, MVT::i32,
2540 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002541 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543
2544 // SETO and SETUO only use the lhs operand:
2545 if (CC->get() == ISD::SETO) {
2546 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2547 // SETUO
2548 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002549 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2550 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002551 lhs, DAG.getConstantFP(0.0, lhsVT),
2552 ISD::SETUO),
2553 DAG.getConstant(ccResultAllOnes, ccResultVT));
2554 } else if (CC->get() == ISD::SETUO) {
2555 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002556 return DAG.getNode(ISD::AND, dl, ccResultVT,
2557 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002558 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002561 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002562 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564 ISD::SETGT));
2565 }
2566
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002567 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002568 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002572
2573 // If a value is negative, subtract from the sign magnitude constant:
2574 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2575
2576 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002577 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002580 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002581 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002582 lhsSelectMask, lhsSignMag2TC, i64lhs);
2583
Dale Johannesenf5d97892009-02-04 01:48:28 +00002584 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002586 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002587 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 rhsSelectMask, rhsSignMag2TC, i64rhs);
2590
2591 unsigned compareOp;
2592
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002593 switch (CC->get()) {
2594 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002595 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002596 compareOp = ISD::SETEQ; break;
2597 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002598 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002599 compareOp = ISD::SETGT; break;
2600 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002601 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002602 compareOp = ISD::SETGE; break;
2603 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 compareOp = ISD::SETLT; break;
2606 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002609 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002610 case ISD::SETONE:
2611 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002612 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002613 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002614 }
2615
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002616 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002617 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002618 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619
2620 if ((CC->get() & 0x8) == 0) {
2621 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002622 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002624 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002625 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002627 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002628 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002629
Dale Johannesenf5d97892009-02-04 01:48:28 +00002630 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002631 }
2632
2633 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002634}
2635
Scott Michel7a1c9e92008-11-22 23:50:42 +00002636//! Lower ISD::SELECT_CC
2637/*!
2638 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2639 SELB instruction.
2640
2641 \note Need to revisit this in the future: if the code path through the true
2642 and false value computations is longer than the latency of a branch (6
2643 cycles), then it would be more advantageous to branch and insert a new basic
2644 block and branch on the condition. However, this code does not make that
2645 assumption, given the simplisitc uses so far.
2646 */
2647
Scott Michelf0569be2008-12-27 04:51:36 +00002648static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2649 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002650 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002651 SDValue lhs = Op.getOperand(0);
2652 SDValue rhs = Op.getOperand(1);
2653 SDValue trueval = Op.getOperand(2);
2654 SDValue falseval = Op.getOperand(3);
2655 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002656 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002657
Scott Michelf0569be2008-12-27 04:51:36 +00002658 // NOTE: SELB's arguments: $rA, $rB, $mask
2659 //
2660 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2661 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2662 // condition was true and 0s where the condition was false. Hence, the
2663 // arguments to SELB get reversed.
2664
Scott Michel7a1c9e92008-11-22 23:50:42 +00002665 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2666 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2667 // with another "cannot select select_cc" assert:
2668
Dale Johannesende064702009-02-06 21:50:26 +00002669 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002670 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002671 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002672 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002673}
2674
Scott Michelb30e8f62008-12-02 19:53:53 +00002675//! Custom lower ISD::TRUNCATE
2676static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2677{
Scott Michel6e1d1472009-03-16 18:47:25 +00002678 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002681 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002682 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002683 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002684
Scott Michel6e1d1472009-03-16 18:47:25 +00002685 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002686 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002687 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002688
Duncan Sandscdfad362010-11-03 12:17:33 +00002689 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002690 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002691 unsigned maskHigh = 0x08090a0b;
2692 unsigned maskLow = 0x0c0d0e0f;
2693 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2695 DAG.getConstant(maskHigh, MVT::i32),
2696 DAG.getConstant(maskLow, MVT::i32),
2697 DAG.getConstant(maskHigh, MVT::i32),
2698 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002699
Scott Michel6e1d1472009-03-16 18:47:25 +00002700 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2701 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002702
Scott Michel6e1d1472009-03-16 18:47:25 +00002703 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002704 }
2705
Scott Michelf0569be2008-12-27 04:51:36 +00002706 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002707}
2708
Scott Michel77f452d2009-08-25 22:37:34 +00002709/*!
2710 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2711 * algorithm is to duplicate the sign bit using rotmai to generate at
2712 * least one byte full of sign bits. Then propagate the "sign-byte" into
2713 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2714 *
2715 * @param Op The sext operand
2716 * @param DAG The current DAG
2717 * @return The SDValue with the entire instruction sequence
2718 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002719static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2720{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002721 DebugLoc dl = Op.getDebugLoc();
2722
Scott Michel77f452d2009-08-25 22:37:34 +00002723 // Type to extend to
2724 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002725
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002726 // Type to extend from
2727 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002728 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002729
Scott Michel77f452d2009-08-25 22:37:34 +00002730 // The type to extend to needs to be a i128 and
2731 // the type to extend from needs to be i64 or i32.
2732 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002733 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2734
2735 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002736 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2737 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2738 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002739 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2740 DAG.getConstant(mask1, MVT::i32),
2741 DAG.getConstant(mask1, MVT::i32),
2742 DAG.getConstant(mask2, MVT::i32),
2743 DAG.getConstant(mask3, MVT::i32));
2744
Scott Michel77f452d2009-08-25 22:37:34 +00002745 // Word wise arithmetic right shift to generate at least one byte
2746 // that contains sign bits.
2747 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002748 SDValue sraVal = DAG.getNode(ISD::SRA,
2749 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002750 mvt,
2751 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002752 DAG.getConstant(31, MVT::i32));
2753
Kalle Raiskila940e7962010-10-18 09:34:19 +00002754 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002756 dl, Op0VT, Op0,
2757 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002758 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002759 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002760 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2761 // and the input value into the lower 64 bits.
2762 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002763 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002764 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002765}
2766
Scott Michel7a1c9e92008-11-22 23:50:42 +00002767//! Custom (target-specific) lowering entry point
2768/*!
2769 This is where LLVM's DAG selection process calls to do target-specific
2770 lowering of nodes.
2771 */
Dan Gohman475871a2008-07-27 21:46:04 +00002772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002773SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002774{
Scott Michela59d4692008-02-23 18:41:37 +00002775 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002776 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002777
2778 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002779 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002780#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002781 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2782 errs() << "Op.getOpcode() = " << Opc << "\n";
2783 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002784 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002785#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002786 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002787 }
2788 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002789 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002790 case ISD::SEXTLOAD:
2791 case ISD::ZEXTLOAD:
2792 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2793 case ISD::STORE:
2794 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2795 case ISD::ConstantPool:
2796 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2797 case ISD::GlobalAddress:
2798 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2799 case ISD::JumpTable:
2800 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002801 case ISD::ConstantFP:
2802 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002803
Scott Michel02d711b2008-12-30 23:28:25 +00002804 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002805 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002806 case ISD::SUB:
2807 case ISD::ROTR:
2808 case ISD::ROTL:
2809 case ISD::SRL:
2810 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002811 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002813 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002814 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002815 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002816
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002817 case ISD::FP_TO_SINT:
2818 case ISD::FP_TO_UINT:
2819 return LowerFP_TO_INT(Op, DAG, *this);
2820
2821 case ISD::SINT_TO_FP:
2822 case ISD::UINT_TO_FP:
2823 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002824
Scott Michel266bc8f2007-12-04 22:23:35 +00002825 // Vector-related lowering.
2826 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002827 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002828 case ISD::SCALAR_TO_VECTOR:
2829 return LowerSCALAR_TO_VECTOR(Op, DAG);
2830 case ISD::VECTOR_SHUFFLE:
2831 return LowerVECTOR_SHUFFLE(Op, DAG);
2832 case ISD::EXTRACT_VECTOR_ELT:
2833 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2834 case ISD::INSERT_VECTOR_ELT:
2835 return LowerINSERT_VECTOR_ELT(Op, DAG);
2836
2837 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2838 case ISD::AND:
2839 case ISD::OR:
2840 case ISD::XOR:
2841 return LowerByteImmed(Op, DAG);
2842
2843 // Vector and i8 multiply:
2844 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002845 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002846 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002847
Scott Michel266bc8f2007-12-04 22:23:35 +00002848 case ISD::CTPOP:
2849 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002850
2851 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002852 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002853
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002854 case ISD::SETCC:
2855 return LowerSETCC(Op, DAG, *this);
2856
Scott Michelb30e8f62008-12-02 19:53:53 +00002857 case ISD::TRUNCATE:
2858 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002859
2860 case ISD::SIGN_EXTEND:
2861 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002862 }
2863
Dan Gohman475871a2008-07-27 21:46:04 +00002864 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002865}
2866
Duncan Sands1607f052008-12-01 11:39:25 +00002867void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2868 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002869 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002870{
2871#if 0
2872 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002873 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002874
2875 switch (Opc) {
2876 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002877 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2878 errs() << "Op.getOpcode() = " << Opc << "\n";
2879 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002880 N->dump();
2881 abort();
2882 /*NOTREACHED*/
2883 }
2884 }
2885#endif
2886
2887 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002888}
2889
Scott Michel266bc8f2007-12-04 22:23:35 +00002890//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002891// Target Optimization Hooks
2892//===----------------------------------------------------------------------===//
2893
Dan Gohman475871a2008-07-27 21:46:04 +00002894SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002895SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2896{
2897#if 0
2898 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002899#endif
2900 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002901 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002902 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002903 EVT NodeVT = N->getValueType(0); // The node's value type
2904 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002905 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002906 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002907
2908 switch (N->getOpcode()) {
2909 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002910 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002911 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002912
Scott Michelf0569be2008-12-27 04:51:36 +00002913 if (Op0.getOpcode() == SPUISD::IndirectAddr
2914 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2915 // Normalize the operands to reduce repeated code
2916 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002917
Scott Michelf0569be2008-12-27 04:51:36 +00002918 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2919 IndirectArg = Op1;
2920 AddArg = Op0;
2921 }
2922
2923 if (isa<ConstantSDNode>(AddArg)) {
2924 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2925 SDValue IndOp1 = IndirectArg.getOperand(1);
2926
2927 if (CN0->isNullValue()) {
2928 // (add (SPUindirect <arg>, <arg>), 0) ->
2929 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002930
Scott Michel23f2ff72008-12-04 17:16:59 +00002931#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002932 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002933 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002934 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2935 << "With: (SPUindirect <arg>, <arg>)\n";
2936 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002937#endif
2938
Scott Michelf0569be2008-12-27 04:51:36 +00002939 return IndirectArg;
2940 } else if (isa<ConstantSDNode>(IndOp1)) {
2941 // (add (SPUindirect <arg>, <const>), <const>) ->
2942 // (SPUindirect <arg>, <const + const>)
2943 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2944 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2945 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002946
Scott Michelf0569be2008-12-27 04:51:36 +00002947#if !defined(NDEBUG)
2948 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002949 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002950 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2951 << "), " << CN0->getSExtValue() << ")\n"
2952 << "With: (SPUindirect <arg>, "
2953 << combinedConst << ")\n";
2954 }
2955#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002956
Dale Johannesende064702009-02-06 21:50:26 +00002957 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002958 IndirectArg, combinedValue);
2959 }
Scott Michel053c1da2008-01-29 02:16:57 +00002960 }
2961 }
Scott Michela59d4692008-02-23 18:41:37 +00002962 break;
2963 }
2964 case ISD::SIGN_EXTEND:
2965 case ISD::ZERO_EXTEND:
2966 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002967 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002968 // (any_extend (SPUextract_elt0 <arg>)) ->
2969 // (SPUextract_elt0 <arg>)
2970 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002971#if !defined(NDEBUG)
2972 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002973 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002974 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002975 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002976 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002977 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002978 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002979#endif
Scott Michela59d4692008-02-23 18:41:37 +00002980
2981 return Op0;
2982 }
2983 break;
2984 }
2985 case SPUISD::IndirectAddr: {
2986 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002987 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002988 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002989 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2990 // (SPUaform <addr>, 0)
2991
Chris Lattner4437ae22009-08-23 07:05:07 +00002992 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002993 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002994 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002995 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002996 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002997
2998 return Op0;
2999 }
Scott Michelf0569be2008-12-27 04:51:36 +00003000 } else if (Op0.getOpcode() == ISD::ADD) {
3001 SDValue Op1 = N->getOperand(1);
3002 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3003 // (SPUindirect (add <arg>, <arg>), 0) ->
3004 // (SPUindirect <arg>, <arg>)
3005 if (CN1->isNullValue()) {
3006
3007#if !defined(NDEBUG)
3008 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003009 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003010 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3011 << "With: (SPUindirect <arg>, <arg>)\n";
3012 }
3013#endif
3014
Dale Johannesende064702009-02-06 21:50:26 +00003015 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003016 Op0.getOperand(0), Op0.getOperand(1));
3017 }
3018 }
Scott Michela59d4692008-02-23 18:41:37 +00003019 }
3020 break;
3021 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003022 case SPUISD::SHL_BITS:
3023 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003024 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003025 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003026
Scott Michelf0569be2008-12-27 04:51:36 +00003027 // Kill degenerate vector shifts:
3028 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3029 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003030 Result = Op0;
3031 }
3032 }
3033 break;
3034 }
Scott Michelf0569be2008-12-27 04:51:36 +00003035 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003036 switch (Op0.getOpcode()) {
3037 default:
3038 break;
3039 case ISD::ANY_EXTEND:
3040 case ISD::ZERO_EXTEND:
3041 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003042 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003043 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003044 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003045 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003046 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003047 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003048 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003049 Result = Op000;
3050 }
3051 }
3052 break;
3053 }
Scott Michel104de432008-11-24 17:11:17 +00003054 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003055 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003056 // <arg>
3057 Result = Op0.getOperand(0);
3058 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003059 }
Scott Michela59d4692008-02-23 18:41:37 +00003060 }
3061 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003062 }
3063 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003064
Scott Michel58c58182008-01-17 20:38:41 +00003065 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003066#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003067 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003068 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003069 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003070 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003071 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003072 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003073 }
3074#endif
3075
3076 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003077}
3078
3079//===----------------------------------------------------------------------===//
3080// Inline Assembly Support
3081//===----------------------------------------------------------------------===//
3082
3083/// getConstraintType - Given a constraint letter, return the type of
3084/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003085SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003086SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3087 if (ConstraintLetter.size() == 1) {
3088 switch (ConstraintLetter[0]) {
3089 default: break;
3090 case 'b':
3091 case 'r':
3092 case 'f':
3093 case 'v':
3094 case 'y':
3095 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003096 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003097 }
3098 return TargetLowering::getConstraintType(ConstraintLetter);
3099}
3100
John Thompson44ab89e2010-10-29 17:29:13 +00003101/// Examine constraint type and operand type and determine a weight value.
3102/// This object must already have been set up with the operand type
3103/// and the current alternative constraint selected.
3104TargetLowering::ConstraintWeight
3105SPUTargetLowering::getSingleConstraintMatchWeight(
3106 AsmOperandInfo &info, const char *constraint) const {
3107 ConstraintWeight weight = CW_Invalid;
3108 Value *CallOperandVal = info.CallOperandVal;
3109 // If we don't have a value, we can't do a match,
3110 // but allow it at the lowest weight.
3111 if (CallOperandVal == NULL)
3112 return CW_Default;
3113 // Look at the constraint type.
3114 switch (*constraint) {
3115 default:
3116 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3117 break;
3118 //FIXME: Seems like the supported constraint letters were just copied
3119 // from PPC, as the following doesn't correspond to the GCC docs.
3120 // I'm leaving it so until someone adds the corresponding lowering support.
3121 case 'b':
3122 case 'r':
3123 case 'f':
3124 case 'd':
3125 case 'v':
3126 case 'y':
3127 weight = CW_Register;
3128 break;
3129 }
3130 return weight;
3131}
3132
Scott Michel5af8f0e2008-07-16 17:17:29 +00003133std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003134SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003135 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003136{
3137 if (Constraint.size() == 1) {
3138 // GCC RS6000 Constraint Letters
3139 switch (Constraint[0]) {
3140 case 'b': // R1-R31
3141 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003143 return std::make_pair(0U, SPU::R64CRegisterClass);
3144 return std::make_pair(0U, SPU::R32CRegisterClass);
3145 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003147 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003149 return std::make_pair(0U, SPU::R64FPRegisterClass);
3150 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003151 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003152 return std::make_pair(0U, SPU::GPRCRegisterClass);
3153 }
3154 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003155
Scott Michel266bc8f2007-12-04 22:23:35 +00003156 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3157}
3158
Scott Michela59d4692008-02-23 18:41:37 +00003159//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003160void
Dan Gohman475871a2008-07-27 21:46:04 +00003161SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003162 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003163 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003164 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003165 const SelectionDAG &DAG,
3166 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003167#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003168 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003169
3170 switch (Op.getOpcode()) {
3171 default:
3172 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3173 break;
Scott Michela59d4692008-02-23 18:41:37 +00003174 case CALL:
3175 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003176 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003177 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003178 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003179 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003180 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003181 case SPUISD::SHLQUAD_L_BITS:
3182 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003183 case SPUISD::VEC_ROTL:
3184 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003185 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003186 case SPUISD::SELECT_MASK:
3187 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003188 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003189#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003190}
Scott Michel02d711b2008-12-30 23:28:25 +00003191
Scott Michelf0569be2008-12-27 04:51:36 +00003192unsigned
3193SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3194 unsigned Depth) const {
3195 switch (Op.getOpcode()) {
3196 default:
3197 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003198
Scott Michelf0569be2008-12-27 04:51:36 +00003199 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003200 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003201
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3203 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003204 }
3205 return VT.getSizeInBits();
3206 }
3207 }
3208}
Scott Michel1df30c42008-12-29 03:23:36 +00003209
Scott Michel203b2d62008-04-30 00:30:08 +00003210// LowerAsmOperandForConstraint
3211void
Dan Gohman475871a2008-07-27 21:46:04 +00003212SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003213 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003214 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003215 SelectionDAG &DAG) const {
3216 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003217 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003218}
3219
Scott Michel266bc8f2007-12-04 22:23:35 +00003220/// isLegalAddressImmediate - Return true if the integer value can be used
3221/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003222bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3223 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003224 // SPU's addresses are 256K:
3225 return (V > -(1 << 18) && V < (1 << 18) - 1);
3226}
3227
3228bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003229 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003230}
Dan Gohman6520e202008-10-18 02:06:02 +00003231
3232bool
3233SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3234 // The SPU target isn't yet aware of offsets.
3235 return false;
3236}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003237
3238// can we compare to Imm without writing it into a register?
3239bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3240 //ceqi, cgti, etc. all take s10 operand
3241 return isInt<10>(Imm);
3242}
3243
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244bool
3245SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003246 const Type * ) const{
3247
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003248 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003249 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3250 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003251
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003252 // D-form: reg + 14bit offset
3253 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3254 return true;
3255
3256 // X-form: reg+reg
3257 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3258 return true;
3259
3260 return false;
3261}
3262