Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1 | //===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===// |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2 | // The LLVM Compiler Infrastructure |
| 3 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 4 | // This file is distributed under the University of Illinois Open Source |
| 5 | // License. See LICENSE.TXT for details. |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file implements the SPUTargetLowering class. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "SPURegisterNames.h" |
| 14 | #include "SPUISelLowering.h" |
| 15 | #include "SPUTargetMachine.h" |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 16 | #include "SPUFrameLowering.h" |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 17 | #include "SPUMachineFunction.h" |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 18 | #include "llvm/Constants.h" |
| 19 | #include "llvm/Function.h" |
| 20 | #include "llvm/Intrinsics.h" |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 21 | #include "llvm/CallingConv.h" |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 22 | #include "llvm/Type.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CallingConvLower.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 25 | #include "llvm/CodeGen/MachineFunction.h" |
| 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/SelectionDAG.h" |
Anton Korobeynikov | 362dd0b | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetOptions.h" |
| 31 | #include "llvm/ADT/VectorExtras.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 33 | #include "llvm/Support/ErrorHandling.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 34 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 35 | #include "llvm/Support/raw_ostream.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 36 | #include <map> |
| 37 | |
| 38 | using namespace llvm; |
| 39 | |
| 40 | // Used in getTargetNodeName() below |
| 41 | namespace { |
| 42 | std::map<unsigned, const char *> node_names; |
| 43 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 44 | // Byte offset of the preferred slot (counted from the MSB) |
| 45 | int prefslotOffset(EVT VT) { |
| 46 | int retval=0; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 47 | if (VT==MVT::i1) retval=3; |
| 48 | if (VT==MVT::i8) retval=3; |
| 49 | if (VT==MVT::i16) retval=2; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 50 | |
| 51 | return retval; |
| 52 | } |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 53 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 54 | //! Expand a library call into an actual call DAG node |
| 55 | /*! |
| 56 | \note |
| 57 | This code is taken from SelectionDAGLegalize, since it is not exposed as |
| 58 | part of the LLVM SelectionDAG API. |
| 59 | */ |
| 60 | |
| 61 | SDValue |
| 62 | ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 63 | bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 64 | // The input chain to this libcall is the entry node of the function. |
| 65 | // Legalizing the call will automatically add the previous call to the |
| 66 | // dependence. |
| 67 | SDValue InChain = DAG.getEntryNode(); |
| 68 | |
| 69 | TargetLowering::ArgListTy Args; |
| 70 | TargetLowering::ArgListEntry Entry; |
| 71 | for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 72 | EVT ArgVT = Op.getOperand(i).getValueType(); |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 73 | const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 74 | Entry.Node = Op.getOperand(i); |
| 75 | Entry.Ty = ArgTy; |
| 76 | Entry.isSExt = isSigned; |
| 77 | Entry.isZExt = !isSigned; |
| 78 | Args.push_back(Entry); |
| 79 | } |
| 80 | SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC), |
| 81 | TLI.getPointerTy()); |
| 82 | |
| 83 | // Splice the libcall in wherever FindInputOutputChains tells us to. |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 84 | const Type *RetTy = |
| 85 | Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 86 | std::pair<SDValue, SDValue> CallInfo = |
| 87 | TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false, |
Anton Korobeynikov | 72977a4 | 2009-08-14 20:10:52 +0000 | [diff] [blame] | 88 | 0, TLI.getLibcallCallingConv(LC), false, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 89 | /*isReturnValueUsed=*/true, |
Bill Wendling | 46ada19 | 2010-03-02 01:55:18 +0000 | [diff] [blame] | 90 | Callee, Args, DAG, Op.getDebugLoc()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 91 | |
| 92 | return CallInfo.first; |
| 93 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 94 | } |
| 95 | |
| 96 | SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM) |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 97 | : TargetLowering(TM, new TargetLoweringObjectFileELF()), |
| 98 | SPUTM(TM) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 99 | |
| 100 | // Use _setjmp/_longjmp instead of setjmp/longjmp. |
| 101 | setUseUnderscoreSetJmp(true); |
| 102 | setUseUnderscoreLongJmp(true); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 103 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 104 | // Set RTLIB libcall names as used by SPU: |
| 105 | setLibcallName(RTLIB::DIV_F64, "__fast_divdf3"); |
| 106 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 107 | // Set up the SPU's register classes: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 108 | addRegisterClass(MVT::i8, SPU::R8CRegisterClass); |
| 109 | addRegisterClass(MVT::i16, SPU::R16CRegisterClass); |
| 110 | addRegisterClass(MVT::i32, SPU::R32CRegisterClass); |
| 111 | addRegisterClass(MVT::i64, SPU::R64CRegisterClass); |
| 112 | addRegisterClass(MVT::f32, SPU::R32FPRegisterClass); |
| 113 | addRegisterClass(MVT::f64, SPU::R64FPRegisterClass); |
| 114 | addRegisterClass(MVT::i128, SPU::GPRCRegisterClass); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 115 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 116 | // SPU has no sign or zero extended loads for i1, i8, i16: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 117 | setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 118 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
| 119 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 120 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 121 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 122 | setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 123 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 124 | setTruncStoreAction(MVT::i128, MVT::i64, Expand); |
| 125 | setTruncStoreAction(MVT::i128, MVT::i32, Expand); |
| 126 | setTruncStoreAction(MVT::i128, MVT::i16, Expand); |
| 127 | setTruncStoreAction(MVT::i128, MVT::i8, Expand); |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 128 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 129 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 130 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 131 | // SPU constant load actions are custom lowered: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 132 | setOperationAction(ISD::ConstantFP, MVT::f32, Legal); |
| 133 | setOperationAction(ISD::ConstantFP, MVT::f64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 134 | |
| 135 | // SPU's loads and stores have to be custom lowered: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 136 | for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 137 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 138 | MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 139 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 140 | setOperationAction(ISD::LOAD, VT, Custom); |
| 141 | setOperationAction(ISD::STORE, VT, Custom); |
| 142 | setLoadExtAction(ISD::EXTLOAD, VT, Custom); |
| 143 | setLoadExtAction(ISD::ZEXTLOAD, VT, Custom); |
| 144 | setLoadExtAction(ISD::SEXTLOAD, VT, Custom); |
| 145 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 146 | for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) { |
| 147 | MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 148 | setTruncStoreAction(VT, StoreVT, Expand); |
| 149 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 152 | for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 153 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 154 | MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 155 | |
| 156 | setOperationAction(ISD::LOAD, VT, Custom); |
| 157 | setOperationAction(ISD::STORE, VT, Custom); |
| 158 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 159 | for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) { |
| 160 | MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 161 | setTruncStoreAction(VT, StoreVT, Expand); |
| 162 | } |
| 163 | } |
| 164 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 165 | // Expand the jumptable branches |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
| 167 | setOperationAction(ISD::BR_CC, MVT::Other, Expand); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 168 | |
| 169 | // Custom lower SELECT_CC for most cases, but expand by default |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 170 | setOperationAction(ISD::SELECT_CC, MVT::Other, Expand); |
| 171 | setOperationAction(ISD::SELECT_CC, MVT::i8, Custom); |
| 172 | setOperationAction(ISD::SELECT_CC, MVT::i16, Custom); |
| 173 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 174 | setOperationAction(ISD::SELECT_CC, MVT::i64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 175 | |
| 176 | // SPU has no intrinsics for these particular operations: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 177 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand); |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 178 | |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 179 | // SPU has no division/remainder instructions |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 180 | setOperationAction(ISD::SREM, MVT::i8, Expand); |
| 181 | setOperationAction(ISD::UREM, MVT::i8, Expand); |
| 182 | setOperationAction(ISD::SDIV, MVT::i8, Expand); |
| 183 | setOperationAction(ISD::UDIV, MVT::i8, Expand); |
| 184 | setOperationAction(ISD::SDIVREM, MVT::i8, Expand); |
| 185 | setOperationAction(ISD::UDIVREM, MVT::i8, Expand); |
| 186 | setOperationAction(ISD::SREM, MVT::i16, Expand); |
| 187 | setOperationAction(ISD::UREM, MVT::i16, Expand); |
| 188 | setOperationAction(ISD::SDIV, MVT::i16, Expand); |
| 189 | setOperationAction(ISD::UDIV, MVT::i16, Expand); |
| 190 | setOperationAction(ISD::SDIVREM, MVT::i16, Expand); |
| 191 | setOperationAction(ISD::UDIVREM, MVT::i16, Expand); |
| 192 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 193 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 194 | setOperationAction(ISD::SDIV, MVT::i32, Expand); |
| 195 | setOperationAction(ISD::UDIV, MVT::i32, Expand); |
| 196 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 197 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
| 198 | setOperationAction(ISD::SREM, MVT::i64, Expand); |
| 199 | setOperationAction(ISD::UREM, MVT::i64, Expand); |
| 200 | setOperationAction(ISD::SDIV, MVT::i64, Expand); |
| 201 | setOperationAction(ISD::UDIV, MVT::i64, Expand); |
| 202 | setOperationAction(ISD::SDIVREM, MVT::i64, Expand); |
| 203 | setOperationAction(ISD::UDIVREM, MVT::i64, Expand); |
| 204 | setOperationAction(ISD::SREM, MVT::i128, Expand); |
| 205 | setOperationAction(ISD::UREM, MVT::i128, Expand); |
| 206 | setOperationAction(ISD::SDIV, MVT::i128, Expand); |
| 207 | setOperationAction(ISD::UDIV, MVT::i128, Expand); |
| 208 | setOperationAction(ISD::SDIVREM, MVT::i128, Expand); |
| 209 | setOperationAction(ISD::UDIVREM, MVT::i128, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 210 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 211 | // We don't support sin/cos/sqrt/fmod |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 212 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 213 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 214 | setOperationAction(ISD::FREM , MVT::f64, Expand); |
| 215 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 216 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 217 | setOperationAction(ISD::FREM , MVT::f32, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 218 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 219 | // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt |
| 220 | // for f32!) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 221 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
| 222 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 223 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 224 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 225 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 226 | |
| 227 | // SPU can do rotate right and left, so legalize it... but customize for i8 |
| 228 | // because instructions don't exist. |
Bill Wendling | 9440e35 | 2008-08-31 02:59:23 +0000 | [diff] [blame] | 229 | |
| 230 | // FIXME: Change from "expand" to appropriate type once ROTR is supported in |
| 231 | // .td files. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 232 | setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/); |
| 233 | setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/); |
| 234 | setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/); |
Bill Wendling | 9440e35 | 2008-08-31 02:59:23 +0000 | [diff] [blame] | 235 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::ROTL, MVT::i32, Legal); |
| 237 | setOperationAction(ISD::ROTL, MVT::i16, Legal); |
| 238 | setOperationAction(ISD::ROTL, MVT::i8, Custom); |
Scott Michel | dc91bea | 2008-11-20 16:36:33 +0000 | [diff] [blame] | 239 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 240 | // SPU has no native version of shift left/right for i8 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::SHL, MVT::i8, Custom); |
| 242 | setOperationAction(ISD::SRL, MVT::i8, Custom); |
| 243 | setOperationAction(ISD::SRA, MVT::i8, Custom); |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 244 | |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 245 | // Make these operations legal and handle them during instruction selection: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::SHL, MVT::i64, Legal); |
| 247 | setOperationAction(ISD::SRL, MVT::i64, Legal); |
| 248 | setOperationAction(ISD::SRA, MVT::i64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 249 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 250 | // Custom lower i8, i32 and i64 multiplications |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 251 | setOperationAction(ISD::MUL, MVT::i8, Custom); |
| 252 | setOperationAction(ISD::MUL, MVT::i32, Legal); |
| 253 | setOperationAction(ISD::MUL, MVT::i64, Legal); |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 254 | |
Eli Friedman | 6314ac2 | 2009-06-16 06:40:59 +0000 | [diff] [blame] | 255 | // Expand double-width multiplication |
| 256 | // FIXME: It would probably be reasonable to support some of these operations |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 257 | setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand); |
| 258 | setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand); |
| 259 | setOperationAction(ISD::MULHU, MVT::i8, Expand); |
| 260 | setOperationAction(ISD::MULHS, MVT::i8, Expand); |
| 261 | setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand); |
| 262 | setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand); |
| 263 | setOperationAction(ISD::MULHU, MVT::i16, Expand); |
| 264 | setOperationAction(ISD::MULHS, MVT::i16, Expand); |
| 265 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 266 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
| 267 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
| 268 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
| 269 | setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); |
| 270 | setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); |
| 271 | setOperationAction(ISD::MULHU, MVT::i64, Expand); |
| 272 | setOperationAction(ISD::MULHS, MVT::i64, Expand); |
Eli Friedman | 6314ac2 | 2009-06-16 06:40:59 +0000 | [diff] [blame] | 273 | |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 274 | // Need to custom handle (some) common i8, i64 math ops |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 275 | setOperationAction(ISD::ADD, MVT::i8, Custom); |
| 276 | setOperationAction(ISD::ADD, MVT::i64, Legal); |
| 277 | setOperationAction(ISD::SUB, MVT::i8, Custom); |
| 278 | setOperationAction(ISD::SUB, MVT::i64, Legal); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 279 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 280 | // SPU does not have BSWAP. It does have i32 support CTLZ. |
| 281 | // CTPOP has to be custom lowered. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
| 283 | setOperationAction(ISD::BSWAP, MVT::i64, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 284 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::CTPOP, MVT::i8, Custom); |
| 286 | setOperationAction(ISD::CTPOP, MVT::i16, Custom); |
| 287 | setOperationAction(ISD::CTPOP, MVT::i32, Custom); |
| 288 | setOperationAction(ISD::CTPOP, MVT::i64, Custom); |
| 289 | setOperationAction(ISD::CTPOP, MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 290 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 291 | setOperationAction(ISD::CTTZ , MVT::i8, Expand); |
| 292 | setOperationAction(ISD::CTTZ , MVT::i16, Expand); |
| 293 | setOperationAction(ISD::CTTZ , MVT::i32, Expand); |
| 294 | setOperationAction(ISD::CTTZ , MVT::i64, Expand); |
| 295 | setOperationAction(ISD::CTTZ , MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 296 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 297 | setOperationAction(ISD::CTLZ , MVT::i8, Promote); |
| 298 | setOperationAction(ISD::CTLZ , MVT::i16, Promote); |
| 299 | setOperationAction(ISD::CTLZ , MVT::i32, Legal); |
| 300 | setOperationAction(ISD::CTLZ , MVT::i64, Expand); |
| 301 | setOperationAction(ISD::CTLZ , MVT::i128, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 302 | |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 303 | // SPU has a version of select that implements (a&~c)|(b&c), just like |
Scott Michel | 405fba1 | 2008-03-10 23:49:09 +0000 | [diff] [blame] | 304 | // select ought to work: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 305 | setOperationAction(ISD::SELECT, MVT::i8, Legal); |
| 306 | setOperationAction(ISD::SELECT, MVT::i16, Legal); |
| 307 | setOperationAction(ISD::SELECT, MVT::i32, Legal); |
| 308 | setOperationAction(ISD::SELECT, MVT::i64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 309 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 310 | setOperationAction(ISD::SETCC, MVT::i8, Legal); |
| 311 | setOperationAction(ISD::SETCC, MVT::i16, Legal); |
| 312 | setOperationAction(ISD::SETCC, MVT::i32, Legal); |
| 313 | setOperationAction(ISD::SETCC, MVT::i64, Legal); |
| 314 | setOperationAction(ISD::SETCC, MVT::f64, Custom); |
Scott Michel | ad2715e | 2008-03-05 23:02:02 +0000 | [diff] [blame] | 315 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 316 | // Custom lower i128 -> i64 truncates |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 317 | setOperationAction(ISD::TRUNCATE, MVT::i64, Custom); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 318 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 319 | // Custom lower i32/i64 -> i128 sign extend |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 320 | setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom); |
| 321 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 322 | setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote); |
| 323 | setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote); |
| 324 | setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote); |
| 325 | setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 326 | // SPU has a legal FP -> signed INT instruction for f32, but for f64, need |
| 327 | // to expand to a libcall, hence the custom lowering: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 328 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 329 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 330 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand); |
| 331 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
| 332 | setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand); |
| 333 | setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 334 | |
| 335 | // FDIV on SPU requires custom lowering |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 336 | setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 337 | |
Scott Michel | 9de57a9 | 2009-01-26 22:33:37 +0000 | [diff] [blame] | 338 | // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 339 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 340 | setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote); |
| 341 | setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote); |
| 342 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 343 | setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote); |
| 344 | setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote); |
| 345 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 346 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 347 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 348 | setOperationAction(ISD::BITCAST, MVT::i32, Legal); |
| 349 | setOperationAction(ISD::BITCAST, MVT::f32, Legal); |
| 350 | setOperationAction(ISD::BITCAST, MVT::i64, Legal); |
| 351 | setOperationAction(ISD::BITCAST, MVT::f64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 352 | |
| 353 | // We cannot sextinreg(i1). Expand to shifts. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 354 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 355 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 356 | // We want to legalize GlobalAddress and ConstantPool nodes into the |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 357 | // appropriate instructions to materialize the address. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 358 | for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 359 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 360 | MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 361 | |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 362 | setOperationAction(ISD::GlobalAddress, VT, Custom); |
| 363 | setOperationAction(ISD::ConstantPool, VT, Custom); |
| 364 | setOperationAction(ISD::JumpTable, VT, Custom); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 365 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 366 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 367 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 368 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 369 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 370 | // Use the default implementation. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 371 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
| 372 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 373 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 374 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 375 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand); |
| 376 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand); |
| 377 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 378 | |
| 379 | // Cell SPU has instructions for converting between i64 and fp. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 380 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 381 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 382 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 383 | // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 384 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 385 | |
| 386 | // BUILD_PAIR can't be handled natively, and should be expanded to shl/or |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 387 | setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 388 | |
| 389 | // First set operation action for all vector types to expand. Then we |
| 390 | // will selectively turn on ones that can be effectively codegen'd. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 391 | addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass); |
| 392 | addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass); |
| 393 | addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass); |
| 394 | addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass); |
| 395 | addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass); |
| 396 | addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 397 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 398 | for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 399 | i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) { |
| 400 | MVT::SimpleValueType VT = (MVT::SimpleValueType)i; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 401 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 402 | // add/sub are legal for all supported vector VT's. |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 403 | setOperationAction(ISD::ADD, VT, Legal); |
| 404 | setOperationAction(ISD::SUB, VT, Legal); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 405 | // mul has to be custom lowered. |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 406 | setOperationAction(ISD::MUL, VT, Legal); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 407 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::AND, VT, Legal); |
| 409 | setOperationAction(ISD::OR, VT, Legal); |
| 410 | setOperationAction(ISD::XOR, VT, Legal); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 411 | setOperationAction(ISD::LOAD, VT, Custom); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 412 | setOperationAction(ISD::SELECT, VT, Legal); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 413 | setOperationAction(ISD::STORE, VT, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 414 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 415 | // These operations need to be expanded: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 416 | setOperationAction(ISD::SDIV, VT, Expand); |
| 417 | setOperationAction(ISD::SREM, VT, Expand); |
| 418 | setOperationAction(ISD::UDIV, VT, Expand); |
| 419 | setOperationAction(ISD::UREM, VT, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 420 | |
| 421 | // Custom lower build_vector, constant pool spills, insert and |
| 422 | // extract vector elements: |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 423 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 424 | setOperationAction(ISD::ConstantPool, VT, Custom); |
| 425 | setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom); |
| 426 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
| 427 | setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom); |
| 428 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 429 | } |
| 430 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 431 | setOperationAction(ISD::AND, MVT::v16i8, Custom); |
| 432 | setOperationAction(ISD::OR, MVT::v16i8, Custom); |
| 433 | setOperationAction(ISD::XOR, MVT::v16i8, Custom); |
| 434 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 435 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 436 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 437 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 438 | setShiftAmountType(MVT::i32); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 439 | setBooleanContents(ZeroOrNegativeOneBooleanContent); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 440 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 441 | setStackPointerRegisterToSaveRestore(SPU::R1); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 442 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 443 | // We have target-specific dag combine patterns for the following nodes: |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 444 | setTargetDAGCombine(ISD::ADD); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 445 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
| 446 | setTargetDAGCombine(ISD::SIGN_EXTEND); |
| 447 | setTargetDAGCombine(ISD::ANY_EXTEND); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 448 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 449 | computeRegisterProperties(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 450 | |
Scott Michel | e07d3de | 2008-12-09 03:37:19 +0000 | [diff] [blame] | 451 | // Set pre-RA register scheduler default to BURR, which produces slightly |
| 452 | // better code than the default (could also be TDRR, but TargetLowering.h |
| 453 | // needs a mod to support that model): |
Evan Cheng | 211ffa1 | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 454 | setSchedulingPreference(Sched::RegPressure); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 455 | } |
| 456 | |
| 457 | const char * |
| 458 | SPUTargetLowering::getTargetNodeName(unsigned Opcode) const |
| 459 | { |
| 460 | if (node_names.empty()) { |
| 461 | node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG"; |
| 462 | node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi"; |
| 463 | node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo"; |
| 464 | node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr"; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 465 | node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr"; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 466 | node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 467 | node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT"; |
| 468 | node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL"; |
| 469 | node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB"; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 470 | node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 471 | node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB"; |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 472 | node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC"; |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 473 | node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT"; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 474 | node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS"; |
| 475 | node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 476 | node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL"; |
| 477 | node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR"; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 478 | node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT"; |
| 479 | node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] = |
| 480 | "SPUISD::ROTBYTES_LEFT_BITS"; |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 481 | node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 482 | node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB"; |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 483 | node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER"; |
| 484 | node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER"; |
| 485 | node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 486 | } |
| 487 | |
| 488 | std::map<unsigned, const char *>::iterator i = node_names.find(Opcode); |
| 489 | |
| 490 | return ((i != node_names.end()) ? i->second : 0); |
| 491 | } |
| 492 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 493 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 494 | unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const { |
| 495 | return 3; |
| 496 | } |
| 497 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 498 | //===----------------------------------------------------------------------===// |
| 499 | // Return the Cell SPU's SETCC result type |
| 500 | //===----------------------------------------------------------------------===// |
| 501 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 502 | MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const { |
Kalle Raiskila | 7de8101 | 2010-11-24 12:59:16 +0000 | [diff] [blame] | 503 | // i8, i16 and i32 are valid SETCC result types |
| 504 | MVT::SimpleValueType retval; |
| 505 | |
| 506 | switch(VT.getSimpleVT().SimpleTy){ |
| 507 | case MVT::i1: |
| 508 | case MVT::i8: |
| 509 | retval = MVT::i8; break; |
| 510 | case MVT::i16: |
| 511 | retval = MVT::i16; break; |
| 512 | case MVT::i32: |
| 513 | default: |
| 514 | retval = MVT::i32; |
| 515 | } |
| 516 | return retval; |
Scott Michel | 78c47fa | 2008-03-10 16:58:52 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 519 | //===----------------------------------------------------------------------===// |
| 520 | // Calling convention code: |
| 521 | //===----------------------------------------------------------------------===// |
| 522 | |
| 523 | #include "SPUGenCallingConv.inc" |
| 524 | |
| 525 | //===----------------------------------------------------------------------===// |
| 526 | // LowerOperation implementation |
| 527 | //===----------------------------------------------------------------------===// |
| 528 | |
| 529 | /// Custom lower loads for CellSPU |
| 530 | /*! |
| 531 | All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements |
| 532 | within a 16-byte block, we have to rotate to extract the requested element. |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 533 | |
| 534 | For extending loads, we also want to ensure that the following sequence is |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 535 | emitted, e.g. for MVT::f32 extending load to MVT::f64: |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 536 | |
| 537 | \verbatim |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 538 | %1 v16i8,ch = load |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 539 | %2 v16i8,ch = rotate %1 |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 540 | %3 v4f8, ch = bitconvert %2 |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 541 | %4 f32 = vec2perfslot %3 |
| 542 | %5 f64 = fp_extend %4 |
| 543 | \endverbatim |
| 544 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 545 | static SDValue |
| 546 | LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 547 | LoadSDNode *LN = cast<LoadSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 548 | SDValue the_chain = LN->getChain(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 549 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 550 | EVT InVT = LN->getMemoryVT(); |
| 551 | EVT OutVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 552 | ISD::LoadExtType ExtType = LN->getExtensionType(); |
| 553 | unsigned alignment = LN->getAlignment(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 554 | int pso = prefslotOffset(InVT); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 555 | DebugLoc dl = Op.getDebugLoc(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 556 | EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT, |
| 557 | (128 / InVT.getSizeInBits())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 558 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 559 | // two sanity checks |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 560 | assert( LN->getAddressingMode() == ISD::UNINDEXED |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 561 | && "we should get only UNINDEXED adresses"); |
| 562 | // clean aligned loads can be selected as-is |
| 563 | if (InVT.getSizeInBits() == 128 && alignment == 16) |
| 564 | return SDValue(); |
| 565 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 566 | // Get pointerinfos to the memory chunk(s) that contain the data to load |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 567 | uint64_t mpi_offset = LN->getPointerInfo().Offset; |
| 568 | mpi_offset -= mpi_offset%16; |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 569 | MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset); |
| 570 | MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 571 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 572 | SDValue result; |
| 573 | SDValue basePtr = LN->getBasePtr(); |
| 574 | SDValue rotate; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 575 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 576 | if (alignment == 16) { |
| 577 | ConstantSDNode *CN; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 578 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 579 | // Special cases for a known aligned load to simplify the base pointer |
| 580 | // and the rotation amount: |
| 581 | if (basePtr.getOpcode() == ISD::ADD |
| 582 | && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) { |
| 583 | // Known offset into basePtr |
| 584 | int64_t offset = CN->getSExtValue(); |
| 585 | int64_t rotamt = int64_t((offset & 0xf) - pso); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 586 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 587 | if (rotamt < 0) |
| 588 | rotamt += 16; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 589 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 590 | rotate = DAG.getConstant(rotamt, MVT::i16); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 591 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 592 | // Simplify the base pointer for this case: |
| 593 | basePtr = basePtr.getOperand(0); |
| 594 | if ((offset & ~0xf) > 0) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 595 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 596 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 597 | DAG.getConstant((offset & ~0xf), PtrVT)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 598 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 599 | } else if ((basePtr.getOpcode() == SPUISD::AFormAddr) |
| 600 | || (basePtr.getOpcode() == SPUISD::IndirectAddr |
| 601 | && basePtr.getOperand(0).getOpcode() == SPUISD::Hi |
| 602 | && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) { |
| 603 | // Plain aligned a-form address: rotate into preferred slot |
| 604 | // Same for (SPUindirect (SPUhi ...), (SPUlo ...)) |
| 605 | int64_t rotamt = -pso; |
| 606 | if (rotamt < 0) |
| 607 | rotamt += 16; |
| 608 | rotate = DAG.getConstant(rotamt, MVT::i16); |
| 609 | } else { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 610 | // Offset the rotate amount by the basePtr and the preferred slot |
| 611 | // byte offset |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 612 | int64_t rotamt = -pso; |
| 613 | if (rotamt < 0) |
| 614 | rotamt += 16; |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 615 | rotate = DAG.getNode(ISD::ADD, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 616 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 617 | DAG.getConstant(rotamt, PtrVT)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 618 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 619 | } else { |
| 620 | // Unaligned load: must be more pessimistic about addressing modes: |
| 621 | if (basePtr.getOpcode() == ISD::ADD) { |
| 622 | MachineFunction &MF = DAG.getMachineFunction(); |
| 623 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
| 624 | unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 625 | SDValue Flag; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 626 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 627 | SDValue Op0 = basePtr.getOperand(0); |
| 628 | SDValue Op1 = basePtr.getOperand(1); |
| 629 | |
| 630 | if (isa<ConstantSDNode>(Op1)) { |
| 631 | // Convert the (add <ptr>, <const>) to an indirect address contained |
| 632 | // in a register. Note that this is done because we need to avoid |
| 633 | // creating a 0(reg) d-form address due to the SPU's block loads. |
| 634 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 635 | the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag); |
| 636 | basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT); |
| 637 | } else { |
| 638 | // Convert the (add <arg1>, <arg2>) to an indirect address, which |
| 639 | // will likely be lowered as a reg(reg) x-form address. |
| 640 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 641 | } |
| 642 | } else { |
| 643 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 644 | basePtr, |
| 645 | DAG.getConstant(0, PtrVT)); |
| 646 | } |
| 647 | |
| 648 | // Offset the rotate amount by the basePtr and the preferred slot |
| 649 | // byte offset |
| 650 | rotate = DAG.getNode(ISD::ADD, dl, PtrVT, |
| 651 | basePtr, |
| 652 | DAG.getConstant(-pso, PtrVT)); |
| 653 | } |
| 654 | |
| 655 | // Do the load as a i128 to allow possible shifting |
| 656 | SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr, |
| 657 | lowMemPtr, |
| 658 | LN->isVolatile(), LN->isNonTemporal(), 16); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 659 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 660 | // When the size is not greater than alignment we get all data with just |
| 661 | // one load |
| 662 | if (alignment >= InVT.getSizeInBits()/8) { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 663 | // Update the chain |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 664 | the_chain = low.getValue(1); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 665 | |
| 666 | // Rotate into the preferred slot: |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 667 | result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128, |
| 668 | low.getValue(0), rotate); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 669 | |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 670 | // Convert the loaded v16i8 vector to the appropriate vector type |
| 671 | // specified by the operand: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 672 | EVT vecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 673 | InVT, (128 / InVT.getSizeInBits())); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 674 | result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 675 | DAG.getNode(ISD::BITCAST, dl, vecVT, result)); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 676 | } |
| 677 | // When alignment is less than the size, we might need (known only at |
| 678 | // run-time) two loads |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 679 | // TODO: if the memory address is composed only from constants, we have |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 680 | // extra kowledge, and might avoid the second load |
| 681 | else { |
| 682 | // storage position offset from lower 16 byte aligned memory chunk |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 683 | SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 684 | basePtr, DAG.getConstant( 0xf, MVT::i32 ) ); |
| 685 | // 16 - offset |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 686 | SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 687 | DAG.getConstant( 16, MVT::i32), |
| 688 | offset ); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 689 | // get a registerfull of ones. (this implementation is a workaround: LLVM |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 690 | // cannot handle 128 bit signed int constants) |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 691 | SDValue ones = DAG.getConstant(-1, MVT::v4i32 ); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 692 | ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 693 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 694 | SDValue high = DAG.getLoad(MVT::i128, dl, the_chain, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 695 | DAG.getNode(ISD::ADD, dl, PtrVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 696 | basePtr, |
| 697 | DAG.getConstant(16, PtrVT)), |
| 698 | highMemPtr, |
| 699 | LN->isVolatile(), LN->isNonTemporal(), 16); |
| 700 | |
| 701 | the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1), |
| 702 | high.getValue(1)); |
| 703 | |
| 704 | // Shift the (possible) high part right to compensate the misalignemnt. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 705 | // if there is no highpart (i.e. value is i64 and offset is 4), this |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 706 | // will zero out the high value. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 707 | high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 708 | DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 709 | DAG.getConstant( 16, MVT::i32), |
| 710 | offset |
| 711 | )); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 712 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 713 | // Shift the low similarily |
| 714 | // TODO: add SPUISD::SHL_BYTES |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 715 | low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset ); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 716 | |
| 717 | // Merge the two parts |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 718 | result = DAG.getNode(ISD::BITCAST, dl, vecVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 719 | DAG.getNode(ISD::OR, dl, MVT::i128, low, high)); |
| 720 | |
| 721 | if (!InVT.isVector()) { |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 722 | result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result ); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 723 | } |
| 724 | |
| 725 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 726 | // Handle extending loads by extending the scalar result: |
| 727 | if (ExtType == ISD::SEXTLOAD) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 728 | result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result); |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 729 | } else if (ExtType == ISD::ZEXTLOAD) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 730 | result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result); |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 731 | } else if (ExtType == ISD::EXTLOAD) { |
| 732 | unsigned NewOpc = ISD::ANY_EXTEND; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 733 | |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 734 | if (OutVT.isFloatingPoint()) |
Scott Michel | 19c10e6 | 2009-01-26 03:37:41 +0000 | [diff] [blame] | 735 | NewOpc = ISD::FP_EXTEND; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 736 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 737 | result = DAG.getNode(NewOpc, dl, OutVT, result); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 740 | SDVTList retvts = DAG.getVTList(OutVT, MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 741 | SDValue retops[2] = { |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 742 | result, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 743 | the_chain |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 744 | }; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 745 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 746 | result = DAG.getNode(SPUISD::LDRESULT, dl, retvts, |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 747 | retops, sizeof(retops) / sizeof(retops[0])); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 748 | return result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 749 | } |
| 750 | |
| 751 | /// Custom lower stores for CellSPU |
| 752 | /*! |
| 753 | All CellSPU stores are aligned to 16-byte boundaries, so for elements |
| 754 | within a 16-byte block, we have to generate a shuffle to insert the |
| 755 | requested element into its place, then store the resulting block. |
| 756 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 757 | static SDValue |
| 758 | LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 759 | StoreSDNode *SN = cast<StoreSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 760 | SDValue Value = SN->getValue(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 761 | EVT VT = Value.getValueType(); |
| 762 | EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT()); |
| 763 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 764 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 765 | unsigned alignment = SN->getAlignment(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 766 | SDValue result; |
| 767 | EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT, |
| 768 | (128 / StVT.getSizeInBits())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 769 | // Get pointerinfos to the memory chunk(s) that contain the data to load |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 770 | uint64_t mpi_offset = SN->getPointerInfo().Offset; |
| 771 | mpi_offset -= mpi_offset%16; |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 772 | MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset); |
| 773 | MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 774 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 775 | |
| 776 | // two sanity checks |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 777 | assert( SN->getAddressingMode() == ISD::UNINDEXED |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 778 | && "we should get only UNINDEXED adresses"); |
| 779 | // clean aligned loads can be selected as-is |
| 780 | if (StVT.getSizeInBits() == 128 && alignment == 16) |
| 781 | return SDValue(); |
| 782 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 783 | SDValue alignLoadVec; |
| 784 | SDValue basePtr = SN->getBasePtr(); |
| 785 | SDValue the_chain = SN->getChain(); |
| 786 | SDValue insertEltOffs; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 787 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 788 | if (alignment == 16) { |
| 789 | ConstantSDNode *CN; |
| 790 | // Special cases for a known aligned load to simplify the base pointer |
| 791 | // and insertion byte: |
| 792 | if (basePtr.getOpcode() == ISD::ADD |
| 793 | && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) { |
| 794 | // Known offset into basePtr |
| 795 | int64_t offset = CN->getSExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 796 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 797 | // Simplify the base pointer for this case: |
| 798 | basePtr = basePtr.getOperand(0); |
| 799 | insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 800 | basePtr, |
| 801 | DAG.getConstant((offset & 0xf), PtrVT)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 802 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 803 | if ((offset & ~0xf) > 0) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 804 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 805 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 806 | DAG.getConstant((offset & ~0xf), PtrVT)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 807 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 808 | } else { |
| 809 | // Otherwise, assume it's at byte 0 of basePtr |
| 810 | insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 811 | basePtr, |
| 812 | DAG.getConstant(0, PtrVT)); |
| 813 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 814 | basePtr, |
| 815 | DAG.getConstant(0, PtrVT)); |
| 816 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 817 | } else { |
| 818 | // Unaligned load: must be more pessimistic about addressing modes: |
| 819 | if (basePtr.getOpcode() == ISD::ADD) { |
| 820 | MachineFunction &MF = DAG.getMachineFunction(); |
| 821 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
| 822 | unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 823 | SDValue Flag; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 824 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 825 | SDValue Op0 = basePtr.getOperand(0); |
| 826 | SDValue Op1 = basePtr.getOperand(1); |
| 827 | |
| 828 | if (isa<ConstantSDNode>(Op1)) { |
| 829 | // Convert the (add <ptr>, <const>) to an indirect address contained |
| 830 | // in a register. Note that this is done because we need to avoid |
| 831 | // creating a 0(reg) d-form address due to the SPU's block loads. |
| 832 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 833 | the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag); |
| 834 | basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT); |
| 835 | } else { |
| 836 | // Convert the (add <arg1>, <arg2>) to an indirect address, which |
| 837 | // will likely be lowered as a reg(reg) x-form address. |
| 838 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 839 | } |
| 840 | } else { |
| 841 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 842 | basePtr, |
| 843 | DAG.getConstant(0, PtrVT)); |
| 844 | } |
| 845 | |
| 846 | // Insertion point is solely determined by basePtr's contents |
| 847 | insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT, |
| 848 | basePtr, |
| 849 | DAG.getConstant(0, PtrVT)); |
| 850 | } |
| 851 | |
| 852 | // Load the lower part of the memory to which to store. |
| 853 | SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr, |
| 854 | lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 855 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 856 | // if we don't need to store over the 16 byte boundary, one store suffices |
| 857 | if (alignment >= StVT.getSizeInBits()/8) { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 858 | // Update the chain |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 859 | the_chain = low.getValue(1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 860 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 861 | LoadSDNode *LN = cast<LoadSDNode>(low); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 862 | SDValue theValue = SN->getValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 863 | |
| 864 | if (StVT != VT |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 865 | && (theValue.getOpcode() == ISD::AssertZext |
| 866 | || theValue.getOpcode() == ISD::AssertSext)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 867 | // Drill down and get the value for zero- and sign-extended |
| 868 | // quantities |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 869 | theValue = theValue.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 870 | } |
| 871 | |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 872 | // If the base pointer is already a D-form address, then just create |
| 873 | // a new D-form address with a slot offset and the orignal base pointer. |
| 874 | // Otherwise generate a D-form address with the slot offset relative |
| 875 | // to the stack pointer, which is always aligned. |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 876 | #if !defined(NDEBUG) |
| 877 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 878 | errs() << "CellSPU LowerSTORE: basePtr = "; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 879 | basePtr.getNode()->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 880 | errs() << "\n"; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 881 | } |
| 882 | #endif |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 883 | |
Kalle Raiskila | f53fdc2 | 2010-08-24 11:05:51 +0000 | [diff] [blame] | 884 | SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, |
| 885 | insertEltOffs); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 886 | SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, |
Kalle Raiskila | f53fdc2 | 2010-08-24 11:05:51 +0000 | [diff] [blame] | 887 | theValue); |
| 888 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 889 | result = DAG.getNode(SPUISD::SHUFB, dl, vecVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 890 | vectorizeOp, low, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 891 | DAG.getNode(ISD::BITCAST, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 892 | MVT::v4i32, insertEltOp)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 893 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 894 | result = DAG.getStore(the_chain, dl, result, basePtr, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 895 | lowMemPtr, |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 896 | LN->isVolatile(), LN->isNonTemporal(), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 897 | 16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 898 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 899 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 900 | // do the store when it might cross the 16 byte memory access boundary. |
| 901 | else { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 902 | // TODO issue a warning if SN->isVolatile()== true? This is likely not |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 903 | // what the user wanted. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 904 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 905 | // address offset from nearest lower 16byte alinged address |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 906 | SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32, |
| 907 | SN->getBasePtr(), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 908 | DAG.getConstant(0xf, MVT::i32)); |
| 909 | // 16 - offset |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 910 | SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 911 | DAG.getConstant( 16, MVT::i32), |
| 912 | offset); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 913 | SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 914 | DAG.getConstant( VT.getSizeInBits()/8, |
| 915 | MVT::i32), |
| 916 | offset_compl); |
| 917 | // 16 - sizeof(Value) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 918 | SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 919 | DAG.getConstant( 16, MVT::i32), |
| 920 | DAG.getConstant( VT.getSizeInBits()/8, |
| 921 | MVT::i32)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 922 | // get a registerfull of ones |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 923 | SDValue ones = DAG.getConstant(-1, MVT::v4i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 924 | ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 925 | |
| 926 | // Create the 128 bit masks that have ones where the data to store is |
| 927 | // located. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 928 | SDValue lowmask, himask; |
| 929 | // if the value to store don't fill up the an entire 128 bits, zero |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 930 | // out the last bits of the mask so that only the value we want to store |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 931 | // is masked. |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 932 | // this is e.g. in the case of store i32, align 2 |
| 933 | if (!VT.isVector()){ |
| 934 | Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value); |
| 935 | lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 936 | lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 937 | surplus); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 938 | Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 939 | Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 940 | |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 941 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 942 | else { |
| 943 | lowmask = ones; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 944 | Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 945 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 946 | // this will zero, if there are no data that goes to the high quad |
| 947 | himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 948 | offset_compl); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 949 | lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 950 | offset); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 951 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 952 | // Load in the old data and zero out the parts that will be overwritten with |
| 953 | // the new data to store. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 954 | SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 955 | DAG.getNode(ISD::ADD, dl, PtrVT, basePtr, |
| 956 | DAG.getConstant( 16, PtrVT)), |
| 957 | highMemPtr, |
| 958 | SN->isVolatile(), SN->isNonTemporal(), 16); |
| 959 | the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1), |
| 960 | hi.getValue(1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 961 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 962 | low = DAG.getNode(ISD::AND, dl, MVT::i128, |
| 963 | DAG.getNode( ISD::BITCAST, dl, MVT::i128, low), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 964 | DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 965 | hi = DAG.getNode(ISD::AND, dl, MVT::i128, |
| 966 | DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 967 | DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones)); |
| 968 | |
| 969 | // Shift the Value to store into place. rlow contains the parts that go to |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 970 | // the lower memory chunk, rhi has the parts that go to the upper one. |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 971 | SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset); |
| 972 | rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 973 | SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 974 | offset_compl); |
| 975 | |
| 976 | // Merge the old data and the new data and store the results |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 977 | // Need to convert vectors here to integer as 'OR'ing floats assert |
| 978 | rlow = DAG.getNode(ISD::OR, dl, MVT::i128, |
| 979 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, low), |
| 980 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow)); |
| 981 | rhi = DAG.getNode(ISD::OR, dl, MVT::i128, |
| 982 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi), |
| 983 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi)); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 984 | |
| 985 | low = DAG.getStore(the_chain, dl, rlow, basePtr, |
| 986 | lowMemPtr, |
| 987 | SN->isVolatile(), SN->isNonTemporal(), 16); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 988 | hi = DAG.getStore(the_chain, dl, rhi, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 989 | DAG.getNode(ISD::ADD, dl, PtrVT, basePtr, |
| 990 | DAG.getConstant( 16, PtrVT)), |
| 991 | highMemPtr, |
| 992 | SN->isVolatile(), SN->isNonTemporal(), 16); |
| 993 | result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0), |
| 994 | hi.getValue(0)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 995 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 996 | |
| 997 | return result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 998 | } |
| 999 | |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 1000 | //! Generate the address of a constant pool entry. |
Dan Gohman | 7db949d | 2009-08-07 01:32:21 +0000 | [diff] [blame] | 1001 | static SDValue |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1002 | LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1003 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1004 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1005 | const Constant *C = CP->getConstVal(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1006 | SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment()); |
| 1007 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1008 | const TargetMachine &TM = DAG.getTarget(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1009 | // FIXME there is no actual debug info here |
| 1010 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1011 | |
| 1012 | if (TM.getRelocationModel() == Reloc::Static) { |
| 1013 | if (!ST->usingLargeMem()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1014 | // Just return the SDValue with the constant pool address in it. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1015 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1016 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1017 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero); |
| 1018 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero); |
| 1019 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1020 | } |
| 1021 | } |
| 1022 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1023 | llvm_unreachable("LowerConstantPool: Relocation model other than static" |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1024 | " not supported."); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1025 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1026 | } |
| 1027 | |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 1028 | //! Alternate entry point for generating the address of a constant pool entry |
| 1029 | SDValue |
| 1030 | SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) { |
| 1031 | return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl()); |
| 1032 | } |
| 1033 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1034 | static SDValue |
| 1035 | LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1036 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1037 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1038 | SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); |
| 1039 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1040 | const TargetMachine &TM = DAG.getTarget(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1041 | // FIXME there is no actual debug info here |
| 1042 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1043 | |
| 1044 | if (TM.getRelocationModel() == Reloc::Static) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1045 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1046 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1047 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1048 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero); |
| 1049 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero); |
| 1050 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1051 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1052 | } |
| 1053 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1054 | llvm_unreachable("LowerJumpTable: Relocation model other than static" |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1055 | " not supported."); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1056 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1057 | } |
| 1058 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1059 | static SDValue |
| 1060 | LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1061 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1062 | GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1063 | const GlobalValue *GV = GSDN->getGlobal(); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 1064 | SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(), |
| 1065 | PtrVT, GSDN->getOffset()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1066 | const TargetMachine &TM = DAG.getTarget(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1067 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1068 | // FIXME there is no actual debug info here |
| 1069 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1070 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1071 | if (TM.getRelocationModel() == Reloc::Static) { |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1072 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1073 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1074 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1075 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero); |
| 1076 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero); |
| 1077 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1078 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1079 | } else { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1080 | report_fatal_error("LowerGlobalAddress: Relocation model other than static" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1081 | "not supported."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1082 | /*NOTREACHED*/ |
| 1083 | } |
| 1084 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1085 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1086 | } |
| 1087 | |
Nate Begeman | ccef580 | 2008-02-14 18:43:04 +0000 | [diff] [blame] | 1088 | //! Custom lower double precision floating point constants |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1089 | static SDValue |
| 1090 | LowerConstantFP(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1091 | EVT VT = Op.getValueType(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1092 | // FIXME there is no actual debug info here |
| 1093 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1094 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1095 | if (VT == MVT::f64) { |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 1096 | ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode()); |
| 1097 | |
| 1098 | assert((FP != 0) && |
| 1099 | "LowerConstantFP: Node is not ConstantFPSDNode"); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1100 | |
Scott Michel | 170783a | 2007-12-19 20:15:47 +0000 | [diff] [blame] | 1101 | uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1102 | SDValue T = DAG.getConstant(dbits, MVT::i64); |
| 1103 | SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1104 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1105 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1106 | } |
| 1107 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1108 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1111 | SDValue |
| 1112 | SPUTargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1113 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1114 | const SmallVectorImpl<ISD::InputArg> |
| 1115 | &Ins, |
| 1116 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1117 | SmallVectorImpl<SDValue> &InVals) |
| 1118 | const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1119 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1120 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1121 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1122 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1123 | SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1124 | |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 1125 | unsigned ArgOffset = SPUFrameLowering::minStackSize(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1126 | unsigned ArgRegIdx = 0; |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 1127 | unsigned StackSlotSize = SPUFrameLowering::stackSlotSize(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1128 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1129 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1130 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1131 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1132 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs, |
| 1133 | *DAG.getContext()); |
| 1134 | // FIXME: allow for other calling conventions |
| 1135 | CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU); |
| 1136 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1137 | // Add DAG nodes to load the arguments or copy them out of registers. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1138 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1139 | EVT ObjectVT = Ins[ArgNo].VT; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1140 | unsigned ObjSize = ObjectVT.getSizeInBits()/8; |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1141 | SDValue ArgVal; |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1142 | CCValAssign &VA = ArgLocs[ArgNo]; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1143 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1144 | if (VA.isRegLoc()) { |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1145 | const TargetRegisterClass *ArgRegClass; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1146 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1147 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
Benjamin Kramer | 1bd7335 | 2010-04-08 10:44:28 +0000 | [diff] [blame] | 1148 | default: |
| 1149 | report_fatal_error("LowerFormalArguments Unhandled argument type: " + |
| 1150 | Twine(ObjectVT.getEVTString())); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1151 | case MVT::i8: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1152 | ArgRegClass = &SPU::R8CRegClass; |
| 1153 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1154 | case MVT::i16: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1155 | ArgRegClass = &SPU::R16CRegClass; |
| 1156 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1157 | case MVT::i32: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1158 | ArgRegClass = &SPU::R32CRegClass; |
| 1159 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1160 | case MVT::i64: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1161 | ArgRegClass = &SPU::R64CRegClass; |
| 1162 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1163 | case MVT::i128: |
Scott Michel | dd95009 | 2009-01-06 03:36:14 +0000 | [diff] [blame] | 1164 | ArgRegClass = &SPU::GPRCRegClass; |
| 1165 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1166 | case MVT::f32: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1167 | ArgRegClass = &SPU::R32FPRegClass; |
| 1168 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1169 | case MVT::f64: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1170 | ArgRegClass = &SPU::R64FPRegClass; |
| 1171 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1172 | case MVT::v2f64: |
| 1173 | case MVT::v4f32: |
| 1174 | case MVT::v2i64: |
| 1175 | case MVT::v4i32: |
| 1176 | case MVT::v8i16: |
| 1177 | case MVT::v16i8: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1178 | ArgRegClass = &SPU::VECREGRegClass; |
| 1179 | break; |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1180 | } |
| 1181 | |
| 1182 | unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1183 | RegInfo.addLiveIn(VA.getLocReg(), VReg); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1184 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1185 | ++ArgRegIdx; |
| 1186 | } else { |
| 1187 | // We need to load the argument to a virtual register if we determined |
| 1188 | // above that we ran out of physical registers of the appropriate type |
| 1189 | // or we're forced to do vararg |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1190 | int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1191 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1192 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
| 1193 | false, false, 0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1194 | ArgOffset += StackSlotSize; |
| 1195 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1196 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1197 | InVals.push_back(ArgVal); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1198 | // Update the chain |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1199 | Chain = ArgVal.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1200 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1201 | |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1202 | // vararg handling: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1203 | if (isVarArg) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1204 | // FIXME: we should be able to query the argument registers from |
| 1205 | // tablegen generated code. |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1206 | static const unsigned ArgRegs[] = { |
| 1207 | SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9, |
| 1208 | SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16, |
| 1209 | SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23, |
| 1210 | SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30, |
| 1211 | SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37, |
| 1212 | SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44, |
| 1213 | SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51, |
| 1214 | SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58, |
| 1215 | SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65, |
| 1216 | SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72, |
| 1217 | SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79 |
| 1218 | }; |
| 1219 | // size of ArgRegs array |
| 1220 | unsigned NumArgRegs = 77; |
| 1221 | |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1222 | // We will spill (79-3)+1 registers to the stack |
| 1223 | SmallVector<SDValue, 79-3+1> MemOps; |
| 1224 | |
| 1225 | // Create the frame slot |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1226 | for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1227 | FuncInfo->setVarArgsFrameIndex( |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1228 | MFI->CreateFixedObject(StackSlotSize, ArgOffset, true)); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1229 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Chris Lattner | e27e02b | 2010-03-29 17:38:47 +0000 | [diff] [blame] | 1230 | unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass); |
| 1231 | SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8); |
Chris Lattner | 6229d0a | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 1232 | SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(), |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 1233 | false, false, 0); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1234 | Chain = Store.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1235 | MemOps.push_back(Store); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1236 | |
| 1237 | // Increment address by stack slot size for the next stored argument |
| 1238 | ArgOffset += StackSlotSize; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1239 | } |
| 1240 | if (!MemOps.empty()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1241 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1242 | &MemOps[0], MemOps.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1243 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1244 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1245 | return Chain; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1246 | } |
| 1247 | |
| 1248 | /// isLSAAddress - Return the immediate to use if the specified |
| 1249 | /// value is representable as a LSA address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1250 | static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) { |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1251 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1252 | if (!C) return 0; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1253 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1254 | int Addr = C->getZExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1255 | if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. |
| 1256 | (Addr << 14 >> 14) != Addr) |
| 1257 | return 0; // Top 14 bits have to be sext of immediate. |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1258 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1259 | return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1260 | } |
| 1261 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1262 | SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1263 | SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1264 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1265 | bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1266 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1267 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1268 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1269 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1270 | SmallVectorImpl<SDValue> &InVals) const { |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1271 | // CellSPU target does not yet support tail call optimization. |
| 1272 | isTailCall = false; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1273 | |
| 1274 | const SPUSubtarget *ST = SPUTM.getSubtargetImpl(); |
| 1275 | unsigned NumOps = Outs.size(); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 1276 | unsigned StackSlotSize = SPUFrameLowering::stackSlotSize(); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1277 | |
| 1278 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1279 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1280 | *DAG.getContext()); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1281 | // FIXME: allow for other calling conventions |
| 1282 | CCInfo.AnalyzeCallOperands(Outs, CCC_SPU); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1283 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1284 | const unsigned NumArgRegs = ArgLocs.size(); |
| 1285 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1286 | |
| 1287 | // Handy pointer type |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1288 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1289 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1290 | // Set up a copy of the stack pointer for use loading and storing any |
| 1291 | // arguments that may not fit in the registers available for argument |
| 1292 | // passing. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1293 | SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1294 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1295 | // Figure out which arguments are going to go in registers, and which in |
| 1296 | // memory. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 1297 | unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR] |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1298 | unsigned ArgRegIdx = 0; |
| 1299 | |
| 1300 | // Keep track of registers passing arguments |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1301 | std::vector<std::pair<unsigned, SDValue> > RegsToPass; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1302 | // And the arguments passed on the stack |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1303 | SmallVector<SDValue, 8> MemOpChains; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1304 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1305 | for (; ArgRegIdx != NumOps; ++ArgRegIdx) { |
| 1306 | SDValue Arg = OutVals[ArgRegIdx]; |
| 1307 | CCValAssign &VA = ArgLocs[ArgRegIdx]; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1308 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1309 | // PtrOff will be used to store the current argument to the stack if a |
| 1310 | // register cannot be found for it. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1311 | SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1312 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1313 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1314 | switch (Arg.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1315 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1316 | case MVT::i8: |
| 1317 | case MVT::i16: |
| 1318 | case MVT::i32: |
| 1319 | case MVT::i64: |
| 1320 | case MVT::i128: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1321 | case MVT::f32: |
| 1322 | case MVT::f64: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1323 | case MVT::v2i64: |
| 1324 | case MVT::v2f64: |
| 1325 | case MVT::v4f32: |
| 1326 | case MVT::v4i32: |
| 1327 | case MVT::v8i16: |
| 1328 | case MVT::v16i8: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1329 | if (ArgRegIdx != NumArgRegs) { |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1330 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1331 | } else { |
Chris Lattner | 6229d0a | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 1332 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
| 1333 | MachinePointerInfo(), |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 1334 | false, false, 0)); |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1335 | ArgOffset += StackSlotSize; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1336 | } |
| 1337 | break; |
| 1338 | } |
| 1339 | } |
| 1340 | |
Bill Wendling | ce90c24 | 2009-12-28 01:31:11 +0000 | [diff] [blame] | 1341 | // Accumulate how many bytes are to be pushed on the stack, including the |
| 1342 | // linkage area, and parameter passing area. According to the SPU ABI, |
| 1343 | // we minimally need space for [LR] and [SP]. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame^] | 1344 | unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize(); |
Bill Wendling | ce90c24 | 2009-12-28 01:31:11 +0000 | [diff] [blame] | 1345 | |
| 1346 | // Insert a call sequence start |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1347 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes, |
| 1348 | true)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1349 | |
| 1350 | if (!MemOpChains.empty()) { |
| 1351 | // Adjust the stack pointer for the stack arguments. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1352 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1353 | &MemOpChains[0], MemOpChains.size()); |
| 1354 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1355 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1356 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 1357 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1358 | SDValue InFlag; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1359 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 1360 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1361 | RegsToPass[i].second, InFlag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1362 | InFlag = Chain.getValue(1); |
| 1363 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1364 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1365 | SmallVector<SDValue, 8> Ops; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1366 | unsigned CallOpc = SPUISD::CALL; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1367 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1368 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 1369 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 1370 | // node so that legalize doesn't hack it. |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1371 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1372 | const GlobalValue *GV = G->getGlobal(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1373 | EVT CalleeVT = Callee.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1374 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 1375 | SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1376 | |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1377 | if (!ST->usingLargeMem()) { |
| 1378 | // Turn calls to targets that are defined (i.e., have bodies) into BRSL |
| 1379 | // style calls, otherwise, external symbols are BRASL calls. This assumes |
| 1380 | // that declared/defined symbols are in the same compilation unit and can |
| 1381 | // be reached through PC-relative jumps. |
| 1382 | // |
| 1383 | // NOTE: |
| 1384 | // This may be an unsafe assumption for JIT and really large compilation |
| 1385 | // units. |
| 1386 | if (GV->isDeclaration()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1387 | Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1388 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1389 | Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1390 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1391 | } else { |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1392 | // "Large memory" mode: Turn all calls into indirect calls with a X-form |
| 1393 | // address pairs: |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1394 | Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1395 | } |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1396 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1397 | EVT CalleeVT = Callee.getValueType(); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1398 | SDValue Zero = DAG.getConstant(0, PtrVT); |
| 1399 | SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(), |
| 1400 | Callee.getValueType()); |
| 1401 | |
| 1402 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1403 | Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1404 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1405 | Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1406 | } |
| 1407 | } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1408 | // If this is an absolute destination address that appears to be a legal |
| 1409 | // local store address, use the munged value. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1410 | Callee = SDValue(Dest, 0); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1411 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1412 | |
| 1413 | Ops.push_back(Chain); |
| 1414 | Ops.push_back(Callee); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1415 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1416 | // Add argument registers to the end of the list so that they are known live |
| 1417 | // into the call. |
| 1418 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1419 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1420 | RegsToPass[i].second.getValueType())); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1421 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1422 | if (InFlag.getNode()) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1423 | Ops.push_back(InFlag); |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1424 | // Returns a chain and a flag for retval copy to use. |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 1425 | Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue), |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1426 | &Ops[0], Ops.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1427 | InFlag = Chain.getValue(1); |
| 1428 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1429 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true), |
| 1430 | DAG.getIntPtrConstant(0, true), InFlag); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1431 | if (!Ins.empty()) |
Evan Cheng | ebaaa91 | 2008-02-05 22:44:06 +0000 | [diff] [blame] | 1432 | InFlag = Chain.getValue(1); |
| 1433 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1434 | // If the function returns void, just return the chain. |
| 1435 | if (Ins.empty()) |
| 1436 | return Chain; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1437 | |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1438 | // Now handle the return value(s) |
| 1439 | SmallVector<CCValAssign, 16> RVLocs; |
| 1440 | CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(), |
| 1441 | RVLocs, *DAG.getContext()); |
| 1442 | CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU); |
| 1443 | |
| 1444 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1445 | // If the call has results, copy the values out of the ret val registers. |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1446 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1447 | CCValAssign VA = RVLocs[i]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1448 | |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1449 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(), |
| 1450 | InFlag); |
| 1451 | Chain = Val.getValue(1); |
| 1452 | InFlag = Val.getValue(2); |
| 1453 | InVals.push_back(Val); |
| 1454 | } |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1455 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1456 | return Chain; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1457 | } |
| 1458 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1459 | SDValue |
| 1460 | SPUTargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1461 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1462 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1463 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1464 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1465 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1466 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1467 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 1468 | RVLocs, *DAG.getContext()); |
| 1469 | CCInfo.AnalyzeReturn(Outs, RetCC_SPU); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1470 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1471 | // If this is the first return lowered for this function, add the regs to the |
| 1472 | // liveout set for the function. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1473 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1474 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1475 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1476 | } |
| 1477 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1478 | SDValue Flag; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1479 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1480 | // Copy the result values into the output registers. |
| 1481 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1482 | CCValAssign &VA = RVLocs[i]; |
| 1483 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1484 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1485 | OutVals[i], Flag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1486 | Flag = Chain.getValue(1); |
| 1487 | } |
| 1488 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1489 | if (Flag.getNode()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1490 | return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1491 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1492 | return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
| 1495 | |
| 1496 | //===----------------------------------------------------------------------===// |
| 1497 | // Vector related lowering: |
| 1498 | //===----------------------------------------------------------------------===// |
| 1499 | |
| 1500 | static ConstantSDNode * |
| 1501 | getVecImm(SDNode *N) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1502 | SDValue OpVal(0, 0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1503 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1504 | // Check to see if this buildvec has a single non-undef value in its elements. |
| 1505 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1506 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1507 | if (OpVal.getNode() == 0) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1508 | OpVal = N->getOperand(i); |
| 1509 | else if (OpVal != N->getOperand(i)) |
| 1510 | return 0; |
| 1511 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1512 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1513 | if (OpVal.getNode() != 0) { |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1514 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1515 | return CN; |
| 1516 | } |
| 1517 | } |
| 1518 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1519 | return 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1520 | } |
| 1521 | |
| 1522 | /// get_vec_i18imm - Test if this vector is a vector filled with the same value |
| 1523 | /// and the value fits into an unsigned 18-bit constant, and if so, return the |
| 1524 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1525 | SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1526 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1527 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1528 | uint64_t Value = CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1529 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1530 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1531 | uint32_t upper = uint32_t(UValue >> 32); |
| 1532 | uint32_t lower = uint32_t(UValue); |
| 1533 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1534 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1535 | Value = Value >> 32; |
| 1536 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1537 | if (Value <= 0x3ffff) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1538 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1539 | } |
| 1540 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1541 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1542 | } |
| 1543 | |
| 1544 | /// get_vec_i16imm - Test if this vector is a vector filled with the same value |
| 1545 | /// and the value fits into a signed 16-bit constant, and if so, return the |
| 1546 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1547 | SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1548 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1549 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1550 | int64_t Value = CN->getSExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1551 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1552 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1553 | uint32_t upper = uint32_t(UValue >> 32); |
| 1554 | uint32_t lower = uint32_t(UValue); |
| 1555 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1556 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1557 | Value = Value >> 32; |
| 1558 | } |
Scott Michel | ad2715e | 2008-03-05 23:02:02 +0000 | [diff] [blame] | 1559 | if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) { |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1560 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1561 | } |
| 1562 | } |
| 1563 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1564 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1565 | } |
| 1566 | |
| 1567 | /// get_vec_i10imm - Test if this vector is a vector filled with the same value |
| 1568 | /// and the value fits into a signed 10-bit constant, and if so, return the |
| 1569 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1570 | SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1571 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1572 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1573 | int64_t Value = CN->getSExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1574 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1575 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1576 | uint32_t upper = uint32_t(UValue >> 32); |
| 1577 | uint32_t lower = uint32_t(UValue); |
| 1578 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1579 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1580 | Value = Value >> 32; |
| 1581 | } |
Benjamin Kramer | 7e09deb | 2010-03-29 19:07:58 +0000 | [diff] [blame] | 1582 | if (isInt<10>(Value)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1583 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1584 | } |
| 1585 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1586 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1587 | } |
| 1588 | |
| 1589 | /// get_vec_i8imm - Test if this vector is a vector filled with the same value |
| 1590 | /// and the value fits into a signed 8-bit constant, and if so, return the |
| 1591 | /// constant. |
| 1592 | /// |
| 1593 | /// @note: The incoming vector is v16i8 because that's the only way we can load |
| 1594 | /// constant vectors. Thus, we test to see if the upper and lower bytes are the |
| 1595 | /// same value. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1596 | SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1597 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1598 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1599 | int Value = (int) CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1600 | if (ValueType == MVT::i16 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1601 | && Value <= 0xffff /* truncated from uint64_t */ |
| 1602 | && ((short) Value >> 8) == ((short) Value & 0xff)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1603 | return DAG.getTargetConstant(Value & 0xff, ValueType); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1604 | else if (ValueType == MVT::i8 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1605 | && (Value & 0xff) == Value) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1606 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1607 | } |
| 1608 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1609 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1610 | } |
| 1611 | |
| 1612 | /// get_ILHUvec_imm - Test if this vector is a vector filled with the same value |
| 1613 | /// and the value fits into a signed 16-bit constant, and if so, return the |
| 1614 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1615 | SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1616 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1617 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1618 | uint64_t Value = CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1619 | if ((ValueType == MVT::i32 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1620 | && ((unsigned) Value & 0xffff0000) == (unsigned) Value) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1621 | || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1622 | return DAG.getTargetConstant(Value >> 16, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1623 | } |
| 1624 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1625 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1626 | } |
| 1627 | |
| 1628 | /// get_v4i32_imm - Catch-all for general 32-bit constant vectors |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1629 | SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1630 | if (ConstantSDNode *CN = getVecImm(N)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1631 | return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1632 | } |
| 1633 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1634 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1635 | } |
| 1636 | |
| 1637 | /// get_v4i32_imm - Catch-all for general 64-bit constant vectors |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1638 | SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1639 | if (ConstantSDNode *CN = getVecImm(N)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1640 | return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1641 | } |
| 1642 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1643 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1644 | } |
| 1645 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 1646 | //! Lower a BUILD_VECTOR instruction creatively: |
Dan Gohman | 7db949d | 2009-08-07 01:32:21 +0000 | [diff] [blame] | 1647 | static SDValue |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1648 | LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1649 | EVT VT = Op.getValueType(); |
| 1650 | EVT EltVT = VT.getVectorElementType(); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1651 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1652 | BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode()); |
| 1653 | assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR"); |
| 1654 | unsigned minSplatBits = EltVT.getSizeInBits(); |
| 1655 | |
| 1656 | if (minSplatBits < 16) |
| 1657 | minSplatBits = 16; |
| 1658 | |
| 1659 | APInt APSplatBits, APSplatUndef; |
| 1660 | unsigned SplatBitSize; |
| 1661 | bool HasAnyUndefs; |
| 1662 | |
| 1663 | if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
| 1664 | HasAnyUndefs, minSplatBits) |
| 1665 | || minSplatBits < SplatBitSize) |
| 1666 | return SDValue(); // Wasn't a constant vector or splat exceeded min |
| 1667 | |
| 1668 | uint64_t SplatBits = APSplatBits.getZExtValue(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1669 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1670 | switch (VT.getSimpleVT().SimpleTy) { |
Benjamin Kramer | 1bd7335 | 2010-04-08 10:44:28 +0000 | [diff] [blame] | 1671 | default: |
| 1672 | report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " + |
| 1673 | Twine(VT.getEVTString())); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 1674 | /*NOTREACHED*/ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1675 | case MVT::v4f32: { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1676 | uint32_t Value32 = uint32_t(SplatBits); |
Chris Lattner | e7fa1f2 | 2009-03-26 05:29:34 +0000 | [diff] [blame] | 1677 | assert(SplatBitSize == 32 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1678 | && "LowerBUILD_VECTOR: Unexpected floating point vector element."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1679 | // NOTE: pretend the constant is an integer. LLVM won't load FP constants |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1680 | SDValue T = DAG.getConstant(Value32, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1681 | return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1682 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1683 | break; |
| 1684 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1685 | case MVT::v2f64: { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1686 | uint64_t f64val = uint64_t(SplatBits); |
Chris Lattner | e7fa1f2 | 2009-03-26 05:29:34 +0000 | [diff] [blame] | 1687 | assert(SplatBitSize == 64 |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 1688 | && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1689 | // NOTE: pretend the constant is an integer. LLVM won't load FP constants |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1690 | SDValue T = DAG.getConstant(f64val, MVT::i64); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1691 | return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1692 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1693 | break; |
| 1694 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1695 | case MVT::v16i8: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1696 | // 8-bit constants have to be expanded to 16-bits |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1697 | unsigned short Value16 = SplatBits /* | (SplatBits << 8) */; |
| 1698 | SmallVector<SDValue, 8> Ops; |
| 1699 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1700 | Ops.assign(8, DAG.getConstant(Value16, MVT::i16)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1701 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1702 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1703 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1704 | case MVT::v8i16: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1705 | unsigned short Value16 = SplatBits; |
| 1706 | SDValue T = DAG.getConstant(Value16, EltVT); |
| 1707 | SmallVector<SDValue, 8> Ops; |
| 1708 | |
| 1709 | Ops.assign(8, T); |
| 1710 | return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1711 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1712 | case MVT::v4i32: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1713 | SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType()); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1714 | return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1715 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1716 | case MVT::v2i64: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1717 | return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1718 | } |
| 1719 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1720 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1721 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1722 | } |
| 1723 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1724 | /*! |
| 1725 | */ |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1726 | SDValue |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1727 | SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1728 | DebugLoc dl) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1729 | uint32_t upper = uint32_t(SplatVal >> 32); |
| 1730 | uint32_t lower = uint32_t(SplatVal); |
| 1731 | |
| 1732 | if (upper == lower) { |
| 1733 | // Magic constant that can be matched by IL, ILA, et. al. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1734 | SDValue Val = DAG.getTargetConstant(upper, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1735 | return DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1736 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1737 | Val, Val, Val, Val)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1738 | } else { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1739 | bool upper_special, lower_special; |
| 1740 | |
| 1741 | // NOTE: This code creates common-case shuffle masks that can be easily |
| 1742 | // detected as common expressions. It is not attempting to create highly |
| 1743 | // specialized masks to replace any and all 0's, 0xff's and 0x80's. |
| 1744 | |
| 1745 | // Detect if the upper or lower half is a special shuffle mask pattern: |
| 1746 | upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000); |
| 1747 | lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000); |
| 1748 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1749 | // Both upper and lower are special, lower to a constant pool load: |
| 1750 | if (lower_special && upper_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1751 | SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64); |
| 1752 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1753 | SplatValCN, SplatValCN); |
| 1754 | } |
| 1755 | |
| 1756 | SDValue LO32; |
| 1757 | SDValue HI32; |
| 1758 | SmallVector<SDValue, 16> ShufBytes; |
| 1759 | SDValue Result; |
| 1760 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1761 | // Create lower vector if not a special pattern |
| 1762 | if (!lower_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1763 | SDValue LO32C = DAG.getConstant(lower, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1764 | LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1765 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1766 | LO32C, LO32C, LO32C, LO32C)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1767 | } |
| 1768 | |
| 1769 | // Create upper vector if not a special pattern |
| 1770 | if (!upper_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1771 | SDValue HI32C = DAG.getConstant(upper, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1772 | HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1773 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1774 | HI32C, HI32C, HI32C, HI32C)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1775 | } |
| 1776 | |
| 1777 | // If either upper or lower are special, then the two input operands are |
| 1778 | // the same (basically, one of them is a "don't care") |
| 1779 | if (lower_special) |
| 1780 | LO32 = HI32; |
| 1781 | if (upper_special) |
| 1782 | HI32 = LO32; |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1783 | |
| 1784 | for (int i = 0; i < 4; ++i) { |
| 1785 | uint64_t val = 0; |
| 1786 | for (int j = 0; j < 4; ++j) { |
| 1787 | SDValue V; |
| 1788 | bool process_upper, process_lower; |
| 1789 | val <<= 8; |
| 1790 | process_upper = (upper_special && (i & 1) == 0); |
| 1791 | process_lower = (lower_special && (i & 1) == 1); |
| 1792 | |
| 1793 | if (process_upper || process_lower) { |
| 1794 | if ((process_upper && upper == 0) |
| 1795 | || (process_lower && lower == 0)) |
| 1796 | val |= 0x80; |
| 1797 | else if ((process_upper && upper == 0xffffffff) |
| 1798 | || (process_lower && lower == 0xffffffff)) |
| 1799 | val |= 0xc0; |
| 1800 | else if ((process_upper && upper == 0x80000000) |
| 1801 | || (process_lower && lower == 0x80000000)) |
| 1802 | val |= (j == 0 ? 0xe0 : 0x80); |
| 1803 | } else |
| 1804 | val |= i * 4 + j + ((i & 1) * 16); |
| 1805 | } |
| 1806 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1807 | ShufBytes.push_back(DAG.getConstant(val, MVT::i32)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1808 | } |
| 1809 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1810 | return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1811 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1812 | &ShufBytes[0], ShufBytes.size())); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1813 | } |
| 1814 | } |
| 1815 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1816 | /// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on |
| 1817 | /// which the Cell can operate. The code inspects V3 to ascertain whether the |
| 1818 | /// permutation vector, V3, is monotonically increasing with one "exception" |
| 1819 | /// element, e.g., (0, 1, _, 3). If this is the case, then generate a |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1820 | /// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool. |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1821 | /// In either case, the net result is going to eventually invoke SHUFB to |
| 1822 | /// permute/shuffle the bytes from V1 and V2. |
| 1823 | /// \note |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1824 | /// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1825 | /// control word for byte/halfword/word insertion. This takes care of a single |
| 1826 | /// element move from V2 into V1. |
| 1827 | /// \note |
| 1828 | /// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1829 | static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1830 | const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1831 | SDValue V1 = Op.getOperand(0); |
| 1832 | SDValue V2 = Op.getOperand(1); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1833 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1834 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1835 | if (V2.getOpcode() == ISD::UNDEF) V2 = V1; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1836 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1837 | // If we have a single element being moved from V1 to V2, this can be handled |
| 1838 | // using the C*[DX] compute mask instructions, but the vector elements have |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1839 | // to be monotonically increasing with one exception element, and the source |
| 1840 | // slot of the element to move must be the same as the destination. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1841 | EVT VecVT = V1.getValueType(); |
| 1842 | EVT EltVT = VecVT.getVectorElementType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1843 | unsigned EltsFromV2 = 0; |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1844 | unsigned V2EltOffset = 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1845 | unsigned V2EltIdx0 = 0; |
| 1846 | unsigned CurrElt = 0; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1847 | unsigned MaxElts = VecVT.getVectorNumElements(); |
| 1848 | unsigned PrevElt = 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1849 | bool monotonic = true; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1850 | bool rotate = true; |
Kalle Raiskila | bb7d33a | 2010-09-09 07:30:15 +0000 | [diff] [blame] | 1851 | int rotamt=0; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1852 | EVT maskVT; // which of the c?d instructions to use |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1853 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1854 | if (EltVT == MVT::i8) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1855 | V2EltIdx0 = 16; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1856 | maskVT = MVT::v16i8; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1857 | } else if (EltVT == MVT::i16) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1858 | V2EltIdx0 = 8; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1859 | maskVT = MVT::v8i16; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1860 | } else if (EltVT == MVT::i32 || EltVT == MVT::f32) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1861 | V2EltIdx0 = 4; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1862 | maskVT = MVT::v4i32; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1863 | } else if (EltVT == MVT::i64 || EltVT == MVT::f64) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1864 | V2EltIdx0 = 2; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1865 | maskVT = MVT::v2i64; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1866 | } else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1867 | llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1868 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1869 | for (unsigned i = 0; i != MaxElts; ++i) { |
| 1870 | if (SVN->getMaskElt(i) < 0) |
| 1871 | continue; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1872 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1873 | unsigned SrcElt = SVN->getMaskElt(i); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1874 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1875 | if (monotonic) { |
| 1876 | if (SrcElt >= V2EltIdx0) { |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1877 | // TODO: optimize for the monotonic case when several consecutive |
| 1878 | // elements are taken form V2. Do we ever get such a case? |
| 1879 | if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0)) |
| 1880 | V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8); |
| 1881 | else |
| 1882 | monotonic = false; |
| 1883 | ++EltsFromV2; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1884 | } else if (CurrElt != SrcElt) { |
| 1885 | monotonic = false; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1886 | } |
| 1887 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1888 | ++CurrElt; |
| 1889 | } |
| 1890 | |
| 1891 | if (rotate) { |
| 1892 | if (PrevElt > 0 && SrcElt < MaxElts) { |
| 1893 | if ((PrevElt == SrcElt - 1) |
| 1894 | || (PrevElt == MaxElts - 1 && SrcElt == 0)) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1895 | PrevElt = SrcElt; |
| 1896 | } else { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1897 | rotate = false; |
| 1898 | } |
Kalle Raiskila | 0b4ab0c | 2010-09-08 11:53:38 +0000 | [diff] [blame] | 1899 | } else if (i == 0 || (PrevElt==0 && SrcElt==1)) { |
| 1900 | // First time or after a "wrap around" |
Kalle Raiskila | d87e571 | 2010-11-22 16:28:26 +0000 | [diff] [blame] | 1901 | rotamt = SrcElt-i; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1902 | PrevElt = SrcElt; |
| 1903 | } else { |
| 1904 | // This isn't a rotation, takes elements from vector 2 |
| 1905 | rotate = false; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1906 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1907 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1908 | } |
| 1909 | |
| 1910 | if (EltsFromV2 == 1 && monotonic) { |
| 1911 | // Compute mask and shuffle |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1912 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1913 | |
| 1914 | // As SHUFFLE_MASK becomes a c?d instruction, feed it an address |
| 1915 | // R1 ($sp) is used here only as it is guaranteed to have last bits zero |
| 1916 | SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 1917 | DAG.getRegister(SPU::R1, PtrVT), |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1918 | DAG.getConstant(V2EltOffset, MVT::i32)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1919 | SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1920 | maskVT, Pointer); |
| 1921 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1922 | // Use shuffle mask in SHUFB synthetic instruction: |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 1923 | return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1, |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1924 | ShufMaskOp); |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1925 | } else if (rotate) { |
Kalle Raiskila | 0b4ab0c | 2010-09-08 11:53:38 +0000 | [diff] [blame] | 1926 | if (rotamt < 0) |
| 1927 | rotamt +=MaxElts; |
| 1928 | rotamt *= EltVT.getSizeInBits()/8; |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1929 | return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1930 | V1, DAG.getConstant(rotamt, MVT::i16)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1931 | } else { |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 1932 | // Convert the SHUFFLE_VECTOR mask's input element units to the |
| 1933 | // actual bytes. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1934 | unsigned BytesPerElement = EltVT.getSizeInBits()/8; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1935 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1936 | SmallVector<SDValue, 16> ResultMask; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1937 | for (unsigned i = 0, e = MaxElts; i != e; ++i) { |
| 1938 | unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1939 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1940 | for (unsigned j = 0; j < BytesPerElement; ++j) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1941 | ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1942 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1943 | SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1944 | &ResultMask[0], ResultMask.size()); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1945 | return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1946 | } |
| 1947 | } |
| 1948 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1949 | static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { |
| 1950 | SDValue Op0 = Op.getOperand(0); // Op0 = the scalar |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1951 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1952 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1953 | if (Op0.getNode()->getOpcode() == ISD::Constant) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1954 | // For a constant, build the appropriate constant vector, which will |
| 1955 | // eventually simplify to a vector register load. |
| 1956 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1957 | ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode()); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1958 | SmallVector<SDValue, 16> ConstVecValues; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1959 | EVT VT; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1960 | size_t n_copies; |
| 1961 | |
| 1962 | // Create a constant vector: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1963 | switch (Op.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1964 | default: llvm_unreachable("Unexpected constant value type in " |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1965 | "LowerSCALAR_TO_VECTOR"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1966 | case MVT::v16i8: n_copies = 16; VT = MVT::i8; break; |
| 1967 | case MVT::v8i16: n_copies = 8; VT = MVT::i16; break; |
| 1968 | case MVT::v4i32: n_copies = 4; VT = MVT::i32; break; |
| 1969 | case MVT::v4f32: n_copies = 4; VT = MVT::f32; break; |
| 1970 | case MVT::v2i64: n_copies = 2; VT = MVT::i64; break; |
| 1971 | case MVT::v2f64: n_copies = 2; VT = MVT::f64; break; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1972 | } |
| 1973 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1974 | SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1975 | for (size_t j = 0; j < n_copies; ++j) |
| 1976 | ConstVecValues.push_back(CValue); |
| 1977 | |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1978 | return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(), |
| 1979 | &ConstVecValues[0], ConstVecValues.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1980 | } else { |
| 1981 | // Otherwise, copy the value from one register to another: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1982 | switch (Op0.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1983 | default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1984 | case MVT::i8: |
| 1985 | case MVT::i16: |
| 1986 | case MVT::i32: |
| 1987 | case MVT::i64: |
| 1988 | case MVT::f32: |
| 1989 | case MVT::f64: |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1990 | return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1991 | } |
| 1992 | } |
| 1993 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1994 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1995 | } |
| 1996 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1997 | static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1998 | EVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1999 | SDValue N = Op.getOperand(0); |
| 2000 | SDValue Elt = Op.getOperand(1); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2001 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2002 | SDValue retval; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2003 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2004 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) { |
| 2005 | // Constant argument: |
| 2006 | int EltNo = (int) C->getZExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2007 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2008 | // sanity checks: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2009 | if (VT == MVT::i8 && EltNo >= 16) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2010 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2011 | else if (VT == MVT::i16 && EltNo >= 8) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2012 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2013 | else if (VT == MVT::i32 && EltNo >= 4) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2014 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2015 | else if (VT == MVT::i64 && EltNo >= 2) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2016 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2017 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2018 | if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2019 | // i32 and i64: Element 0 is the preferred slot |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2020 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2021 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2022 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2023 | // Need to generate shuffle mask and extract: |
| 2024 | int prefslot_begin = -1, prefslot_end = -1; |
| 2025 | int elt_byte = EltNo * VT.getSizeInBits() / 8; |
| 2026 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2027 | switch (VT.getSimpleVT().SimpleTy) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2028 | default: |
| 2029 | assert(false && "Invalid value type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2030 | case MVT::i8: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2031 | prefslot_begin = prefslot_end = 3; |
| 2032 | break; |
| 2033 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2034 | case MVT::i16: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2035 | prefslot_begin = 2; prefslot_end = 3; |
| 2036 | break; |
| 2037 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2038 | case MVT::i32: |
| 2039 | case MVT::f32: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2040 | prefslot_begin = 0; prefslot_end = 3; |
| 2041 | break; |
| 2042 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2043 | case MVT::i64: |
| 2044 | case MVT::f64: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2045 | prefslot_begin = 0; prefslot_end = 7; |
| 2046 | break; |
| 2047 | } |
| 2048 | } |
| 2049 | |
| 2050 | assert(prefslot_begin != -1 && prefslot_end != -1 && |
| 2051 | "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized"); |
| 2052 | |
Scott Michel | 9b2420d | 2009-08-24 21:53:27 +0000 | [diff] [blame] | 2053 | unsigned int ShufBytes[16] = { |
| 2054 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 |
| 2055 | }; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2056 | for (int i = 0; i < 16; ++i) { |
| 2057 | // zero fill uppper part of preferred slot, don't care about the |
| 2058 | // other slots: |
| 2059 | unsigned int mask_val; |
| 2060 | if (i <= prefslot_end) { |
| 2061 | mask_val = |
| 2062 | ((i < prefslot_begin) |
| 2063 | ? 0x80 |
| 2064 | : elt_byte + (i - prefslot_begin)); |
| 2065 | |
| 2066 | ShufBytes[i] = mask_val; |
| 2067 | } else |
| 2068 | ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)]; |
| 2069 | } |
| 2070 | |
| 2071 | SDValue ShufMask[4]; |
| 2072 | for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 2073 | unsigned bidx = i * 4; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2074 | unsigned int bits = ((ShufBytes[bidx] << 24) | |
| 2075 | (ShufBytes[bidx+1] << 16) | |
| 2076 | (ShufBytes[bidx+2] << 8) | |
| 2077 | ShufBytes[bidx+3]); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2078 | ShufMask[i] = DAG.getConstant(bits, MVT::i32); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2079 | } |
| 2080 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2081 | SDValue ShufMaskVec = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2082 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2083 | &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0])); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2084 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2085 | retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
| 2086 | DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(), |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2087 | N, N, ShufMaskVec)); |
| 2088 | } else { |
| 2089 | // Variable index: Rotate the requested element into slot 0, then replicate |
| 2090 | // slot 0 across the vector |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2091 | EVT VecVT = N.getValueType(); |
Kalle Raiskila | 82fe467 | 2010-08-02 08:54:39 +0000 | [diff] [blame] | 2092 | if (!VecVT.isSimple() || !VecVT.isVector()) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2093 | report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2094 | "vector type!"); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2095 | } |
| 2096 | |
| 2097 | // Make life easier by making sure the index is zero-extended to i32 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2098 | if (Elt.getValueType() != MVT::i32) |
| 2099 | Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2100 | |
| 2101 | // Scale the index to a bit/byte shift quantity |
| 2102 | APInt scaleFactor = |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2103 | APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false); |
| 2104 | unsigned scaleShift = scaleFactor.logBase2(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2105 | SDValue vecShift; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2106 | |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2107 | if (scaleShift > 0) { |
| 2108 | // Scale the shift factor: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2109 | Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt, |
| 2110 | DAG.getConstant(scaleShift, MVT::i32)); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2111 | } |
| 2112 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 2113 | vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt); |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2114 | |
| 2115 | // Replicate the bytes starting at byte 0 across the entire vector (for |
| 2116 | // consistency with the notion of a unified register set) |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2117 | SDValue replicate; |
| 2118 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2119 | switch (VT.getSimpleVT().SimpleTy) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2120 | default: |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2121 | report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2122 | "type"); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2123 | /*NOTREACHED*/ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2124 | case MVT::i8: { |
| 2125 | SDValue factor = DAG.getConstant(0x00000000, MVT::i32); |
| 2126 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2127 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2128 | break; |
| 2129 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2130 | case MVT::i16: { |
| 2131 | SDValue factor = DAG.getConstant(0x00010001, MVT::i32); |
| 2132 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2133 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2134 | break; |
| 2135 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2136 | case MVT::i32: |
| 2137 | case MVT::f32: { |
| 2138 | SDValue factor = DAG.getConstant(0x00010203, MVT::i32); |
| 2139 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2140 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2141 | break; |
| 2142 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2143 | case MVT::i64: |
| 2144 | case MVT::f64: { |
| 2145 | SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32); |
| 2146 | SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32); |
| 2147 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2148 | loFactor, hiFactor, loFactor, hiFactor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2149 | break; |
| 2150 | } |
| 2151 | } |
| 2152 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2153 | retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
| 2154 | DAG.getNode(SPUISD::SHUFB, dl, VecVT, |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2155 | vecShift, vecShift, replicate)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2156 | } |
| 2157 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2158 | return retval; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2159 | } |
| 2160 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2161 | static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
| 2162 | SDValue VecOp = Op.getOperand(0); |
| 2163 | SDValue ValOp = Op.getOperand(1); |
| 2164 | SDValue IdxOp = Op.getOperand(2); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2165 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2166 | EVT VT = Op.getValueType(); |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2167 | EVT eltVT = ValOp.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2168 | |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2169 | // use 0 when the lane to insert to is 'undef' |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2170 | int64_t Offset=0; |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2171 | if (IdxOp.getOpcode() != ISD::UNDEF) { |
| 2172 | ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp); |
| 2173 | assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!"); |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2174 | Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8; |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2175 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2176 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2177 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2178 | // Use $sp ($1) because it's always 16-byte aligned and it's available: |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2179 | SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2180 | DAG.getRegister(SPU::R1, PtrVT), |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2181 | DAG.getConstant(Offset, PtrVT)); |
Kalle Raiskila | bc2697c | 2010-08-04 13:59:48 +0000 | [diff] [blame] | 2182 | // widen the mask when dealing with half vectors |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2183 | EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(), |
Kalle Raiskila | bc2697c | 2010-08-04 13:59:48 +0000 | [diff] [blame] | 2184 | 128/ VT.getVectorElementType().getSizeInBits()); |
| 2185 | SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2186 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2187 | SDValue result = |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2188 | DAG.getNode(SPUISD::SHUFB, dl, VT, |
| 2189 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp), |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 2190 | VecOp, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2191 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2192 | |
| 2193 | return result; |
| 2194 | } |
| 2195 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2196 | static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc, |
| 2197 | const TargetLowering &TLI) |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2198 | { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2199 | SDValue N0 = Op.getOperand(0); // Everything has at least one operand |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2200 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2201 | EVT ShiftVT = TLI.getShiftAmountTy(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2202 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2203 | assert(Op.getValueType() == MVT::i8); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2204 | switch (Opc) { |
| 2205 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2206 | llvm_unreachable("Unhandled i8 math operator"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2207 | /*NOTREACHED*/ |
| 2208 | break; |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2209 | case ISD::ADD: { |
| 2210 | // 8-bit addition: Promote the arguments up to 16-bits and truncate |
| 2211 | // the result: |
| 2212 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2213 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2214 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2215 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2216 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2217 | |
| 2218 | } |
| 2219 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2220 | case ISD::SUB: { |
| 2221 | // 8-bit subtraction: Promote the arguments up to 16-bits and truncate |
| 2222 | // the result: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2223 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2224 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2225 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2226 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2227 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2228 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2229 | case ISD::ROTR: |
| 2230 | case ISD::ROTL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2231 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2232 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2233 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2234 | N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2235 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2236 | unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT) |
| 2237 | ? ISD::ZERO_EXTEND |
| 2238 | : ISD::TRUNCATE; |
| 2239 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2240 | } |
| 2241 | |
| 2242 | // Replicate lower 8-bits into upper 8: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2243 | SDValue ExpandArg = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2244 | DAG.getNode(ISD::OR, dl, MVT::i16, N0, |
| 2245 | DAG.getNode(ISD::SHL, dl, MVT::i16, |
| 2246 | N0, DAG.getConstant(8, MVT::i32))); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2247 | |
| 2248 | // Truncate back down to i8 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2249 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2250 | DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2251 | } |
| 2252 | case ISD::SRL: |
| 2253 | case ISD::SHL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2254 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2255 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2256 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2257 | N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2258 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2259 | unsigned N1Opc = ISD::ZERO_EXTEND; |
| 2260 | |
| 2261 | if (N1.getValueType().bitsGT(ShiftVT)) |
| 2262 | N1Opc = ISD::TRUNCATE; |
| 2263 | |
| 2264 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2265 | } |
| 2266 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2267 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2268 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2269 | } |
| 2270 | case ISD::SRA: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2271 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2272 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2273 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2274 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2275 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2276 | unsigned N1Opc = ISD::SIGN_EXTEND; |
| 2277 | |
| 2278 | if (N1VT.bitsGT(ShiftVT)) |
| 2279 | N1Opc = ISD::TRUNCATE; |
| 2280 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2281 | } |
| 2282 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2283 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2284 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2285 | } |
| 2286 | case ISD::MUL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2287 | SDValue N1 = Op.getOperand(1); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2288 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2289 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2290 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2291 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2292 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2293 | break; |
| 2294 | } |
| 2295 | } |
| 2296 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2297 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2298 | } |
| 2299 | |
| 2300 | //! Lower byte immediate operations for v16i8 vectors: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2301 | static SDValue |
| 2302 | LowerByteImmed(SDValue Op, SelectionDAG &DAG) { |
| 2303 | SDValue ConstVec; |
| 2304 | SDValue Arg; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2305 | EVT VT = Op.getValueType(); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2306 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2307 | |
| 2308 | ConstVec = Op.getOperand(0); |
| 2309 | Arg = Op.getOperand(1); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2310 | if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2311 | if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2312 | ConstVec = ConstVec.getOperand(0); |
| 2313 | } else { |
| 2314 | ConstVec = Op.getOperand(1); |
| 2315 | Arg = Op.getOperand(0); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2316 | if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) { |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2317 | ConstVec = ConstVec.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2318 | } |
| 2319 | } |
| 2320 | } |
| 2321 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2322 | if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2323 | BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode()); |
| 2324 | assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2325 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2326 | APInt APSplatBits, APSplatUndef; |
| 2327 | unsigned SplatBitSize; |
| 2328 | bool HasAnyUndefs; |
| 2329 | unsigned minSplatBits = VT.getVectorElementType().getSizeInBits(); |
| 2330 | |
| 2331 | if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
| 2332 | HasAnyUndefs, minSplatBits) |
| 2333 | && minSplatBits <= SplatBitSize) { |
| 2334 | uint64_t SplatBits = APSplatBits.getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2335 | SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2336 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2337 | SmallVector<SDValue, 16> tcVec; |
| 2338 | tcVec.assign(16, tc); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2339 | return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2340 | DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2341 | } |
| 2342 | } |
Scott Michel | 9de57a9 | 2009-01-26 22:33:37 +0000 | [diff] [blame] | 2343 | |
Nate Begeman | 24dc346 | 2008-07-29 19:07:27 +0000 | [diff] [blame] | 2344 | // These operations (AND, OR, XOR) are legal, they just couldn't be custom |
| 2345 | // lowered. Return the operation, rather than a null SDValue. |
| 2346 | return Op; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2347 | } |
| 2348 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2349 | //! Custom lowering for CTPOP (count population) |
| 2350 | /*! |
| 2351 | Custom lowering code that counts the number ones in the input |
| 2352 | operand. SPU has such an instruction, but it counts the number of |
| 2353 | ones per byte, which then have to be accumulated. |
| 2354 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2355 | static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2356 | EVT VT = Op.getValueType(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2357 | EVT vecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 2358 | VT, (128 / VT.getSizeInBits())); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2359 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2360 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2361 | switch (VT.getSimpleVT().SimpleTy) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2362 | default: |
| 2363 | assert(false && "Invalid value type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2364 | case MVT::i8: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2365 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2366 | SDValue Elt0 = DAG.getConstant(0, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2367 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2368 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2369 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2370 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2371 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2372 | } |
| 2373 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2374 | case MVT::i16: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2375 | MachineFunction &MF = DAG.getMachineFunction(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2376 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2377 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2378 | unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2379 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2380 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2381 | SDValue Elt0 = DAG.getConstant(0, MVT::i16); |
| 2382 | SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16); |
| 2383 | SDValue Shift1 = DAG.getConstant(8, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2384 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2385 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2386 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2387 | |
| 2388 | // CNTB_result becomes the chain to which all of the virtual registers |
| 2389 | // CNTB_reg, SUM1_reg become associated: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2390 | SDValue CNTB_result = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2391 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2392 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2393 | SDValue CNTB_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2394 | DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2395 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2396 | SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2397 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2398 | return DAG.getNode(ISD::AND, dl, MVT::i16, |
| 2399 | DAG.getNode(ISD::ADD, dl, MVT::i16, |
| 2400 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2401 | Tmp1, Shift1), |
| 2402 | Tmp1), |
| 2403 | Mask0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2404 | } |
| 2405 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2406 | case MVT::i32: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2407 | MachineFunction &MF = DAG.getMachineFunction(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2408 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2409 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2410 | unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 2411 | unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2412 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2413 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2414 | SDValue Elt0 = DAG.getConstant(0, MVT::i32); |
| 2415 | SDValue Mask0 = DAG.getConstant(0xff, MVT::i32); |
| 2416 | SDValue Shift1 = DAG.getConstant(16, MVT::i32); |
| 2417 | SDValue Shift2 = DAG.getConstant(8, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2418 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2419 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2420 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2421 | |
| 2422 | // CNTB_result becomes the chain to which all of the virtual registers |
| 2423 | // CNTB_reg, SUM1_reg become associated: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2424 | SDValue CNTB_result = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2425 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2426 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2427 | SDValue CNTB_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2428 | DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2429 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2430 | SDValue Comp1 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2431 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 2432 | DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32), |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2433 | Shift1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2434 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2435 | SDValue Sum1 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2436 | DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1, |
| 2437 | DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2438 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2439 | SDValue Sum1_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2440 | DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2441 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2442 | SDValue Comp2 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2443 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 2444 | DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32), |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2445 | Shift2); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2446 | SDValue Sum2 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2447 | DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2, |
| 2448 | DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2449 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2450 | return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2451 | } |
| 2452 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2453 | case MVT::i64: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2454 | break; |
| 2455 | } |
| 2456 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2457 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2458 | } |
| 2459 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2460 | //! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32 |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2461 | /*! |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2462 | f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall. |
| 2463 | All conversions to i64 are expanded to a libcall. |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2464 | */ |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2465 | static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2466 | const SPUTargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2467 | EVT OpVT = Op.getValueType(); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2468 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2469 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2470 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2471 | if ((OpVT == MVT::i32 && Op0VT == MVT::f64) |
| 2472 | || OpVT == MVT::i64) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2473 | // Convert f32 / f64 to i32 / i64 via libcall. |
| 2474 | RTLIB::Libcall LC = |
| 2475 | (Op.getOpcode() == ISD::FP_TO_SINT) |
| 2476 | ? RTLIB::getFPTOSINT(Op0VT, OpVT) |
| 2477 | : RTLIB::getFPTOUINT(Op0VT, OpVT); |
| 2478 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!"); |
| 2479 | SDValue Dummy; |
| 2480 | return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI); |
| 2481 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2482 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 2483 | return Op; |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2484 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2485 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2486 | //! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32 |
| 2487 | /*! |
| 2488 | i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall. |
| 2489 | All conversions from i64 are expanded to a libcall. |
| 2490 | */ |
| 2491 | static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2492 | const SPUTargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2493 | EVT OpVT = Op.getValueType(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2494 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2495 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2496 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2497 | if ((OpVT == MVT::f64 && Op0VT == MVT::i32) |
| 2498 | || Op0VT == MVT::i64) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2499 | // Convert i32, i64 to f64 via libcall: |
| 2500 | RTLIB::Libcall LC = |
| 2501 | (Op.getOpcode() == ISD::SINT_TO_FP) |
| 2502 | ? RTLIB::getSINTTOFP(Op0VT, OpVT) |
| 2503 | : RTLIB::getUINTTOFP(Op0VT, OpVT); |
| 2504 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!"); |
| 2505 | SDValue Dummy; |
| 2506 | return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI); |
| 2507 | } |
| 2508 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 2509 | return Op; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2510 | } |
| 2511 | |
| 2512 | //! Lower ISD::SETCC |
| 2513 | /*! |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2514 | This handles MVT::f64 (double floating point) condition lowering |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2515 | */ |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2516 | static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG, |
| 2517 | const TargetLowering &TLI) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2518 | CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2)); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 2519 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2520 | assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n"); |
| 2521 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2522 | SDValue lhs = Op.getOperand(0); |
| 2523 | SDValue rhs = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2524 | EVT lhsVT = lhs.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2525 | assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n"); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2526 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2527 | EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2528 | APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2529 | EVT IntVT(MVT::i64); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2530 | |
| 2531 | // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently |
| 2532 | // selected to a NOP: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2533 | SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2534 | SDValue lhsHi32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2535 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2536 | DAG.getNode(ISD::SRL, dl, IntVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2537 | i64lhs, DAG.getConstant(32, MVT::i32))); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2538 | SDValue lhsHi32abs = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2539 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 2540 | lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2541 | SDValue lhsLo32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2542 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2543 | |
| 2544 | // SETO and SETUO only use the lhs operand: |
| 2545 | if (CC->get() == ISD::SETO) { |
| 2546 | // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of |
| 2547 | // SETUO |
| 2548 | APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits()); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2549 | return DAG.getNode(ISD::XOR, dl, ccResultVT, |
| 2550 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2551 | lhs, DAG.getConstantFP(0.0, lhsVT), |
| 2552 | ISD::SETUO), |
| 2553 | DAG.getConstant(ccResultAllOnes, ccResultVT)); |
| 2554 | } else if (CC->get() == ISD::SETUO) { |
| 2555 | // Evaluates to true if Op0 is [SQ]NaN |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2556 | return DAG.getNode(ISD::AND, dl, ccResultVT, |
| 2557 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2558 | lhsHi32abs, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2559 | DAG.getConstant(0x7ff00000, MVT::i32), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2560 | ISD::SETGE), |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2561 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2562 | lhsLo32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2563 | DAG.getConstant(0, MVT::i32), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2564 | ISD::SETGT)); |
| 2565 | } |
| 2566 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2567 | SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2568 | SDValue rhsHi32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2569 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2570 | DAG.getNode(ISD::SRL, dl, IntVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2571 | i64rhs, DAG.getConstant(32, MVT::i32))); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2572 | |
| 2573 | // If a value is negative, subtract from the sign magnitude constant: |
| 2574 | SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT); |
| 2575 | |
| 2576 | // Convert the sign-magnitude representation into 2's complement: |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2577 | SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2578 | lhsHi32, DAG.getConstant(31, MVT::i32)); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2579 | SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2580 | SDValue lhsSelect = |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2581 | DAG.getNode(ISD::SELECT, dl, IntVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2582 | lhsSelectMask, lhsSignMag2TC, i64lhs); |
| 2583 | |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2584 | SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2585 | rhsHi32, DAG.getConstant(31, MVT::i32)); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2586 | SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2587 | SDValue rhsSelect = |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2588 | DAG.getNode(ISD::SELECT, dl, IntVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2589 | rhsSelectMask, rhsSignMag2TC, i64rhs); |
| 2590 | |
| 2591 | unsigned compareOp; |
| 2592 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2593 | switch (CC->get()) { |
| 2594 | case ISD::SETOEQ: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2595 | case ISD::SETUEQ: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2596 | compareOp = ISD::SETEQ; break; |
| 2597 | case ISD::SETOGT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2598 | case ISD::SETUGT: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2599 | compareOp = ISD::SETGT; break; |
| 2600 | case ISD::SETOGE: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2601 | case ISD::SETUGE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2602 | compareOp = ISD::SETGE; break; |
| 2603 | case ISD::SETOLT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2604 | case ISD::SETULT: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2605 | compareOp = ISD::SETLT; break; |
| 2606 | case ISD::SETOLE: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2607 | case ISD::SETULE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2608 | compareOp = ISD::SETLE; break; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2609 | case ISD::SETUNE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2610 | case ISD::SETONE: |
| 2611 | compareOp = ISD::SETNE; break; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2612 | default: |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2613 | report_fatal_error("CellSPU ISel Select: unimplemented f64 condition"); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2614 | } |
| 2615 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2616 | SDValue result = |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2617 | DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2618 | (ISD::CondCode) compareOp); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2619 | |
| 2620 | if ((CC->get() & 0x8) == 0) { |
| 2621 | // Ordered comparison: |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2622 | SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2623 | lhs, DAG.getConstantFP(0.0, MVT::f64), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2624 | ISD::SETO); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2625 | SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2626 | rhs, DAG.getConstantFP(0.0, MVT::f64), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2627 | ISD::SETO); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2628 | SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2629 | |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2630 | result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2631 | } |
| 2632 | |
| 2633 | return result; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2634 | } |
| 2635 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2636 | //! Lower ISD::SELECT_CC |
| 2637 | /*! |
| 2638 | ISD::SELECT_CC can (generally) be implemented directly on the SPU using the |
| 2639 | SELB instruction. |
| 2640 | |
| 2641 | \note Need to revisit this in the future: if the code path through the true |
| 2642 | and false value computations is longer than the latency of a branch (6 |
| 2643 | cycles), then it would be more advantageous to branch and insert a new basic |
| 2644 | block and branch on the condition. However, this code does not make that |
| 2645 | assumption, given the simplisitc uses so far. |
| 2646 | */ |
| 2647 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2648 | static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, |
| 2649 | const TargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2650 | EVT VT = Op.getValueType(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2651 | SDValue lhs = Op.getOperand(0); |
| 2652 | SDValue rhs = Op.getOperand(1); |
| 2653 | SDValue trueval = Op.getOperand(2); |
| 2654 | SDValue falseval = Op.getOperand(3); |
| 2655 | SDValue condition = Op.getOperand(4); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2656 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2657 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2658 | // NOTE: SELB's arguments: $rA, $rB, $mask |
| 2659 | // |
| 2660 | // SELB selects bits from $rA where bits in $mask are 0, bits from $rB |
| 2661 | // where bits in $mask are 1. CCond will be inverted, having 1s where the |
| 2662 | // condition was true and 0s where the condition was false. Hence, the |
| 2663 | // arguments to SELB get reversed. |
| 2664 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2665 | // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's |
| 2666 | // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up |
| 2667 | // with another "cannot select select_cc" assert: |
| 2668 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2669 | SDValue compare = DAG.getNode(ISD::SETCC, dl, |
Duncan Sands | 5480c04 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 2670 | TLI.getSetCCResultType(Op.getValueType()), |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2671 | lhs, rhs, condition); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2672 | return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2673 | } |
| 2674 | |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2675 | //! Custom lower ISD::TRUNCATE |
| 2676 | static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) |
| 2677 | { |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2678 | // Type to truncate to |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2679 | EVT VT = Op.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2680 | MVT simpleVT = VT.getSimpleVT(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2681 | EVT VecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 2682 | VT, (128 / VT.getSizeInBits())); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2683 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2684 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2685 | // Type to truncate from |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2686 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2687 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2688 | |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2689 | if (Op0VT == MVT::i128 && simpleVT == MVT::i64) { |
Scott Michel | 52d0001 | 2009-01-03 00:27:53 +0000 | [diff] [blame] | 2690 | // Create shuffle mask, least significant doubleword of quadword |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2691 | unsigned maskHigh = 0x08090a0b; |
| 2692 | unsigned maskLow = 0x0c0d0e0f; |
| 2693 | // Use a shuffle to perform the truncation |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2694 | SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 2695 | DAG.getConstant(maskHigh, MVT::i32), |
| 2696 | DAG.getConstant(maskLow, MVT::i32), |
| 2697 | DAG.getConstant(maskHigh, MVT::i32), |
| 2698 | DAG.getConstant(maskLow, MVT::i32)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2699 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2700 | SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT, |
| 2701 | Op0, Op0, shufMask); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2702 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2703 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2704 | } |
| 2705 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2706 | return SDValue(); // Leave the truncate unmolested |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2707 | } |
| 2708 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2709 | /*! |
| 2710 | * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic |
| 2711 | * algorithm is to duplicate the sign bit using rotmai to generate at |
| 2712 | * least one byte full of sign bits. Then propagate the "sign-byte" into |
| 2713 | * the leftmost words and the i64/i32 into the rightmost words using shufb. |
| 2714 | * |
| 2715 | * @param Op The sext operand |
| 2716 | * @param DAG The current DAG |
| 2717 | * @return The SDValue with the entire instruction sequence |
| 2718 | */ |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2719 | static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG) |
| 2720 | { |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2721 | DebugLoc dl = Op.getDebugLoc(); |
| 2722 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2723 | // Type to extend to |
| 2724 | MVT OpVT = Op.getValueType().getSimpleVT(); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2725 | |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2726 | // Type to extend from |
| 2727 | SDValue Op0 = Op.getOperand(0); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2728 | MVT Op0VT = Op0.getValueType().getSimpleVT(); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2729 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2730 | // The type to extend to needs to be a i128 and |
| 2731 | // the type to extend from needs to be i64 or i32. |
| 2732 | assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) && |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2733 | "LowerSIGN_EXTEND: input and/or output operand have wrong size"); |
| 2734 | |
| 2735 | // Create shuffle mask |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2736 | unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7 |
| 2737 | unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11 |
| 2738 | unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15 |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2739 | SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 2740 | DAG.getConstant(mask1, MVT::i32), |
| 2741 | DAG.getConstant(mask1, MVT::i32), |
| 2742 | DAG.getConstant(mask2, MVT::i32), |
| 2743 | DAG.getConstant(mask3, MVT::i32)); |
| 2744 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2745 | // Word wise arithmetic right shift to generate at least one byte |
| 2746 | // that contains sign bits. |
| 2747 | MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32; |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2748 | SDValue sraVal = DAG.getNode(ISD::SRA, |
| 2749 | dl, |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2750 | mvt, |
| 2751 | DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0), |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2752 | DAG.getConstant(31, MVT::i32)); |
| 2753 | |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2754 | // reinterpret as a i128 (SHUFB requires it). This gets lowered away. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2755 | SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS, |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2756 | dl, Op0VT, Op0, |
| 2757 | DAG.getTargetConstant( |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2758 | SPU::GPRCRegClass.getID(), |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2759 | MVT::i32)), 0); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2760 | // Shuffle bytes - Copy the sign bits into the upper 64 bits |
| 2761 | // and the input value into the lower 64 bits. |
| 2762 | SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt, |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2763 | extended, sraVal, shufMask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2764 | return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2765 | } |
| 2766 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2767 | //! Custom (target-specific) lowering entry point |
| 2768 | /*! |
| 2769 | This is where LLVM's DAG selection process calls to do target-specific |
| 2770 | lowering of nodes. |
| 2771 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2772 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2773 | SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2774 | { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2775 | unsigned Opc = (unsigned) Op.getOpcode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2776 | EVT VT = Op.getValueType(); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2777 | |
| 2778 | switch (Opc) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2779 | default: { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2780 | #ifndef NDEBUG |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2781 | errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n"; |
| 2782 | errs() << "Op.getOpcode() = " << Opc << "\n"; |
| 2783 | errs() << "*Op.getNode():\n"; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2784 | Op.getNode()->dump(); |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2785 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2786 | llvm_unreachable(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2787 | } |
| 2788 | case ISD::LOAD: |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2789 | case ISD::EXTLOAD: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2790 | case ISD::SEXTLOAD: |
| 2791 | case ISD::ZEXTLOAD: |
| 2792 | return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2793 | case ISD::STORE: |
| 2794 | return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2795 | case ISD::ConstantPool: |
| 2796 | return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2797 | case ISD::GlobalAddress: |
| 2798 | return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2799 | case ISD::JumpTable: |
| 2800 | return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2801 | case ISD::ConstantFP: |
| 2802 | return LowerConstantFP(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2803 | |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2804 | // i8, i64 math ops: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2805 | case ISD::ADD: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2806 | case ISD::SUB: |
| 2807 | case ISD::ROTR: |
| 2808 | case ISD::ROTL: |
| 2809 | case ISD::SRL: |
| 2810 | case ISD::SHL: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2811 | case ISD::SRA: { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2812 | if (VT == MVT::i8) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2813 | return LowerI8Math(Op, DAG, Opc, *this); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2814 | break; |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2815 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2816 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2817 | case ISD::FP_TO_SINT: |
| 2818 | case ISD::FP_TO_UINT: |
| 2819 | return LowerFP_TO_INT(Op, DAG, *this); |
| 2820 | |
| 2821 | case ISD::SINT_TO_FP: |
| 2822 | case ISD::UINT_TO_FP: |
| 2823 | return LowerINT_TO_FP(Op, DAG, *this); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2824 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2825 | // Vector-related lowering. |
| 2826 | case ISD::BUILD_VECTOR: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2827 | return LowerBUILD_VECTOR(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2828 | case ISD::SCALAR_TO_VECTOR: |
| 2829 | return LowerSCALAR_TO_VECTOR(Op, DAG); |
| 2830 | case ISD::VECTOR_SHUFFLE: |
| 2831 | return LowerVECTOR_SHUFFLE(Op, DAG); |
| 2832 | case ISD::EXTRACT_VECTOR_ELT: |
| 2833 | return LowerEXTRACT_VECTOR_ELT(Op, DAG); |
| 2834 | case ISD::INSERT_VECTOR_ELT: |
| 2835 | return LowerINSERT_VECTOR_ELT(Op, DAG); |
| 2836 | |
| 2837 | // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately: |
| 2838 | case ISD::AND: |
| 2839 | case ISD::OR: |
| 2840 | case ISD::XOR: |
| 2841 | return LowerByteImmed(Op, DAG); |
| 2842 | |
| 2843 | // Vector and i8 multiply: |
| 2844 | case ISD::MUL: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2845 | if (VT == MVT::i8) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2846 | return LowerI8Math(Op, DAG, Opc, *this); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2847 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2848 | case ISD::CTPOP: |
| 2849 | return LowerCTPOP(Op, DAG); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2850 | |
| 2851 | case ISD::SELECT_CC: |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2852 | return LowerSELECT_CC(Op, DAG, *this); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2853 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2854 | case ISD::SETCC: |
| 2855 | return LowerSETCC(Op, DAG, *this); |
| 2856 | |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2857 | case ISD::TRUNCATE: |
| 2858 | return LowerTRUNCATE(Op, DAG); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2859 | |
| 2860 | case ISD::SIGN_EXTEND: |
| 2861 | return LowerSIGN_EXTEND(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2862 | } |
| 2863 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2864 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2865 | } |
| 2866 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 2867 | void SPUTargetLowering::ReplaceNodeResults(SDNode *N, |
| 2868 | SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2869 | SelectionDAG &DAG) const |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2870 | { |
| 2871 | #if 0 |
| 2872 | unsigned Opc = (unsigned) N->getOpcode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2873 | EVT OpVT = N->getValueType(0); |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2874 | |
| 2875 | switch (Opc) { |
| 2876 | default: { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2877 | errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n"; |
| 2878 | errs() << "Op.getOpcode() = " << Opc << "\n"; |
| 2879 | errs() << "*Op.getNode():\n"; |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2880 | N->dump(); |
| 2881 | abort(); |
| 2882 | /*NOTREACHED*/ |
| 2883 | } |
| 2884 | } |
| 2885 | #endif |
| 2886 | |
| 2887 | /* Otherwise, return unchanged */ |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2888 | } |
| 2889 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2890 | //===----------------------------------------------------------------------===// |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2891 | // Target Optimization Hooks |
| 2892 | //===----------------------------------------------------------------------===// |
| 2893 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2894 | SDValue |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2895 | SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const |
| 2896 | { |
| 2897 | #if 0 |
| 2898 | TargetMachine &TM = getTargetMachine(); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2899 | #endif |
| 2900 | const SPUSubtarget *ST = SPUTM.getSubtargetImpl(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2901 | SelectionDAG &DAG = DCI.DAG; |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2902 | SDValue Op0 = N->getOperand(0); // everything has at least one operand |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2903 | EVT NodeVT = N->getValueType(0); // The node's value type |
| 2904 | EVT Op0VT = Op0.getValueType(); // The first operand's result |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2905 | SDValue Result; // Initially, empty result |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2906 | DebugLoc dl = N->getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2907 | |
| 2908 | switch (N->getOpcode()) { |
| 2909 | default: break; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2910 | case ISD::ADD: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2911 | SDValue Op1 = N->getOperand(1); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2912 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2913 | if (Op0.getOpcode() == SPUISD::IndirectAddr |
| 2914 | || Op1.getOpcode() == SPUISD::IndirectAddr) { |
| 2915 | // Normalize the operands to reduce repeated code |
| 2916 | SDValue IndirectArg = Op0, AddArg = Op1; |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 2917 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2918 | if (Op1.getOpcode() == SPUISD::IndirectAddr) { |
| 2919 | IndirectArg = Op1; |
| 2920 | AddArg = Op0; |
| 2921 | } |
| 2922 | |
| 2923 | if (isa<ConstantSDNode>(AddArg)) { |
| 2924 | ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg); |
| 2925 | SDValue IndOp1 = IndirectArg.getOperand(1); |
| 2926 | |
| 2927 | if (CN0->isNullValue()) { |
| 2928 | // (add (SPUindirect <arg>, <arg>), 0) -> |
| 2929 | // (SPUindirect <arg>, <arg>) |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2930 | |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2931 | #if !defined(NDEBUG) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2932 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2933 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2934 | << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n" |
| 2935 | << "With: (SPUindirect <arg>, <arg>)\n"; |
| 2936 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2937 | #endif |
| 2938 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2939 | return IndirectArg; |
| 2940 | } else if (isa<ConstantSDNode>(IndOp1)) { |
| 2941 | // (add (SPUindirect <arg>, <const>), <const>) -> |
| 2942 | // (SPUindirect <arg>, <const + const>) |
| 2943 | ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1); |
| 2944 | int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue(); |
| 2945 | SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2946 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2947 | #if !defined(NDEBUG) |
| 2948 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2949 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2950 | << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue() |
| 2951 | << "), " << CN0->getSExtValue() << ")\n" |
| 2952 | << "With: (SPUindirect <arg>, " |
| 2953 | << combinedConst << ")\n"; |
| 2954 | } |
| 2955 | #endif |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2956 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2957 | return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2958 | IndirectArg, combinedValue); |
| 2959 | } |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2960 | } |
| 2961 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2962 | break; |
| 2963 | } |
| 2964 | case ISD::SIGN_EXTEND: |
| 2965 | case ISD::ZERO_EXTEND: |
| 2966 | case ISD::ANY_EXTEND: { |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2967 | if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2968 | // (any_extend (SPUextract_elt0 <arg>)) -> |
| 2969 | // (SPUextract_elt0 <arg>) |
| 2970 | // Types must match, however... |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2971 | #if !defined(NDEBUG) |
| 2972 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2973 | errs() << "\nReplace: "; |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2974 | N->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2975 | errs() << "\nWith: "; |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2976 | Op0.getNode()->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2977 | errs() << "\n"; |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2978 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2979 | #endif |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2980 | |
| 2981 | return Op0; |
| 2982 | } |
| 2983 | break; |
| 2984 | } |
| 2985 | case SPUISD::IndirectAddr: { |
| 2986 | if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) { |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2987 | ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 2988 | if (CN != 0 && CN->isNullValue()) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2989 | // (SPUindirect (SPUaform <addr>, 0), 0) -> |
| 2990 | // (SPUaform <addr>, 0) |
| 2991 | |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2992 | DEBUG(errs() << "Replace: "); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2993 | DEBUG(N->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2994 | DEBUG(errs() << "\nWith: "); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2995 | DEBUG(Op0.getNode()->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2996 | DEBUG(errs() << "\n"); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2997 | |
| 2998 | return Op0; |
| 2999 | } |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3000 | } else if (Op0.getOpcode() == ISD::ADD) { |
| 3001 | SDValue Op1 = N->getOperand(1); |
| 3002 | if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) { |
| 3003 | // (SPUindirect (add <arg>, <arg>), 0) -> |
| 3004 | // (SPUindirect <arg>, <arg>) |
| 3005 | if (CN1->isNullValue()) { |
| 3006 | |
| 3007 | #if !defined(NDEBUG) |
| 3008 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3009 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3010 | << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n" |
| 3011 | << "With: (SPUindirect <arg>, <arg>)\n"; |
| 3012 | } |
| 3013 | #endif |
| 3014 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 3015 | return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3016 | Op0.getOperand(0), Op0.getOperand(1)); |
| 3017 | } |
| 3018 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3019 | } |
| 3020 | break; |
| 3021 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 3022 | case SPUISD::SHL_BITS: |
| 3023 | case SPUISD::SHL_BYTES: |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3024 | case SPUISD::ROTBYTES_LEFT: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3025 | SDValue Op1 = N->getOperand(1); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3026 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3027 | // Kill degenerate vector shifts: |
| 3028 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) { |
| 3029 | if (CN->isNullValue()) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3030 | Result = Op0; |
| 3031 | } |
| 3032 | } |
| 3033 | break; |
| 3034 | } |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3035 | case SPUISD::PREFSLOT2VEC: { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3036 | switch (Op0.getOpcode()) { |
| 3037 | default: |
| 3038 | break; |
| 3039 | case ISD::ANY_EXTEND: |
| 3040 | case ISD::ZERO_EXTEND: |
| 3041 | case ISD::SIGN_EXTEND: { |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3042 | // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) -> |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3043 | // <arg> |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3044 | // but only if the SPUprefslot2vec and <arg> types match. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3045 | SDValue Op00 = Op0.getOperand(0); |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 3046 | if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3047 | SDValue Op000 = Op00.getOperand(0); |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 3048 | if (Op000.getValueType() == NodeVT) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3049 | Result = Op000; |
| 3050 | } |
| 3051 | } |
| 3052 | break; |
| 3053 | } |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 3054 | case SPUISD::VEC2PREFSLOT: { |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3055 | // (SPUprefslot2vec (SPUvec2prefslot <arg>)) -> |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3056 | // <arg> |
| 3057 | Result = Op0.getOperand(0); |
| 3058 | break; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3059 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3060 | } |
| 3061 | break; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 3062 | } |
| 3063 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3064 | |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 3065 | // Otherwise, return unchanged. |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 3066 | #ifndef NDEBUG |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3067 | if (Result.getNode()) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3068 | DEBUG(errs() << "\nReplace.SPU: "); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3069 | DEBUG(N->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3070 | DEBUG(errs() << "\nWith: "); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3071 | DEBUG(Result.getNode()->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3072 | DEBUG(errs() << "\n"); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3073 | } |
| 3074 | #endif |
| 3075 | |
| 3076 | return Result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3077 | } |
| 3078 | |
| 3079 | //===----------------------------------------------------------------------===// |
| 3080 | // Inline Assembly Support |
| 3081 | //===----------------------------------------------------------------------===// |
| 3082 | |
| 3083 | /// getConstraintType - Given a constraint letter, return the type of |
| 3084 | /// constraint it is for this target. |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3085 | SPUTargetLowering::ConstraintType |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3086 | SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const { |
| 3087 | if (ConstraintLetter.size() == 1) { |
| 3088 | switch (ConstraintLetter[0]) { |
| 3089 | default: break; |
| 3090 | case 'b': |
| 3091 | case 'r': |
| 3092 | case 'f': |
| 3093 | case 'v': |
| 3094 | case 'y': |
| 3095 | return C_RegisterClass; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3096 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3097 | } |
| 3098 | return TargetLowering::getConstraintType(ConstraintLetter); |
| 3099 | } |
| 3100 | |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3101 | /// Examine constraint type and operand type and determine a weight value. |
| 3102 | /// This object must already have been set up with the operand type |
| 3103 | /// and the current alternative constraint selected. |
| 3104 | TargetLowering::ConstraintWeight |
| 3105 | SPUTargetLowering::getSingleConstraintMatchWeight( |
| 3106 | AsmOperandInfo &info, const char *constraint) const { |
| 3107 | ConstraintWeight weight = CW_Invalid; |
| 3108 | Value *CallOperandVal = info.CallOperandVal; |
| 3109 | // If we don't have a value, we can't do a match, |
| 3110 | // but allow it at the lowest weight. |
| 3111 | if (CallOperandVal == NULL) |
| 3112 | return CW_Default; |
| 3113 | // Look at the constraint type. |
| 3114 | switch (*constraint) { |
| 3115 | default: |
| 3116 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
| 3117 | break;
|
| 3118 | //FIXME: Seems like the supported constraint letters were just copied |
| 3119 | // from PPC, as the following doesn't correspond to the GCC docs. |
| 3120 | // I'm leaving it so until someone adds the corresponding lowering support. |
| 3121 | case 'b': |
| 3122 | case 'r': |
| 3123 | case 'f': |
| 3124 | case 'd': |
| 3125 | case 'v': |
| 3126 | case 'y': |
| 3127 | weight = CW_Register; |
| 3128 | break; |
| 3129 | } |
| 3130 | return weight; |
| 3131 | } |
| 3132 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3133 | std::pair<unsigned, const TargetRegisterClass*> |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3134 | SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3135 | EVT VT) const |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3136 | { |
| 3137 | if (Constraint.size() == 1) { |
| 3138 | // GCC RS6000 Constraint Letters |
| 3139 | switch (Constraint[0]) { |
| 3140 | case 'b': // R1-R31 |
| 3141 | case 'r': // R0-R31 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3142 | if (VT == MVT::i64) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3143 | return std::make_pair(0U, SPU::R64CRegisterClass); |
| 3144 | return std::make_pair(0U, SPU::R32CRegisterClass); |
| 3145 | case 'f': |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3146 | if (VT == MVT::f32) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3147 | return std::make_pair(0U, SPU::R32FPRegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3148 | else if (VT == MVT::f64) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3149 | return std::make_pair(0U, SPU::R64FPRegisterClass); |
| 3150 | break; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3151 | case 'v': |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3152 | return std::make_pair(0U, SPU::GPRCRegisterClass); |
| 3153 | } |
| 3154 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3155 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3156 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 3157 | } |
| 3158 | |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3159 | //! Compute used/known bits for a SPU operand |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3160 | void |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3161 | SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 3162 | const APInt &Mask, |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3163 | APInt &KnownZero, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 3164 | APInt &KnownOne, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 3165 | const SelectionDAG &DAG, |
| 3166 | unsigned Depth ) const { |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3167 | #if 0 |
Dan Gohman | de551f9 | 2009-04-01 18:45:54 +0000 | [diff] [blame] | 3168 | const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT; |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3169 | |
| 3170 | switch (Op.getOpcode()) { |
| 3171 | default: |
| 3172 | // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); |
| 3173 | break; |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3174 | case CALL: |
| 3175 | case SHUFB: |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 3176 | case SHUFFLE_MASK: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3177 | case CNTB: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3178 | case SPUISD::PREFSLOT2VEC: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3179 | case SPUISD::LDRESULT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3180 | case SPUISD::VEC2PREFSLOT: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3181 | case SPUISD::SHLQUAD_L_BITS: |
| 3182 | case SPUISD::SHLQUAD_L_BYTES: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3183 | case SPUISD::VEC_ROTL: |
| 3184 | case SPUISD::VEC_ROTR: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3185 | case SPUISD::ROTBYTES_LEFT: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 3186 | case SPUISD::SELECT_MASK: |
| 3187 | case SPUISD::SELB: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3188 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3189 | #endif |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3190 | } |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 3191 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3192 | unsigned |
| 3193 | SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op, |
| 3194 | unsigned Depth) const { |
| 3195 | switch (Op.getOpcode()) { |
| 3196 | default: |
| 3197 | return 1; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3198 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3199 | case ISD::SETCC: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3200 | EVT VT = Op.getValueType(); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3201 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3202 | if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) { |
| 3203 | VT = MVT::i32; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3204 | } |
| 3205 | return VT.getSizeInBits(); |
| 3206 | } |
| 3207 | } |
| 3208 | } |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3209 | |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3210 | // LowerAsmOperandForConstraint |
| 3211 | void |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3212 | SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3213 | char ConstraintLetter, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3214 | std::vector<SDValue> &Ops, |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3215 | SelectionDAG &DAG) const { |
| 3216 | // Default, for the time being, to the base class handler |
Dale Johannesen | 1784d16 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 3217 | TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG); |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3218 | } |
| 3219 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3220 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 3221 | /// as the offset of the target addressing mode. |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 3222 | bool SPUTargetLowering::isLegalAddressImmediate(int64_t V, |
| 3223 | const Type *Ty) const { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3224 | // SPU's addresses are 256K: |
| 3225 | return (V > -(1 << 18) && V < (1 << 18) - 1); |
| 3226 | } |
| 3227 | |
| 3228 | bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const { |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3229 | return false; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3230 | } |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 3231 | |
| 3232 | bool |
| 3233 | SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { |
| 3234 | // The SPU target isn't yet aware of offsets. |
| 3235 | return false; |
| 3236 | } |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3237 | |
| 3238 | // can we compare to Imm without writing it into a register? |
| 3239 | bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const { |
| 3240 | //ceqi, cgti, etc. all take s10 operand |
| 3241 | return isInt<10>(Imm); |
| 3242 | } |
| 3243 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3244 | bool |
| 3245 | SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3246 | const Type * ) const{ |
| 3247 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3248 | // A-form: 18bit absolute address. |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3249 | if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0) |
| 3250 | return true; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3251 | |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3252 | // D-form: reg + 14bit offset |
| 3253 | if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs)) |
| 3254 | return true; |
| 3255 | |
| 3256 | // X-form: reg+reg |
| 3257 | if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0) |
| 3258 | return true; |
| 3259 | |
| 3260 | return false; |
| 3261 | } |
| 3262 | |