blob: 256f1f0f9c2ff7190dd1a745a86347153802583a [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000023#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000031#include "llvm/Target/TargetOptions.h"
32#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000037#include <map>
38
39using namespace llvm;
40
41// Used in getTargetNodeName() below
42namespace {
43 std::map<unsigned, const char *> node_names;
44
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000045 // Byte offset of the preferred slot (counted from the MSB)
46 int prefslotOffset(EVT VT) {
47 int retval=0;
48 if (VT==MVT::i1) retval=3;
49 if (VT==MVT::i8) retval=3;
50 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000051
52 return retval;
53 }
Scott Michel94bd57e2009-01-15 04:41:47 +000054
Scott Michelc9c8b2a2009-01-26 03:31:40 +000055 //! Expand a library call into an actual call DAG node
56 /*!
57 \note
58 This code is taken from SelectionDAGLegalize, since it is not exposed as
59 part of the LLVM SelectionDAG API.
60 */
61
62 SDValue
63 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000064 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000065 // The input chain to this libcall is the entry node of the function.
66 // Legalizing the call will automatically add the previous call to the
67 // dependence.
68 SDValue InChain = DAG.getEntryNode();
69
70 TargetLowering::ArgListTy Args;
71 TargetLowering::ArgListEntry Entry;
72 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000074 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000075 Entry.Node = Op.getOperand(i);
76 Entry.Ty = ArgTy;
77 Entry.isSExt = isSigned;
78 Entry.isZExt = !isSigned;
79 Args.push_back(Entry);
80 }
81 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
82 TLI.getPointerTy());
83
84 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000085 const Type *RetTy =
86 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000087 std::pair<SDValue, SDValue> CallInfo =
88 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000089 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000090 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000091 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000092
93 return CallInfo.first;
94 }
Scott Michel266bc8f2007-12-04 22:23:35 +000095}
96
97SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000098 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
99 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000100 // Fold away setcc operations if possible.
101 setPow2DivIsCheap();
102
103 // Use _setjmp/_longjmp instead of setjmp/longjmp.
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000106
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000107 // Set RTLIB libcall names as used by SPU:
108 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
109
Scott Michel266bc8f2007-12-04 22:23:35 +0000110 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
112 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
113 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
114 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
115 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
116 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
117 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000118
Scott Michel266bc8f2007-12-04 22:23:35 +0000119 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
121 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
122 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
125 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
128 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
129 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
130 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000133
Scott Michel266bc8f2007-12-04 22:23:35 +0000134 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
136 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000137
138 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000140 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000142
Scott Michelf0569be2008-12-27 04:51:36 +0000143 setOperationAction(ISD::LOAD, VT, Custom);
144 setOperationAction(ISD::STORE, VT, Custom);
145 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
146 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
147 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
150 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000151 setTruncStoreAction(VT, StoreVT, Expand);
152 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000153 }
154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000156 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000158
159 setOperationAction(ISD::LOAD, VT, Custom);
160 setOperationAction(ISD::STORE, VT, Custom);
161
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
163 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000164 setTruncStoreAction(VT, StoreVT, Expand);
165 }
166 }
167
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
170 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000171
172 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
174 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
176 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
177 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000178
179 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000181
Eli Friedman5427d712009-07-17 06:36:24 +0000182 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SREM, MVT::i8, Expand);
184 setOperationAction(ISD::UREM, MVT::i8, Expand);
185 setOperationAction(ISD::SDIV, MVT::i8, Expand);
186 setOperationAction(ISD::UDIV, MVT::i8, Expand);
187 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
189 setOperationAction(ISD::SREM, MVT::i16, Expand);
190 setOperationAction(ISD::UREM, MVT::i16, Expand);
191 setOperationAction(ISD::SDIV, MVT::i16, Expand);
192 setOperationAction(ISD::UDIV, MVT::i16, Expand);
193 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
194 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
195 setOperationAction(ISD::SREM, MVT::i32, Expand);
196 setOperationAction(ISD::UREM, MVT::i32, Expand);
197 setOperationAction(ISD::SDIV, MVT::i32, Expand);
198 setOperationAction(ISD::UDIV, MVT::i32, Expand);
199 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
200 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
201 setOperationAction(ISD::SREM, MVT::i64, Expand);
202 setOperationAction(ISD::UREM, MVT::i64, Expand);
203 setOperationAction(ISD::SDIV, MVT::i64, Expand);
204 setOperationAction(ISD::UDIV, MVT::i64, Expand);
205 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
206 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
207 setOperationAction(ISD::SREM, MVT::i128, Expand);
208 setOperationAction(ISD::UREM, MVT::i128, Expand);
209 setOperationAction(ISD::SDIV, MVT::i128, Expand);
210 setOperationAction(ISD::UDIV, MVT::i128, Expand);
211 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
212 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000213
Scott Michel266bc8f2007-12-04 22:23:35 +0000214 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FSIN , MVT::f64, Expand);
216 setOperationAction(ISD::FCOS , MVT::f64, Expand);
217 setOperationAction(ISD::FREM , MVT::f64, Expand);
218 setOperationAction(ISD::FSIN , MVT::f32, Expand);
219 setOperationAction(ISD::FCOS , MVT::f32, Expand);
220 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000221
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000222 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
223 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
225 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
352 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
353 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
354 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000406 setOperationAction(ISD::ADD, VT, Legal);
407 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000410
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000411 setOperationAction(ISD::AND, VT, Legal);
412 setOperationAction(ISD::OR, VT, Legal);
413 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000414 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000415 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000416 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000417
Scott Michel266bc8f2007-12-04 22:23:35 +0000418 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000419 setOperationAction(ISD::SDIV, VT, Expand);
420 setOperationAction(ISD::SREM, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000423
424 // Custom lower build_vector, constant pool spills, insert and
425 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000426 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
427 setOperationAction(ISD::ConstantPool, VT, Custom);
428 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
429 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
430 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
431 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::AND, MVT::v16i8, Custom);
435 setOperationAction(ISD::OR, MVT::v16i8, Custom);
436 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000440
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000442 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000445
Scott Michel266bc8f2007-12-04 22:23:35 +0000446 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000447 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000448 setTargetDAGCombine(ISD::ZERO_EXTEND);
449 setTargetDAGCombine(ISD::SIGN_EXTEND);
450 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000453
Scott Michele07d3de2008-12-09 03:37:19 +0000454 // Set pre-RA register scheduler default to BURR, which produces slightly
455 // better code than the default (could also be TDRR, but TargetLowering.h
456 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000457 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000458}
459
460const char *
461SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
462{
463 if (node_names.empty()) {
464 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
465 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
466 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
467 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000468 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000469 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000470 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
471 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
472 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000473 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000475 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000476 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000477 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
478 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000479 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
480 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000481 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
482 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
483 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000484 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000485 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000486 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
487 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
488 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000489 }
490
491 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
492
493 return ((i != node_names.end()) ? i->second : 0);
494}
495
Bill Wendlingb4202b82009-07-01 18:50:55 +0000496/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000497unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
498 return 3;
499}
500
Scott Michelf0569be2008-12-27 04:51:36 +0000501//===----------------------------------------------------------------------===//
502// Return the Cell SPU's SETCC result type
503//===----------------------------------------------------------------------===//
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000506 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
508 VT.getSimpleVT().SimpleTy :
509 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000510}
511
Scott Michel266bc8f2007-12-04 22:23:35 +0000512//===----------------------------------------------------------------------===//
513// Calling convention code:
514//===----------------------------------------------------------------------===//
515
516#include "SPUGenCallingConv.inc"
517
518//===----------------------------------------------------------------------===//
519// LowerOperation implementation
520//===----------------------------------------------------------------------===//
521
522/// Custom lower loads for CellSPU
523/*!
524 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
525 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000526
527 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000529
530\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000531%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000532%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000533%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000534%4 f32 = vec2perfslot %3
535%5 f64 = fp_extend %4
536\endverbatim
537*/
Dan Gohman475871a2008-07-27 21:46:04 +0000538static SDValue
539LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000540 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000541 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000542 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
543 EVT InVT = LN->getMemoryVT();
544 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000545 ISD::LoadExtType ExtType = LN->getExtensionType();
546 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000547 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000548 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000549 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
550 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000551
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000552 // two sanity checks
553 assert( LN->getAddressingMode() == ISD::UNINDEXED
554 && "we should get only UNINDEXED adresses");
555 // clean aligned loads can be selected as-is
556 if (InVT.getSizeInBits() == 128 && alignment == 16)
557 return SDValue();
558
559 // Get pointerinfos to the memory chunk(s) that contain the data to load
560 uint64_t mpi_offset = LN->getPointerInfo().Offset;
561 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000562 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
563 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000564
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000565 SDValue result;
566 SDValue basePtr = LN->getBasePtr();
567 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000568
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000569 if (alignment == 16) {
570 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000572 // Special cases for a known aligned load to simplify the base pointer
573 // and the rotation amount:
574 if (basePtr.getOpcode() == ISD::ADD
575 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
576 // Known offset into basePtr
577 int64_t offset = CN->getSExtValue();
578 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000579
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000580 if (rotamt < 0)
581 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000582
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000583 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000584
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000585 // Simplify the base pointer for this case:
586 basePtr = basePtr.getOperand(0);
587 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000588 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000589 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000591 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000592 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
593 || (basePtr.getOpcode() == SPUISD::IndirectAddr
594 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
595 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
596 // Plain aligned a-form address: rotate into preferred slot
597 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
598 int64_t rotamt = -pso;
599 if (rotamt < 0)
600 rotamt += 16;
601 rotate = DAG.getConstant(rotamt, MVT::i16);
602 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000603 // Offset the rotate amount by the basePtr and the preferred slot
604 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000605 int64_t rotamt = -pso;
606 if (rotamt < 0)
607 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000608 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000609 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000610 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000611 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000612 } else {
613 // Unaligned load: must be more pessimistic about addressing modes:
614 if (basePtr.getOpcode() == ISD::ADD) {
615 MachineFunction &MF = DAG.getMachineFunction();
616 MachineRegisterInfo &RegInfo = MF.getRegInfo();
617 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
618 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000619
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000620 SDValue Op0 = basePtr.getOperand(0);
621 SDValue Op1 = basePtr.getOperand(1);
622
623 if (isa<ConstantSDNode>(Op1)) {
624 // Convert the (add <ptr>, <const>) to an indirect address contained
625 // in a register. Note that this is done because we need to avoid
626 // creating a 0(reg) d-form address due to the SPU's block loads.
627 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
628 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
629 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
630 } else {
631 // Convert the (add <arg1>, <arg2>) to an indirect address, which
632 // will likely be lowered as a reg(reg) x-form address.
633 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
634 }
635 } else {
636 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
637 basePtr,
638 DAG.getConstant(0, PtrVT));
639 }
640
641 // Offset the rotate amount by the basePtr and the preferred slot
642 // byte offset
643 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
644 basePtr,
645 DAG.getConstant(-pso, PtrVT));
646 }
647
648 // Do the load as a i128 to allow possible shifting
649 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
650 lowMemPtr,
651 LN->isVolatile(), LN->isNonTemporal(), 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000652
653 // When the size is not greater than alignment we get all data with just
654 // one load
655 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000656 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000657 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000658
659 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000660 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
661 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000662
Scott Michel30ee7df2008-12-04 03:02:42 +0000663 // Convert the loaded v16i8 vector to the appropriate vector type
664 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000665 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
666 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000667 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
668 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000669 }
670 // When alignment is less than the size, we might need (known only at
671 // run-time) two loads
672 // TODO: if the memory address is composed only from constants, we have
673 // extra kowledge, and might avoid the second load
674 else {
675 // storage position offset from lower 16 byte aligned memory chunk
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000676 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000677 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
678 // 16 - offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000679 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000680 DAG.getConstant( 16, MVT::i32),
681 offset );
682 // get a registerfull of ones. (this implementation is a workaround: LLVM
683 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000684 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
685 ones = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000686
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000687 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
688 DAG.getNode(ISD::ADD, dl, PtrVT,
689 basePtr,
690 DAG.getConstant(16, PtrVT)),
691 highMemPtr,
692 LN->isVolatile(), LN->isNonTemporal(), 16);
693
694 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
695 high.getValue(1));
696
697 // Shift the (possible) high part right to compensate the misalignemnt.
698 // if there is no highpart (i.e. value is i64 and offset is 4), this
699 // will zero out the high value.
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000700 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
701 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 DAG.getConstant( 16, MVT::i32),
703 offset
704 ));
705
706 // Shift the low similarily
707 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000708 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000709
710 // Merge the two parts
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000711 result = DAG.getNode(ISD::BIT_CONVERT, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000712 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
713
714 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000715 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000716 }
717
718 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000719 // Handle extending loads by extending the scalar result:
720 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000721 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000722 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000723 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000724 } else if (ExtType == ISD::EXTLOAD) {
725 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000726
Scott Michel30ee7df2008-12-04 03:02:42 +0000727 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000728 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000729
Dale Johannesen33c960f2009-02-04 20:06:27 +0000730 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000731 }
732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000735 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000736 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000737 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000738
Dale Johannesen33c960f2009-02-04 20:06:27 +0000739 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000740 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000741 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000742}
743
744/// Custom lower stores for CellSPU
745/*!
746 All CellSPU stores are aligned to 16-byte boundaries, so for elements
747 within a 16-byte block, we have to generate a shuffle to insert the
748 requested element into its place, then store the resulting block.
749 */
Dan Gohman475871a2008-07-27 21:46:04 +0000750static SDValue
751LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000752 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000753 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000754 EVT VT = Value.getValueType();
755 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
756 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000757 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000758 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000759 SDValue result;
760 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
761 (128 / StVT.getSizeInBits()));
762 // Get pointerinfos to the memory chunk(s) that contain the data to load
763 uint64_t mpi_offset = SN->getPointerInfo().Offset;
764 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000765 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
766 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000767
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000768
769 // two sanity checks
770 assert( SN->getAddressingMode() == ISD::UNINDEXED
771 && "we should get only UNINDEXED adresses");
772 // clean aligned loads can be selected as-is
773 if (StVT.getSizeInBits() == 128 && alignment == 16)
774 return SDValue();
775
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000776 SDValue alignLoadVec;
777 SDValue basePtr = SN->getBasePtr();
778 SDValue the_chain = SN->getChain();
779 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000780
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000781 if (alignment == 16) {
782 ConstantSDNode *CN;
783 // Special cases for a known aligned load to simplify the base pointer
784 // and insertion byte:
785 if (basePtr.getOpcode() == ISD::ADD
786 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
787 // Known offset into basePtr
788 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000789
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000790 // Simplify the base pointer for this case:
791 basePtr = basePtr.getOperand(0);
792 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
793 basePtr,
794 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000795
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000796 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000797 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000798 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000799 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000800 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000801 } else {
802 // Otherwise, assume it's at byte 0 of basePtr
803 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000807 basePtr,
808 DAG.getConstant(0, PtrVT));
809 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000810 } else {
811 // Unaligned load: must be more pessimistic about addressing modes:
812 if (basePtr.getOpcode() == ISD::ADD) {
813 MachineFunction &MF = DAG.getMachineFunction();
814 MachineRegisterInfo &RegInfo = MF.getRegInfo();
815 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
816 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000817
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000818 SDValue Op0 = basePtr.getOperand(0);
819 SDValue Op1 = basePtr.getOperand(1);
820
821 if (isa<ConstantSDNode>(Op1)) {
822 // Convert the (add <ptr>, <const>) to an indirect address contained
823 // in a register. Note that this is done because we need to avoid
824 // creating a 0(reg) d-form address due to the SPU's block loads.
825 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
826 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
827 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
828 } else {
829 // Convert the (add <arg1>, <arg2>) to an indirect address, which
830 // will likely be lowered as a reg(reg) x-form address.
831 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
832 }
833 } else {
834 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
835 basePtr,
836 DAG.getConstant(0, PtrVT));
837 }
838
839 // Insertion point is solely determined by basePtr's contents
840 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
841 basePtr,
842 DAG.getConstant(0, PtrVT));
843 }
844
845 // Load the lower part of the memory to which to store.
846 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
847 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000848
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000849 // if we don't need to store over the 16 byte boundary, one store suffices
850 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000851 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000852 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000853
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000854 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000855 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000856
857 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000858 && (theValue.getOpcode() == ISD::AssertZext
859 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000860 // Drill down and get the value for zero- and sign-extended
861 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000862 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000863 }
864
Scott Michel9de5d0d2008-01-11 02:53:15 +0000865 // If the base pointer is already a D-form address, then just create
866 // a new D-form address with a slot offset and the orignal base pointer.
867 // Otherwise generate a D-form address with the slot offset relative
868 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000869#if !defined(NDEBUG)
870 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000871 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000872 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000873 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000874 }
875#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000876
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000877 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
878 insertEltOffs);
879 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
880 theValue);
881
Dale Johannesen33c960f2009-02-04 20:06:27 +0000882 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000883 vectorizeOp, low,
Scott Michel6e1d1472009-03-16 18:47:25 +0000884 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000886
Dale Johannesen33c960f2009-02-04 20:06:27 +0000887 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000888 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000889 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000890 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000891
Scott Michel266bc8f2007-12-04 22:23:35 +0000892 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000893 // do the store when it might cross the 16 byte memory access boundary.
894 else {
895 // TODO issue a warning if SN->isVolatile()== true? This is likely not
896 // what the user wanted.
897
898 // address offset from nearest lower 16byte alinged address
899 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
900 SN->getBasePtr(),
901 DAG.getConstant(0xf, MVT::i32));
902 // 16 - offset
903 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
904 DAG.getConstant( 16, MVT::i32),
905 offset);
906 SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32,
907 DAG.getConstant( VT.getSizeInBits()/8,
908 MVT::i32),
909 offset_compl);
910 // 16 - sizeof(Value)
911 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
912 DAG.getConstant( 16, MVT::i32),
913 DAG.getConstant( VT.getSizeInBits()/8,
914 MVT::i32));
915 // get a registerfull of ones
916 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
917 ones = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, ones);
918
919 // Create the 128 bit masks that have ones where the data to store is
920 // located.
921 SDValue lowmask, himask;
922 // if the value to store don't fill up the an entire 128 bits, zero
923 // out the last bits of the mask so that only the value we want to store
924 // is masked.
925 // this is e.g. in the case of store i32, align 2
926 if (!VT.isVector()){
927 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
928 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
929 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
930 surplus);
931 Value = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, Value);
932 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
933
Torok Edwindac237e2009-07-08 20:53:28 +0000934 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000935 else {
936 lowmask = ones;
937 Value = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, Value);
938 }
939 // this will zero, if there are no data that goes to the high quad
940 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
941 offset_compl);
942 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
943 offset);
944
945 // Load in the old data and zero out the parts that will be overwritten with
946 // the new data to store.
947 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
948 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
949 DAG.getConstant( 16, PtrVT)),
950 highMemPtr,
951 SN->isVolatile(), SN->isNonTemporal(), 16);
952 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
953 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000954
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000955 low = DAG.getNode(ISD::AND, dl, MVT::i128,
956 DAG.getNode( ISD::BIT_CONVERT, dl, MVT::i128, low),
957 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
958 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
959 DAG.getNode( ISD::BIT_CONVERT, dl, MVT::i128, hi),
960 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
961
962 // Shift the Value to store into place. rlow contains the parts that go to
963 // the lower memory chunk, rhi has the parts that go to the upper one.
964 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
965 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
966 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
967 offset_compl);
968
969 // Merge the old data and the new data and store the results
970 // Need to convert vectors here to integer as 'OR'ing floats assert
971 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
972 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, low),
973 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, rlow));
974 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, hi),
976 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, rhi));
977
978 low = DAG.getStore(the_chain, dl, rlow, basePtr,
979 lowMemPtr,
980 SN->isVolatile(), SN->isNonTemporal(), 16);
981 hi = DAG.getStore(the_chain, dl, rhi,
982 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
983 DAG.getConstant( 16, PtrVT)),
984 highMemPtr,
985 SN->isVolatile(), SN->isNonTemporal(), 16);
986 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
987 hi.getValue(0));
988 }
989
990 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000991}
992
Scott Michel94bd57e2009-01-15 04:41:47 +0000993//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000994static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000995LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000996 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000997 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000998 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000999 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1000 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001001 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001002 // FIXME there is no actual debug info here
1003 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001004
1005 if (TM.getRelocationModel() == Reloc::Static) {
1006 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001007 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001008 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001009 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001010 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1011 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1012 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001013 }
1014 }
1015
Torok Edwinc23197a2009-07-14 16:55:14 +00001016 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001017 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001018 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001019}
1020
Scott Michel94bd57e2009-01-15 04:41:47 +00001021//! Alternate entry point for generating the address of a constant pool entry
1022SDValue
1023SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1024 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1025}
1026
Dan Gohman475871a2008-07-27 21:46:04 +00001027static SDValue
1028LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001029 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001030 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001031 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1032 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001033 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001034 // FIXME there is no actual debug info here
1035 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001036
1037 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001038 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001039 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001040 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001041 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1042 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1043 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001044 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001045 }
1046
Torok Edwinc23197a2009-07-14 16:55:14 +00001047 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001048 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001049 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001050}
1051
Dan Gohman475871a2008-07-27 21:46:04 +00001052static SDValue
1053LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001054 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001055 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001056 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001057 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1058 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001059 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001060 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001061 // FIXME there is no actual debug info here
1062 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001063
Scott Michel266bc8f2007-12-04 22:23:35 +00001064 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001065 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001066 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001067 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001068 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1069 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1070 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001071 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001072 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001073 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001074 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001075 /*NOTREACHED*/
1076 }
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001079}
1080
Nate Begemanccef5802008-02-14 18:43:04 +00001081//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001082static SDValue
1083LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001084 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001085 // FIXME there is no actual debug info here
1086 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001087
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001089 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1090
1091 assert((FP != 0) &&
1092 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001093
Scott Michel170783a2007-12-19 20:15:47 +00001094 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 SDValue T = DAG.getConstant(dbits, MVT::i64);
1096 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001097 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001099 }
1100
Dan Gohman475871a2008-07-27 21:46:04 +00001101 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001102}
1103
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104SDValue
1105SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001106 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 const SmallVectorImpl<ISD::InputArg>
1108 &Ins,
1109 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001110 SmallVectorImpl<SDValue> &InVals)
1111 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112
Scott Michel266bc8f2007-12-04 22:23:35 +00001113 MachineFunction &MF = DAG.getMachineFunction();
1114 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001115 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001116 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001117
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1119 unsigned ArgRegIdx = 0;
1120 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001121
Owen Andersone50ed302009-08-10 22:56:29 +00001122 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001123
Kalle Raiskilad258c492010-07-08 21:15:22 +00001124 SmallVector<CCValAssign, 16> ArgLocs;
1125 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1126 *DAG.getContext());
1127 // FIXME: allow for other calling conventions
1128 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1129
Scott Michel266bc8f2007-12-04 22:23:35 +00001130 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001132 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001133 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001134 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001135 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001136
Kalle Raiskilad258c492010-07-08 21:15:22 +00001137 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001138 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001141 default:
1142 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1143 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001145 ArgRegClass = &SPU::R8CRegClass;
1146 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001148 ArgRegClass = &SPU::R16CRegClass;
1149 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001151 ArgRegClass = &SPU::R32CRegClass;
1152 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001154 ArgRegClass = &SPU::R64CRegClass;
1155 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001157 ArgRegClass = &SPU::GPRCRegClass;
1158 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001160 ArgRegClass = &SPU::R32FPRegClass;
1161 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001163 ArgRegClass = &SPU::R64FPRegClass;
1164 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 case MVT::v2f64:
1166 case MVT::v4f32:
1167 case MVT::v2i64:
1168 case MVT::v4i32:
1169 case MVT::v8i16:
1170 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001171 ArgRegClass = &SPU::VECREGRegClass;
1172 break;
Scott Micheld976c212008-10-30 01:51:48 +00001173 }
1174
1175 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001176 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001178 ++ArgRegIdx;
1179 } else {
1180 // We need to load the argument to a virtual register if we determined
1181 // above that we ran out of physical registers of the appropriate type
1182 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001183 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001185 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1186 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001187 ArgOffset += StackSlotSize;
1188 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001189
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001191 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001193 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001194
Scott Micheld976c212008-10-30 01:51:48 +00001195 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001196 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001197 // FIXME: we should be able to query the argument registers from
1198 // tablegen generated code.
1199 static const unsigned ArgRegs[] = {
1200 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1201 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1202 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1203 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1204 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1205 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1206 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1207 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1208 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1209 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1210 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1211 };
1212 // size of ArgRegs array
1213 unsigned NumArgRegs = 77;
1214
Scott Micheld976c212008-10-30 01:51:48 +00001215 // We will spill (79-3)+1 registers to the stack
1216 SmallVector<SDValue, 79-3+1> MemOps;
1217
1218 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001219 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001220 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001221 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001222 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001223 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1224 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001225 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001226 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001228 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001229
1230 // Increment address by stack slot size for the next stored argument
1231 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001232 }
1233 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001236 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001239}
1240
1241/// isLSAAddress - Return the immediate to use if the specified
1242/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001243static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001244 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001245 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001246
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001247 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1249 (Addr << 14 >> 14) != Addr)
1250 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001251
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001253}
1254
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001256SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001257 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001258 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001260 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261 const SmallVectorImpl<ISD::InputArg> &Ins,
1262 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001263 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001264 // CellSPU target does not yet support tail call optimization.
1265 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266
1267 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1268 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001269 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001270
1271 SmallVector<CCValAssign, 16> ArgLocs;
1272 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1273 *DAG.getContext());
1274 // FIXME: allow for other calling conventions
1275 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1276
1277 const unsigned NumArgRegs = ArgLocs.size();
1278
Scott Michel266bc8f2007-12-04 22:23:35 +00001279
1280 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001281 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001282
Scott Michel266bc8f2007-12-04 22:23:35 +00001283 // Set up a copy of the stack pointer for use loading and storing any
1284 // arguments that may not fit in the registers available for argument
1285 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001287
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 // Figure out which arguments are going to go in registers, and which in
1289 // memory.
1290 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1291 unsigned ArgRegIdx = 0;
1292
1293 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001294 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001295 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001296 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001297
Kalle Raiskilad258c492010-07-08 21:15:22 +00001298 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1299 SDValue Arg = OutVals[ArgRegIdx];
1300 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001301
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 // PtrOff will be used to store the current argument to the stack if a
1303 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001305 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001306
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001308 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 case MVT::i8:
1310 case MVT::i16:
1311 case MVT::i32:
1312 case MVT::i64:
1313 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 case MVT::f32:
1315 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 case MVT::v2i64:
1317 case MVT::v2f64:
1318 case MVT::v4f32:
1319 case MVT::v4i32:
1320 case MVT::v8i16:
1321 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001322 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001323 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001324 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001325 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1326 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001327 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001328 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 }
1330 break;
1331 }
1332 }
1333
Bill Wendlingce90c242009-12-28 01:31:11 +00001334 // Accumulate how many bytes are to be pushed on the stack, including the
1335 // linkage area, and parameter passing area. According to the SPU ABI,
1336 // we minimally need space for [LR] and [SP].
1337 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1338
1339 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001340 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1341 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001342
1343 if (!MemOpChains.empty()) {
1344 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001345 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 &MemOpChains[0], MemOpChains.size());
1347 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001348
Scott Michel266bc8f2007-12-04 22:23:35 +00001349 // Build a sequence of copy-to-reg nodes chained together with token chain
1350 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001353 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001354 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001355 InFlag = Chain.getValue(1);
1356 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001357
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001360
Bill Wendling056292f2008-09-16 21:48:12 +00001361 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1362 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1363 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001364 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001365 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001366 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001368 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001369
Scott Michel9de5d0d2008-01-11 02:53:15 +00001370 if (!ST->usingLargeMem()) {
1371 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1372 // style calls, otherwise, external symbols are BRASL calls. This assumes
1373 // that declared/defined symbols are in the same compilation unit and can
1374 // be reached through PC-relative jumps.
1375 //
1376 // NOTE:
1377 // This may be an unsafe assumption for JIT and really large compilation
1378 // units.
1379 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001380 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001381 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001382 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001383 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001384 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001385 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1386 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001387 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001388 }
Scott Michel1df30c42008-12-29 03:23:36 +00001389 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001390 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001391 SDValue Zero = DAG.getConstant(0, PtrVT);
1392 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1393 Callee.getValueType());
1394
1395 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001396 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001397 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001398 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001399 }
1400 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001401 // If this is an absolute destination address that appears to be a legal
1402 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001403 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001404 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001405
1406 Ops.push_back(Chain);
1407 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001408
Scott Michel266bc8f2007-12-04 22:23:35 +00001409 // Add argument registers to the end of the list so that they are known live
1410 // into the call.
1411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001412 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001413 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001414
Gabor Greifba36cb52008-08-28 21:40:38 +00001415 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001416 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001417 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001419 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 InFlag = Chain.getValue(1);
1421
Chris Lattnere563bbc2008-10-11 22:08:30 +00001422 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1423 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001425 InFlag = Chain.getValue(1);
1426
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 // If the function returns void, just return the chain.
1428 if (Ins.empty())
1429 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001430
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001431 // Now handle the return value(s)
1432 SmallVector<CCValAssign, 16> RVLocs;
1433 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1434 RVLocs, *DAG.getContext());
1435 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1436
1437
Scott Michel266bc8f2007-12-04 22:23:35 +00001438 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001439 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1440 CCValAssign VA = RVLocs[i];
1441
1442 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1443 InFlag);
1444 Chain = Val.getValue(1);
1445 InFlag = Val.getValue(2);
1446 InVals.push_back(Val);
1447 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001450}
1451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452SDValue
1453SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001454 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001456 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001457 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458
Scott Michel266bc8f2007-12-04 22:23:35 +00001459 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1461 RVLocs, *DAG.getContext());
1462 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001463
Scott Michel266bc8f2007-12-04 22:23:35 +00001464 // If this is the first return lowered for this function, add the regs to the
1465 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001466 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001468 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 }
1470
Dan Gohman475871a2008-07-27 21:46:04 +00001471 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001472
Scott Michel266bc8f2007-12-04 22:23:35 +00001473 // Copy the result values into the output registers.
1474 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1475 CCValAssign &VA = RVLocs[i];
1476 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001477 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001478 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001479 Flag = Chain.getValue(1);
1480 }
1481
Gabor Greifba36cb52008-08-28 21:40:38 +00001482 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001484 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001486}
1487
1488
1489//===----------------------------------------------------------------------===//
1490// Vector related lowering:
1491//===----------------------------------------------------------------------===//
1492
1493static ConstantSDNode *
1494getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001496
Scott Michel266bc8f2007-12-04 22:23:35 +00001497 // Check to see if this buildvec has a single non-undef value in its elements.
1498 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1499 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001500 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001501 OpVal = N->getOperand(i);
1502 else if (OpVal != N->getOperand(i))
1503 return 0;
1504 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001505
Gabor Greifba36cb52008-08-28 21:40:38 +00001506 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001507 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 return CN;
1509 }
1510 }
1511
Scott Michel7ea02ff2009-03-17 01:15:45 +00001512 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001513}
1514
1515/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1516/// and the value fits into an unsigned 18-bit constant, and if so, return the
1517/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001518SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001519 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001520 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001521 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001523 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001524 uint32_t upper = uint32_t(UValue >> 32);
1525 uint32_t lower = uint32_t(UValue);
1526 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001527 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001528 Value = Value >> 32;
1529 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001530 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001531 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 }
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001535}
1536
1537/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1538/// and the value fits into a signed 16-bit constant, and if so, return the
1539/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001540SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001543 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001545 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001546 uint32_t upper = uint32_t(UValue >> 32);
1547 uint32_t lower = uint32_t(UValue);
1548 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001549 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001550 Value = Value >> 32;
1551 }
Scott Michelad2715e2008-03-05 23:02:02 +00001552 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001553 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001554 }
1555 }
1556
Dan Gohman475871a2008-07-27 21:46:04 +00001557 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001558}
1559
1560/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1561/// and the value fits into a signed 10-bit constant, and if so, return the
1562/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001563SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001564 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001565 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001566 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001568 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001569 uint32_t upper = uint32_t(UValue >> 32);
1570 uint32_t lower = uint32_t(UValue);
1571 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001572 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001573 Value = Value >> 32;
1574 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001575 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001576 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001577 }
1578
Dan Gohman475871a2008-07-27 21:46:04 +00001579 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001580}
1581
1582/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1583/// and the value fits into a signed 8-bit constant, and if so, return the
1584/// constant.
1585///
1586/// @note: The incoming vector is v16i8 because that's the only way we can load
1587/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1588/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001589SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001590 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001591 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001592 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001594 && Value <= 0xffff /* truncated from uint64_t */
1595 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001596 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001598 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001599 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001600 }
1601
Dan Gohman475871a2008-07-27 21:46:04 +00001602 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001603}
1604
1605/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1606/// and the value fits into a signed 16-bit constant, and if so, return the
1607/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001609 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001610 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001611 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001613 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001615 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 }
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001619}
1620
1621/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001625 }
1626
Dan Gohman475871a2008-07-27 21:46:04 +00001627 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001628}
1629
1630/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001631SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 }
1635
Dan Gohman475871a2008-07-27 21:46:04 +00001636 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001637}
1638
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001639//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001640static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001641LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001642 EVT VT = Op.getValueType();
1643 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001644 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001645 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1646 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1647 unsigned minSplatBits = EltVT.getSizeInBits();
1648
1649 if (minSplatBits < 16)
1650 minSplatBits = 16;
1651
1652 APInt APSplatBits, APSplatUndef;
1653 unsigned SplatBitSize;
1654 bool HasAnyUndefs;
1655
1656 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1657 HasAnyUndefs, minSplatBits)
1658 || minSplatBits < SplatBitSize)
1659 return SDValue(); // Wasn't a constant vector or splat exceeded min
1660
1661 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001662
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001664 default:
1665 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1666 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001667 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001669 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001670 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001671 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001672 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 SDValue T = DAG.getConstant(Value32, MVT::i32);
1674 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1675 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001676 break;
1677 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001679 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001680 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001681 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001682 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue T = DAG.getConstant(f64val, MVT::i64);
1684 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1685 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001686 break;
1687 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001689 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001690 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1691 SmallVector<SDValue, 8> Ops;
1692
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001694 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001696 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001698 unsigned short Value16 = SplatBits;
1699 SDValue T = DAG.getConstant(Value16, EltVT);
1700 SmallVector<SDValue, 8> Ops;
1701
1702 Ops.assign(8, T);
1703 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001706 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001707 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001708 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001710 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001711 }
1712 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001713
Dan Gohman475871a2008-07-27 21:46:04 +00001714 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001715}
1716
Scott Michel7ea02ff2009-03-17 01:15:45 +00001717/*!
1718 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001719SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001720SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001721 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001722 uint32_t upper = uint32_t(SplatVal >> 32);
1723 uint32_t lower = uint32_t(SplatVal);
1724
1725 if (upper == lower) {
1726 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001728 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001730 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001731 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001732 bool upper_special, lower_special;
1733
1734 // NOTE: This code creates common-case shuffle masks that can be easily
1735 // detected as common expressions. It is not attempting to create highly
1736 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1737
1738 // Detect if the upper or lower half is a special shuffle mask pattern:
1739 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1740 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1741
Scott Michel7ea02ff2009-03-17 01:15:45 +00001742 // Both upper and lower are special, lower to a constant pool load:
1743 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1745 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001746 SplatValCN, SplatValCN);
1747 }
1748
1749 SDValue LO32;
1750 SDValue HI32;
1751 SmallVector<SDValue, 16> ShufBytes;
1752 SDValue Result;
1753
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001754 // Create lower vector if not a special pattern
1755 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001757 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001759 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001760 }
1761
1762 // Create upper vector if not a special pattern
1763 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001765 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001767 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001768 }
1769
1770 // If either upper or lower are special, then the two input operands are
1771 // the same (basically, one of them is a "don't care")
1772 if (lower_special)
1773 LO32 = HI32;
1774 if (upper_special)
1775 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001776
1777 for (int i = 0; i < 4; ++i) {
1778 uint64_t val = 0;
1779 for (int j = 0; j < 4; ++j) {
1780 SDValue V;
1781 bool process_upper, process_lower;
1782 val <<= 8;
1783 process_upper = (upper_special && (i & 1) == 0);
1784 process_lower = (lower_special && (i & 1) == 1);
1785
1786 if (process_upper || process_lower) {
1787 if ((process_upper && upper == 0)
1788 || (process_lower && lower == 0))
1789 val |= 0x80;
1790 else if ((process_upper && upper == 0xffffffff)
1791 || (process_lower && lower == 0xffffffff))
1792 val |= 0xc0;
1793 else if ((process_upper && upper == 0x80000000)
1794 || (process_lower && lower == 0x80000000))
1795 val |= (j == 0 ? 0xe0 : 0x80);
1796 } else
1797 val |= i * 4 + j + ((i & 1) * 16);
1798 }
1799
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001801 }
1802
Dale Johannesened2eee62009-02-06 01:31:28 +00001803 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001805 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001806 }
1807}
1808
Scott Michel266bc8f2007-12-04 22:23:35 +00001809/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1810/// which the Cell can operate. The code inspects V3 to ascertain whether the
1811/// permutation vector, V3, is monotonically increasing with one "exception"
1812/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001813/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001814/// In either case, the net result is going to eventually invoke SHUFB to
1815/// permute/shuffle the bytes from V1 and V2.
1816/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001817/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001818/// control word for byte/halfword/word insertion. This takes care of a single
1819/// element move from V2 into V1.
1820/// \note
1821/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001822static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001823 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue V1 = Op.getOperand(0);
1825 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001826 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001827
Scott Michel266bc8f2007-12-04 22:23:35 +00001828 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001829
Scott Michel266bc8f2007-12-04 22:23:35 +00001830 // If we have a single element being moved from V1 to V2, this can be handled
1831 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001832 // to be monotonically increasing with one exception element, and the source
1833 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001834 EVT VecVT = V1.getValueType();
1835 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001836 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001837 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 unsigned V2EltIdx0 = 0;
1839 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001840 unsigned MaxElts = VecVT.getVectorNumElements();
1841 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001842 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001843 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001844 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001845 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001846
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001848 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001849 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001851 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001852 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001855 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001857 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001858 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001859 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001860 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001861
Nate Begeman9008ca62009-04-27 18:41:29 +00001862 for (unsigned i = 0; i != MaxElts; ++i) {
1863 if (SVN->getMaskElt(i) < 0)
1864 continue;
1865
1866 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001867
Nate Begeman9008ca62009-04-27 18:41:29 +00001868 if (monotonic) {
1869 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001870 // TODO: optimize for the monotonic case when several consecutive
1871 // elements are taken form V2. Do we ever get such a case?
1872 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1873 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1874 else
1875 monotonic = false;
1876 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001877 } else if (CurrElt != SrcElt) {
1878 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001879 }
1880
Nate Begeman9008ca62009-04-27 18:41:29 +00001881 ++CurrElt;
1882 }
1883
1884 if (rotate) {
1885 if (PrevElt > 0 && SrcElt < MaxElts) {
1886 if ((PrevElt == SrcElt - 1)
1887 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001888 rotamt = SrcElt-i;
Scott Michelcc188272008-12-04 21:01:44 +00001889 PrevElt = SrcElt;
1890 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001891 rotate = false;
1892 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001893 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1894 // First time or after a "wrap around"
Nate Begeman9008ca62009-04-27 18:41:29 +00001895 PrevElt = SrcElt;
1896 } else {
1897 // This isn't a rotation, takes elements from vector 2
1898 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001899 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001901 }
1902
1903 if (EltsFromV2 == 1 && monotonic) {
1904 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001905 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001906
1907 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1908 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1909 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1910 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001911 DAG.getConstant(V2EltOffset, MVT::i32));
Kalle Raiskila47948072010-06-21 10:17:36 +00001912 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1913 maskVT, Pointer);
1914
Scott Michel266bc8f2007-12-04 22:23:35 +00001915 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001916 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001917 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001918 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001919 if (rotamt < 0)
1920 rotamt +=MaxElts;
1921 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001922 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001924 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001925 // Convert the SHUFFLE_VECTOR mask's input element units to the
1926 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001927 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001928
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001930 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1931 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001932
Nate Begeman9008ca62009-04-27 18:41:29 +00001933 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001935 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001937 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001938 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001939 }
1940}
1941
Dan Gohman475871a2008-07-27 21:46:04 +00001942static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1943 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001944 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001945
Gabor Greifba36cb52008-08-28 21:40:38 +00001946 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001947 // For a constant, build the appropriate constant vector, which will
1948 // eventually simplify to a vector register load.
1949
Gabor Greifba36cb52008-08-28 21:40:38 +00001950 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001952 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001953 size_t n_copies;
1954
1955 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001957 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001958 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1960 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1961 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1962 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1963 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1964 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001965 }
1966
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001967 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001968 for (size_t j = 0; j < n_copies; ++j)
1969 ConstVecValues.push_back(CValue);
1970
Evan Chenga87008d2009-02-25 22:49:59 +00001971 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1972 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001973 } else {
1974 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001976 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 case MVT::i8:
1978 case MVT::i16:
1979 case MVT::i32:
1980 case MVT::i64:
1981 case MVT::f32:
1982 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001983 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001984 }
1985 }
1986
Dan Gohman475871a2008-07-27 21:46:04 +00001987 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001988}
1989
Dan Gohman475871a2008-07-27 21:46:04 +00001990static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001991 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001992 SDValue N = Op.getOperand(0);
1993 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001994 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001995 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001996
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1998 // Constant argument:
1999 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002000
Scott Michel7a1c9e92008-11-22 23:50:42 +00002001 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002003 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002005 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002007 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002009 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002010
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002013 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002015
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 // Need to generate shuffle mask and extract:
2017 int prefslot_begin = -1, prefslot_end = -1;
2018 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2019
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 default:
2022 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024 prefslot_begin = prefslot_end = 3;
2025 break;
2026 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 prefslot_begin = 2; prefslot_end = 3;
2029 break;
2030 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 case MVT::i32:
2032 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 prefslot_begin = 0; prefslot_end = 3;
2034 break;
2035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 case MVT::i64:
2037 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002038 prefslot_begin = 0; prefslot_end = 7;
2039 break;
2040 }
2041 }
2042
2043 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2044 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2045
Scott Michel9b2420d2009-08-24 21:53:27 +00002046 unsigned int ShufBytes[16] = {
2047 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2048 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 for (int i = 0; i < 16; ++i) {
2050 // zero fill uppper part of preferred slot, don't care about the
2051 // other slots:
2052 unsigned int mask_val;
2053 if (i <= prefslot_end) {
2054 mask_val =
2055 ((i < prefslot_begin)
2056 ? 0x80
2057 : elt_byte + (i - prefslot_begin));
2058
2059 ShufBytes[i] = mask_val;
2060 } else
2061 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2062 }
2063
2064 SDValue ShufMask[4];
2065 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002066 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002067 unsigned int bits = ((ShufBytes[bidx] << 24) |
2068 (ShufBytes[bidx+1] << 16) |
2069 (ShufBytes[bidx+2] << 8) |
2070 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002072 }
2073
Scott Michel7ea02ff2009-03-17 01:15:45 +00002074 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002076 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002077
Dale Johannesened2eee62009-02-06 01:31:28 +00002078 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2079 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002080 N, N, ShufMaskVec));
2081 } else {
2082 // Variable index: Rotate the requested element into slot 0, then replicate
2083 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002085 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002086 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002087 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002088 }
2089
2090 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 if (Elt.getValueType() != MVT::i32)
2092 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002093
2094 // Scale the index to a bit/byte shift quantity
2095 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002096 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2097 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002098 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002099
Scott Michel104de432008-11-24 17:11:17 +00002100 if (scaleShift > 0) {
2101 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2103 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002104 }
2105
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002106 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002107
2108 // Replicate the bytes starting at byte 0 across the entire vector (for
2109 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002110 SDValue replicate;
2111
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002113 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002114 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002115 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002116 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 case MVT::i8: {
2118 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2119 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002120 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002121 break;
2122 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 case MVT::i16: {
2124 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2125 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002126 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002127 break;
2128 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 case MVT::i32:
2130 case MVT::f32: {
2131 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2132 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002133 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002134 break;
2135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 case MVT::i64:
2137 case MVT::f64: {
2138 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2139 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2140 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002141 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002142 break;
2143 }
2144 }
2145
Dale Johannesened2eee62009-02-06 01:31:28 +00002146 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2147 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002148 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002149 }
2150
Scott Michel7a1c9e92008-11-22 23:50:42 +00002151 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002152}
2153
Dan Gohman475871a2008-07-27 21:46:04 +00002154static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2155 SDValue VecOp = Op.getOperand(0);
2156 SDValue ValOp = Op.getOperand(1);
2157 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002158 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002159 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002160 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002161
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002162 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002163 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002164 if (IdxOp.getOpcode() != ISD::UNDEF) {
2165 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2166 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002167 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002168 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002169
Owen Andersone50ed302009-08-10 22:56:29 +00002170 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002171 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002172 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002173 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002174 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002175 // widen the mask when dealing with half vectors
2176 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2177 128/ VT.getVectorElementType().getSizeInBits());
2178 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002179
Dan Gohman475871a2008-07-27 21:46:04 +00002180 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002181 DAG.getNode(SPUISD::SHUFB, dl, VT,
2182 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002183 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002185
2186 return result;
2187}
2188
Scott Michelf0569be2008-12-27 04:51:36 +00002189static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2190 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002191{
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002193 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002194 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002195
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002197 switch (Opc) {
2198 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002199 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002200 /*NOTREACHED*/
2201 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002202 case ISD::ADD: {
2203 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2204 // the result:
2205 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2207 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2208 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2209 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002210
2211 }
2212
Scott Michel266bc8f2007-12-04 22:23:35 +00002213 case ISD::SUB: {
2214 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2215 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002216 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2218 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2219 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2220 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002221 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002222 case ISD::ROTR:
2223 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002224 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002225 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002226
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002228 if (!N1VT.bitsEq(ShiftVT)) {
2229 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2230 ? ISD::ZERO_EXTEND
2231 : ISD::TRUNCATE;
2232 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2233 }
2234
2235 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002236 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2238 DAG.getNode(ISD::SHL, dl, MVT::i16,
2239 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002240
2241 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2243 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002244 }
2245 case ISD::SRL:
2246 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002247 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002248 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002249
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002251 if (!N1VT.bitsEq(ShiftVT)) {
2252 unsigned N1Opc = ISD::ZERO_EXTEND;
2253
2254 if (N1.getValueType().bitsGT(ShiftVT))
2255 N1Opc = ISD::TRUNCATE;
2256
2257 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2258 }
2259
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2261 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002262 }
2263 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002264 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002265 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002266
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002268 if (!N1VT.bitsEq(ShiftVT)) {
2269 unsigned N1Opc = ISD::SIGN_EXTEND;
2270
2271 if (N1VT.bitsGT(ShiftVT))
2272 N1Opc = ISD::TRUNCATE;
2273 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2274 }
2275
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2277 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002278 }
2279 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002281
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2283 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2284 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2285 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002286 break;
2287 }
2288 }
2289
Dan Gohman475871a2008-07-27 21:46:04 +00002290 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002291}
2292
2293//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002294static SDValue
2295LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2296 SDValue ConstVec;
2297 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002298 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002299 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
2301 ConstVec = Op.getOperand(0);
2302 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002303 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2304 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002305 ConstVec = ConstVec.getOperand(0);
2306 } else {
2307 ConstVec = Op.getOperand(1);
2308 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002309 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002310 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002311 }
2312 }
2313 }
2314
Gabor Greifba36cb52008-08-28 21:40:38 +00002315 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002316 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2317 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Scott Michel7ea02ff2009-03-17 01:15:45 +00002319 APInt APSplatBits, APSplatUndef;
2320 unsigned SplatBitSize;
2321 bool HasAnyUndefs;
2322 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2323
2324 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2325 HasAnyUndefs, minSplatBits)
2326 && minSplatBits <= SplatBitSize) {
2327 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Scott Michel7ea02ff2009-03-17 01:15:45 +00002330 SmallVector<SDValue, 16> tcVec;
2331 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002332 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002333 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002334 }
2335 }
Scott Michel9de57a92009-01-26 22:33:37 +00002336
Nate Begeman24dc3462008-07-29 19:07:27 +00002337 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2338 // lowered. Return the operation, rather than a null SDValue.
2339 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002340}
2341
Scott Michel266bc8f2007-12-04 22:23:35 +00002342//! Custom lowering for CTPOP (count population)
2343/*!
2344 Custom lowering code that counts the number ones in the input
2345 operand. SPU has such an instruction, but it counts the number of
2346 ones per byte, which then have to be accumulated.
2347*/
Dan Gohman475871a2008-07-27 21:46:04 +00002348static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002349 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002350 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2351 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002352 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002353
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002355 default:
2356 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002360
Dale Johannesena05dca42009-02-04 23:02:30 +00002361 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2362 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002363
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002365 }
2366
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002368 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002369 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002370
Chris Lattner84bc5422007-12-31 04:13:23 +00002371 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002372
Dan Gohman475871a2008-07-27 21:46:04 +00002373 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2375 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2376 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002377
Dale Johannesena05dca42009-02-04 23:02:30 +00002378 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2379 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002380
2381 // CNTB_result becomes the chain to which all of the virtual registers
2382 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002385
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002387 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002390
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 return DAG.getNode(ISD::AND, dl, MVT::i16,
2392 DAG.getNode(ISD::ADD, dl, MVT::i16,
2393 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002394 Tmp1, Shift1),
2395 Tmp1),
2396 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002397 }
2398
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002400 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002401 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002402
Chris Lattner84bc5422007-12-31 04:13:23 +00002403 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2404 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002405
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2408 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2409 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2410 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002411
Dale Johannesena05dca42009-02-04 23:02:30 +00002412 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2413 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002414
2415 // CNTB_result becomes the chain to which all of the virtual registers
2416 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002419
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002421 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002422
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 DAG.getNode(ISD::SRL, dl, MVT::i32,
2425 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002426 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002427
Dan Gohman475871a2008-07-27 21:46:04 +00002428 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2430 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002431
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002433 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002434
Dan Gohman475871a2008-07-27 21:46:04 +00002435 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 DAG.getNode(ISD::SRL, dl, MVT::i32,
2437 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002438 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2441 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002442
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002444 }
2445
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002447 break;
2448 }
2449
Dan Gohman475871a2008-07-27 21:46:04 +00002450 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002451}
2452
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002453//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002454/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2456 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002457 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002459 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002461 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002463
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2465 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 // Convert f32 / f64 to i32 / i64 via libcall.
2467 RTLIB::Libcall LC =
2468 (Op.getOpcode() == ISD::FP_TO_SINT)
2469 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2470 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2471 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2472 SDValue Dummy;
2473 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2474 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002475
Eli Friedman36df4992009-05-27 00:47:34 +00002476 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002478
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2480/*!
2481 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2482 All conversions from i64 are expanded to a libcall.
2483 */
2484static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002485 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2491 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002492 // Convert i32, i64 to f64 via libcall:
2493 RTLIB::Libcall LC =
2494 (Op.getOpcode() == ISD::SINT_TO_FP)
2495 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2496 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2497 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2498 SDValue Dummy;
2499 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2500 }
2501
Eli Friedman36df4992009-05-27 00:47:34 +00002502 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002503}
2504
2505//! Lower ISD::SETCC
2506/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2510 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002512 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2514
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 SDValue lhs = Op.getOperand(0);
2516 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002519
Owen Andersone50ed302009-08-10 22:56:29 +00002520 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523
2524 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2525 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002529 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 DAG.getNode(ISD::AND, dl, MVT::i32,
2533 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002534 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536
2537 // SETO and SETUO only use the lhs operand:
2538 if (CC->get() == ISD::SETO) {
2539 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2540 // SETUO
2541 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002542 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2543 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002544 lhs, DAG.getConstantFP(0.0, lhsVT),
2545 ISD::SETUO),
2546 DAG.getConstant(ccResultAllOnes, ccResultVT));
2547 } else if (CC->get() == ISD::SETUO) {
2548 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002549 return DAG.getNode(ISD::AND, dl, ccResultVT,
2550 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002551 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002553 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002554 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002555 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002556 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002557 ISD::SETGT));
2558 }
2559
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002560 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002561 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002563 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002565
2566 // If a value is negative, subtract from the sign magnitude constant:
2567 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2568
2569 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002572 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002573 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002574 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002575 lhsSelectMask, lhsSignMag2TC, i64lhs);
2576
Dale Johannesenf5d97892009-02-04 01:48:28 +00002577 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002580 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002581 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002582 rhsSelectMask, rhsSignMag2TC, i64rhs);
2583
2584 unsigned compareOp;
2585
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002586 switch (CC->get()) {
2587 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002588 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 compareOp = ISD::SETEQ; break;
2590 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002591 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002592 compareOp = ISD::SETGT; break;
2593 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002594 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002595 compareOp = ISD::SETGE; break;
2596 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002597 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 compareOp = ISD::SETLT; break;
2599 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002600 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002601 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002603 case ISD::SETONE:
2604 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002605 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002606 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 }
2608
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002609 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002610 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002611 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002612
2613 if ((CC->get() & 0x8) == 0) {
2614 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002615 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002618 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002619 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002620 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002621 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002622
Dale Johannesenf5d97892009-02-04 01:48:28 +00002623 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002624 }
2625
2626 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002627}
2628
Scott Michel7a1c9e92008-11-22 23:50:42 +00002629//! Lower ISD::SELECT_CC
2630/*!
2631 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2632 SELB instruction.
2633
2634 \note Need to revisit this in the future: if the code path through the true
2635 and false value computations is longer than the latency of a branch (6
2636 cycles), then it would be more advantageous to branch and insert a new basic
2637 block and branch on the condition. However, this code does not make that
2638 assumption, given the simplisitc uses so far.
2639 */
2640
Scott Michelf0569be2008-12-27 04:51:36 +00002641static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2642 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002643 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002644 SDValue lhs = Op.getOperand(0);
2645 SDValue rhs = Op.getOperand(1);
2646 SDValue trueval = Op.getOperand(2);
2647 SDValue falseval = Op.getOperand(3);
2648 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002649 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002650
Scott Michelf0569be2008-12-27 04:51:36 +00002651 // NOTE: SELB's arguments: $rA, $rB, $mask
2652 //
2653 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2654 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2655 // condition was true and 0s where the condition was false. Hence, the
2656 // arguments to SELB get reversed.
2657
Scott Michel7a1c9e92008-11-22 23:50:42 +00002658 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2659 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2660 // with another "cannot select select_cc" assert:
2661
Dale Johannesende064702009-02-06 21:50:26 +00002662 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002663 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002664 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002665 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002666}
2667
Scott Michelb30e8f62008-12-02 19:53:53 +00002668//! Custom lower ISD::TRUNCATE
2669static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2670{
Scott Michel6e1d1472009-03-16 18:47:25 +00002671 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002672 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002673 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002674 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2675 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002676 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002677
Scott Michel6e1d1472009-03-16 18:47:25 +00002678 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002679 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002680 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002681
Duncan Sandscdfad362010-11-03 12:17:33 +00002682 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002683 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002684 unsigned maskHigh = 0x08090a0b;
2685 unsigned maskLow = 0x0c0d0e0f;
2686 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2688 DAG.getConstant(maskHigh, MVT::i32),
2689 DAG.getConstant(maskLow, MVT::i32),
2690 DAG.getConstant(maskHigh, MVT::i32),
2691 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002692
Scott Michel6e1d1472009-03-16 18:47:25 +00002693 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2694 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002695
Scott Michel6e1d1472009-03-16 18:47:25 +00002696 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002697 }
2698
Scott Michelf0569be2008-12-27 04:51:36 +00002699 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002700}
2701
Scott Michel77f452d2009-08-25 22:37:34 +00002702/*!
2703 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2704 * algorithm is to duplicate the sign bit using rotmai to generate at
2705 * least one byte full of sign bits. Then propagate the "sign-byte" into
2706 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2707 *
2708 * @param Op The sext operand
2709 * @param DAG The current DAG
2710 * @return The SDValue with the entire instruction sequence
2711 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002712static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2713{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002714 DebugLoc dl = Op.getDebugLoc();
2715
Scott Michel77f452d2009-08-25 22:37:34 +00002716 // Type to extend to
2717 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002718
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002719 // Type to extend from
2720 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002721 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002722
Scott Michel77f452d2009-08-25 22:37:34 +00002723 // The type to extend to needs to be a i128 and
2724 // the type to extend from needs to be i64 or i32.
2725 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002726 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2727
2728 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002729 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2730 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2731 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002732 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2733 DAG.getConstant(mask1, MVT::i32),
2734 DAG.getConstant(mask1, MVT::i32),
2735 DAG.getConstant(mask2, MVT::i32),
2736 DAG.getConstant(mask3, MVT::i32));
2737
Scott Michel77f452d2009-08-25 22:37:34 +00002738 // Word wise arithmetic right shift to generate at least one byte
2739 // that contains sign bits.
2740 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002741 SDValue sraVal = DAG.getNode(ISD::SRA,
2742 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002743 mvt,
2744 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002745 DAG.getConstant(31, MVT::i32));
2746
Kalle Raiskila940e7962010-10-18 09:34:19 +00002747 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
2748 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
2749 dl, Op0VT, Op0,
2750 DAG.getTargetConstant(
2751 SPU::GPRCRegClass.getID(),
2752 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002753 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2754 // and the input value into the lower 64 bits.
2755 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002756 extended, sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002757 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2758}
2759
Scott Michel7a1c9e92008-11-22 23:50:42 +00002760//! Custom (target-specific) lowering entry point
2761/*!
2762 This is where LLVM's DAG selection process calls to do target-specific
2763 lowering of nodes.
2764 */
Dan Gohman475871a2008-07-27 21:46:04 +00002765SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002766SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002767{
Scott Michela59d4692008-02-23 18:41:37 +00002768 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002770
2771 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002772 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002773#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002774 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2775 errs() << "Op.getOpcode() = " << Opc << "\n";
2776 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002777 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002778#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002779 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002780 }
2781 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002782 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002783 case ISD::SEXTLOAD:
2784 case ISD::ZEXTLOAD:
2785 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2786 case ISD::STORE:
2787 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2788 case ISD::ConstantPool:
2789 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2790 case ISD::GlobalAddress:
2791 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2792 case ISD::JumpTable:
2793 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002794 case ISD::ConstantFP:
2795 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002796
Scott Michel02d711b2008-12-30 23:28:25 +00002797 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002798 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002799 case ISD::SUB:
2800 case ISD::ROTR:
2801 case ISD::ROTL:
2802 case ISD::SRL:
2803 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002804 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002805 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002806 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002807 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002808 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002809
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002810 case ISD::FP_TO_SINT:
2811 case ISD::FP_TO_UINT:
2812 return LowerFP_TO_INT(Op, DAG, *this);
2813
2814 case ISD::SINT_TO_FP:
2815 case ISD::UINT_TO_FP:
2816 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002817
Scott Michel266bc8f2007-12-04 22:23:35 +00002818 // Vector-related lowering.
2819 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002820 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002821 case ISD::SCALAR_TO_VECTOR:
2822 return LowerSCALAR_TO_VECTOR(Op, DAG);
2823 case ISD::VECTOR_SHUFFLE:
2824 return LowerVECTOR_SHUFFLE(Op, DAG);
2825 case ISD::EXTRACT_VECTOR_ELT:
2826 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2827 case ISD::INSERT_VECTOR_ELT:
2828 return LowerINSERT_VECTOR_ELT(Op, DAG);
2829
2830 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2831 case ISD::AND:
2832 case ISD::OR:
2833 case ISD::XOR:
2834 return LowerByteImmed(Op, DAG);
2835
2836 // Vector and i8 multiply:
2837 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002839 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002840
Scott Michel266bc8f2007-12-04 22:23:35 +00002841 case ISD::CTPOP:
2842 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002843
2844 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002845 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002846
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002847 case ISD::SETCC:
2848 return LowerSETCC(Op, DAG, *this);
2849
Scott Michelb30e8f62008-12-02 19:53:53 +00002850 case ISD::TRUNCATE:
2851 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002852
2853 case ISD::SIGN_EXTEND:
2854 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002855 }
2856
Dan Gohman475871a2008-07-27 21:46:04 +00002857 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002858}
2859
Duncan Sands1607f052008-12-01 11:39:25 +00002860void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2861 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002862 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002863{
2864#if 0
2865 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002866 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002867
2868 switch (Opc) {
2869 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002870 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2871 errs() << "Op.getOpcode() = " << Opc << "\n";
2872 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002873 N->dump();
2874 abort();
2875 /*NOTREACHED*/
2876 }
2877 }
2878#endif
2879
2880 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002881}
2882
Scott Michel266bc8f2007-12-04 22:23:35 +00002883//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002884// Target Optimization Hooks
2885//===----------------------------------------------------------------------===//
2886
Dan Gohman475871a2008-07-27 21:46:04 +00002887SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002888SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2889{
2890#if 0
2891 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002892#endif
2893 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002894 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002895 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002896 EVT NodeVT = N->getValueType(0); // The node's value type
2897 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002898 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002899 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002900
2901 switch (N->getOpcode()) {
2902 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002903 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002904 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002905
Scott Michelf0569be2008-12-27 04:51:36 +00002906 if (Op0.getOpcode() == SPUISD::IndirectAddr
2907 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2908 // Normalize the operands to reduce repeated code
2909 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002910
Scott Michelf0569be2008-12-27 04:51:36 +00002911 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2912 IndirectArg = Op1;
2913 AddArg = Op0;
2914 }
2915
2916 if (isa<ConstantSDNode>(AddArg)) {
2917 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2918 SDValue IndOp1 = IndirectArg.getOperand(1);
2919
2920 if (CN0->isNullValue()) {
2921 // (add (SPUindirect <arg>, <arg>), 0) ->
2922 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002923
Scott Michel23f2ff72008-12-04 17:16:59 +00002924#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002925 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002926 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002927 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2928 << "With: (SPUindirect <arg>, <arg>)\n";
2929 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002930#endif
2931
Scott Michelf0569be2008-12-27 04:51:36 +00002932 return IndirectArg;
2933 } else if (isa<ConstantSDNode>(IndOp1)) {
2934 // (add (SPUindirect <arg>, <const>), <const>) ->
2935 // (SPUindirect <arg>, <const + const>)
2936 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2937 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2938 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002939
Scott Michelf0569be2008-12-27 04:51:36 +00002940#if !defined(NDEBUG)
2941 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002942 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002943 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2944 << "), " << CN0->getSExtValue() << ")\n"
2945 << "With: (SPUindirect <arg>, "
2946 << combinedConst << ")\n";
2947 }
2948#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002949
Dale Johannesende064702009-02-06 21:50:26 +00002950 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002951 IndirectArg, combinedValue);
2952 }
Scott Michel053c1da2008-01-29 02:16:57 +00002953 }
2954 }
Scott Michela59d4692008-02-23 18:41:37 +00002955 break;
2956 }
2957 case ISD::SIGN_EXTEND:
2958 case ISD::ZERO_EXTEND:
2959 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002960 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002961 // (any_extend (SPUextract_elt0 <arg>)) ->
2962 // (SPUextract_elt0 <arg>)
2963 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002964#if !defined(NDEBUG)
2965 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002966 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002967 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002968 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002969 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002970 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002971 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002972#endif
Scott Michela59d4692008-02-23 18:41:37 +00002973
2974 return Op0;
2975 }
2976 break;
2977 }
2978 case SPUISD::IndirectAddr: {
2979 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002980 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002981 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002982 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2983 // (SPUaform <addr>, 0)
2984
Chris Lattner4437ae22009-08-23 07:05:07 +00002985 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002986 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002987 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002988 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002989 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002990
2991 return Op0;
2992 }
Scott Michelf0569be2008-12-27 04:51:36 +00002993 } else if (Op0.getOpcode() == ISD::ADD) {
2994 SDValue Op1 = N->getOperand(1);
2995 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2996 // (SPUindirect (add <arg>, <arg>), 0) ->
2997 // (SPUindirect <arg>, <arg>)
2998 if (CN1->isNullValue()) {
2999
3000#if !defined(NDEBUG)
3001 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003002 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003003 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3004 << "With: (SPUindirect <arg>, <arg>)\n";
3005 }
3006#endif
3007
Dale Johannesende064702009-02-06 21:50:26 +00003008 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003009 Op0.getOperand(0), Op0.getOperand(1));
3010 }
3011 }
Scott Michela59d4692008-02-23 18:41:37 +00003012 }
3013 break;
3014 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003015 case SPUISD::SHL_BITS:
3016 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003017 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003018 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003019
Scott Michelf0569be2008-12-27 04:51:36 +00003020 // Kill degenerate vector shifts:
3021 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3022 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003023 Result = Op0;
3024 }
3025 }
3026 break;
3027 }
Scott Michelf0569be2008-12-27 04:51:36 +00003028 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003029 switch (Op0.getOpcode()) {
3030 default:
3031 break;
3032 case ISD::ANY_EXTEND:
3033 case ISD::ZERO_EXTEND:
3034 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003035 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003036 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003037 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003039 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003040 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003041 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003042 Result = Op000;
3043 }
3044 }
3045 break;
3046 }
Scott Michel104de432008-11-24 17:11:17 +00003047 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003048 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003049 // <arg>
3050 Result = Op0.getOperand(0);
3051 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003052 }
Scott Michela59d4692008-02-23 18:41:37 +00003053 }
3054 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003055 }
3056 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003057
Scott Michel58c58182008-01-17 20:38:41 +00003058 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003059#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003060 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003061 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003062 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003063 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003064 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003065 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003066 }
3067#endif
3068
3069 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003070}
3071
3072//===----------------------------------------------------------------------===//
3073// Inline Assembly Support
3074//===----------------------------------------------------------------------===//
3075
3076/// getConstraintType - Given a constraint letter, return the type of
3077/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003078SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003079SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3080 if (ConstraintLetter.size() == 1) {
3081 switch (ConstraintLetter[0]) {
3082 default: break;
3083 case 'b':
3084 case 'r':
3085 case 'f':
3086 case 'v':
3087 case 'y':
3088 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003089 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003090 }
3091 return TargetLowering::getConstraintType(ConstraintLetter);
3092}
3093
John Thompson44ab89e2010-10-29 17:29:13 +00003094/// Examine constraint type and operand type and determine a weight value.
3095/// This object must already have been set up with the operand type
3096/// and the current alternative constraint selected.
3097TargetLowering::ConstraintWeight
3098SPUTargetLowering::getSingleConstraintMatchWeight(
3099 AsmOperandInfo &info, const char *constraint) const {
3100 ConstraintWeight weight = CW_Invalid;
3101 Value *CallOperandVal = info.CallOperandVal;
3102 // If we don't have a value, we can't do a match,
3103 // but allow it at the lowest weight.
3104 if (CallOperandVal == NULL)
3105 return CW_Default;
3106 // Look at the constraint type.
3107 switch (*constraint) {
3108 default:
3109 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3110 break;
3111 //FIXME: Seems like the supported constraint letters were just copied
3112 // from PPC, as the following doesn't correspond to the GCC docs.
3113 // I'm leaving it so until someone adds the corresponding lowering support.
3114 case 'b':
3115 case 'r':
3116 case 'f':
3117 case 'd':
3118 case 'v':
3119 case 'y':
3120 weight = CW_Register;
3121 break;
3122 }
3123 return weight;
3124}
3125
Scott Michel5af8f0e2008-07-16 17:17:29 +00003126std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003127SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003128 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003129{
3130 if (Constraint.size() == 1) {
3131 // GCC RS6000 Constraint Letters
3132 switch (Constraint[0]) {
3133 case 'b': // R1-R31
3134 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003136 return std::make_pair(0U, SPU::R64CRegisterClass);
3137 return std::make_pair(0U, SPU::R32CRegisterClass);
3138 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003140 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003142 return std::make_pair(0U, SPU::R64FPRegisterClass);
3143 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003144 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003145 return std::make_pair(0U, SPU::GPRCRegisterClass);
3146 }
3147 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003148
Scott Michel266bc8f2007-12-04 22:23:35 +00003149 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3150}
3151
Scott Michela59d4692008-02-23 18:41:37 +00003152//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003153void
Dan Gohman475871a2008-07-27 21:46:04 +00003154SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003155 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003156 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003157 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003158 const SelectionDAG &DAG,
3159 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003160#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003161 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003162
3163 switch (Op.getOpcode()) {
3164 default:
3165 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3166 break;
Scott Michela59d4692008-02-23 18:41:37 +00003167 case CALL:
3168 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003169 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003170 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003171 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003172 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003173 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003174 case SPUISD::SHLQUAD_L_BITS:
3175 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003176 case SPUISD::VEC_ROTL:
3177 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003178 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003179 case SPUISD::SELECT_MASK:
3180 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003181 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003182#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003183}
Scott Michel02d711b2008-12-30 23:28:25 +00003184
Scott Michelf0569be2008-12-27 04:51:36 +00003185unsigned
3186SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3187 unsigned Depth) const {
3188 switch (Op.getOpcode()) {
3189 default:
3190 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003191
Scott Michelf0569be2008-12-27 04:51:36 +00003192 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003193 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003194
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3196 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003197 }
3198 return VT.getSizeInBits();
3199 }
3200 }
3201}
Scott Michel1df30c42008-12-29 03:23:36 +00003202
Scott Michel203b2d62008-04-30 00:30:08 +00003203// LowerAsmOperandForConstraint
3204void
Dan Gohman475871a2008-07-27 21:46:04 +00003205SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003206 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003207 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003208 SelectionDAG &DAG) const {
3209 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003210 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003211}
3212
Scott Michel266bc8f2007-12-04 22:23:35 +00003213/// isLegalAddressImmediate - Return true if the integer value can be used
3214/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003215bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3216 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003217 // SPU's addresses are 256K:
3218 return (V > -(1 << 18) && V < (1 << 18) - 1);
3219}
3220
3221bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003222 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003223}
Dan Gohman6520e202008-10-18 02:06:02 +00003224
3225bool
3226SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3227 // The SPU target isn't yet aware of offsets.
3228 return false;
3229}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003230
3231// can we compare to Imm without writing it into a register?
3232bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3233 //ceqi, cgti, etc. all take s10 operand
3234 return isInt<10>(Imm);
3235}
3236
3237bool
3238SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3239 const Type * ) const{
3240
3241 // A-form: 18bit absolute address.
3242 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3243 return true;
3244
3245 // D-form: reg + 14bit offset
3246 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3247 return true;
3248
3249 // X-form: reg+reg
3250 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3251 return true;
3252
3253 return false;
3254}
3255