blob: ce4115c2ce3a50f7f1a49a649c04dceb0474199c [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000130 string EncoderMethod = "getT2AddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000151 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
152}
153
Johnny Chenae1757b2010-03-11 01:13:36 +0000154def t2am_imm8s4_offset : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
156}
157
Evan Chengcba962d2009-07-09 20:40:44 +0000158// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000159def t2addrmode_so_reg : Operand<i32>,
160 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
161 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000162 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000163 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000164}
165
166
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000168// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//
170
Owen Andersona99e7782010-11-15 18:45:17 +0000171
172class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000173 string opc, string asm, list<dag> pattern>
174 : T2I<oops, iops, itin, opc, asm, pattern> {
175 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000176 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000177
Owen Andersona99e7782010-11-15 18:45:17 +0000178 let Inst{11-8} = Rd{3-0};
179 let Inst{26} = imm{11};
180 let Inst{14-12} = imm{10-8};
181 let Inst{7-0} = imm{7-0};
182}
183
Owen Andersonbb6315d2010-11-15 19:58:36 +0000184
Owen Andersona99e7782010-11-15 18:45:17 +0000185class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
186 string opc, string asm, list<dag> pattern>
187 : T2sI<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 bits<4> Rn;
190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Owen Anderson83da6cd2010-11-14 05:37:38 +0000192 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2I<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Owen Andersonbb6315d2010-11-15 19:58:36 +0000204 let Inst{19-16} = Rn{3-0};
205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
210
Owen Andersona99e7782010-11-15 18:45:17 +0000211class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
215 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Owen Andersona99e7782010-11-15 18:45:17 +0000217 let Inst{11-8} = Rd{3-0};
218 let Inst{3-0} = ShiftedRm{3-0};
219 let Inst{5-4} = ShiftedRm{6-5};
220 let Inst{14-12} = ShiftedRm{11-9};
221 let Inst{7-6} = ShiftedRm{8-7};
222}
223
224class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2I<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Owen Andersona99e7782010-11-15 18:45:17 +0000230 let Inst{11-8} = Rd{3-0};
231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Owen Andersonbb6315d2010-11-15 19:58:36 +0000243 let Inst{19-16} = Rn{3-0};
244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000252 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000253 bits<4> Rd;
254 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Owen Andersona99e7782010-11-15 18:45:17 +0000256 let Inst{11-8} = Rd{3-0};
257 let Inst{3-0} = Rm{3-0};
258}
259
260class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Owen Andersona99e7782010-11-15 18:45:17 +0000266 let Inst{11-8} = Rd{3-0};
267 let Inst{3-0} = Rm{3-0};
268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000273 bits<4> Rn;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Owen Andersonbb6315d2010-11-15 19:58:36 +0000276 let Inst{19-16} = Rn{3-0};
277 let Inst{3-0} = Rm{3-0};
278}
279
Owen Andersona99e7782010-11-15 18:45:17 +0000280
281class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
282 string opc, string asm, list<dag> pattern>
283 : T2I<oops, iops, itin, opc, asm, pattern> {
284 bits<4> Rd;
285 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000286
Owen Andersona99e7782010-11-15 18:45:17 +0000287 let Inst{11-8} = Rd{3-0};
288 let Inst{3-0} = Rm{3-0};
289}
290
Owen Anderson83da6cd2010-11-14 05:37:38 +0000291class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000292 string opc, string asm, list<dag> pattern>
293 : T2sI<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
295 bits<4> Rn;
296 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000297
Owen Anderson5de6d842010-11-12 21:12:40 +0000298 let Inst{11-8} = Rd{3-0};
299 let Inst{19-16} = Rn{3-0};
300 let Inst{26} = imm{11};
301 let Inst{14-12} = imm{10-8};
302 let Inst{7-0} = imm{7-0};
303}
304
Owen Andersonbb6315d2010-11-15 19:58:36 +0000305class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
306 string opc, string asm, list<dag> pattern>
307 : T2I<oops, iops, itin, opc, asm, pattern> {
308 bits<4> Rd;
309 bits<4> Rm;
310 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000311
Owen Andersonbb6315d2010-11-15 19:58:36 +0000312 let Inst{11-8} = Rd{3-0};
313 let Inst{3-0} = Rm{3-0};
314 let Inst{14-12} = imm{4-2};
315 let Inst{7-6} = imm{1-0};
316}
317
318class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
319 string opc, string asm, list<dag> pattern>
320 : T2sI<oops, iops, itin, opc, asm, pattern> {
321 bits<4> Rd;
322 bits<4> Rm;
323 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000324
Owen Andersonbb6315d2010-11-15 19:58:36 +0000325 let Inst{11-8} = Rd{3-0};
326 let Inst{3-0} = Rm{3-0};
327 let Inst{14-12} = imm{4-2};
328 let Inst{7-6} = imm{1-0};
329}
330
Owen Anderson5de6d842010-11-12 21:12:40 +0000331class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
332 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000333 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000334 bits<4> Rd;
335 bits<4> Rn;
336 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000337
Owen Anderson83da6cd2010-11-14 05:37:38 +0000338 let Inst{11-8} = Rd{3-0};
339 let Inst{19-16} = Rn{3-0};
340 let Inst{3-0} = Rm{3-0};
341}
342
343class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000346 bits<4> Rd;
347 bits<4> Rn;
348 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000349
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 let Inst{11-8} = Rd{3-0};
351 let Inst{19-16} = Rn{3-0};
352 let Inst{3-0} = Rm{3-0};
353}
354
355class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000357 : T2I<oops, iops, itin, opc, asm, pattern> {
358 bits<4> Rd;
359 bits<4> Rn;
360 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Owen Anderson83da6cd2010-11-14 05:37:38 +0000362 let Inst{11-8} = Rd{3-0};
363 let Inst{19-16} = Rn{3-0};
364 let Inst{3-0} = ShiftedRm{3-0};
365 let Inst{5-4} = ShiftedRm{6-5};
366 let Inst{14-12} = ShiftedRm{11-9};
367 let Inst{7-6} = ShiftedRm{8-7};
368}
369
370class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
371 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000372 : T2sI<oops, iops, itin, opc, asm, pattern> {
373 bits<4> Rd;
374 bits<4> Rn;
375 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000376
Owen Anderson5de6d842010-11-12 21:12:40 +0000377 let Inst{11-8} = Rd{3-0};
378 let Inst{19-16} = Rn{3-0};
379 let Inst{3-0} = ShiftedRm{3-0};
380 let Inst{5-4} = ShiftedRm{6-5};
381 let Inst{14-12} = ShiftedRm{11-9};
382 let Inst{7-6} = ShiftedRm{8-7};
383}
384
Owen Anderson35141a92010-11-18 01:08:42 +0000385class T2FourReg<dag oops, dag iops, InstrItinClass itin,
386 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000387 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000388 bits<4> Rd;
389 bits<4> Rn;
390 bits<4> Rm;
391 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Owen Anderson35141a92010-11-18 01:08:42 +0000393 let Inst{11-8} = Rd{3-0};
394 let Inst{19-16} = Rn{3-0};
395 let Inst{3-0} = Rm{3-0};
396 let Inst{15-12} = Ra{3-0};
397}
398
399
Evan Chenga67efd12009-06-23 19:39:13 +0000400/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000401/// unary operation that produces a value. These are predicable and can be
402/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000403multiclass T2I_un_irs<bits<4> opcod, string opc,
404 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
405 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000406 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000407 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
408 opc, "\t$Rd, $imm",
409 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000410 let isAsCheapAsAMove = Cheap;
411 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000412 let Inst{31-27} = 0b11110;
413 let Inst{25} = 0;
414 let Inst{24-21} = opcod;
415 let Inst{20} = ?; // The S bit.
416 let Inst{19-16} = 0b1111; // Rn
417 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000418 }
419 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000420 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
421 opc, ".w\t$Rd, $Rm",
422 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000423 let Inst{31-27} = 0b11101;
424 let Inst{26-25} = 0b01;
425 let Inst{24-21} = opcod;
426 let Inst{20} = ?; // The S bit.
427 let Inst{19-16} = 0b1111; // Rn
428 let Inst{14-12} = 0b000; // imm3
429 let Inst{7-6} = 0b00; // imm2
430 let Inst{5-4} = 0b00; // type
431 }
Evan Chenga67efd12009-06-23 19:39:13 +0000432 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000433 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
434 opc, ".w\t$Rd, $ShiftedRm",
435 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000436 let Inst{31-27} = 0b11101;
437 let Inst{26-25} = 0b01;
438 let Inst{24-21} = opcod;
439 let Inst{20} = ?; // The S bit.
440 let Inst{19-16} = 0b1111; // Rn
441 }
Evan Chenga67efd12009-06-23 19:39:13 +0000442}
443
444/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000445/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000446/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000447multiclass T2I_bin_irs<bits<4> opcod, string opc,
448 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
449 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000450 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000451 def ri : T2sTwoRegImm<
452 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
453 opc, "\t$Rd, $Rn, $imm",
454 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{31-27} = 0b11110;
456 let Inst{25} = 0;
457 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000458 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{15} = 0;
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000462 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
463 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
464 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000466 let Inst{31-27} = 0b11101;
467 let Inst{26-25} = 0b01;
468 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000469 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{14-12} = 0b000; // imm3
471 let Inst{7-6} = 0b00; // imm2
472 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000473 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000474 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000475 def rs : T2sTwoRegShiftedReg<
476 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
477 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
478 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000479 let Inst{31-27} = 0b11101;
480 let Inst{26-25} = 0b01;
481 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000482 let Inst{20} = ?; // The S bit.
483 }
484}
485
David Goodwin1f096272009-07-27 23:34:12 +0000486/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
487// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000488multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
489 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
490 PatFrag opnode, bit Commutable = 0> :
491 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000492
Evan Cheng1e249e32009-06-25 20:59:23 +0000493/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000494/// reversed. The 'rr' form is only defined for the disassembler; for codegen
495/// it is equivalent to the T2I_bin_irs counterpart.
496multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000497 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000498 def ri : T2sTwoRegImm<
499 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
500 opc, ".w\t$Rd, $Rn, $imm",
501 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000502 let Inst{31-27} = 0b11110;
503 let Inst{25} = 0;
504 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000505 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000506 let Inst{15} = 0;
507 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000508 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000509 def rr : T2sThreeReg<
510 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
511 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000512 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000513 let Inst{31-27} = 0b11101;
514 let Inst{26-25} = 0b01;
515 let Inst{24-21} = opcod;
516 let Inst{20} = ?; // The S bit.
517 let Inst{14-12} = 0b000; // imm3
518 let Inst{7-6} = 0b00; // imm2
519 let Inst{5-4} = 0b00; // type
520 }
Evan Chengf49810c2009-06-23 17:48:47 +0000521 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000522 def rs : T2sTwoRegShiftedReg<
523 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
524 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
525 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000526 let Inst{31-27} = 0b11101;
527 let Inst{26-25} = 0b01;
528 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000529 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000530 }
Evan Chengf49810c2009-06-23 17:48:47 +0000531}
532
Evan Chenga67efd12009-06-23 19:39:13 +0000533/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000534/// instruction modifies the CPSR register.
535let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000536multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
537 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
538 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000539 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000540 def ri : T2TwoRegImm<
541 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
542 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
543 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000544 let Inst{31-27} = 0b11110;
545 let Inst{25} = 0;
546 let Inst{24-21} = opcod;
547 let Inst{20} = 1; // The S bit.
548 let Inst{15} = 0;
549 }
Evan Chenga67efd12009-06-23 19:39:13 +0000550 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000551 def rr : T2ThreeReg<
552 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
553 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
554 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000556 let Inst{31-27} = 0b11101;
557 let Inst{26-25} = 0b01;
558 let Inst{24-21} = opcod;
559 let Inst{20} = 1; // The S bit.
560 let Inst{14-12} = 0b000; // imm3
561 let Inst{7-6} = 0b00; // imm2
562 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000563 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000564 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000565 def rs : T2TwoRegShiftedReg<
566 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
567 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
568 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{31-27} = 0b11101;
570 let Inst{26-25} = 0b01;
571 let Inst{24-21} = opcod;
572 let Inst{20} = 1; // The S bit.
573 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000574}
575}
576
Evan Chenga67efd12009-06-23 19:39:13 +0000577/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
578/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000579multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
580 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000581 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000582 // The register-immediate version is re-materializable. This is useful
583 // in particular for taking the address of a local.
584 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000585 def ri : T2sTwoRegImm<
586 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
587 opc, ".w\t$Rd, $Rn, $imm",
588 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000589 let Inst{31-27} = 0b11110;
590 let Inst{25} = 0;
591 let Inst{24} = 1;
592 let Inst{23-21} = op23_21;
593 let Inst{20} = 0; // The S bit.
594 let Inst{15} = 0;
595 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000596 }
Evan Chengf49810c2009-06-23 17:48:47 +0000597 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000598 def ri12 : T2TwoRegImm<
599 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
600 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
601 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000602 let Inst{31-27} = 0b11110;
603 let Inst{25} = 1;
604 let Inst{24} = 0;
605 let Inst{23-21} = op23_21;
606 let Inst{20} = 0; // The S bit.
607 let Inst{15} = 0;
608 }
Evan Chenga67efd12009-06-23 19:39:13 +0000609 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000610 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
611 opc, ".w\t$Rd, $Rn, $Rm",
612 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000613 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{31-27} = 0b11101;
615 let Inst{26-25} = 0b01;
616 let Inst{24} = 1;
617 let Inst{23-21} = op23_21;
618 let Inst{20} = 0; // The S bit.
619 let Inst{14-12} = 0b000; // imm3
620 let Inst{7-6} = 0b00; // imm2
621 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000622 }
Evan Chengf49810c2009-06-23 17:48:47 +0000623 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000624 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000625 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
627 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000630 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{23-21} = op23_21;
632 let Inst{20} = 0; // The S bit.
633 }
Evan Chengf49810c2009-06-23 17:48:47 +0000634}
635
Jim Grosbach6935efc2009-11-24 00:20:27 +0000636/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000637/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000638/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000639let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000640multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
641 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000642 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000643 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000644 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
645 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000646 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{31-27} = 0b11110;
648 let Inst{25} = 0;
649 let Inst{24-21} = opcod;
650 let Inst{20} = 0; // The S bit.
651 let Inst{15} = 0;
652 }
Evan Chenga67efd12009-06-23 19:39:13 +0000653 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000654 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000655 opc, ".w\t$Rd, $Rn, $Rm",
656 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000657 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000658 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{31-27} = 0b11101;
660 let Inst{26-25} = 0b01;
661 let Inst{24-21} = opcod;
662 let Inst{20} = 0; // The S bit.
663 let Inst{14-12} = 0b000; // imm3
664 let Inst{7-6} = 0b00; // imm2
665 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000666 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000667 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000668 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000669 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000670 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
671 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000672 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000673 let Inst{31-27} = 0b11101;
674 let Inst{26-25} = 0b01;
675 let Inst{24-21} = opcod;
676 let Inst{20} = 0; // The S bit.
677 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000678}
679
680// Carry setting variants
681let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000682multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
683 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000684 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000686 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
687 opc, "\t$Rd, $Rn, $imm",
688 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000689 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{31-27} = 0b11110;
691 let Inst{25} = 0;
692 let Inst{24-21} = opcod;
693 let Inst{20} = 1; // The S bit.
694 let Inst{15} = 0;
695 }
Evan Cheng62674222009-06-25 23:34:10 +0000696 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000697 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000698 opc, ".w\t$Rd, $Rn, $Rm",
699 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000700 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000701 let isCommutable = Commutable;
702 let Inst{31-27} = 0b11101;
703 let Inst{26-25} = 0b01;
704 let Inst{24-21} = opcod;
705 let Inst{20} = 1; // The S bit.
706 let Inst{14-12} = 0b000; // imm3
707 let Inst{7-6} = 0b00; // imm2
708 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000709 }
Evan Cheng62674222009-06-25 23:34:10 +0000710 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000711 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000712 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
713 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
714 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000715 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000716 let Inst{31-27} = 0b11101;
717 let Inst{26-25} = 0b01;
718 let Inst{24-21} = opcod;
719 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000720 }
Evan Chengf49810c2009-06-23 17:48:47 +0000721}
722}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000723}
Evan Chengf49810c2009-06-23 17:48:47 +0000724
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000725/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
726/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000727let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000728multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000729 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000730 def ri : T2TwoRegImm<
731 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
732 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
733 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000734 let Inst{31-27} = 0b11110;
735 let Inst{25} = 0;
736 let Inst{24-21} = opcod;
737 let Inst{20} = 1; // The S bit.
738 let Inst{15} = 0;
739 }
Evan Chengf49810c2009-06-23 17:48:47 +0000740 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000741 def rs : T2TwoRegShiftedReg<
742 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
743 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
744 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000745 let Inst{31-27} = 0b11101;
746 let Inst{26-25} = 0b01;
747 let Inst{24-21} = opcod;
748 let Inst{20} = 1; // The S bit.
749 }
Evan Chengf49810c2009-06-23 17:48:47 +0000750}
751}
752
Evan Chenga67efd12009-06-23 19:39:13 +0000753/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
754// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000755multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000756 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000757 def ri : T2sTwoRegShiftImm<
758 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
759 opc, ".w\t$Rd, $Rm, $imm",
760 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{31-27} = 0b11101;
762 let Inst{26-21} = 0b010010;
763 let Inst{19-16} = 0b1111; // Rn
764 let Inst{5-4} = opcod;
765 }
Evan Chenga67efd12009-06-23 19:39:13 +0000766 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000767 def rr : T2sThreeReg<
768 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
769 opc, ".w\t$Rd, $Rn, $Rm",
770 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000771 let Inst{31-27} = 0b11111;
772 let Inst{26-23} = 0b0100;
773 let Inst{22-21} = opcod;
774 let Inst{15-12} = 0b1111;
775 let Inst{7-4} = 0b0000;
776 }
Evan Chenga67efd12009-06-23 19:39:13 +0000777}
Evan Chengf49810c2009-06-23 17:48:47 +0000778
Johnny Chend68e1192009-12-15 17:24:14 +0000779/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000780/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000781/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000782let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000783multiclass T2I_cmp_irs<bits<4> opcod, string opc,
784 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
785 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000786 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000787 def ri : T2OneRegCmpImm<
788 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
789 opc, ".w\t$Rn, $imm",
790 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000791 let Inst{31-27} = 0b11110;
792 let Inst{25} = 0;
793 let Inst{24-21} = opcod;
794 let Inst{20} = 1; // The S bit.
795 let Inst{15} = 0;
796 let Inst{11-8} = 0b1111; // Rd
797 }
Evan Chenga67efd12009-06-23 19:39:13 +0000798 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000799 def rr : T2TwoRegCmp<
800 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000801 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000802 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000803 let Inst{31-27} = 0b11101;
804 let Inst{26-25} = 0b01;
805 let Inst{24-21} = opcod;
806 let Inst{20} = 1; // The S bit.
807 let Inst{14-12} = 0b000; // imm3
808 let Inst{11-8} = 0b1111; // Rd
809 let Inst{7-6} = 0b00; // imm2
810 let Inst{5-4} = 0b00; // type
811 }
Evan Chengf49810c2009-06-23 17:48:47 +0000812 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000813 def rs : T2OneRegCmpShiftedReg<
814 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
815 opc, ".w\t$Rn, $ShiftedRm",
816 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000817 let Inst{31-27} = 0b11101;
818 let Inst{26-25} = 0b01;
819 let Inst{24-21} = opcod;
820 let Inst{20} = 1; // The S bit.
821 let Inst{11-8} = 0b1111; // Rd
822 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000823}
824}
825
Evan Chengf3c21b82009-06-30 02:15:48 +0000826/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000827multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000828 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000829 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
830 opc, ".w\t$Rt, $addr",
831 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000832 let Inst{31-27} = 0b11111;
833 let Inst{26-25} = 0b00;
834 let Inst{24} = signed;
835 let Inst{23} = 1;
836 let Inst{22-21} = opcod;
837 let Inst{20} = 1; // load
Owen Anderson75579f72010-11-29 22:44:32 +0000838
839 bits<4> Rt;
840 let Inst{15-12} = Rt{3-0};
841
842 bits<16> addr;
843 let Inst{19-16} = addr{15-12}; // Rn
844 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000845 }
Owen Anderson75579f72010-11-29 22:44:32 +0000846 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
847 opc, "\t$Rt, $addr",
848 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000849 let Inst{31-27} = 0b11111;
850 let Inst{26-25} = 0b00;
851 let Inst{24} = signed;
852 let Inst{23} = 0;
853 let Inst{22-21} = opcod;
854 let Inst{20} = 1; // load
855 let Inst{11} = 1;
856 // Offset: index==TRUE, wback==FALSE
857 let Inst{10} = 1; // The P bit.
858 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000859
860 bits<4> Rt;
861 let Inst{15-12} = Rt{3-0};
862
863 bits<13> addr;
864 let Inst{19-16} = addr{12-9}; // Rn
865 let Inst{9} = addr{8}; // U
866 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000867 }
Owen Anderson75579f72010-11-29 22:44:32 +0000868 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
869 opc, ".w\t$Rt, $addr",
870 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000871 let Inst{31-27} = 0b11111;
872 let Inst{26-25} = 0b00;
873 let Inst{24} = signed;
874 let Inst{23} = 0;
875 let Inst{22-21} = opcod;
876 let Inst{20} = 1; // load
877 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000878
879 bits<4> Rt;
880 let Inst{15-12} = Rt{3-0};
881
882 bits<10> addr;
883 let Inst{19-16} = addr{9-6}; // Rn
884 let Inst{3-0} = addr{5-2}; // Rm
885 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000886 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000887
888 // FIXME: Is the pci variant actually needed?
Owen Anderson75579f72010-11-29 22:44:32 +0000889 def pci : T2Ipc <(outs GPR:$Rt), (ins i32imm:$addr), iii,
890 opc, ".w\t$Rt, $addr",
891 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Evan Cheng9eda6892009-10-31 03:39:36 +0000892 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000893 let Inst{31-27} = 0b11111;
894 let Inst{26-25} = 0b00;
895 let Inst{24} = signed;
896 let Inst{23} = ?; // add = (U == '1')
897 let Inst{22-21} = opcod;
898 let Inst{20} = 1; // load
899 let Inst{19-16} = 0b1111; // Rn
Owen Anderson75579f72010-11-29 22:44:32 +0000900
901 bits<4> Rt;
902 bits<12> addr;
903 let Inst{15-12} = Rt{3-0};
904 let Inst{11-0} = addr{11-0};
Evan Cheng9eda6892009-10-31 03:39:36 +0000905 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000906}
907
David Goodwin73b8f162009-06-30 22:11:34 +0000908/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000909multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000910 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000911 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
912 opc, ".w\t$Rt, $addr",
913 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000914 let Inst{31-27} = 0b11111;
915 let Inst{26-23} = 0b0001;
916 let Inst{22-21} = opcod;
917 let Inst{20} = 0; // !load
Owen Anderson75579f72010-11-29 22:44:32 +0000918
919 bits<4> Rt;
920 let Inst{19-16} = Rt{3-0};
921
922 bits<16> addr;
923 let Inst{19-16} = addr{15-12}; // Rn
924 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000925 }
Owen Anderson75579f72010-11-29 22:44:32 +0000926 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
927 opc, "\t$Rt, $addr",
928 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000929 let Inst{31-27} = 0b11111;
930 let Inst{26-23} = 0b0000;
931 let Inst{22-21} = opcod;
932 let Inst{20} = 0; // !load
933 let Inst{11} = 1;
934 // Offset: index==TRUE, wback==FALSE
935 let Inst{10} = 1; // The P bit.
936 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000937
938 bits<4> Rt;
939 let Inst{19-16} = Rt{3-0};
940
941 bits<13> addr;
942 let Inst{19-16} = addr{12-9}; // Rn
943 let Inst{9} = addr{8}; // U
944 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000945 }
Owen Anderson75579f72010-11-29 22:44:32 +0000946 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
947 opc, ".w\t$Rt, $addr",
948 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000949 let Inst{31-27} = 0b11111;
950 let Inst{26-23} = 0b0000;
951 let Inst{22-21} = opcod;
952 let Inst{20} = 0; // !load
953 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000954
955 bits<4> Rt;
956 let Inst{15-12} = Rt{3-0};
957
958 bits<10> addr;
959 let Inst{19-16} = addr{9-6}; // Rn
960 let Inst{3-0} = addr{5-2}; // Rm
961 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000962 }
David Goodwin73b8f162009-06-30 22:11:34 +0000963}
964
Evan Cheng0e55fd62010-09-30 01:08:25 +0000965/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000966/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000967multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000968 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
969 opc, ".w\t$Rd, $Rm",
970 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000971 let Inst{31-27} = 0b11111;
972 let Inst{26-23} = 0b0100;
973 let Inst{22-20} = opcod;
974 let Inst{19-16} = 0b1111; // Rn
975 let Inst{15-12} = 0b1111;
976 let Inst{7} = 1;
977 let Inst{5-4} = 0b00; // rotate
978 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000979 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
980 opc, ".w\t$Rd, $Rm, ror $rot",
981 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000982 let Inst{31-27} = 0b11111;
983 let Inst{26-23} = 0b0100;
984 let Inst{22-20} = opcod;
985 let Inst{19-16} = 0b1111; // Rn
986 let Inst{15-12} = 0b1111;
987 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000988
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000989 bits<2> rot;
990 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000991 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000992}
993
Eli Friedman761fa7a2010-06-24 18:20:04 +0000994// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000995multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000996 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
997 opc, "\t$Rd, $Rm",
998 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000999 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001000 let Inst{31-27} = 0b11111;
1001 let Inst{26-23} = 0b0100;
1002 let Inst{22-20} = opcod;
1003 let Inst{19-16} = 0b1111; // Rn
1004 let Inst{15-12} = 0b1111;
1005 let Inst{7} = 1;
1006 let Inst{5-4} = 0b00; // rotate
1007 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001008 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1009 opc, "\t$dst, $Rm, ror $rot",
1010 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001011 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001012 let Inst{31-27} = 0b11111;
1013 let Inst{26-23} = 0b0100;
1014 let Inst{22-20} = opcod;
1015 let Inst{19-16} = 0b1111; // Rn
1016 let Inst{15-12} = 0b1111;
1017 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001018
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001019 bits<2> rot;
1020 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001021 }
1022}
1023
Eli Friedman761fa7a2010-06-24 18:20:04 +00001024// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1025// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001026multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001027 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1028 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001029 let Inst{31-27} = 0b11111;
1030 let Inst{26-23} = 0b0100;
1031 let Inst{22-20} = opcod;
1032 let Inst{19-16} = 0b1111; // Rn
1033 let Inst{15-12} = 0b1111;
1034 let Inst{7} = 1;
1035 let Inst{5-4} = 0b00; // rotate
1036 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001037 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1038 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001039 let Inst{31-27} = 0b11111;
1040 let Inst{26-23} = 0b0100;
1041 let Inst{22-20} = opcod;
1042 let Inst{19-16} = 0b1111; // Rn
1043 let Inst{15-12} = 0b1111;
1044 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001045
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001046 bits<2> rot;
1047 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001048 }
1049}
1050
Evan Cheng0e55fd62010-09-30 01:08:25 +00001051/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001052/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001053multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001054 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1055 opc, "\t$Rd, $Rn, $Rm",
1056 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001057 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001058 let Inst{31-27} = 0b11111;
1059 let Inst{26-23} = 0b0100;
1060 let Inst{22-20} = opcod;
1061 let Inst{15-12} = 0b1111;
1062 let Inst{7} = 1;
1063 let Inst{5-4} = 0b00; // rotate
1064 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001065 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1066 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1067 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1068 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001069 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001070 let Inst{31-27} = 0b11111;
1071 let Inst{26-23} = 0b0100;
1072 let Inst{22-20} = opcod;
1073 let Inst{15-12} = 0b1111;
1074 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001075
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001076 bits<2> rot;
1077 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001078 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001079}
1080
Johnny Chen93042d12010-03-02 18:14:57 +00001081// DO variant - disassembly only, no pattern
1082
Evan Cheng0e55fd62010-09-30 01:08:25 +00001083multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001084 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1085 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001086 let Inst{31-27} = 0b11111;
1087 let Inst{26-23} = 0b0100;
1088 let Inst{22-20} = opcod;
1089 let Inst{15-12} = 0b1111;
1090 let Inst{7} = 1;
1091 let Inst{5-4} = 0b00; // rotate
1092 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001093 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1094 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001095 let Inst{31-27} = 0b11111;
1096 let Inst{26-23} = 0b0100;
1097 let Inst{22-20} = opcod;
1098 let Inst{15-12} = 0b1111;
1099 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001100
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001101 bits<2> rot;
1102 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001103 }
1104}
1105
Anton Korobeynikov52237112009-06-17 18:13:58 +00001106//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001107// Instructions
1108//===----------------------------------------------------------------------===//
1109
1110//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001111// Miscellaneous Instructions.
1112//
1113
Owen Andersonda663f72010-11-15 21:30:39 +00001114class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1115 string asm, list<dag> pattern>
1116 : T2XI<oops, iops, itin, asm, pattern> {
1117 bits<4> Rd;
1118 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001119
Owen Andersonda663f72010-11-15 21:30:39 +00001120 let Inst{11-8} = Rd{3-0};
1121 let Inst{26} = label{11};
1122 let Inst{14-12} = label{10-8};
1123 let Inst{7-0} = label{7-0};
1124}
1125
Evan Chenga09b9ca2009-06-24 23:47:58 +00001126// LEApcrel - Load a pc-relative address into a register without offending the
1127// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001128let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001129let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001130def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1131 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001132 let Inst{31-27} = 0b11110;
1133 let Inst{25-24} = 0b10;
1134 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1135 let Inst{22} = 0;
1136 let Inst{20} = 0;
1137 let Inst{19-16} = 0b1111; // Rn
1138 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001139
1140
Johnny Chend68e1192009-12-15 17:24:14 +00001141}
Jim Grosbacha967d112010-06-21 21:27:27 +00001142} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001143def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001144 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001145 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001146 let Inst{31-27} = 0b11110;
1147 let Inst{25-24} = 0b10;
1148 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1149 let Inst{22} = 0;
1150 let Inst{20} = 0;
1151 let Inst{19-16} = 0b1111; // Rn
1152 let Inst{15} = 0;
1153}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001154
Evan Cheng86198642009-08-07 00:34:42 +00001155// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001156def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1157 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001158 let Inst{31-27} = 0b11110;
1159 let Inst{25} = 0;
1160 let Inst{24-21} = 0b1000;
1161 let Inst{20} = ?; // The S bit.
Owen Andersonb9a643e2010-11-12 23:36:03 +00001162 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001163 let Inst{15} = 0;
1164}
Owen Andersonda663f72010-11-15 21:30:39 +00001165def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1166 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{31-27} = 0b11110;
1168 let Inst{25} = 1;
1169 let Inst{24-21} = 0b0000;
1170 let Inst{20} = 0; // The S bit.
1171 let Inst{19-16} = 0b1101; // Rn = sp
1172 let Inst{15} = 0;
1173}
Evan Cheng86198642009-08-07 00:34:42 +00001174
1175// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001176def t2ADDrSPs : T2sTwoRegShiftedReg<
1177 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1178 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001179 let Inst{31-27} = 0b11101;
1180 let Inst{26-25} = 0b01;
1181 let Inst{24-21} = 0b1000;
1182 let Inst{20} = ?; // The S bit.
1183 let Inst{19-16} = 0b1101; // Rn = sp
1184 let Inst{15} = 0;
1185}
Evan Cheng86198642009-08-07 00:34:42 +00001186
1187// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001188def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1189 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001190 let Inst{31-27} = 0b11110;
1191 let Inst{25} = 0;
1192 let Inst{24-21} = 0b1101;
1193 let Inst{20} = ?; // The S bit.
1194 let Inst{19-16} = 0b1101; // Rn = sp
1195 let Inst{15} = 0;
1196}
Owen Andersonda663f72010-11-15 21:30:39 +00001197def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1198 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11110;
1200 let Inst{25} = 1;
1201 let Inst{24-21} = 0b0101;
1202 let Inst{20} = 0; // The S bit.
1203 let Inst{19-16} = 0b1101; // Rn = sp
1204 let Inst{15} = 0;
1205}
Evan Cheng86198642009-08-07 00:34:42 +00001206
1207// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001208def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001209 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001210 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{31-27} = 0b11101;
1212 let Inst{26-25} = 0b01;
1213 let Inst{24-21} = 0b1101;
1214 let Inst{20} = ?; // The S bit.
1215 let Inst{19-16} = 0b1101; // Rn = sp
1216 let Inst{15} = 0;
1217}
Evan Cheng86198642009-08-07 00:34:42 +00001218
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001219// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001220def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001221 "sdiv", "\t$Rd, $Rn, $Rm",
1222 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001223 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001224 let Inst{31-27} = 0b11111;
1225 let Inst{26-21} = 0b011100;
1226 let Inst{20} = 0b1;
1227 let Inst{15-12} = 0b1111;
1228 let Inst{7-4} = 0b1111;
1229}
1230
Jim Grosbach7a088642010-11-19 17:11:02 +00001231def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001232 "udiv", "\t$Rd, $Rn, $Rm",
1233 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001234 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001235 let Inst{31-27} = 0b11111;
1236 let Inst{26-21} = 0b011101;
1237 let Inst{20} = 0b1;
1238 let Inst{15-12} = 0b1111;
1239 let Inst{7-4} = 0b1111;
1240}
1241
Evan Chenga09b9ca2009-06-24 23:47:58 +00001242//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001243// Load / store Instructions.
1244//
1245
Evan Cheng055b0312009-06-29 07:51:04 +00001246// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001247let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001248defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001250
Evan Chengf3c21b82009-06-30 02:15:48 +00001251// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001252defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001254defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001256
Evan Chengf3c21b82009-06-30 02:15:48 +00001257// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001258defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001260defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001261 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001262
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001263let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1264 isCodeGenOnly = 1 in { // $dst doesn't exist in asmstring?
Evan Chengf3c21b82009-06-30 02:15:48 +00001265// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001266def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +00001267 (ins t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001268 IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001269def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001270 (ins i32imm:$addr), IIC_iLoad_d_i,
Johnny Chen83142992010-01-05 22:37:28 +00001271 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001272 let Inst{19-16} = 0b1111; // Rn
1273}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001274} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001275
1276// zextload i1 -> zextload i8
1277def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1278 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1279def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1280 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1281def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1282 (t2LDRBs t2addrmode_so_reg:$addr)>;
1283def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1284 (t2LDRBpci tconstpool:$addr)>;
1285
1286// extload -> zextload
1287// FIXME: Reduce the number of patterns by legalizing extload to zextload
1288// earlier?
1289def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1290 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1291def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1292 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1293def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1294 (t2LDRBs t2addrmode_so_reg:$addr)>;
1295def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1296 (t2LDRBpci tconstpool:$addr)>;
1297
1298def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1299 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1300def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1301 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1302def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1303 (t2LDRBs t2addrmode_so_reg:$addr)>;
1304def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1305 (t2LDRBpci tconstpool:$addr)>;
1306
1307def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1308 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1309def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1310 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1311def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1312 (t2LDRHs t2addrmode_so_reg:$addr)>;
1313def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1314 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001315
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001316// FIXME: The destination register of the loads and stores can't be PC, but
1317// can be SP. We need another regclass (similar to rGPR) to represent
1318// that. Not a pressing issue since these are selected manually,
1319// not via pattern.
1320
Evan Chenge88d5ce2009-07-02 07:28:31 +00001321// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001322let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001323def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001326 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 []>;
1328
Johnny Chend68e1192009-12-15 17:24:14 +00001329def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001330 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001332 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
1334
Johnny Chend68e1192009-12-15 17:24:14 +00001335def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001336 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001338 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001339 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001340def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001343 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Johnny Chend68e1192009-12-15 17:24:14 +00001346def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001349 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001351def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001352 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001354 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001355 []>;
1356
Johnny Chend68e1192009-12-15 17:24:14 +00001357def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001358 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001360 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001362def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001363 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001365 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001366 []>;
1367
Johnny Chend68e1192009-12-15 17:24:14 +00001368def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001369 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001371 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001372 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001373def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001374 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001376 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001377 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001378} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001379
Johnny Chene54a3ef2010-03-03 18:45:36 +00001380// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1381// for disassembly only.
1382// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
1384 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001385 "\t$dst, $addr", []> {
1386 let Inst{31-27} = 0b11111;
1387 let Inst{26-25} = 0b00;
1388 let Inst{24} = signed;
1389 let Inst{23} = 0;
1390 let Inst{22-21} = type;
1391 let Inst{20} = 1; // load
1392 let Inst{11} = 1;
1393 let Inst{10-8} = 0b110; // PUW.
1394}
1395
Evan Cheng0e55fd62010-09-30 01:08:25 +00001396def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1397def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1398def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1399def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1400def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001401
David Goodwin73b8f162009-06-30 22:11:34 +00001402// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001403defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001405defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001406 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001407defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001409
David Goodwin6647cea2009-06-30 22:50:01 +00001410// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001411let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1412 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Johnny Chend68e1192009-12-15 17:24:14 +00001413def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001414 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 IIC_iStore_d_r, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001416
Evan Cheng6d94f112009-07-03 00:06:39 +00001417// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001418def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001419 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001421 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001422 [(set GPR:$base_wb,
1423 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1424
Johnny Chend68e1192009-12-15 17:24:14 +00001425def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001426 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001428 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001429 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001430 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001431
Johnny Chend68e1192009-12-15 17:24:14 +00001432def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001433 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001435 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001436 [(set GPR:$base_wb,
1437 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1438
Johnny Chend68e1192009-12-15 17:24:14 +00001439def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001440 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001442 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001443 [(set GPR:$base_wb,
1444 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1445
Johnny Chend68e1192009-12-15 17:24:14 +00001446def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001447 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001449 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001450 [(set GPR:$base_wb,
1451 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1452
Johnny Chend68e1192009-12-15 17:24:14 +00001453def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001454 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001456 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001457 [(set GPR:$base_wb,
1458 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1459
Johnny Chene54a3ef2010-03-03 18:45:36 +00001460// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1461// only.
1462// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463class T2IstT<bits<2> type, string opc, InstrItinClass ii>
1464 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001465 "\t$src, $addr", []> {
1466 let Inst{31-27} = 0b11111;
1467 let Inst{26-25} = 0b00;
1468 let Inst{24} = 0; // not signed
1469 let Inst{23} = 0;
1470 let Inst{22-21} = type;
1471 let Inst{20} = 0; // store
1472 let Inst{11} = 1;
1473 let Inst{10-8} = 0b110; // PUW
1474}
1475
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1477def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1478def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001479
Johnny Chenae1757b2010-03-11 01:13:36 +00001480// ldrd / strd pre / post variants
1481// For disassembly only.
1482
1483def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001485 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1486
1487def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001488 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001489 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1490
1491def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1492 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001494
1495def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1496 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001498
Johnny Chen0635fc52010-03-04 17:40:44 +00001499// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1500// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001501// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1502// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001503multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001504
Evan Chengdfed19f2010-11-03 06:34:55 +00001505 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001506 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001507 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001508 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001509 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001510 let Inst{23} = 1; // U = 1
1511 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001512 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001513 let Inst{20} = 1;
1514 let Inst{15-12} = 0b1111;
1515 }
1516
Evan Chengdfed19f2010-11-03 06:34:55 +00001517 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001518 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001519 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001520 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001521 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 let Inst{23} = 0; // U = 0
1523 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001524 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001525 let Inst{20} = 1;
1526 let Inst{15-12} = 0b1111;
1527 let Inst{11-8} = 0b1100;
1528 }
1529
Evan Chengdfed19f2010-11-03 06:34:55 +00001530 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001531 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001532 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001533 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001534 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001535 let Inst{23} = 0; // add = TRUE for T1
1536 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001537 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001538 let Inst{20} = 1;
1539 let Inst{15-12} = 0b1111;
1540 let Inst{11-6} = 0000000;
1541 }
1542
1543 let isCodeGenOnly = 1 in
Evan Chengdfed19f2010-11-03 06:34:55 +00001544 def pci : T2Ipc<(outs), (ins i32imm:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001545 "\t$addr",
1546 []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001547 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001548 let Inst{24} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001549 let Inst{23} = ?; // add = (U == 1)
1550 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001551 let Inst{21} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001552 let Inst{20} = 1;
1553 let Inst{19-16} = 0b1111; // Rn = 0b1111
1554 let Inst{15-12} = 0b1111;
1555 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001556}
1557
Evan Cheng416941d2010-11-04 05:19:35 +00001558defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1559defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1560defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001561
Evan Cheng2889cce2009-07-03 00:18:36 +00001562//===----------------------------------------------------------------------===//
1563// Load / store multiple Instructions.
1564//
1565
Bill Wendling6c470b82010-11-13 09:09:38 +00001566multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1567 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001568 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001569 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001570 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001571 bits<4> Rn;
1572 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001573
Bill Wendling6c470b82010-11-13 09:09:38 +00001574 let Inst{31-27} = 0b11101;
1575 let Inst{26-25} = 0b00;
1576 let Inst{24-23} = 0b01; // Increment After
1577 let Inst{22} = 0;
1578 let Inst{21} = 0; // No writeback
1579 let Inst{20} = L_bit;
1580 let Inst{19-16} = Rn;
1581 let Inst{15-0} = regs;
1582 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001583 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 bits<4> Rn;
1587 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001588
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 let Inst{31-27} = 0b11101;
1590 let Inst{26-25} = 0b00;
1591 let Inst{24-23} = 0b01; // Increment After
1592 let Inst{22} = 0;
1593 let Inst{21} = 1; // Writeback
1594 let Inst{20} = L_bit;
1595 let Inst{19-16} = Rn;
1596 let Inst{15-0} = regs;
1597 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001598 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1600 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1601 bits<4> Rn;
1602 bits<16> regs;
1603
1604 let Inst{31-27} = 0b11101;
1605 let Inst{26-25} = 0b00;
1606 let Inst{24-23} = 0b10; // Decrement Before
1607 let Inst{22} = 0;
1608 let Inst{21} = 0; // No writeback
1609 let Inst{20} = L_bit;
1610 let Inst{19-16} = Rn;
1611 let Inst{15-0} = regs;
1612 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001613 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001614 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1615 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1616 bits<4> Rn;
1617 bits<16> regs;
1618
1619 let Inst{31-27} = 0b11101;
1620 let Inst{26-25} = 0b00;
1621 let Inst{24-23} = 0b10; // Decrement Before
1622 let Inst{22} = 0;
1623 let Inst{21} = 1; // Writeback
1624 let Inst{20} = L_bit;
1625 let Inst{19-16} = Rn;
1626 let Inst{15-0} = regs;
1627 }
1628}
1629
Bill Wendlingc93989a2010-11-13 11:20:05 +00001630let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001631
1632let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1633defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1634
1635let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1636defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1637
1638} // neverHasSideEffects
1639
Bob Wilson815baeb2010-03-13 01:08:20 +00001640
Evan Cheng9cb9e672009-06-27 02:26:13 +00001641//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001642// Move Instructions.
1643//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001644
Evan Chengf49810c2009-06-23 17:48:47 +00001645let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001646def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1647 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001648 let Inst{31-27} = 0b11101;
1649 let Inst{26-25} = 0b01;
1650 let Inst{24-21} = 0b0010;
1651 let Inst{20} = ?; // The S bit.
1652 let Inst{19-16} = 0b1111; // Rn
1653 let Inst{14-12} = 0b000;
1654 let Inst{7-4} = 0b0000;
1655}
Evan Chengf49810c2009-06-23 17:48:47 +00001656
Evan Cheng5adb66a2009-09-28 09:14:39 +00001657// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001658let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1659 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001660def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1661 "mov", ".w\t$Rd, $imm",
1662 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001663 let Inst{31-27} = 0b11110;
1664 let Inst{25} = 0;
1665 let Inst{24-21} = 0b0010;
1666 let Inst{20} = ?; // The S bit.
1667 let Inst{19-16} = 0b1111; // Rn
1668 let Inst{15} = 0;
1669}
David Goodwin83b35932009-06-26 16:10:07 +00001670
Evan Chengc4af4632010-11-17 20:13:28 +00001671let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001672def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1673 "movw", "\t$Rd, $imm",
1674 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001675 let Inst{31-27} = 0b11110;
1676 let Inst{25} = 1;
1677 let Inst{24-21} = 0b0010;
1678 let Inst{20} = 0; // The S bit.
1679 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001680
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001681 bits<4> Rd;
1682 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001683
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001684 let Inst{11-8} = Rd{3-0};
1685 let Inst{19-16} = imm{15-12};
1686 let Inst{26} = imm{11};
1687 let Inst{14-12} = imm{10-8};
1688 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001689}
Evan Chengf49810c2009-06-23 17:48:47 +00001690
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001691let Constraints = "$src = $Rd" in
1692def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1693 "movt", "\t$Rd, $imm",
1694 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001695 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001696 let Inst{31-27} = 0b11110;
1697 let Inst{25} = 1;
1698 let Inst{24-21} = 0b0110;
1699 let Inst{20} = 0; // The S bit.
1700 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001701
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001702 bits<4> Rd;
1703 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001704
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001705 let Inst{11-8} = Rd{3-0};
1706 let Inst{19-16} = imm{15-12};
1707 let Inst{26} = imm{11};
1708 let Inst{14-12} = imm{10-8};
1709 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001710}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001711
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001712def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001713
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001715// Extend Instructions.
1716//
1717
1718// Sign extenders
1719
Evan Cheng0e55fd62010-09-30 01:08:25 +00001720defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001721 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001722defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001723 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001724defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001725
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001727 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001729 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001731
Johnny Chen93042d12010-03-02 18:14:57 +00001732// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733
1734// Zero extenders
1735
1736let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001737defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001738 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001739defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001740 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001741defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001742 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001743
Jim Grosbach79464942010-07-28 23:17:45 +00001744// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1745// The transformation should probably be done as a combiner action
1746// instead so we can include a check for masking back in the upper
1747// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001748//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001749// (t2UXTB16r_rot rGPR:$Src, 24)>,
1750// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001751def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001752 (t2UXTB16r_rot rGPR:$Src, 8)>,
1753 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001754
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001756 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001757defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001758 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001760}
1761
1762//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763// Arithmetic Instructions.
1764//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001765
Johnny Chend68e1192009-12-15 17:24:14 +00001766defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1767 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1768defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1769 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770
Evan Chengf49810c2009-06-23 17:48:47 +00001771// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001772defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001773 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001774 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1775defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001776 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001777 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001778
Johnny Chend68e1192009-12-15 17:24:14 +00001779defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001780 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001781defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001782 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001783defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001784 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001785defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001786 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001787
David Goodwin752aa7d2009-07-27 16:39:05 +00001788// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001789defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001790 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1791defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1792 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001793
1794// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001795// The assume-no-carry-in form uses the negation of the input since add/sub
1796// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1797// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1798// details.
1799// The AddedComplexity preferences the first variant over the others since
1800// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001801let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001802def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1803 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1804def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1805 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1806def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1807 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1808let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001809def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1810 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1811def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1812 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001813// The with-carry-in form matches bitwise not instead of the negation.
1814// Effectively, the inverse interpretation of the carry flag already accounts
1815// for part of the negation.
1816let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001817def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1818 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1819def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1820 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001821
Johnny Chen93042d12010-03-02 18:14:57 +00001822// Select Bytes -- for disassembly only
1823
1824def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1825 "\t$dst, $a, $b", []> {
1826 let Inst{31-27} = 0b11111;
1827 let Inst{26-24} = 0b010;
1828 let Inst{23} = 0b1;
1829 let Inst{22-20} = 0b010;
1830 let Inst{15-12} = 0b1111;
1831 let Inst{7} = 0b1;
1832 let Inst{6-4} = 0b000;
1833}
1834
Johnny Chenadc77332010-02-26 22:04:29 +00001835// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1836// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001837class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1838 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001839 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1840 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001841 let Inst{31-27} = 0b11111;
1842 let Inst{26-23} = 0b0101;
1843 let Inst{22-20} = op22_20;
1844 let Inst{15-12} = 0b1111;
1845 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001846
Owen Anderson46c478e2010-11-17 19:57:38 +00001847 bits<4> Rd;
1848 bits<4> Rn;
1849 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001850
Owen Anderson46c478e2010-11-17 19:57:38 +00001851 let Inst{11-8} = Rd{3-0};
1852 let Inst{19-16} = Rn{3-0};
1853 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001854}
1855
1856// Saturating add/subtract -- for disassembly only
1857
Nate Begeman692433b2010-07-29 17:56:55 +00001858def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001859 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001860def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1861def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1862def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1863def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1864def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1865def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001866def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001867 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001868def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1869def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1870def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1871def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1872def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1873def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1874def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1875def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1876
1877// Signed/Unsigned add/subtract -- for disassembly only
1878
1879def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1880def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1881def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1882def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1883def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1884def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1885def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1886def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1887def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1888def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1889def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1890def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1891
1892// Signed/Unsigned halving add/subtract -- for disassembly only
1893
1894def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1895def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1896def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1897def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1898def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1899def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1900def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1901def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1902def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1903def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1904def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1905def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1906
Owen Anderson821752e2010-11-18 20:32:18 +00001907// Helper class for disassembly only
1908// A6.3.16 & A6.3.17
1909// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1910class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1911 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1912 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1913 let Inst{31-27} = 0b11111;
1914 let Inst{26-24} = 0b011;
1915 let Inst{23} = long;
1916 let Inst{22-20} = op22_20;
1917 let Inst{7-4} = op7_4;
1918}
1919
1920class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1921 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1922 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1923 let Inst{31-27} = 0b11111;
1924 let Inst{26-24} = 0b011;
1925 let Inst{23} = long;
1926 let Inst{22-20} = op22_20;
1927 let Inst{7-4} = op7_4;
1928}
1929
Johnny Chenadc77332010-02-26 22:04:29 +00001930// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1931
Owen Anderson821752e2010-11-18 20:32:18 +00001932def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1933 (ins rGPR:$Rn, rGPR:$Rm),
1934 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001935 let Inst{15-12} = 0b1111;
1936}
Owen Anderson821752e2010-11-18 20:32:18 +00001937def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001938 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001939 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001940
1941// Signed/Unsigned saturate -- for disassembly only
1942
Owen Anderson46c478e2010-11-17 19:57:38 +00001943class T2SatI<dag oops, dag iops, InstrItinClass itin,
1944 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001945 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001946 bits<4> Rd;
1947 bits<4> Rn;
1948 bits<5> sat_imm;
1949 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001950
Owen Anderson46c478e2010-11-17 19:57:38 +00001951 let Inst{11-8} = Rd{3-0};
1952 let Inst{19-16} = Rn{3-0};
1953 let Inst{4-0} = sat_imm{4-0};
1954 let Inst{21} = sh{6};
1955 let Inst{14-12} = sh{4-2};
1956 let Inst{7-6} = sh{1-0};
1957}
1958
1959def t2SSAT: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1960 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001961 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001962 let Inst{31-27} = 0b11110;
1963 let Inst{25-22} = 0b1100;
1964 let Inst{20} = 0;
1965 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001966}
1967
Owen Anderson46c478e2010-11-17 19:57:38 +00001968def t2SSAT16: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
1969 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001970 [/* For disassembly only; pattern left blank */]> {
1971 let Inst{31-27} = 0b11110;
1972 let Inst{25-22} = 0b1100;
1973 let Inst{20} = 0;
1974 let Inst{15} = 0;
1975 let Inst{21} = 1; // sh = '1'
1976 let Inst{14-12} = 0b000; // imm3 = '000'
1977 let Inst{7-6} = 0b00; // imm2 = '00'
1978}
1979
Bob Wilson22f5dc72010-08-16 18:27:34 +00001980def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001981 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1982 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001983 let Inst{31-27} = 0b11110;
1984 let Inst{25-22} = 0b1110;
1985 let Inst{20} = 0;
1986 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001987}
1988
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001989def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001990 "usat16", "\t$dst, $bit_pos, $a",
1991 [/* For disassembly only; pattern left blank */]> {
1992 let Inst{31-27} = 0b11110;
1993 let Inst{25-22} = 0b1110;
1994 let Inst{20} = 0;
1995 let Inst{15} = 0;
1996 let Inst{21} = 1; // sh = '1'
1997 let Inst{14-12} = 0b000; // imm3 = '000'
1998 let Inst{7-6} = 0b00; // imm2 = '00'
1999}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002000
Bob Wilson38aa2872010-08-13 21:48:10 +00002001def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2002def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002003
Evan Chengf49810c2009-06-23 17:48:47 +00002004//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002005// Shift and rotate Instructions.
2006//
2007
Johnny Chend68e1192009-12-15 17:24:14 +00002008defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2009defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2010defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2011defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002012
David Goodwinca01a8d2009-09-01 18:32:09 +00002013let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002014def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2015 "rrx", "\t$Rd, $Rm",
2016 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002017 let Inst{31-27} = 0b11101;
2018 let Inst{26-25} = 0b01;
2019 let Inst{24-21} = 0b0010;
2020 let Inst{20} = ?; // The S bit.
2021 let Inst{19-16} = 0b1111; // Rn
2022 let Inst{14-12} = 0b000;
2023 let Inst{7-4} = 0b0011;
2024}
David Goodwinca01a8d2009-09-01 18:32:09 +00002025}
Evan Chenga67efd12009-06-23 19:39:13 +00002026
David Goodwin3583df72009-07-28 17:06:49 +00002027let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002028def t2MOVsrl_flag : T2TwoRegShiftImm<
2029 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2030 "lsrs", ".w\t$Rd, $Rm, #1",
2031 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002032 let Inst{31-27} = 0b11101;
2033 let Inst{26-25} = 0b01;
2034 let Inst{24-21} = 0b0010;
2035 let Inst{20} = 1; // The S bit.
2036 let Inst{19-16} = 0b1111; // Rn
2037 let Inst{5-4} = 0b01; // Shift type.
2038 // Shift amount = Inst{14-12:7-6} = 1.
2039 let Inst{14-12} = 0b000;
2040 let Inst{7-6} = 0b01;
2041}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002042def t2MOVsra_flag : T2TwoRegShiftImm<
2043 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2044 "asrs", ".w\t$Rd, $Rm, #1",
2045 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002046 let Inst{31-27} = 0b11101;
2047 let Inst{26-25} = 0b01;
2048 let Inst{24-21} = 0b0010;
2049 let Inst{20} = 1; // The S bit.
2050 let Inst{19-16} = 0b1111; // Rn
2051 let Inst{5-4} = 0b10; // Shift type.
2052 // Shift amount = Inst{14-12:7-6} = 1.
2053 let Inst{14-12} = 0b000;
2054 let Inst{7-6} = 0b01;
2055}
David Goodwin3583df72009-07-28 17:06:49 +00002056}
2057
Evan Chenga67efd12009-06-23 19:39:13 +00002058//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002059// Bitwise Instructions.
2060//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002061
Johnny Chend68e1192009-12-15 17:24:14 +00002062defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002063 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002064 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2065defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002066 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002067 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2068defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002069 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002070 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002071
Johnny Chend68e1192009-12-15 17:24:14 +00002072defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002073 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002074 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002075
Owen Anderson2f7aed32010-11-17 22:16:31 +00002076class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2077 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002078 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002079 bits<4> Rd;
2080 bits<5> msb;
2081 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002082
Owen Anderson2f7aed32010-11-17 22:16:31 +00002083 let Inst{11-8} = Rd{3-0};
2084 let Inst{4-0} = msb{4-0};
2085 let Inst{14-12} = lsb{4-2};
2086 let Inst{7-6} = lsb{1-0};
2087}
2088
2089class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2090 string opc, string asm, list<dag> pattern>
2091 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2092 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002093
2094 let Inst{19-16} = Rn{3-0};
Owen Anderson2f7aed32010-11-17 22:16:31 +00002095}
2096
2097let Constraints = "$src = $Rd" in
2098def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2099 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2100 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002101 let Inst{31-27} = 0b11110;
2102 let Inst{25} = 1;
2103 let Inst{24-20} = 0b10110;
2104 let Inst{19-16} = 0b1111; // Rn
2105 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002106
Owen Anderson2f7aed32010-11-17 22:16:31 +00002107 bits<10> imm;
2108 let msb{4-0} = imm{9-5};
2109 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002110}
Evan Chengf49810c2009-06-23 17:48:47 +00002111
Owen Anderson2f7aed32010-11-17 22:16:31 +00002112def t2SBFX: T2TwoRegBitFI<
2113 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2114 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002115 let Inst{31-27} = 0b11110;
2116 let Inst{25} = 1;
2117 let Inst{24-20} = 0b10100;
2118 let Inst{15} = 0;
2119}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002120
Owen Anderson2f7aed32010-11-17 22:16:31 +00002121def t2UBFX: T2TwoRegBitFI<
2122 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2123 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{31-27} = 0b11110;
2125 let Inst{25} = 1;
2126 let Inst{24-20} = 0b11100;
2127 let Inst{15} = 0;
2128}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002129
Johnny Chen9474d552010-02-02 19:31:58 +00002130// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002131let Constraints = "$src = $Rd" in
2132def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2133 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2134 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2135 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002136 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002137 let Inst{31-27} = 0b11110;
2138 let Inst{25} = 1;
2139 let Inst{24-20} = 0b10110;
2140 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002141
Owen Anderson2f7aed32010-11-17 22:16:31 +00002142 bits<10> imm;
2143 let msb{4-0} = imm{9-5};
2144 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002145}
Evan Chengf49810c2009-06-23 17:48:47 +00002146
Evan Cheng7e1bf302010-09-29 00:27:46 +00002147defm t2ORN : T2I_bin_irs<0b0011, "orn",
2148 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2149 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002150
2151// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2152let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002153defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002154 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002155 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002156
2157
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002158let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002159def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2160 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002161
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002162// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002163def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2164 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002165 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002166
2167def : T2Pat<(t2_so_imm_not:$src),
2168 (t2MVNi t2_so_imm_not:$src)>;
2169
Evan Chengf49810c2009-06-23 17:48:47 +00002170//===----------------------------------------------------------------------===//
2171// Multiply Instructions.
2172//
Evan Cheng8de898a2009-06-26 00:19:44 +00002173let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002174def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2175 "mul", "\t$Rd, $Rn, $Rm",
2176 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002177 let Inst{31-27} = 0b11111;
2178 let Inst{26-23} = 0b0110;
2179 let Inst{22-20} = 0b000;
2180 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2181 let Inst{7-4} = 0b0000; // Multiply
2182}
Evan Chengf49810c2009-06-23 17:48:47 +00002183
Owen Anderson35141a92010-11-18 01:08:42 +00002184def t2MLA: T2FourReg<
2185 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2186 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2187 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002188 let Inst{31-27} = 0b11111;
2189 let Inst{26-23} = 0b0110;
2190 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002191 let Inst{7-4} = 0b0000; // Multiply
2192}
Evan Chengf49810c2009-06-23 17:48:47 +00002193
Owen Anderson35141a92010-11-18 01:08:42 +00002194def t2MLS: T2FourReg<
2195 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2196 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2197 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002198 let Inst{31-27} = 0b11111;
2199 let Inst{26-23} = 0b0110;
2200 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{7-4} = 0b0001; // Multiply and Subtract
2202}
Evan Chengf49810c2009-06-23 17:48:47 +00002203
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002204// Extra precision multiplies with low / high results
2205let neverHasSideEffects = 1 in {
2206let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002207def t2SMULL : T2FourReg<
2208 (outs rGPR:$Rd, rGPR:$Ra),
2209 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2210 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002211 let Inst{31-27} = 0b11111;
2212 let Inst{26-23} = 0b0111;
2213 let Inst{22-20} = 0b000;
2214 let Inst{7-4} = 0b0000;
2215}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002216
Owen Anderson35141a92010-11-18 01:08:42 +00002217def t2UMULL : T2FourReg<
2218 (outs rGPR:$Rd, rGPR:$Ra),
2219 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2220 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002221 let Inst{31-27} = 0b11111;
2222 let Inst{26-23} = 0b0111;
2223 let Inst{22-20} = 0b010;
2224 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002225}
Johnny Chend68e1192009-12-15 17:24:14 +00002226} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
2228// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002229def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002230 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002231 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002232 let Inst{31-27} = 0b11111;
2233 let Inst{26-23} = 0b0111;
2234 let Inst{22-20} = 0b100;
2235 let Inst{7-4} = 0b0000;
2236}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002237
Owen Anderson821752e2010-11-18 20:32:18 +00002238def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002239 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002240 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002241 let Inst{31-27} = 0b11111;
2242 let Inst{26-23} = 0b0111;
2243 let Inst{22-20} = 0b110;
2244 let Inst{7-4} = 0b0000;
2245}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002246
Owen Anderson821752e2010-11-18 20:32:18 +00002247def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002248 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002249 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002250 let Inst{31-27} = 0b11111;
2251 let Inst{26-23} = 0b0111;
2252 let Inst{22-20} = 0b110;
2253 let Inst{7-4} = 0b0110;
2254}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002255} // neverHasSideEffects
2256
Johnny Chen93042d12010-03-02 18:14:57 +00002257// Rounding variants of the below included for disassembly only
2258
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002259// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002260def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2261 "smmul", "\t$Rd, $Rn, $Rm",
2262 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002263 let Inst{31-27} = 0b11111;
2264 let Inst{26-23} = 0b0110;
2265 let Inst{22-20} = 0b101;
2266 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2267 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2268}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269
Owen Anderson821752e2010-11-18 20:32:18 +00002270def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2271 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002272 let Inst{31-27} = 0b11111;
2273 let Inst{26-23} = 0b0110;
2274 let Inst{22-20} = 0b101;
2275 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2276 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2277}
2278
Owen Anderson821752e2010-11-18 20:32:18 +00002279def t2SMMLA : T2FourReg<
2280 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2281 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2282 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002283 let Inst{31-27} = 0b11111;
2284 let Inst{26-23} = 0b0110;
2285 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002286 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2287}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002288
Owen Anderson821752e2010-11-18 20:32:18 +00002289def t2SMMLAR: T2FourReg<
2290 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2291 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002292 let Inst{31-27} = 0b11111;
2293 let Inst{26-23} = 0b0110;
2294 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002295 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2296}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002297
Owen Anderson821752e2010-11-18 20:32:18 +00002298def t2SMMLS: T2FourReg<
2299 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2300 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2301 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002302 let Inst{31-27} = 0b11111;
2303 let Inst{26-23} = 0b0110;
2304 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002305 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2306}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002307
Owen Anderson821752e2010-11-18 20:32:18 +00002308def t2SMMLSR:T2FourReg<
2309 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2310 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002311 let Inst{31-27} = 0b11111;
2312 let Inst{26-23} = 0b0110;
2313 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002314 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2315}
2316
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002318 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2319 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2320 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2321 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002322 let Inst{31-27} = 0b11111;
2323 let Inst{26-23} = 0b0110;
2324 let Inst{22-20} = 0b001;
2325 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2326 let Inst{7-6} = 0b00;
2327 let Inst{5-4} = 0b00;
2328 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002329
Owen Anderson821752e2010-11-18 20:32:18 +00002330 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2331 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2332 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2333 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b001;
2337 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2338 let Inst{7-6} = 0b00;
2339 let Inst{5-4} = 0b01;
2340 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341
Owen Anderson821752e2010-11-18 20:32:18 +00002342 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2343 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2344 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2345 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{31-27} = 0b11111;
2347 let Inst{26-23} = 0b0110;
2348 let Inst{22-20} = 0b001;
2349 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2350 let Inst{7-6} = 0b00;
2351 let Inst{5-4} = 0b10;
2352 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Owen Anderson821752e2010-11-18 20:32:18 +00002354 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2355 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2356 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2357 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{31-27} = 0b11111;
2359 let Inst{26-23} = 0b0110;
2360 let Inst{22-20} = 0b001;
2361 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2362 let Inst{7-6} = 0b00;
2363 let Inst{5-4} = 0b11;
2364 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002365
Owen Anderson821752e2010-11-18 20:32:18 +00002366 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2367 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2368 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2369 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{31-27} = 0b11111;
2371 let Inst{26-23} = 0b0110;
2372 let Inst{22-20} = 0b011;
2373 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2374 let Inst{7-6} = 0b00;
2375 let Inst{5-4} = 0b00;
2376 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377
Owen Anderson821752e2010-11-18 20:32:18 +00002378 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2379 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2380 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2381 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002382 let Inst{31-27} = 0b11111;
2383 let Inst{26-23} = 0b0110;
2384 let Inst{22-20} = 0b011;
2385 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2386 let Inst{7-6} = 0b00;
2387 let Inst{5-4} = 0b01;
2388 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002389}
2390
2391
2392multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002393 def BB : T2FourReg<
2394 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2395 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2396 [(set rGPR:$Rd, (add rGPR:$Ra,
2397 (opnode (sext_inreg rGPR:$Rn, i16),
2398 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002399 let Inst{31-27} = 0b11111;
2400 let Inst{26-23} = 0b0110;
2401 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{7-6} = 0b00;
2403 let Inst{5-4} = 0b00;
2404 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002405
Owen Anderson821752e2010-11-18 20:32:18 +00002406 def BT : T2FourReg<
2407 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2408 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2409 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2410 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{31-27} = 0b11111;
2412 let Inst{26-23} = 0b0110;
2413 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{7-6} = 0b00;
2415 let Inst{5-4} = 0b01;
2416 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002417
Owen Anderson821752e2010-11-18 20:32:18 +00002418 def TB : T2FourReg<
2419 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2420 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2421 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2422 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{31-27} = 0b11111;
2424 let Inst{26-23} = 0b0110;
2425 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{7-6} = 0b00;
2427 let Inst{5-4} = 0b10;
2428 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002429
Owen Anderson821752e2010-11-18 20:32:18 +00002430 def TT : T2FourReg<
2431 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2432 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2433 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2434 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002435 let Inst{31-27} = 0b11111;
2436 let Inst{26-23} = 0b0110;
2437 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{7-6} = 0b00;
2439 let Inst{5-4} = 0b11;
2440 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Owen Anderson821752e2010-11-18 20:32:18 +00002442 def WB : T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2444 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2446 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b00;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def WT : T2FourReg<
2455 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2456 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2457 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2458 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002459 let Inst{31-27} = 0b11111;
2460 let Inst{26-23} = 0b0110;
2461 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002462 let Inst{7-6} = 0b00;
2463 let Inst{5-4} = 0b01;
2464 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002465}
2466
2467defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2468defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2469
Johnny Chenadc77332010-02-26 22:04:29 +00002470// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002471def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2472 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002473 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002474def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2475 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002476 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002477def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2478 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002479 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2481 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002482 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002483
Johnny Chenadc77332010-02-26 22:04:29 +00002484// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2485// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002486
Owen Anderson821752e2010-11-18 20:32:18 +00002487def t2SMUAD: T2ThreeReg_mac<
2488 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2489 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002490 let Inst{15-12} = 0b1111;
2491}
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMUADX:T2ThreeReg_mac<
2493 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2494 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002495 let Inst{15-12} = 0b1111;
2496}
Owen Anderson821752e2010-11-18 20:32:18 +00002497def t2SMUSD: T2ThreeReg_mac<
2498 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2499 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002500 let Inst{15-12} = 0b1111;
2501}
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUSDX:T2ThreeReg_mac<
2503 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2504 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002505 let Inst{15-12} = 0b1111;
2506}
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMLAD : T2ThreeReg_mac<
2508 0, 0b010, 0b0000, (outs rGPR:$Rd),
2509 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2510 "\t$Rd, $Rn, $Rm, $Ra", []>;
2511def t2SMLADX : T2FourReg_mac<
2512 0, 0b010, 0b0001, (outs rGPR:$Rd),
2513 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2514 "\t$Rd, $Rn, $Rm, $Ra", []>;
2515def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2516 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2517 "\t$Rd, $Rn, $Rm, $Ra", []>;
2518def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2519 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2520 "\t$Rd, $Rn, $Rm, $Ra", []>;
2521def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2522 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2523 "\t$Ra, $Rd, $Rm, $Rn", []>;
2524def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2525 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2526 "\t$Ra, $Rd, $Rm, $Rn", []>;
2527def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2528 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2529 "\t$Ra, $Rd, $Rm, $Rn", []>;
2530def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2531 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2532 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002533
2534//===----------------------------------------------------------------------===//
2535// Misc. Arithmetic Instructions.
2536//
2537
Jim Grosbach80dc1162010-02-16 21:23:02 +00002538class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2539 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002540 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11111;
2542 let Inst{26-22} = 0b01010;
2543 let Inst{21-20} = op1;
2544 let Inst{15-12} = 0b1111;
2545 let Inst{7-6} = 0b10;
2546 let Inst{5-4} = op2;
Owen Anderson612fb5b2010-11-18 21:15:19 +00002547 let Rn{3-0} = Rm{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002548}
Evan Chengf49810c2009-06-23 17:48:47 +00002549
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2551 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002552
Owen Anderson612fb5b2010-11-18 21:15:19 +00002553def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2554 "rbit", "\t$Rd, $Rm",
2555 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002556
Owen Anderson612fb5b2010-11-18 21:15:19 +00002557def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2558 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002559
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2561 "rev16", ".w\t$Rd, $Rm",
2562 [(set rGPR:$Rd,
2563 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2564 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2565 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2566 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002567
Owen Anderson612fb5b2010-11-18 21:15:19 +00002568def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2569 "revsh", ".w\t$Rd, $Rm",
2570 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002571 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002572 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2573 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002574
Owen Anderson612fb5b2010-11-18 21:15:19 +00002575def t2PKHBT : T2ThreeReg<
2576 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2577 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2578 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2579 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002580 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002581 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002582 let Inst{31-27} = 0b11101;
2583 let Inst{26-25} = 0b01;
2584 let Inst{24-20} = 0b01100;
2585 let Inst{5} = 0; // BT form
2586 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002587
Owen Anderson71c11822010-11-18 23:29:56 +00002588 bits<8> sh;
2589 let Inst{14-12} = sh{7-5};
2590 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002591}
Evan Cheng40289b02009-07-07 05:35:52 +00002592
2593// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002594def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2595 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002596 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002597def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2598 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002599 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002600
Bob Wilsondc66eda2010-08-16 22:26:55 +00002601// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2602// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002603def t2PKHTB : T2ThreeReg<
2604 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2605 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2606 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2607 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002608 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002609 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002610 let Inst{31-27} = 0b11101;
2611 let Inst{26-25} = 0b01;
2612 let Inst{24-20} = 0b01100;
2613 let Inst{5} = 1; // TB form
2614 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002615
Owen Anderson71c11822010-11-18 23:29:56 +00002616 bits<8> sh;
2617 let Inst{14-12} = sh{7-5};
2618 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002619}
Evan Cheng40289b02009-07-07 05:35:52 +00002620
2621// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2622// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002623def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002624 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002625 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002626def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002627 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2628 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002629 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002630
2631//===----------------------------------------------------------------------===//
2632// Comparison Instructions...
2633//
Johnny Chend68e1192009-12-15 17:24:14 +00002634defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002635 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002636 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2637defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002638 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002639 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002640
Dan Gohman4b7dff92010-08-26 15:50:25 +00002641//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2642// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002643//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2644// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002645defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002646 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002647 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2648
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002649//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2650// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002651
2652def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2653 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002654
Johnny Chend68e1192009-12-15 17:24:14 +00002655defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002656 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002657 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002658defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002659 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002660 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002661
Evan Chenge253c952009-07-07 20:39:03 +00002662// Conditional moves
2663// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002664// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002665let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002666def t2MOVCCr : T2TwoReg<
2667 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2668 "mov", ".w\t$Rd, $Rm",
2669 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2670 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002671 let Inst{31-27} = 0b11101;
2672 let Inst{26-25} = 0b01;
2673 let Inst{24-21} = 0b0010;
2674 let Inst{20} = 0; // The S bit.
2675 let Inst{19-16} = 0b1111; // Rn
2676 let Inst{14-12} = 0b000;
2677 let Inst{7-4} = 0b0000;
2678}
Evan Chenge253c952009-07-07 20:39:03 +00002679
Evan Chengc4af4632010-11-17 20:13:28 +00002680let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002681def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2682 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2683[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2684 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002685 let Inst{31-27} = 0b11110;
2686 let Inst{25} = 0;
2687 let Inst{24-21} = 0b0010;
2688 let Inst{20} = 0; // The S bit.
2689 let Inst{19-16} = 0b1111; // Rn
2690 let Inst{15} = 0;
2691}
Evan Chengf49810c2009-06-23 17:48:47 +00002692
Evan Chengc4af4632010-11-17 20:13:28 +00002693let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002694def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002695 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002696 "movw", "\t$Rd, $imm", []>,
2697 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002698 let Inst{31-27} = 0b11110;
2699 let Inst{25} = 1;
2700 let Inst{24-21} = 0b0010;
2701 let Inst{20} = 0; // The S bit.
2702 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002703
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002704 bits<4> Rd;
2705 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002706
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002707 let Inst{11-8} = Rd{3-0};
2708 let Inst{19-16} = imm{15-12};
2709 let Inst{26} = imm{11};
2710 let Inst{14-12} = imm{10-8};
2711 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002712}
2713
Evan Chengc4af4632010-11-17 20:13:28 +00002714let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002715def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2716 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002717 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002718
Evan Chengc4af4632010-11-17 20:13:28 +00002719let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002720def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2721 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2722[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002723 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002724 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002725 let Inst{31-27} = 0b11110;
2726 let Inst{25} = 0;
2727 let Inst{24-21} = 0b0011;
2728 let Inst{20} = 0; // The S bit.
2729 let Inst{19-16} = 0b1111; // Rn
2730 let Inst{15} = 0;
2731}
2732
Johnny Chend68e1192009-12-15 17:24:14 +00002733class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2734 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002735 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002736 let Inst{31-27} = 0b11101;
2737 let Inst{26-25} = 0b01;
2738 let Inst{24-21} = 0b0010;
2739 let Inst{20} = 0; // The S bit.
2740 let Inst{19-16} = 0b1111; // Rn
2741 let Inst{5-4} = opcod; // Shift type.
2742}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002743def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2744 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2745 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2746 RegConstraint<"$false = $Rd">;
2747def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2748 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2749 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2750 RegConstraint<"$false = $Rd">;
2751def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2752 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2753 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2754 RegConstraint<"$false = $Rd">;
2755def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2756 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2757 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2758 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002759} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002760
David Goodwin5e47a9a2009-06-30 18:04:13 +00002761//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002762// Atomic operations intrinsics
2763//
2764
2765// memory barriers protect the atomic sequences
2766let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002767def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2768 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2769 Requires<[IsThumb, HasDB]> {
2770 bits<4> opt;
2771 let Inst{31-4} = 0xf3bf8f5;
2772 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002773}
2774}
2775
Bob Wilsonf74a4292010-10-30 00:54:37 +00002776def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2777 "dsb", "\t$opt",
2778 [/* For disassembly only; pattern left blank */]>,
2779 Requires<[IsThumb, HasDB]> {
2780 bits<4> opt;
2781 let Inst{31-4} = 0xf3bf8f4;
2782 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002783}
2784
Johnny Chena4339822010-03-03 00:16:28 +00002785// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002786def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2787 [/* For disassembly only; pattern left blank */]>,
2788 Requires<[IsThumb2, HasV7]> {
2789 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002790 let Inst{3-0} = 0b1111;
2791}
2792
Johnny Chend68e1192009-12-15 17:24:14 +00002793class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2794 InstrItinClass itin, string opc, string asm, string cstr,
2795 list<dag> pattern, bits<4> rt2 = 0b1111>
2796 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2797 let Inst{31-27} = 0b11101;
2798 let Inst{26-20} = 0b0001101;
2799 let Inst{11-8} = rt2;
2800 let Inst{7-6} = 0b01;
2801 let Inst{5-4} = opcod;
2802 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002803
Owen Anderson91a7c592010-11-19 00:28:38 +00002804 bits<4> Rn;
2805 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002806 let Inst{19-16} = Rn{3-0};
2807 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002808}
2809class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2810 InstrItinClass itin, string opc, string asm, string cstr,
2811 list<dag> pattern, bits<4> rt2 = 0b1111>
2812 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2813 let Inst{31-27} = 0b11101;
2814 let Inst{26-20} = 0b0001100;
2815 let Inst{11-8} = rt2;
2816 let Inst{7-6} = 0b01;
2817 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002818
Owen Anderson91a7c592010-11-19 00:28:38 +00002819 bits<4> Rd;
2820 bits<4> Rn;
2821 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002822 let Inst{11-8} = Rd{3-0};
2823 let Inst{19-16} = Rn{3-0};
2824 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002825}
2826
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002827let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002828def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2829 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002830 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002831def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2832 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002833 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002834def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002835 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002836 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002837 []> {
2838 let Inst{31-27} = 0b11101;
2839 let Inst{26-20} = 0b0000101;
2840 let Inst{11-8} = 0b1111;
2841 let Inst{7-0} = 0b00000000; // imm8 = 0
2842}
Owen Anderson91a7c592010-11-19 00:28:38 +00002843def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002844 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002845 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2846 [], {?, ?, ?, ?}> {
2847 bits<4> Rt2;
2848 let Inst{11-8} = Rt2{3-0};
2849}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002850}
2851
Owen Anderson91a7c592010-11-19 00:28:38 +00002852let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2853def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002854 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002855 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2856def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002857 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002858 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2859def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002860 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002861 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002862 []> {
2863 let Inst{31-27} = 0b11101;
2864 let Inst{26-20} = 0b0000100;
2865 let Inst{7-0} = 0b00000000; // imm8 = 0
2866}
Owen Anderson91a7c592010-11-19 00:28:38 +00002867def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2868 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002869 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002870 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2871 {?, ?, ?, ?}> {
2872 bits<4> Rt2;
2873 let Inst{11-8} = Rt2{3-0};
2874}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002875}
2876
Johnny Chen10a77e12010-03-02 22:11:06 +00002877// Clear-Exclusive is for disassembly only.
2878def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2879 [/* For disassembly only; pattern left blank */]>,
2880 Requires<[IsARM, HasV7]> {
2881 let Inst{31-20} = 0xf3b;
2882 let Inst{15-14} = 0b10;
2883 let Inst{12} = 0;
2884 let Inst{7-4} = 0b0010;
2885}
2886
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002887//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002888// TLS Instructions
2889//
2890
2891// __aeabi_read_tp preserves the registers r1-r3.
2892let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002893 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002894 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002895 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002896 [(set R0, ARMthread_pointer)]> {
2897 let Inst{31-27} = 0b11110;
2898 let Inst{15-14} = 0b11;
2899 let Inst{12} = 1;
2900 }
David Goodwin334c2642009-07-08 16:09:28 +00002901}
2902
2903//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002904// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002905// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002906// address and save #0 in R0 for the non-longjmp case.
2907// Since by its nature we may be coming from some other function to get
2908// here, and we're using the stack frame for the containing function to
2909// save/restore registers, we can't keep anything live in regs across
2910// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2911// when we get here from a longjmp(). We force everthing out of registers
2912// except for our own input by listing the relevant registers in Defs. By
2913// doing so, we also cause the prologue/epilogue code to actively preserve
2914// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002915// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002916let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002917 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2918 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002919 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002920 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002921 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002922 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002923 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002924 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002925}
2926
Bob Wilsonec80e262010-04-09 20:41:18 +00002927let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002928 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002929 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002930 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002931 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002932 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002933 Requires<[IsThumb2, NoVFP]>;
2934}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002935
2936
2937//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002938// Control-Flow Instructions
2939//
2940
Evan Chengc50a1cb2009-07-09 22:58:39 +00002941// FIXME: remove when we have a way to marking a MI with these properties.
2942// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2943// operand list.
2944// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002945let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002946 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002947def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002948 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002949 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002950 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002951 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002952 bits<4> Rn;
2953 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002954
Bill Wendling7b718782010-11-16 02:08:45 +00002955 let Inst{31-27} = 0b11101;
2956 let Inst{26-25} = 0b00;
2957 let Inst{24-23} = 0b01; // Increment After
2958 let Inst{22} = 0;
2959 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002960 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002961 let Inst{19-16} = Rn;
2962 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002963}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002964
David Goodwin5e47a9a2009-06-30 18:04:13 +00002965let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2966let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002967def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002968 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002969 [(br bb:$target)]> {
2970 let Inst{31-27} = 0b11110;
2971 let Inst{15-14} = 0b10;
2972 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002973
2974 bits<20> target;
2975 let Inst{26} = target{19};
2976 let Inst{11} = target{18};
2977 let Inst{13} = target{17};
2978 let Inst{21-16} = target{16-11};
2979 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002980}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002981
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002982let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002983def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002984 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002985 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002986 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002987
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002988// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002989def t2TBB_JT : tPseudoInst<(outs),
2990 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2991 SizeSpecial, IIC_Br, []>;
2992
2993def t2TBH_JT : tPseudoInst<(outs),
2994 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2995 SizeSpecial, IIC_Br, []>;
2996
2997def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2998 "tbb", "\t[$Rn, $Rm]", []> {
2999 bits<4> Rn;
3000 bits<4> Rm;
3001 let Inst{27-20} = 0b10001101;
3002 let Inst{19-16} = Rn;
3003 let Inst{15-5} = 0b11110000000;
3004 let Inst{4} = 0; // B form
3005 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003006}
Evan Cheng5657c012009-07-29 02:18:14 +00003007
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3009 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3010 bits<4> Rn;
3011 bits<4> Rm;
3012 let Inst{27-20} = 0b10001101;
3013 let Inst{19-16} = Rn;
3014 let Inst{15-5} = 0b11110000000;
3015 let Inst{4} = 1; // H form
3016 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003017}
Evan Cheng5657c012009-07-29 02:18:14 +00003018} // isNotDuplicable, isIndirectBranch
3019
David Goodwinc9a59b52009-06-30 19:50:22 +00003020} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003021
3022// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3023// a two-value operand where a dag node expects two operands. :(
3024let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003025def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003026 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003027 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3028 let Inst{31-27} = 0b11110;
3029 let Inst{15-14} = 0b10;
3030 let Inst{12} = 0;
3031}
Evan Chengf49810c2009-06-23 17:48:47 +00003032
Evan Cheng06e16582009-07-10 01:54:42 +00003033
3034// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003035let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003036def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003037 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003038 "it$mask\t$cc", "", []> {
3039 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003040 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003041 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003042
3043 bits<4> cc;
3044 bits<4> mask;
3045 let Inst{7-4} = cc{3-0};
3046 let Inst{3-0} = mask{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003047}
Evan Cheng06e16582009-07-10 01:54:42 +00003048
Johnny Chence6275f2010-02-25 19:05:29 +00003049// Branch and Exchange Jazelle -- for disassembly only
3050// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003051def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003052 [/* For disassembly only; pattern left blank */]> {
3053 let Inst{31-27} = 0b11110;
3054 let Inst{26} = 0;
3055 let Inst{25-20} = 0b111100;
3056 let Inst{15-14} = 0b10;
3057 let Inst{12} = 0;
Owen Anderson05bf5952010-11-29 18:54:38 +00003058
3059 bits<4> func;
3060 let Inst{19-16} = func{3-0};
Johnny Chence6275f2010-02-25 19:05:29 +00003061}
3062
Johnny Chen93042d12010-03-02 18:14:57 +00003063// Change Processor State is a system instruction -- for disassembly only.
3064// The singleton $opt operand contains the following information:
3065// opt{4-0} = mode from Inst{4-0}
3066// opt{5} = changemode from Inst{17}
3067// opt{8-6} = AIF from Inst{8-6}
3068// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003069def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003070 [/* For disassembly only; pattern left blank */]> {
3071 let Inst{31-27} = 0b11110;
3072 let Inst{26} = 0;
3073 let Inst{25-20} = 0b111010;
3074 let Inst{15-14} = 0b10;
3075 let Inst{12} = 0;
Owen Andersond18a9c92010-11-29 19:22:08 +00003076
3077 bits<11> opt;
3078
3079 // mode number
3080 let Inst{4-0} = opt{4-0};
3081
3082 // M flag
3083 let Inst{8} = opt{5};
3084
3085 // F flag
3086 let Inst{5} = opt{6};
3087
3088 // I flag
3089 let Inst{6} = opt{7};
3090
3091 // A flag
3092 let Inst{7} = opt{8};
3093
3094 // imod flag
3095 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003096}
3097
Johnny Chen0f7866e2010-03-03 02:09:43 +00003098// A6.3.4 Branches and miscellaneous control
3099// Table A6-14 Change Processor State, and hint instructions
3100// Helper class for disassembly only.
3101class T2I_hint<bits<8> op7_0, string opc, string asm>
3102 : T2I<(outs), (ins), NoItinerary, opc, asm,
3103 [/* For disassembly only; pattern left blank */]> {
3104 let Inst{31-20} = 0xf3a;
3105 let Inst{15-14} = 0b10;
3106 let Inst{12} = 0;
3107 let Inst{10-8} = 0b000;
3108 let Inst{7-0} = op7_0;
3109}
3110
3111def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3112def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3113def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3114def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3115def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3116
3117def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3118 [/* For disassembly only; pattern left blank */]> {
3119 let Inst{31-20} = 0xf3a;
3120 let Inst{15-14} = 0b10;
3121 let Inst{12} = 0;
3122 let Inst{10-8} = 0b000;
3123 let Inst{7-4} = 0b1111;
3124}
3125
Johnny Chen6341c5a2010-02-25 20:25:24 +00003126// Secure Monitor Call is a system instruction -- for disassembly only
3127// Option = Inst{19-16}
3128def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{31-27} = 0b11110;
3131 let Inst{26-20} = 0b1111111;
3132 let Inst{15-12} = 0b1000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003133
3134 bits<4> opt;
3135 let Inst{19-16} = opt{3-0};
3136}
3137
Owen Anderson5404c2b2010-11-29 20:38:48 +00003138class T2SRS<bits<12> op31_20,
3139 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003140 string opc, string asm, list<dag> pattern>
3141 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003142 let Inst{31-20} = op31_20{11-0};
3143
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 bits<5> mode;
3145 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003146}
3147
3148// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003149def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151 [/* For disassembly only; pattern left blank */]>;
3152def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003153 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003154 [/* For disassembly only; pattern left blank */]>;
3155def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003157 [/* For disassembly only; pattern left blank */]>;
3158def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003159 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003160 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003161
3162// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003163
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003165 string opc, string asm, list<dag> pattern>
3166 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 let Inst{31-20} = op31_20{11-0};
3168
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 bits<4> Rn;
3170 let Inst{19-16} = Rn{3-0};
3171}
3172
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173def t2RFEDBW : T2RFE<0b111010000011,
3174 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3175 [/* For disassembly only; pattern left blank */]>;
3176def t2RFEDB : T2RFE<0b111010000001,
3177 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3178 [/* For disassembly only; pattern left blank */]>;
3179def t2RFEIAW : T2RFE<0b111010011011,
3180 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3181 [/* For disassembly only; pattern left blank */]>;
3182def t2RFEIA : T2RFE<0b111010011001,
3183 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3184 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003185
Evan Chengf49810c2009-06-23 17:48:47 +00003186//===----------------------------------------------------------------------===//
3187// Non-Instruction Patterns
3188//
3189
Evan Cheng5adb66a2009-09-28 09:14:39 +00003190// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003191// This is a single pseudo instruction to make it re-materializable.
3192// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003193let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003194def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003195 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003196 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003197
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003198// ConstantPool, GlobalAddress, and JumpTable
3199def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3200 Requires<[IsThumb2, DontUseMovt]>;
3201def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3202def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3203 Requires<[IsThumb2, UseMovt]>;
3204
3205def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3206 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3207
Evan Chengb9803a82009-11-06 23:52:48 +00003208// Pseudo instruction that combines ldr from constpool and add pc. This should
3209// be expanded into two instructions late to allow if-conversion and
3210// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003211let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003212def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003213 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003214 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3215 imm:$cp))]>,
3216 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003217
3218//===----------------------------------------------------------------------===//
3219// Move between special register and ARM core register -- for disassembly only
3220//
3221
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3223 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003224 string opc, string asm, list<dag> pattern>
3225 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003226 let Inst{31-20} = op31_20{11-0};
3227 let Inst{15-14} = op15_14{1-0};
3228 let Inst{12} = op12{0};
3229}
3230
3231class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3232 dag oops, dag iops, InstrItinClass itin,
3233 string opc, string asm, list<dag> pattern>
3234 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003235 bits<4> Rd;
3236 let Inst{11-8} = Rd{3-0};
3237}
3238
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3240 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3241 [/* For disassembly only; pattern left blank */]>;
3242def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003243 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003245
Owen Anderson5404c2b2010-11-29 20:38:48 +00003246class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3247 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003248 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003250 bits<4> Rn;
3251 bits<4> mask;
3252 let Inst{19-16} = Rn{3-0};
3253 let Inst{11-8} = mask{3-0};
3254}
3255
Owen Anderson5404c2b2010-11-29 20:38:48 +00003256def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3257 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003258 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003259 [/* For disassembly only; pattern left blank */]>;
3260def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3262 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003263 [/* For disassembly only; pattern left blank */]>;