blob: 0764d61e925f1d9d982b0c49fdd945f8babcd06f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000119def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
120 "vldmia", "$addr, ${dst:dregpair}",
121 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000122 let Inst{27-25} = 0b110;
123 let Inst{24} = 0; // P bit
124 let Inst{23} = 1; // U bit
125 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000126 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000127}
Bob Wilson5bafff32009-06-22 23:27:02 +0000128
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000129// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000130def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
131 "vstmia", "$addr, ${src:dregpair}",
132 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000133 let Inst{27-25} = 0b110;
134 let Inst{24} = 0; // P bit
135 let Inst{23} = 1; // U bit
136 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000137 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000138}
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000141class VLD1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000142 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000143 "vld1", Dt, "\\{$dst\\}, $addr", "",
144 [(set DPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
145class VLD1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000146 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000147 "vld1", Dt, "${dst:dregpair}, $addr", "",
148 [(set QPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000149
Bob Wilson95808322010-03-18 20:18:39 +0000150def VLD1d8 : VLD1D<0b0000, "8", v8i8>;
151def VLD1d16 : VLD1D<0b0100, "16", v4i16>;
152def VLD1d32 : VLD1D<0b1000, "32", v2i32>;
153def VLD1df : VLD1D<0b1000, "32", v2f32>;
154def VLD1d64 : VLD1D<0b1100, "64", v1i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000155
Bob Wilson95808322010-03-18 20:18:39 +0000156def VLD1q8 : VLD1Q<0b0000, "8", v16i8>;
157def VLD1q16 : VLD1Q<0b0100, "16", v8i16>;
158def VLD1q32 : VLD1Q<0b1000, "32", v4i32>;
159def VLD1qf : VLD1Q<0b1000, "32", v4f32>;
160def VLD1q64 : VLD1Q<0b1100, "64", v2i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000161
Bob Wilson99493b22010-03-20 17:59:03 +0000162let mayLoad = 1 in {
163
164// ...with address register writeback:
165class VLD1DWB<bits<4> op7_4, string Dt>
166 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
167 (ins addrmode6:$addr), IIC_VLD1,
168 "vld1", Dt, "\\{$dst\\}, $addr",
169 "$addr.addr = $wb", []>;
170class VLD1QWB<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
172 (ins addrmode6:$addr), IIC_VLD1,
173 "vld1", Dt, "${dst:dregpair}, $addr",
174 "$addr.addr = $wb", []>;
175
176def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
177def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
178def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
179def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
180
181def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
182def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
183def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
184def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
185} // mayLoad = 1
186
187let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
188
Johnny Chend7283d92010-02-23 20:51:23 +0000189// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000190class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000191 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000192 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000193 "\\{$dst1, $dst2, $dst3\\}, $addr", "",
194 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000195class VLD1D4<bits<4> op7_4, string Dt>
Johnny Chend7283d92010-02-23 20:51:23 +0000196 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson95808322010-03-18 20:18:39 +0000197 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000198 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "",
199 [/* For disassembly only; pattern left blank */]>;
200
Bob Wilson95808322010-03-18 20:18:39 +0000201def VLD1d8T : VLD1D3<0b0000, "8">;
202def VLD1d16T : VLD1D3<0b0100, "16">;
203def VLD1d32T : VLD1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000204// VLD1d64T : implemented as VLD3d64
Johnny Chend7283d92010-02-23 20:51:23 +0000205
Bob Wilson95808322010-03-18 20:18:39 +0000206def VLD1d8Q : VLD1D4<0b0000, "8">;
207def VLD1d16Q : VLD1D4<0b0100, "16">;
208def VLD1d32Q : VLD1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000209// VLD1d64Q : implemented as VLD4d64
Johnny Chend7283d92010-02-23 20:51:23 +0000210
Bob Wilson99493b22010-03-20 17:59:03 +0000211// ...with address register writeback:
212class VLD1D3WB<bits<4> op7_4, string Dt>
213 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
214 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
215 "\\{$dst1, $dst2, $dst3\\}, $addr", "$addr.addr = $wb",
216 [/* For disassembly only; pattern left blank */]>;
217class VLD1D4WB<bits<4> op7_4, string Dt>
218 : NLdSt<0,0b10,0b0010,op7_4,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
220 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
221 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "$addr.addr = $wb",
222 [/* For disassembly only; pattern left blank */]>;
Johnny Chend7283d92010-02-23 20:51:23 +0000223
Bob Wilson99493b22010-03-20 17:59:03 +0000224def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
225def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
226def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
227// VLD1d64T_UPD : implemented as VLD3d64_UPD
228
229def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
230def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
231def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
232// VLD1d64Q_UPD : implemented as VLD4d64_UPD
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000233
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000234// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000235class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
236 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000238 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
239class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000240 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000241 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000242 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000243 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000244
Bob Wilson00bf1d92010-03-20 18:14:26 +0000245def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
246def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
247def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000248def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
249 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000250 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000251
Bob Wilson95808322010-03-18 20:18:39 +0000252def VLD2q8 : VLD2Q<0b0000, "8">;
253def VLD2q16 : VLD2Q<0b0100, "16">;
254def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000255
Bob Wilson92cb9322010-03-20 20:10:51 +0000256// ...with address register writeback:
257class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
258 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
259 (ins addrmode6:$addr), IIC_VLD2,
260 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr",
261 "$addr.addr = $wb", []>;
262class VLD2QWB<bits<4> op7_4, string Dt>
263 : NLdSt<0, 0b10, 0b0011, op7_4,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
265 (ins addrmode6:$addr), IIC_VLD2,
266 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
267 "$addr.addr = $wb", []>;
268
269def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
270def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
271def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
272def VLD2d64_UPD : NLdSt<0,0b10,0b1010,0b1100,
273 (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
274 (ins addrmode6:$addr), IIC_VLD1,
275 "vld1", "64", "\\{$dst1, $dst2\\}, $addr",
276 "$addr.addr = $wb", []>;
277
278def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
279def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
280def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
281
Bob Wilson00bf1d92010-03-20 18:14:26 +0000282// ...with double-spaced registers (for disassembly only):
283def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
284def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
285def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000286def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
287def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
288def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000289
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000290// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
292 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000293 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
297def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
298def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000299def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
301 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000302 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Bob Wilson92cb9322010-03-20 20:10:51 +0000304// ...with address register writeback:
305class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
306 : NLdSt<0, 0b10, op11_8, op7_4,
307 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
308 (ins addrmode6:$addr), IIC_VLD3,
309 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
310 "$addr.addr = $wb", []>;
311
312def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
313def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
314def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
315def VLD3d64_UPD : NLdSt<0,0b10,0b0110,0b1100,
316 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
317 (ins addrmode6:$addr), IIC_VLD1,
318 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr",
319 "$addr.addr = $wb", []>;
320
321// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000322def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
323def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
324def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
326def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
327def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000328
Bob Wilson92cb9322010-03-20 20:10:51 +0000329// ...alternate versions to be allocated odd register numbers:
330def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
331def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
332def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000333
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
336 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000337 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000338 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000339 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
342def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
343def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000344def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
345 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
346 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000347 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
348 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000349
Bob Wilson92cb9322010-03-20 20:10:51 +0000350// ...with address register writeback:
351class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
352 : NLdSt<0, 0b10, op11_8, op7_4,
353 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
354 (ins addrmode6:$addr), IIC_VLD4,
355 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
356 "$addr.addr = $wb", []>;
357
358def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
359def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
360def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
361def VLD4d64_UPD : NLdSt<0,0b10,0b0010,0b1100,
362 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4,
363 GPR:$wb),
364 (ins addrmode6:$addr), IIC_VLD1,
365 "vld1", "64",
366 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
367 "$addr.addr = $wb", []>;
368
369// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000370def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
371def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
372def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000373def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
374def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
375def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000376
Bob Wilson92cb9322010-03-20 20:10:51 +0000377// ...alternate versions to be allocated odd register numbers:
378def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
379def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
380def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000381
382// VLD1LN : Vector Load (single element to one lane)
383// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000384
Bob Wilson243fcc52009-09-01 04:26:28 +0000385// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000386class VLD2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000387 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
388 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
389 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
390 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000391
Bob Wilson95808322010-03-18 20:18:39 +0000392def VLD2LNd8 : VLD2LN<0b0001, "8">;
393def VLD2LNd16 : VLD2LN<0b0101, "16"> { let Inst{5} = 0; }
394def VLD2LNd32 : VLD2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000395
Bob Wilson41315282010-03-20 20:39:53 +0000396// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000397def VLD2LNq16 : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
398def VLD2LNq32 : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000399
Bob Wilson41315282010-03-20 20:39:53 +0000400// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000401def VLD2LNq16odd : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
402def VLD2LNq32odd : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000403
Bob Wilsona1023642010-03-20 20:47:18 +0000404// ...with address register writeback:
405class VLD2LNWB<bits<4> op11_8, string Dt>
406 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
407 (ins addrmode6:$addr,
408 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
409 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
410 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
411
412def VLD2LNd8_UPD : VLD2LNWB<0b0001, "8">;
413def VLD2LNd16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 0; }
414def VLD2LNd32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 0; }
415
416def VLD2LNq16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 1; }
417def VLD2LNq32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 1; }
418
Bob Wilson243fcc52009-09-01 04:26:28 +0000419// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000420class VLD3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000421 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
422 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
423 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
424 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
425 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson95808322010-03-18 20:18:39 +0000427def VLD3LNd8 : VLD3LN<0b0010, "8"> { let Inst{4} = 0; }
428def VLD3LNd16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
429def VLD3LNd32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000430
Bob Wilson41315282010-03-20 20:39:53 +0000431// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000432def VLD3LNq16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
433def VLD3LNq32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000434
Bob Wilson41315282010-03-20 20:39:53 +0000435// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000436def VLD3LNq16odd : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
437def VLD3LNq32odd : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000438
Bob Wilsona1023642010-03-20 20:47:18 +0000439// ...with address register writeback:
440class VLD3LNWB<bits<4> op11_8, string Dt>
441 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
442 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
443 (ins addrmode6:$addr,
444 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
445 IIC_VLD3, "vld3", Dt,
446 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
447 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
448 []>;
449
450def VLD3LNd8_UPD : VLD3LNWB<0b0010, "8"> { let Inst{4} = 0; }
451def VLD3LNd16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b00; }
452def VLD3LNd32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b000; }
453
454def VLD3LNq16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b10; }
455def VLD3LNq32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b100; }
456
Bob Wilson243fcc52009-09-01 04:26:28 +0000457// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000458class VLD4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000459 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
460 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
461 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
462 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000463 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000464 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000465
Bob Wilson95808322010-03-18 20:18:39 +0000466def VLD4LNd8 : VLD4LN<0b0011, "8">;
467def VLD4LNd16 : VLD4LN<0b0111, "16"> { let Inst{5} = 0; }
468def VLD4LNd32 : VLD4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000469
Bob Wilson41315282010-03-20 20:39:53 +0000470// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000471def VLD4LNq16 : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
472def VLD4LNq32 : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000473
Bob Wilson41315282010-03-20 20:39:53 +0000474// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000475def VLD4LNq16odd : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
476def VLD4LNq32odd : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477
Bob Wilsona1023642010-03-20 20:47:18 +0000478// ...with address register writeback:
479class VLD4LNWB<bits<4> op11_8, string Dt>
480 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
481 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
482 (ins addrmode6:$addr,
483 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
484 IIC_VLD4, "vld4", Dt,
485"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
486"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
487 []>;
488
489def VLD4LNd8_UPD : VLD4LNWB<0b0011, "8">;
490def VLD4LNd16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 0; }
491def VLD4LNd32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 0; }
492
493def VLD4LNq16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 1; }
494def VLD4LNq32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 1; }
495
Bob Wilsonb07c1712009-10-07 21:53:04 +0000496// VLD1DUP : Vector Load (single element to all lanes)
497// VLD2DUP : Vector Load (single 2-element structure to all lanes)
498// VLD3DUP : Vector Load (single 3-element structure to all lanes)
499// VLD4DUP : Vector Load (single 4-element structure to all lanes)
500// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000501} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000502
Bob Wilsonb36ec862009-08-06 18:47:44 +0000503// VST1 : Vector Store (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000504class VST1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000505 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000506 "vst1", Dt, "\\{$src\\}, $addr", "",
507 [(int_arm_neon_vst1 addrmode6:$addr, (Ty DPR:$src))]>;
508class VST1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000509 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000510 "vst1", Dt, "${src:dregpair}, $addr", "",
511 [(int_arm_neon_vst1 addrmode6:$addr, (Ty QPR:$src))]>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000512
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000513let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson95808322010-03-18 20:18:39 +0000514def VST1d8 : VST1D<0b0000, "8", v8i8>;
515def VST1d16 : VST1D<0b0100, "16", v4i16>;
516def VST1d32 : VST1D<0b1000, "32", v2i32>;
517def VST1df : VST1D<0b1000, "32", v2f32>;
518def VST1d64 : VST1D<0b1100, "64", v1i64>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000519
Bob Wilson95808322010-03-18 20:18:39 +0000520def VST1q8 : VST1Q<0b0000, "8", v16i8>;
521def VST1q16 : VST1Q<0b0100, "16", v8i16>;
522def VST1q32 : VST1Q<0b1000, "32", v4i32>;
523def VST1qf : VST1Q<0b1000, "32", v4f32>;
524def VST1q64 : VST1Q<0b1100, "64", v2i64>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000525} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000526
Johnny Chenf50e83f2010-02-24 02:57:20 +0000527// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000528class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000529 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000530 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
531 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000532 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000533class VST1D4<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000534 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
535 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000536 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000537 [/* For disassembly only; pattern left blank */]>;
538
Bob Wilson95808322010-03-18 20:18:39 +0000539def VST1d8T : VST1D3<0b0000, "8">;
540def VST1d16T : VST1D3<0b0100, "16">;
541def VST1d32T : VST1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000542// VST1d64T : implemented as VST3d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000543
Bob Wilson95808322010-03-18 20:18:39 +0000544def VST1d8Q : VST1D4<0b0000, "8">;
545def VST1d16Q : VST1D4<0b0100, "16">;
546def VST1d32Q : VST1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000547// VST1d64Q : implemented as VST4d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000548
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000549let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000550
Bob Wilsonb36ec862009-08-06 18:47:44 +0000551// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson95808322010-03-18 20:18:39 +0000552class VST2D<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000553 : NLdSt<0,0b00,0b1000,op7_4, (outs),
554 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000555 "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
556class VST2Q<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000557 : NLdSt<0,0b00,0b0011,op7_4, (outs),
558 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000559 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000560 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000561
Bob Wilson95808322010-03-18 20:18:39 +0000562def VST2d8 : VST2D<0b0000, "8">;
563def VST2d16 : VST2D<0b0100, "16">;
564def VST2d32 : VST2D<0b1000, "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000565def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
566 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000567 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000568
Bob Wilson95808322010-03-18 20:18:39 +0000569def VST2q8 : VST2Q<0b0000, "8">;
570def VST2q16 : VST2Q<0b0100, "16">;
571def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000572
Johnny Chenf50e83f2010-02-24 02:57:20 +0000573// These (double-spaced dreg pair) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000574class VST2Ddbl<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000575 : NLdSt<0, 0b00, 0b1001, op7_4, (outs),
576 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000577 "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000578
Bob Wilson95808322010-03-18 20:18:39 +0000579def VST2d8D : VST2Ddbl<0b0000, "8">;
580def VST2d16D : VST2Ddbl<0b0100, "16">;
581def VST2d32D : VST2Ddbl<0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000582
Bob Wilsonb36ec862009-08-06 18:47:44 +0000583// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson95808322010-03-18 20:18:39 +0000584class VST3D<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000585 : NLdSt<0,0b00,0b0100,op7_4, (outs),
586 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000587 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
588class VST3WB<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000589 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
590 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000591 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000592 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000593
Bob Wilson95808322010-03-18 20:18:39 +0000594def VST3d8 : VST3D<0b0000, "8">;
595def VST3d16 : VST3D<0b0100, "16">;
596def VST3d32 : VST3D<0b1000, "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000597def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
598 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
599 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000600 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000601
Bob Wilson66a70632009-10-07 20:30:08 +0000602// vst3 to double-spaced even registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000603def VST3q8_UPD : VST3WB<0b0000, "8">;
604def VST3q16_UPD : VST3WB<0b0100, "16">;
605def VST3q32_UPD : VST3WB<0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000606
607// vst3 to double-spaced odd registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000608def VST3q8odd_UPD : VST3WB<0b0000, "8">;
609def VST3q16odd_UPD : VST3WB<0b0100, "16">;
610def VST3q32odd_UPD : VST3WB<0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000611
Bob Wilsonb36ec862009-08-06 18:47:44 +0000612// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson95808322010-03-18 20:18:39 +0000613class VST4D<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000614 : NLdSt<0,0b00,0b0000,op7_4, (outs),
615 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000616 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000617 "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000618class VST4WB<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000619 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
620 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000621 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000622 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000623
Bob Wilson95808322010-03-18 20:18:39 +0000624def VST4d8 : VST4D<0b0000, "8">;
625def VST4d16 : VST4D<0b0100, "16">;
626def VST4d32 : VST4D<0b1000, "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000627def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
628 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
629 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000630 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
631 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000632
Bob Wilson63c90632009-10-07 20:49:18 +0000633// vst4 to double-spaced even registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000634def VST4q8_UPD : VST4WB<0b0000, "8">;
635def VST4q16_UPD : VST4WB<0b0100, "16">;
636def VST4q32_UPD : VST4WB<0b1000, "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000637
638// vst4 to double-spaced odd registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000639def VST4q8odd_UPD : VST4WB<0b0000, "8">;
640def VST4q16odd_UPD : VST4WB<0b0100, "16">;
641def VST4q32odd_UPD : VST4WB<0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000642
643// VST1LN : Vector Store (single element from one lane)
644// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000645
Bob Wilson8a3198b2009-09-01 18:51:56 +0000646// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000647class VST2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000648 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000649 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000650 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000651 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000652
Bob Wilson95808322010-03-18 20:18:39 +0000653def VST2LNd8 : VST2LN<0b0001, "8">;
654def VST2LNd16 : VST2LN<0b0101, "16"> { let Inst{5} = 0; }
655def VST2LNd32 : VST2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000656
Bob Wilson41315282010-03-20 20:39:53 +0000657// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000658def VST2LNq16 : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
659def VST2LNq32 : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000660
Bob Wilson41315282010-03-20 20:39:53 +0000661// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000662def VST2LNq16odd : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
663def VST2LNq32odd : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000664
665// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000666class VST3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000667 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000668 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000669 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000670 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000671
Bob Wilson95808322010-03-18 20:18:39 +0000672def VST3LNd8 : VST3LN<0b0010, "8"> { let Inst{4} = 0; }
673def VST3LNd16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
674def VST3LNd32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000675
Bob Wilson41315282010-03-20 20:39:53 +0000676// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000677def VST3LNq16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
678def VST3LNq32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000679
Bob Wilson41315282010-03-20 20:39:53 +0000680// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000681def VST3LNq16odd : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
682def VST3LNq32odd : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000683
684// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000685class VST4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000686 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000687 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000688 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000689 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000690 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000691
Bob Wilson95808322010-03-18 20:18:39 +0000692def VST4LNd8 : VST4LN<0b0011, "8">;
693def VST4LNd16 : VST4LN<0b0111, "16"> { let Inst{5} = 0; }
694def VST4LNd32 : VST4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000695
Bob Wilson41315282010-03-20 20:39:53 +0000696// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000697def VST4LNq16 : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
698def VST4LNq32 : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000699
Bob Wilson41315282010-03-20 20:39:53 +0000700// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000701def VST4LNq16odd : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
702def VST4LNq32odd : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000703
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000704} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000705
Bob Wilson205a5ca2009-07-08 18:11:30 +0000706
Bob Wilson5bafff32009-06-22 23:27:02 +0000707//===----------------------------------------------------------------------===//
708// NEON pattern fragments
709//===----------------------------------------------------------------------===//
710
711// Extract D sub-registers of Q registers.
712// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000713def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000715}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000716def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000718}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000719def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000721}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000722def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000724}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000725def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
726 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
727}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000728
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000729// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000730// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
731def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000733}]>;
734
Bob Wilson5bafff32009-06-22 23:27:02 +0000735// Translate lane numbers from Q registers to D subregs.
736def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000738}]>;
739def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000741}]>;
742def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000744}]>;
745
746//===----------------------------------------------------------------------===//
747// Instruction Classes
748//===----------------------------------------------------------------------===//
749
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000750// Basic 2-register operations: single-, double- and quad-register.
751class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
752 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
753 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
754 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
755 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
756 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000757class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000758 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
759 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000760 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000761 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000762 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
763class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000764 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
765 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000766 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000767 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000768 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
769
Bob Wilson69bfbd62010-02-17 22:42:54 +0000770// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000771class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000772 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000773 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000774 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
775 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000776 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000777 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
778class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000779 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000780 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000781 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
782 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000783 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000784 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
785
786// Narrow 2-register intrinsics.
787class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
788 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000789 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000790 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000791 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000792 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000793 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
794
Bob Wilson507df402009-10-21 02:15:46 +0000795// Long 2-register intrinsics (currently only used for VMOVL).
796class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
797 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000798 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000799 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000800 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000801 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
803
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000804// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000805class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000806 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000807 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000808 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000809 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000810class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000811 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000812 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000813 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000814 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000815
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000816// Basic 3-register operations: single-, double- and quad-register.
817class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
818 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
819 SDNode OpNode, bit Commutable>
820 : N3V<op24, op23, op21_20, op11_8, 0, op4,
821 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
822 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
823 let isCommutable = Commutable;
824}
825
Bob Wilson5bafff32009-06-22 23:27:02 +0000826class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000827 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000828 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000829 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000830 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000831 OpcodeStr, Dt, "$dst, $src1, $src2", "",
832 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
833 let isCommutable = Commutable;
834}
835// Same as N3VD but no data type.
836class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
837 InstrItinClass itin, string OpcodeStr,
838 ValueType ResTy, ValueType OpTy,
839 SDNode OpNode, bit Commutable>
840 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000841 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
842 OpcodeStr, "$dst, $src1, $src2", "",
843 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000844 let isCommutable = Commutable;
845}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000846class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000847 InstrItinClass itin, string OpcodeStr, string Dt,
848 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000849 : N3V<0, 1, op21_20, op11_8, 1, 0,
850 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000851 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000852 [(set (Ty DPR:$dst),
853 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000854 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000855 let isCommutable = 0;
856}
857class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000858 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000859 : N3V<0, 1, op21_20, op11_8, 1, 0,
860 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000861 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000862 [(set (Ty DPR:$dst),
863 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000864 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000865 let isCommutable = 0;
866}
867
Bob Wilson5bafff32009-06-22 23:27:02 +0000868class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000869 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000870 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000872 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000873 OpcodeStr, Dt, "$dst, $src1, $src2", "",
874 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
875 let isCommutable = Commutable;
876}
877class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
878 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000879 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000880 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000881 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
882 OpcodeStr, "$dst, $src1, $src2", "",
883 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 let isCommutable = Commutable;
885}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000886class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000887 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000888 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000889 : N3V<1, 1, op21_20, op11_8, 1, 0,
890 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000891 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000892 [(set (ResTy QPR:$dst),
893 (ResTy (ShOp (ResTy QPR:$src1),
894 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
895 imm:$lane)))))]> {
896 let isCommutable = 0;
897}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000898class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000899 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000900 : N3V<1, 1, op21_20, op11_8, 1, 0,
901 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000902 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000903 [(set (ResTy QPR:$dst),
904 (ResTy (ShOp (ResTy QPR:$src1),
905 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
906 imm:$lane)))))]> {
907 let isCommutable = 0;
908}
Bob Wilson5bafff32009-06-22 23:27:02 +0000909
910// Basic 3-register intrinsics, both double- and quad-register.
911class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000912 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000913 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000914 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000915 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000916 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000917 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
918 let isCommutable = Commutable;
919}
David Goodwin658ea602009-09-25 18:38:29 +0000920class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000921 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000922 : N3V<0, 1, op21_20, op11_8, 1, 0,
923 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000924 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000925 [(set (Ty DPR:$dst),
926 (Ty (IntOp (Ty DPR:$src1),
927 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
928 imm:$lane)))))]> {
929 let isCommutable = 0;
930}
David Goodwin658ea602009-09-25 18:38:29 +0000931class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000932 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000933 : N3V<0, 1, op21_20, op11_8, 1, 0,
934 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000935 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000936 [(set (Ty DPR:$dst),
937 (Ty (IntOp (Ty DPR:$src1),
938 (Ty (NEONvduplane (Ty DPR_8:$src2),
939 imm:$lane)))))]> {
940 let isCommutable = 0;
941}
942
Bob Wilson5bafff32009-06-22 23:27:02 +0000943class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000944 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000945 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000946 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000947 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000948 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000949 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
950 let isCommutable = Commutable;
951}
David Goodwin658ea602009-09-25 18:38:29 +0000952class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000953 string OpcodeStr, string Dt,
954 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000955 : N3V<1, 1, op21_20, op11_8, 1, 0,
956 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000957 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000958 [(set (ResTy QPR:$dst),
959 (ResTy (IntOp (ResTy QPR:$src1),
960 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
961 imm:$lane)))))]> {
962 let isCommutable = 0;
963}
David Goodwin658ea602009-09-25 18:38:29 +0000964class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000965 string OpcodeStr, string Dt,
966 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000967 : N3V<1, 1, op21_20, op11_8, 1, 0,
968 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000969 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000970 [(set (ResTy QPR:$dst),
971 (ResTy (IntOp (ResTy QPR:$src1),
972 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
973 imm:$lane)))))]> {
974 let isCommutable = 0;
975}
Bob Wilson5bafff32009-06-22 23:27:02 +0000976
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000977// Multiply-Add/Sub operations: single-, double- and quad-register.
978class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
979 InstrItinClass itin, string OpcodeStr, string Dt,
980 ValueType Ty, SDNode MulOp, SDNode OpNode>
981 : N3V<op24, op23, op21_20, op11_8, 0, op4,
982 (outs DPR_VFP2:$dst),
983 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
984 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
985
Bob Wilson5bafff32009-06-22 23:27:02 +0000986class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000987 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000988 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000989 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000990 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000991 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000992 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
993 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000994class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 string OpcodeStr, string Dt,
996 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000997 : N3V<0, 1, op21_20, op11_8, 1, 0,
998 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000999 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001000 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001001 [(set (Ty DPR:$dst),
1002 (Ty (ShOp (Ty DPR:$src1),
1003 (Ty (MulOp DPR:$src2,
1004 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001005 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001006class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001007 string OpcodeStr, string Dt,
1008 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001009 : N3V<0, 1, op21_20, op11_8, 1, 0,
1010 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001011 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001012 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001013 [(set (Ty DPR:$dst),
1014 (Ty (ShOp (Ty DPR:$src1),
1015 (Ty (MulOp DPR:$src2,
1016 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001017 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001018
Bob Wilson5bafff32009-06-22 23:27:02 +00001019class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001020 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001021 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001022 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001023 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001024 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1026 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001027class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001028 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001029 SDNode MulOp, SDNode ShOp>
1030 : N3V<1, 1, op21_20, op11_8, 1, 0,
1031 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001032 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001033 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001034 [(set (ResTy QPR:$dst),
1035 (ResTy (ShOp (ResTy QPR:$src1),
1036 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001037 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001038 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001039class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001040 string OpcodeStr, string Dt,
1041 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001042 SDNode MulOp, SDNode ShOp>
1043 : N3V<1, 1, op21_20, op11_8, 1, 0,
1044 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001045 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001046 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001047 [(set (ResTy QPR:$dst),
1048 (ResTy (ShOp (ResTy QPR:$src1),
1049 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001050 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001051 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001052
1053// Neon 3-argument intrinsics, both double- and quad-register.
1054// The destination register is also used as the first source operand register.
1055class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001056 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001057 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001058 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001059 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001060 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001061 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1062 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1063class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001064 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001065 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001066 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001067 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001068 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001069 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1070 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1071
1072// Neon Long 3-argument intrinsic. The destination register is
1073// a quad-register and is also used as the first source operand register.
1074class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001075 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001076 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001078 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001079 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001080 [(set QPR:$dst,
1081 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001082class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001083 string OpcodeStr, string Dt,
1084 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001085 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1086 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001087 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001088 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001089 [(set (ResTy QPR:$dst),
1090 (ResTy (IntOp (ResTy QPR:$src1),
1091 (OpTy DPR:$src2),
1092 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1093 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001094class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1095 InstrItinClass itin, string OpcodeStr, string Dt,
1096 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001097 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1098 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001099 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001100 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001101 [(set (ResTy QPR:$dst),
1102 (ResTy (IntOp (ResTy QPR:$src1),
1103 (OpTy DPR:$src2),
1104 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1105 imm:$lane)))))]>;
1106
Bob Wilson5bafff32009-06-22 23:27:02 +00001107// Narrowing 3-register intrinsics.
1108class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001109 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 Intrinsic IntOp, bit Commutable>
1111 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001112 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001113 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1115 let isCommutable = Commutable;
1116}
1117
1118// Long 3-register intrinsics.
1119class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001120 InstrItinClass itin, string OpcodeStr, string Dt,
1121 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001123 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001124 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1126 let isCommutable = Commutable;
1127}
David Goodwin658ea602009-09-25 18:38:29 +00001128class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001129 string OpcodeStr, string Dt,
1130 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001131 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1132 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001133 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001134 [(set (ResTy QPR:$dst),
1135 (ResTy (IntOp (OpTy DPR:$src1),
1136 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001137 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001138class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1139 InstrItinClass itin, string OpcodeStr, string Dt,
1140 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001141 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1142 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001143 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001144 [(set (ResTy QPR:$dst),
1145 (ResTy (IntOp (OpTy DPR:$src1),
1146 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001147 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001148
1149// Wide 3-register intrinsics.
1150class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001151 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 Intrinsic IntOp, bit Commutable>
1153 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001154 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001156 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1157 let isCommutable = Commutable;
1158}
1159
1160// Pairwise long 2-register intrinsics, both double- and quad-register.
1161class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001162 bits<2> op17_16, bits<5> op11_7, bit op4,
1163 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001164 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1165 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001166 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001167 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1168class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001169 bits<2> op17_16, bits<5> op11_7, bit op4,
1170 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1172 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001173 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001174 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1175
1176// Pairwise long 2-register accumulate intrinsics,
1177// both double- and quad-register.
1178// The destination register is also used as the first source operand register.
1179class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001180 bits<2> op17_16, bits<5> op11_7, bit op4,
1181 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1183 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001184 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001185 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1187class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001188 bits<2> op17_16, bits<5> op11_7, bit op4,
1189 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001190 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1191 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001192 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001193 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1195
1196// Shift by immediate,
1197// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001198class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 InstrItinClass itin, string OpcodeStr, string Dt,
1200 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001201 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001202 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001204 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001205class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 InstrItinClass itin, string OpcodeStr, string Dt,
1207 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001208 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001209 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001210 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1212
Johnny Chen6c8648b2010-03-17 23:26:50 +00001213// Long shift by immediate.
1214class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1215 string OpcodeStr, string Dt,
1216 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1217 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1218 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1219 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1220 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1221 (i32 imm:$SIMM))))]>;
1222
Bob Wilson5bafff32009-06-22 23:27:02 +00001223// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001224class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001225 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001226 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001227 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001228 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001229 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001230 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1231 (i32 imm:$SIMM))))]>;
1232
1233// Shift right by immediate and accumulate,
1234// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001235class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001236 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001237 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1238 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 [(set DPR:$dst, (Ty (add DPR:$src1,
1241 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001242class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001243 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001244 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1245 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001246 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001247 [(set QPR:$dst, (Ty (add QPR:$src1,
1248 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1249
1250// Shift by immediate and insert,
1251// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001252class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001253 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001254 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1255 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001258class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001260 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1261 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001262 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1264
1265// Convert, with fractional bits immediate,
1266// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001267class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001268 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001270 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001271 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001274class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001275 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001277 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001278 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001279 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001280 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1281
1282//===----------------------------------------------------------------------===//
1283// Multiclasses
1284//===----------------------------------------------------------------------===//
1285
Bob Wilson916ac5b2009-10-03 04:44:16 +00001286// Abbreviations used in multiclass suffixes:
1287// Q = quarter int (8 bit) elements
1288// H = half int (16 bit) elements
1289// S = single int (32 bit) elements
1290// D = double int (64 bit) elements
1291
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001292// Neon 2-register vector operations -- for disassembly only.
1293
1294// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001295multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1296 bits<5> op11_7, bit op4, string opc, string Dt,
1297 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001298 // 64-bit vector types.
1299 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1300 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001301 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001302 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1303 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001304 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001305 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1306 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001307 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001308 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1309 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1310 opc, "f32", asm, "", []> {
1311 let Inst{10} = 1; // overwrite F = 1
1312 }
1313
1314 // 128-bit vector types.
1315 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1316 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001317 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001318 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1319 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001320 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001321 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1322 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001323 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001324 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1325 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1326 opc, "f32", asm, "", []> {
1327 let Inst{10} = 1; // overwrite F = 1
1328 }
1329}
1330
Bob Wilson5bafff32009-06-22 23:27:02 +00001331// Neon 3-register vector operations.
1332
1333// First with only element sizes of 8, 16 and 32 bits:
1334multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001335 InstrItinClass itinD16, InstrItinClass itinD32,
1336 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 string OpcodeStr, string Dt,
1338 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001340 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, !strconcat(Dt, "8"),
1342 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001343 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001344 OpcodeStr, !strconcat(Dt, "16"),
1345 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001346 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001347 OpcodeStr, !strconcat(Dt, "32"),
1348 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001349
1350 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001351 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001352 OpcodeStr, !strconcat(Dt, "8"),
1353 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001354 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001355 OpcodeStr, !strconcat(Dt, "16"),
1356 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001357 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001358 OpcodeStr, !strconcat(Dt, "32"),
1359 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001360}
1361
Evan Chengf81bf152009-11-23 21:57:23 +00001362multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1363 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1364 v4i16, ShOp>;
1365 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001366 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001367 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001368 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001369 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001370 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001371}
1372
Bob Wilson5bafff32009-06-22 23:27:02 +00001373// ....then also with element size 64 bits:
1374multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001375 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001376 string OpcodeStr, string Dt,
1377 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001378 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001379 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001380 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 OpcodeStr, !strconcat(Dt, "64"),
1382 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001383 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001384 OpcodeStr, !strconcat(Dt, "64"),
1385 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001386}
1387
1388
1389// Neon Narrowing 2-register vector intrinsics,
1390// source operand element sizes of 16, 32 and 64 bits:
1391multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001392 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001394 Intrinsic IntOp> {
1395 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001396 itin, OpcodeStr, !strconcat(Dt, "16"),
1397 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001398 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001399 itin, OpcodeStr, !strconcat(Dt, "32"),
1400 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001401 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001402 itin, OpcodeStr, !strconcat(Dt, "64"),
1403 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001404}
1405
1406
1407// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1408// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001409multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001410 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001411 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001412 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001413 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001414 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001415 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001417}
1418
1419
1420// Neon 3-register vector intrinsics.
1421
1422// First with only element sizes of 16 and 32 bits:
1423multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001424 InstrItinClass itinD16, InstrItinClass itinD32,
1425 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001426 string OpcodeStr, string Dt,
1427 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001428 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001429 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001430 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001431 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001432 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001433 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 v2i32, v2i32, IntOp, Commutable>;
1435
1436 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001437 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001439 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001440 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001441 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001442 v4i32, v4i32, IntOp, Commutable>;
1443}
1444
David Goodwin658ea602009-09-25 18:38:29 +00001445multiclass N3VIntSL_HS<bits<4> op11_8,
1446 InstrItinClass itinD16, InstrItinClass itinD32,
1447 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001448 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001449 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001450 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001451 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001452 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001453 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001454 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001455 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001456 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001457}
1458
Bob Wilson5bafff32009-06-22 23:27:02 +00001459// ....then also with element size of 8 bits:
1460multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001461 InstrItinClass itinD16, InstrItinClass itinD32,
1462 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 string OpcodeStr, string Dt,
1464 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001465 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001466 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001467 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001468 OpcodeStr, !strconcat(Dt, "8"),
1469 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001470 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001471 OpcodeStr, !strconcat(Dt, "8"),
1472 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001473}
1474
1475// ....then also with element size of 64 bits:
1476multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001477 InstrItinClass itinD16, InstrItinClass itinD32,
1478 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001479 string OpcodeStr, string Dt,
1480 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001481 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001483 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001484 OpcodeStr, !strconcat(Dt, "64"),
1485 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001486 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001487 OpcodeStr, !strconcat(Dt, "64"),
1488 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001489}
1490
1491
1492// Neon Narrowing 3-register vector intrinsics,
1493// source operand element sizes of 16, 32 and 64 bits:
1494multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 string OpcodeStr, string Dt,
1496 Intrinsic IntOp, bit Commutable = 0> {
1497 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1498 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001500 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1501 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001503 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1504 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 v2i32, v2i64, IntOp, Commutable>;
1506}
1507
1508
1509// Neon Long 3-register vector intrinsics.
1510
1511// First with only element sizes of 16 and 32 bits:
1512multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001514 Intrinsic IntOp, bit Commutable = 0> {
1515 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 OpcodeStr, !strconcat(Dt, "16"),
1517 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001518 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001519 OpcodeStr, !strconcat(Dt, "32"),
1520 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001521}
1522
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001523multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001524 InstrItinClass itin, string OpcodeStr, string Dt,
1525 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001526 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001528 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001530}
1531
Bob Wilson5bafff32009-06-22 23:27:02 +00001532// ....then also with element size of 8 bits:
1533multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001535 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001536 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1537 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001538 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001539 OpcodeStr, !strconcat(Dt, "8"),
1540 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001541}
1542
1543
1544// Neon Wide 3-register vector intrinsics,
1545// source operand element sizes of 8, 16 and 32 bits:
1546multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 string OpcodeStr, string Dt,
1548 Intrinsic IntOp, bit Commutable = 0> {
1549 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1550 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001552 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1553 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001555 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1556 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001557 v2i64, v2i32, IntOp, Commutable>;
1558}
1559
1560
1561// Neon Multiply-Op vector operations,
1562// element sizes of 8, 16 and 32 bits:
1563multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001564 InstrItinClass itinD16, InstrItinClass itinD32,
1565 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001568 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001569 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001570 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001572 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001573 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001574
1575 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001576 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001578 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001580 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001582}
1583
David Goodwin658ea602009-09-25 18:38:29 +00001584multiclass N3VMulOpSL_HS<bits<4> op11_8,
1585 InstrItinClass itinD16, InstrItinClass itinD32,
1586 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001588 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001589 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001590 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001591 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001592 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001593 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1594 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001595 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001596 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1597 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001598}
Bob Wilson5bafff32009-06-22 23:27:02 +00001599
1600// Neon 3-argument intrinsics,
1601// element sizes of 8, 16 and 32 bits:
1602multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001603 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001604 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001605 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001606 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001607 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001608 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001609 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001610 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001611
1612 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001613 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001614 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001615 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001616 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001617 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001618 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001619}
1620
1621
1622// Neon Long 3-argument intrinsics.
1623
1624// First with only element sizes of 16 and 32 bits:
1625multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001626 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001627 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001628 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001629 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001631}
1632
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001633multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001634 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001635 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001636 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001637 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001638 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001639}
1640
Bob Wilson5bafff32009-06-22 23:27:02 +00001641// ....then also with element size of 8 bits:
1642multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 string OpcodeStr, string Dt, Intrinsic IntOp>
1644 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001645 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001647}
1648
1649
1650// Neon 2-register vector intrinsics,
1651// element sizes of 8, 16 and 32 bits:
1652multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001653 bits<5> op11_7, bit op4,
1654 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001655 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 // 64-bit vector types.
1657 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001660 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001662 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001663
1664 // 128-bit vector types.
1665 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001666 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001668 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001670 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001671}
1672
1673
1674// Neon Pairwise long 2-register intrinsics,
1675// element sizes of 8, 16 and 32 bits:
1676multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1677 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001678 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001679 // 64-bit vector types.
1680 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001686
1687 // 128-bit vector types.
1688 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001692 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001694}
1695
1696
1697// Neon Pairwise long 2-register accumulate intrinsics,
1698// element sizes of 8, 16 and 32 bits:
1699multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1700 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001701 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001702 // 64-bit vector types.
1703 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001704 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001709
1710 // 128-bit vector types.
1711 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001713 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001716 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001717}
1718
1719
1720// Neon 2-register vector shift by immediate,
1721// element sizes of 8, 16, 32 and 64 bits:
1722multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 InstrItinClass itin, string OpcodeStr, string Dt,
1724 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001725 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001726 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001727 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001728 let Inst{21-19} = 0b001; // imm6 = 001xxx
1729 }
1730 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001732 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1733 }
1734 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001736 let Inst{21} = 0b1; // imm6 = 1xxxxx
1737 }
1738 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001740 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001741
1742 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001743 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001744 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001745 let Inst{21-19} = 0b001; // imm6 = 001xxx
1746 }
1747 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001749 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1750 }
1751 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001753 let Inst{21} = 0b1; // imm6 = 1xxxxx
1754 }
1755 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001757 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001758}
1759
1760
1761// Neon Shift-Accumulate vector operations,
1762// element sizes of 8, 16, 32 and 64 bits:
1763multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001766 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001767 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001768 let Inst{21-19} = 0b001; // imm6 = 001xxx
1769 }
1770 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001772 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1773 }
1774 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001775 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001776 let Inst{21} = 0b1; // imm6 = 1xxxxx
1777 }
1778 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001780 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001781
1782 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001783 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001785 let Inst{21-19} = 0b001; // imm6 = 001xxx
1786 }
1787 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001789 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1790 }
1791 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001792 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001793 let Inst{21} = 0b1; // imm6 = 1xxxxx
1794 }
1795 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001797 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001798}
1799
1800
1801// Neon Shift-Insert vector operations,
1802// element sizes of 8, 16, 32 and 64 bits:
1803multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1804 string OpcodeStr, SDNode ShOp> {
1805 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001806 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001808 let Inst{21-19} = 0b001; // imm6 = 001xxx
1809 }
1810 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001812 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1813 }
1814 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001816 let Inst{21} = 0b1; // imm6 = 1xxxxx
1817 }
1818 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001820 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001821
1822 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001823 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001825 let Inst{21-19} = 0b001; // imm6 = 001xxx
1826 }
1827 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001829 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1830 }
1831 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001833 let Inst{21} = 0b1; // imm6 = 1xxxxx
1834 }
1835 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001836 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001837 // imm6 = xxxxxx
1838}
1839
1840// Neon Shift Long operations,
1841// element sizes of 8, 16, 32 bits:
1842multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001844 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001845 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001846 let Inst{21-19} = 0b001; // imm6 = 001xxx
1847 }
1848 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001850 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1851 }
1852 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001854 let Inst{21} = 0b1; // imm6 = 1xxxxx
1855 }
1856}
1857
1858// Neon Shift Narrow operations,
1859// element sizes of 16, 32, 64 bits:
1860multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001862 SDNode OpNode> {
1863 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001864 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001865 let Inst{21-19} = 0b001; // imm6 = 001xxx
1866 }
1867 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001869 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1870 }
1871 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001873 let Inst{21} = 0b1; // imm6 = 1xxxxx
1874 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001875}
1876
1877//===----------------------------------------------------------------------===//
1878// Instruction Definitions.
1879//===----------------------------------------------------------------------===//
1880
1881// Vector Add Operations.
1882
1883// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001884defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001885 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001886def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001887 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001888def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001889 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001890// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001891defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001892 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001893defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001894 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001895// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001896defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1897defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001899defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001901defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001903// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001904defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001905 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001906defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001907 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001908// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001909defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001911defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001913// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001914defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1915 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001916// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001917defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1918 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001919
1920// Vector Multiply Operations.
1921
1922// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001923defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1925def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001926 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001927def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001928 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001929def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001930 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001931def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001932 v4f32, v4f32, fmul, 1>;
1933defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1934def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1935def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1936 v2f32, fmul>;
1937
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001938def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1939 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1940 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1941 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001942 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001943 (SubReg_i16_lane imm:$lane)))>;
1944def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1945 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1946 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1947 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001948 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001949 (SubReg_i32_lane imm:$lane)))>;
1950def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1951 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1952 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1953 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001954 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001955 (SubReg_i32_lane imm:$lane)))>;
1956
Bob Wilson5bafff32009-06-22 23:27:02 +00001957// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001958defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1959 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001961defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1962 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001964def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001965 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1966 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001967 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1968 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001969 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 (SubReg_i16_lane imm:$lane)))>;
1971def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001972 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1973 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001974 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1975 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001976 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001977 (SubReg_i32_lane imm:$lane)))>;
1978
Bob Wilson5bafff32009-06-22 23:27:02 +00001979// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001980defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1981 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001983defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1984 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001985 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001986def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001987 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1988 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001989 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1990 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001991 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001992 (SubReg_i16_lane imm:$lane)))>;
1993def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001994 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1995 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001996 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1997 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001998 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001999 (SubReg_i32_lane imm:$lane)))>;
2000
Bob Wilson5bafff32009-06-22 23:27:02 +00002001// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002002defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002003 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002004defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002005 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002006def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002007 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002008defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002009 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002010defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002011 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002012
Bob Wilson5bafff32009-06-22 23:27:02 +00002013// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002014defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002015 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002016defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002017 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018
2019// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2020
2021// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002022defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2024def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002025 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002026def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002027 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002028defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2030def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002031 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002032def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002033 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002034
2035def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002036 (mul (v8i16 QPR:$src2),
2037 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2038 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002039 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002040 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002041 (SubReg_i16_lane imm:$lane)))>;
2042
2043def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002044 (mul (v4i32 QPR:$src2),
2045 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2046 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002047 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002048 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002049 (SubReg_i32_lane imm:$lane)))>;
2050
2051def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002052 (fmul (v4f32 QPR:$src2),
2053 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002054 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2055 (v4f32 QPR:$src2),
2056 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002057 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002058 (SubReg_i32_lane imm:$lane)))>;
2059
Bob Wilson5bafff32009-06-22 23:27:02 +00002060// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002061defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2062defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002063
Evan Chengf81bf152009-11-23 21:57:23 +00002064defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2065defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002066
Bob Wilson5bafff32009-06-22 23:27:02 +00002067// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002068defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2069 int_arm_neon_vqdmlal>;
2070defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002071
Bob Wilson5bafff32009-06-22 23:27:02 +00002072// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002073defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2075def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002076 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002077def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002078 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002079defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2081def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002082 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002083def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002084 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002085
2086def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002087 (mul (v8i16 QPR:$src2),
2088 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2089 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002091 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002092 (SubReg_i16_lane imm:$lane)))>;
2093
2094def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002095 (mul (v4i32 QPR:$src2),
2096 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2097 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002098 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002099 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 (SubReg_i32_lane imm:$lane)))>;
2101
2102def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002103 (fmul (v4f32 QPR:$src2),
2104 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2105 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002106 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002107 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002108 (SubReg_i32_lane imm:$lane)))>;
2109
Bob Wilson5bafff32009-06-22 23:27:02 +00002110// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002111defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2112defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002113
Evan Chengf81bf152009-11-23 21:57:23 +00002114defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2115defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002116
Bob Wilson5bafff32009-06-22 23:27:02 +00002117// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002118defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2119 int_arm_neon_vqdmlsl>;
2120defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121
2122// Vector Subtract Operations.
2123
2124// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002125defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002126 "vsub", "i", sub, 0>;
2127def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002128 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002129def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002130 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002131// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002132defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002133 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002134defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002135 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002136// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002137defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2138defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002139// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002140defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2141 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002143defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2144 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002146// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002147defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2148 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002150defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2151 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002152 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002153// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002154defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2155 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002156// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002157defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2158 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002159
2160// Vector Comparisons.
2161
2162// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002163defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002164 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2165def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002166 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002167def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002168 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002169// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002170defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2171 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002174defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002176defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2178def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002179 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002180def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002181 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002182// For disassembly only.
2183defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2184 "$dst, $src, #0">;
2185// For disassembly only.
2186defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2187 "$dst, $src, #0">;
2188
Bob Wilson5bafff32009-06-22 23:27:02 +00002189// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002190defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002192defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2194def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002195 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002196def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002197 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002198// For disassembly only.
2199defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2200 "$dst, $src, #0">;
2201// For disassembly only.
2202defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2203 "$dst, $src, #0">;
2204
Bob Wilson5bafff32009-06-22 23:27:02 +00002205// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002206def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002207 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002208def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002209 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002210// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002211def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002212 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002213def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002214 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002215// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002216defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002217 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002218
2219// Vector Bitwise Operations.
2220
2221// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002222def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2223 v2i32, v2i32, and, 1>;
2224def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2225 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
2227// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002228def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2229 v2i32, v2i32, xor, 1>;
2230def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2231 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002232
2233// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002234def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2235 v2i32, v2i32, or, 1>;
2236def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2237 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
2239// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002240def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002241 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002243 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2244 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002245def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002246 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002248 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2249 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002250
2251// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002252def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002253 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002255 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2256 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002257def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002258 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002260 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2261 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002262
2263// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002264def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002265 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002268def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002269 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2272def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2273def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2274
2275// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002276def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002277 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002279 [(set DPR:$dst,
2280 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002281 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002282def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002283 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002284 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 [(set QPR:$dst,
2286 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002287 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002290// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002291def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2292 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2293 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2294 [/* For disassembly only; pattern left blank */]>;
2295def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2296 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2297 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2298 [/* For disassembly only; pattern left blank */]>;
2299
Bob Wilson5bafff32009-06-22 23:27:02 +00002300// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002301// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002302def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2303 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2304 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2305 [/* For disassembly only; pattern left blank */]>;
2306def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2307 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2308 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2309 [/* For disassembly only; pattern left blank */]>;
2310
2311// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002312// for equivalent operations with different register constraints; it just
2313// inserts copies.
2314
2315// Vector Absolute Differences.
2316
2317// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002318defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2319 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002320 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002321defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2322 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002324def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002326def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002330defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002332defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002334
2335// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002336defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2337defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338
2339// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002340defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2341defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002342
2343// Vector Maximum and Minimum.
2344
2345// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002346defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002348defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2350def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2351 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2352def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2353 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002354
2355// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002356defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002358defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2360def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2361 v2f32, v2f32, int_arm_neon_vmins, 1>;
2362def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2363 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002364
2365// Vector Pairwise Operations.
2366
2367// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002368def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2369 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2370def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2371 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2372def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2373 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2374def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2375 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376
2377// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002378defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002380defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 int_arm_neon_vpaddlu>;
2382
2383// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002384defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002385 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002386defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 int_arm_neon_vpadalu>;
2388
2389// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002390def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2391 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2392def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2393 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2394def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2395 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2396def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2397 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2398def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2399 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2400def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2401 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2402def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2403 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002404
2405// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002406def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2407 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2408def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2409 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2410def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2411 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2412def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2413 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2414def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2415 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2416def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2417 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2418def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2419 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002420
2421// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2422
2423// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002424def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002427def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002430def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002432 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002433def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002435 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436
2437// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002438def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2439 IIC_VRECSD, "vrecps", "f32",
2440 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2441def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2442 IIC_VRECSQ, "vrecps", "f32",
2443 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444
2445// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002446def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002447 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002448 v2i32, v2i32, int_arm_neon_vrsqrte>;
2449def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002451 v4i32, v4i32, int_arm_neon_vrsqrte>;
2452def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002454 v2f32, v2f32, int_arm_neon_vrsqrte>;
2455def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002457 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002458
2459// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002460def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2461 IIC_VRECSD, "vrsqrts", "f32",
2462 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2463def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2464 IIC_VRECSQ, "vrsqrts", "f32",
2465 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002466
2467// Vector Shifts.
2468
2469// VSHL : Vector Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002470defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2471 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2472defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2473 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002474// VSHL : Vector Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002475defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002476// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002477defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2478defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002479
2480// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002481defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2482defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002483
2484// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002485class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002487 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002488 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2489 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002490 let Inst{21-16} = op21_16;
2491}
Evan Chengf81bf152009-11-23 21:57:23 +00002492def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002493 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002494def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002495 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002496def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002497 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498
2499// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002500defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2501 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002502
2503// VRSHL : Vector Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002504defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2505 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
2506defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2507 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002508// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002509defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2510defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002511
2512// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002513defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002514 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002515
2516// VQSHL : Vector Saturating Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002517defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2518 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2519defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2520 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002521// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002522defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2523defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002525defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002526
2527// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002528defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002529 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002530defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002531 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002532
2533// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002534defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002535 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002536
2537// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002538defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2539 IIC_VSHLi4Q, "vqrshl", "s",
2540 int_arm_neon_vqrshifts, 0>;
2541defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2542 IIC_VSHLi4Q, "vqrshl", "u",
2543 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002544
2545// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002546defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002547 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002548defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002549 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550
2551// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002552defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002553 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
2555// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002556defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2557defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002558// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002559defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2560defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002561
2562// VSLI : Vector Shift Left and Insert
Johnny Chen6c8648b2010-03-17 23:26:50 +00002563defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002564// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002565defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002566
2567// Vector Absolute and Saturating Absolute.
2568
2569// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002570defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002572 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002573def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002575 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002576def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002578 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002579
2580// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002581defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002583 int_arm_neon_vqabs>;
2584
2585// Vector Negate.
2586
2587def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2588def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2589
Evan Chengf81bf152009-11-23 21:57:23 +00002590class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002591 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002592 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002594class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002595 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002596 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002597 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2598
2599// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002600def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2601def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2602def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2603def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2604def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2605def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002608def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002609 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002610 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2612def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002613 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002614 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002615 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2616
2617def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2618def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2619def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2620def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2621def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2622def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2623
2624// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002625defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002626 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002627 int_arm_neon_vqneg>;
2628
2629// Vector Bit Counting Operations.
2630
2631// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002632defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 int_arm_neon_vcls>;
2635// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002636defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002637 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002638 int_arm_neon_vclz>;
2639// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002640def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002641 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002643def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 v16i8, v16i8, int_arm_neon_vcnt>;
2646
Johnny Chend8836042010-02-24 20:06:07 +00002647// Vector Swap -- for disassembly only.
2648def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2649 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2650 "vswp", "$dst, $src", "", []>;
2651def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2652 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2653 "vswp", "$dst, $src", "", []>;
2654
Bob Wilson5bafff32009-06-22 23:27:02 +00002655// Vector Move Operations.
2656
2657// VMOV : Vector Move (Register)
2658
Evan Chengf81bf152009-11-23 21:57:23 +00002659def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2660 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2661def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2662 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
2664// VMOV : Vector Move (Immediate)
2665
2666// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2667def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2668 return ARM::getVMOVImm(N, 1, *CurDAG);
2669}]>;
2670def vmovImm8 : PatLeaf<(build_vector), [{
2671 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2672}], VMOV_get_imm8>;
2673
2674// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2675def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2676 return ARM::getVMOVImm(N, 2, *CurDAG);
2677}]>;
2678def vmovImm16 : PatLeaf<(build_vector), [{
2679 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2680}], VMOV_get_imm16>;
2681
2682// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2683def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2684 return ARM::getVMOVImm(N, 4, *CurDAG);
2685}]>;
2686def vmovImm32 : PatLeaf<(build_vector), [{
2687 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2688}], VMOV_get_imm32>;
2689
2690// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2691def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2692 return ARM::getVMOVImm(N, 8, *CurDAG);
2693}]>;
2694def vmovImm64 : PatLeaf<(build_vector), [{
2695 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2696}], VMOV_get_imm64>;
2697
2698// Note: Some of the cmode bits in the following VMOV instructions need to
2699// be encoded based on the immed values.
2700
2701def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002702 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002704 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2705def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002706 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002708 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2709
Johnny Chen208d76c2009-12-01 00:02:02 +00002710def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002711 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002712 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002714def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002715 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2718
Johnny Chen208d76c2009-12-01 00:02:02 +00002719def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002720 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002723def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002724 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2727
2728def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002729 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2732def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002733 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2736
2737// VMOV : Vector Get Lane (move scalar to ARM core register)
2738
Johnny Chen131c4a52009-11-23 17:48:17 +00002739def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002740 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002741 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2743 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002744def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002745 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002746 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2748 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002749def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002750 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002751 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2753 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002754def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002755 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002756 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2758 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002759def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002760 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002761 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2763 imm:$lane))]>;
2764// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2765def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2766 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002767 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 (SubReg_i8_lane imm:$lane))>;
2769def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2770 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002771 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 (SubReg_i16_lane imm:$lane))>;
2773def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2774 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002775 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002776 (SubReg_i8_lane imm:$lane))>;
2777def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2778 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002779 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002780 (SubReg_i16_lane imm:$lane))>;
2781def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2782 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002783 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002785def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002786 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002787 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002788def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002789 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002790 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002792// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002794 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002795
2796
2797// VMOV : Vector Set Lane (move ARM core register to scalar)
2798
2799let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002800def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002801 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002802 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2804 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002805def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002806 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002807 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2809 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002810def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002811 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002812 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2814 GPR:$src2, imm:$lane))]>;
2815}
2816def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2817 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002818 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002819 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002820 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002821 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2823 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002824 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002825 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002826 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002827 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002828def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2829 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002830 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002831 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002832 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002833 (DSubReg_i32_reg imm:$lane)))>;
2834
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002835def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002836 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2837 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002838def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002839 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2840 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002841
2842//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002843// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002845 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002847def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2848 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002849def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002850 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2851def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2852 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2853
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002854def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2855 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2856def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2857 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2858def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2859 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2860
2861def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2862 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2863 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2864 arm_dsubreg_0)>;
2865def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2866 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2867 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2868 arm_dsubreg_0)>;
2869def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2870 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2871 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2872 arm_dsubreg_0)>;
2873
Bob Wilson5bafff32009-06-22 23:27:02 +00002874// VDUP : Vector Duplicate (from ARM core register to all elements)
2875
Evan Chengf81bf152009-11-23 21:57:23 +00002876class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002878 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002879 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002880class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002881 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002882 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002883 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002884
Evan Chengf81bf152009-11-23 21:57:23 +00002885def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2886def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2887def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2888def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2889def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2890def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002891
2892def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002893 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002894 [(set DPR:$dst, (v2f32 (NEONvdup
2895 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002896def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002897 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002898 [(set QPR:$dst, (v4f32 (NEONvdup
2899 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901// VDUP : Vector Duplicate Lane (from scalar to all elements)
2902
Evan Chengf81bf152009-11-23 21:57:23 +00002903class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2904 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002905 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002906 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002908 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909
Evan Chengf81bf152009-11-23 21:57:23 +00002910class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002911 ValueType ResTy, ValueType OpTy>
2912 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002913 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002915 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916
Bob Wilson507df402009-10-21 02:15:46 +00002917// Inst{19-16} is partially specified depending on the element size.
2918
Evan Chengf81bf152009-11-23 21:57:23 +00002919def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2920def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2921def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2922def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2923def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2924def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2925def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2926def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002927
Bob Wilson0ce37102009-08-14 05:08:32 +00002928def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2929 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2930 (DSubReg_i8_reg imm:$lane))),
2931 (SubReg_i8_lane imm:$lane)))>;
2932def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2933 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2934 (DSubReg_i16_reg imm:$lane))),
2935 (SubReg_i16_lane imm:$lane)))>;
2936def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2937 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2938 (DSubReg_i32_reg imm:$lane))),
2939 (SubReg_i32_lane imm:$lane)))>;
2940def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2941 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2942 (DSubReg_i32_reg imm:$lane))),
2943 (SubReg_i32_lane imm:$lane)))>;
2944
Johnny Chenda1aea42009-11-23 21:00:43 +00002945def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2946 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002947 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002948 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002949
Johnny Chenda1aea42009-11-23 21:00:43 +00002950def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2951 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002952 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002953 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002954
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002955def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2956 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002957 (i64 (EXTRACT_SUBREG QPR:$src,
2958 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002959 (DSubReg_f64_other_reg imm:$lane))>;
2960def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2961 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002962 (f64 (EXTRACT_SUBREG QPR:$src,
2963 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002964 (DSubReg_f64_other_reg imm:$lane))>;
2965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002967defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2968 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002970defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2971 "vqmovn", "s", int_arm_neon_vqmovns>;
2972defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2973 "vqmovn", "u", int_arm_neon_vqmovnu>;
2974defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2975 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002977defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2978 int_arm_neon_vmovls>;
2979defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2980 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002981
2982// Vector Conversions.
2983
Johnny Chen9e088762010-03-17 17:52:21 +00002984// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00002985def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
2986 v2i32, v2f32, fp_to_sint>;
2987def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
2988 v2i32, v2f32, fp_to_uint>;
2989def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
2990 v2f32, v2i32, sint_to_fp>;
2991def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
2992 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00002993
Johnny Chen6c8648b2010-03-17 23:26:50 +00002994def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
2995 v4i32, v4f32, fp_to_sint>;
2996def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
2997 v4i32, v4f32, fp_to_uint>;
2998def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
2999 v4f32, v4i32, sint_to_fp>;
3000def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3001 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003002
3003// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003004def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003006def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003007 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003008def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003009 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003010def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3012
Evan Chengf81bf152009-11-23 21:57:23 +00003013def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003014 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003015def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003016 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003017def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003019def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3021
Bob Wilsond8e17572009-08-12 22:31:50 +00003022// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003023
3024// VREV64 : Vector Reverse elements within 64-bit doublewords
3025
Evan Chengf81bf152009-11-23 21:57:23 +00003026class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003027 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003028 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003030 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003031class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003032 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003033 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003034 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003035 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003036
Evan Chengf81bf152009-11-23 21:57:23 +00003037def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3038def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3039def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3040def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003041
Evan Chengf81bf152009-11-23 21:57:23 +00003042def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3043def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3044def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3045def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003046
3047// VREV32 : Vector Reverse elements within 32-bit words
3048
Evan Chengf81bf152009-11-23 21:57:23 +00003049class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003050 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003051 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003053 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003054class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003055 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003056 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003058 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003059
Evan Chengf81bf152009-11-23 21:57:23 +00003060def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3061def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003062
Evan Chengf81bf152009-11-23 21:57:23 +00003063def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3064def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003065
3066// VREV16 : Vector Reverse elements within 16-bit halfwords
3067
Evan Chengf81bf152009-11-23 21:57:23 +00003068class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003069 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003070 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003071 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003072 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003073class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003074 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003075 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003076 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003077 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003078
Evan Chengf81bf152009-11-23 21:57:23 +00003079def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3080def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003081
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003082// Other Vector Shuffles.
3083
3084// VEXT : Vector Extract
3085
Evan Chengf81bf152009-11-23 21:57:23 +00003086class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003087 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3088 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003089 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003090 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3091 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003092
Evan Chengf81bf152009-11-23 21:57:23 +00003093class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003094 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3095 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003097 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3098 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003099
Evan Chengf81bf152009-11-23 21:57:23 +00003100def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3101def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3102def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3103def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003104
Evan Chengf81bf152009-11-23 21:57:23 +00003105def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3106def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3107def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3108def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003109
Bob Wilson64efd902009-08-08 05:53:00 +00003110// VTRN : Vector Transpose
3111
Evan Chengf81bf152009-11-23 21:57:23 +00003112def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3113def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3114def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003115
Evan Chengf81bf152009-11-23 21:57:23 +00003116def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3117def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3118def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003119
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003120// VUZP : Vector Unzip (Deinterleave)
3121
Evan Chengf81bf152009-11-23 21:57:23 +00003122def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3123def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3124def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003125
Evan Chengf81bf152009-11-23 21:57:23 +00003126def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3127def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3128def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003129
3130// VZIP : Vector Zip (Interleave)
3131
Evan Chengf81bf152009-11-23 21:57:23 +00003132def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3133def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3134def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003135
Evan Chengf81bf152009-11-23 21:57:23 +00003136def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3137def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3138def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003139
Bob Wilson114a2662009-08-12 20:51:55 +00003140// Vector Table Lookup and Table Extension.
3141
3142// VTBL : Vector Table Lookup
3143def VTBL1
3144 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003145 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003147 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003148let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003149def VTBL2
3150 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003151 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003152 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003153 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3154 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3155def VTBL3
3156 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003157 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003158 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003159 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3160 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3161def VTBL4
3162 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003163 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003164 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003165 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3166 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003167} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003168
3169// VTBX : Vector Table Extension
3170def VTBX1
3171 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003172 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003174 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3175 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003176let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003177def VTBX2
3178 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003179 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003180 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003181 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3182 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3183def VTBX3
3184 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003185 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003186 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003187 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3188 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3189def VTBX4
3190 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003191 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003192 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3193 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003194 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3195 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003196} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003197
Bob Wilson5bafff32009-06-22 23:27:02 +00003198//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003199// NEON instructions for single-precision FP math
3200//===----------------------------------------------------------------------===//
3201
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003202class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3203 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003204 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3205 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003206 arm_ssubreg_0)>;
3207
3208class N3VSPat<SDNode OpNode, NeonI Inst>
3209 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003210 (EXTRACT_SUBREG (v2f32
3211 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3212 SPR:$a, arm_ssubreg_0),
3213 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3214 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003215 arm_ssubreg_0)>;
3216
3217class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3218 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3219 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3220 SPR:$acc, arm_ssubreg_0),
3221 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3222 SPR:$a, arm_ssubreg_0),
3223 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3224 SPR:$b, arm_ssubreg_0)),
3225 arm_ssubreg_0)>;
3226
Evan Cheng1d2426c2009-08-07 19:30:41 +00003227// These need separate instructions because they must use DPR_VFP2 register
3228// class which have SPR sub-registers.
3229
3230// Vector Add Operations used for single-precision FP
3231let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003232def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3233def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003234
David Goodwin338268c2009-08-10 22:17:39 +00003235// Vector Sub Operations used for single-precision FP
3236let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003237def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3238def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003239
Evan Cheng1d2426c2009-08-07 19:30:41 +00003240// Vector Multiply Operations used for single-precision FP
3241let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003242def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3243def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003244
3245// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003246// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3247// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003248
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003249//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003250//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003251// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003252//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003253
3254//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003255//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003257//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003258
David Goodwin338268c2009-08-10 22:17:39 +00003259// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003260let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003261def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3262 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3263 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003264def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003265
David Goodwin338268c2009-08-10 22:17:39 +00003266// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003267let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003268def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3269 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3270 "vneg", "f32", "$dst, $src", "", []>;
3271def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003272
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003273// Vector Maximum used for single-precision FP
3274let neverHasSideEffects = 1 in
3275def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3276 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3277 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3278def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3279
3280// Vector Minimum used for single-precision FP
3281let neverHasSideEffects = 1 in
3282def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3283 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3284 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3285def : N3VSPat<NEONfmin, VMINfd_sfp>;
3286
David Goodwin338268c2009-08-10 22:17:39 +00003287// Vector Convert between single-precision FP and integer
3288let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003289def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3290 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003291def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003292
3293let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003294def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3295 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003296def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003297
3298let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003299def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3300 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003301def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003302
3303let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003304def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3305 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003306def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003307
Evan Cheng1d2426c2009-08-07 19:30:41 +00003308//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003309// Non-Instruction Patterns
3310//===----------------------------------------------------------------------===//
3311
3312// bit_convert
3313def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3314def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3315def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3316def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3317def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3318def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3319def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3320def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3321def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3322def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3323def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3324def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3325def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3326def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3327def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3328def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3329def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3330def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3331def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3332def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3333def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3334def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3335def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3336def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3337def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3338def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3339def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3340def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3341def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3342def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3343
3344def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3345def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3346def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3347def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3348def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3349def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3350def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3351def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3352def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3353def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3354def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3355def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3356def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3357def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3358def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3359def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3360def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3361def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3362def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3363def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3364def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3365def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3366def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3367def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3368def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3369def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3370def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3371def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3372def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3373def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;