blob: 1d5acc1d4d50fc7b3a5598147752c78b7c07454e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +000028def arm_f16tof32 : SDNode<"ARMISD::F16_TO_F32", SDT_ITOF>;
29def arm_f32tof16 : SDNode<"ARMISD::F32_TO_F16", SDT_FTOI>;
Chris Lattner48be23c2008-01-15 22:02:54 +000030def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000031def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
32def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000033def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000034
35//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000036// Operand Definitions.
37//
38
39
40def vfp_f32imm : Operand<f32>,
41 PatLeaf<(f32 fpimm), [{
42 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
43 }]> {
44 let PrintMethod = "printVFPf32ImmOperand";
45}
46
47def vfp_f64imm : Operand<f64>,
48 PatLeaf<(f64 fpimm), [{
49 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
50 }]> {
51 let PrintMethod = "printVFPf64ImmOperand";
52}
53
54
55//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000056// Load / store Instructions.
57//
58
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000059let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000060def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
61 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000062 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
Jim Grosbache5165492009-11-09 00:11:35 +000064def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
65 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000066 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000067} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000068
Jim Grosbache5165492009-11-09 00:11:35 +000069def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
70 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000071 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000072
Jim Grosbache5165492009-11-09 00:11:35 +000073def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
74 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000075 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000076
77//===----------------------------------------------------------------------===//
78// Load / store multiple Instructions.
79//
80
Evan Cheng0d92f5f2009-10-01 08:22:27 +000081let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +000082def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000083 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000084 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000085 let Inst{20} = 1;
86}
Evan Chenga8e29892007-01-19 07:51:42 +000087
Bob Wilson815baeb2010-03-13 01:08:20 +000088def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000089 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000090 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
91 let Inst{20} = 1;
92}
93
94def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
95 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +000096 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +000097 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +000098 "$addr.base = $wb", []> {
99 let Inst{20} = 1;
100}
101
102def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
103 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000104 IndexModeUpd, IIC_fpLoadm,
Bob Wilson2d357f62010-03-16 18:38:09 +0000105 "vldm${addr:submode}${p}\t${addr:base}!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000106 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000107 let Inst{20} = 1;
108}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000109} // mayLoad, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000111let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +0000112def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000113 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000114 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000115 let Inst{20} = 0;
116}
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Bob Wilson815baeb2010-03-13 01:08:20 +0000118def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000119 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000120 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
121 let Inst{20} = 0;
122}
123
124def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
125 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000127 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000128 "$addr.base = $wb", []> {
129 let Inst{20} = 0;
130}
131
132def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
133 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000134 IndexModeUpd, IIC_fpStorem,
Bob Wilson2d357f62010-03-16 18:38:09 +0000135 "vstm${addr:submode}${p}\t${addr:base}!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000136 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000137 let Inst{20} = 0;
138}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000139} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000140
141// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
142
143//===----------------------------------------------------------------------===//
144// FP Binary Operations.
145//
146
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000147def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000148 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000149 [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000150
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000151def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000152 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000153 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000155// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000156let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000157def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000158 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000159 [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Johnny Chen7edd8e32010-02-08 19:41:48 +0000161def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
162 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
163 [/* For disassembly only; pattern left blank */]>;
164
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000165def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000166 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000167 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000168
169def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
170 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
171 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000172}
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000174def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000175 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000176 [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000178def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000179 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000180 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
181
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000182def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000183 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000184 [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000186def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000187 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000188 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000189
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000190def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000191 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000192 [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000194def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000195 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000196 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000197
Chris Lattner72939122007-05-03 00:32:00 +0000198// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000199def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000200 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000201def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000202 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000203
204
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000205def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000206 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000207 [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000209def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000210 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000211 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
213//===----------------------------------------------------------------------===//
214// FP Unary Operations.
215//
216
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000217def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000218 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000219 [(set DPR:$dst, (fabs (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000221def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000222 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000223 [(set SPR:$dst, (fabs SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Cheng91449a82009-07-20 02:12:31 +0000225let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000226def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000227 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000228 [(arm_cmpfp0 (f64 DPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Johnny Chen7edd8e32010-02-08 19:41:48 +0000230def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
231 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
232 [/* For disassembly only; pattern left blank */]>;
233
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000234def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000235 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Evan Chenga8e29892007-01-19 07:51:42 +0000236 [(arm_cmpfp0 SPR:$a)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000237
238def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
239 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
240 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000241}
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000243def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000244 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000245 [(set DPR:$dst, (fextend SPR:$a))]>;
246
Evan Cheng96581d32008-11-11 02:11:05 +0000247// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache5165492009-11-09 00:11:35 +0000248def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
249 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwin3ca524e2009-07-10 17:03:29 +0000250 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000251 let Inst{27-23} = 0b11101;
252 let Inst{21-16} = 0b110111;
253 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000254 let Inst{7-6} = 0b11;
255 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000256}
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Johnny Chen2d658df2010-02-09 17:21:56 +0000258// Between half-precision and single-precision. For disassembly only.
259
260def VCVTBSH : ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
261 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000262 [(set SPR:$dst, (f32 (arm_f32tof16 SPR:$a)))]>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000263
264def VCVTBHS : ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
265 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000266 [(set SPR:$dst, (arm_f16tof32 SPR:$a))]>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000267
268def VCVTTSH : ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
269 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f32.f16\t$dst, $a",
270 [/* For disassembly only; pattern left blank */]>;
271
272def VCVTTHS : ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
273 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f16.f32\t$dst, $a",
274 [/* For disassembly only; pattern left blank */]>;
275
Evan Chengcd799b92009-06-12 20:46:18 +0000276let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000277def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000278 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000280def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000281 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000282} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000283
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000284def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000285 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000286 [(set DPR:$dst, (fneg (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000287
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000288def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000289 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000290 [(set SPR:$dst, (fneg SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000292def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000293 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000294 [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000296def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000297 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000298 [(set SPR:$dst, (fsqrt SPR:$a))]>;
299
300//===----------------------------------------------------------------------===//
301// FP <-> GPR Copies. Int <-> FP Conversions.
302//
303
Jim Grosbache5165492009-11-09 00:11:35 +0000304def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
305 IIC_VMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000306 [(set GPR:$dst, (bitconvert SPR:$src))]>;
307
Jim Grosbache5165492009-11-09 00:11:35 +0000308def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
309 IIC_VMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000310 [(set SPR:$dst, (bitconvert GPR:$src))]>;
311
Jim Grosbache5165492009-11-09 00:11:35 +0000312def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000313 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Jim Grosbache5165492009-11-09 00:11:35 +0000314 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000315 [/* FIXME: Can't write pattern for multiple result instr*/]> {
316 let Inst{7-6} = 0b00;
317}
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Johnny Chen23401d62010-02-08 17:26:09 +0000319def VMOVRRS : AVConv3I<0b11000101, 0b1010,
320 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
321 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
322 [/* For disassembly only; pattern left blank */]> {
323 let Inst{7-6} = 0b00;
324}
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// FMDHR: GPR -> SPR
327// FMDLR: GPR -> SPR
328
Jim Grosbache5165492009-11-09 00:11:35 +0000329def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000330 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Jim Grosbache5165492009-11-09 00:11:35 +0000331 IIC_VMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000332 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
333 let Inst{7-6} = 0b00;
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Johnny Chen23401d62010-02-08 17:26:09 +0000336def VMOVSRR : AVConv5I<0b11000100, 0b1010,
337 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
338 IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
339 [/* For disassembly only; pattern left blank */]> {
340 let Inst{7-6} = 0b00;
341}
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// FMRDH: SPR -> GPR
344// FMRDL: SPR -> GPR
345// FMRRS: SPR -> GPR
346// FMRX : SPR system reg -> GPR
347
348// FMSRR: GPR -> SPR
349
Evan Chenga8e29892007-01-19 07:51:42 +0000350// FMXR: GPR -> VFP Sstem reg
351
352
353// Int to FP:
354
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000355def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
356 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000357 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000358 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000359 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000360}
Evan Chenga8e29892007-01-19 07:51:42 +0000361
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000362def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
363 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000364 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000365 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000366 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000367}
Evan Chenga8e29892007-01-19 07:51:42 +0000368
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000369def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
370 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000371 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000372 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000373 let Inst{7} = 0; // u32
374}
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000376def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
377 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000378 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000379 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
380 let Inst{7} = 0; // u32
381}
Evan Chenga8e29892007-01-19 07:51:42 +0000382
383// FP to Int:
384// Always set Z bit in the instruction, i.e. "round towards zero" variants.
385
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000386def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000387 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000388 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000389 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000390 let Inst{7} = 1; // Z bit
391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000393def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000394 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000395 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000396 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
397 let Inst{7} = 1; // Z bit
398}
Evan Chenga8e29892007-01-19 07:51:42 +0000399
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000400def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000401 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000402 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000403 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 let Inst{7} = 1; // Z bit
405}
Evan Chenga8e29892007-01-19 07:51:42 +0000406
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000407def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000408 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000409 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000410 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
411 let Inst{7} = 1; // Z bit
412}
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Johnny Chen15b423f2010-02-08 22:02:41 +0000414// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
415// For disassembly only.
416
417def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
418 (outs SPR:$dst), (ins DPR:$a),
419 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
420 [/* For disassembly only; pattern left blank */]> {
421 let Inst{7} = 0; // Z bit
422}
423
424def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
425 (outs SPR:$dst), (ins SPR:$a),
426 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
427 [/* For disassembly only; pattern left blank */]> {
428 let Inst{7} = 0; // Z bit
429}
430
431def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
432 (outs SPR:$dst), (ins DPR:$a),
433 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
434 [/* For disassembly only; pattern left blank */]> {
435 let Inst{7} = 0; // Z bit
436}
437
438def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
439 (outs SPR:$dst), (ins SPR:$a),
440 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
441 [/* For disassembly only; pattern left blank */]> {
442 let Inst{7} = 0; // Z bit
443}
444
Johnny Chen27bb8d02010-02-11 18:17:16 +0000445// Convert between floating-point and fixed-point
446// Data type for fixed-point naming convention:
447// S16 (U=0, sx=0) -> SH
448// U16 (U=1, sx=0) -> UH
449// S32 (U=0, sx=1) -> SL
450// U32 (U=1, sx=1) -> UL
451
452let Constraints = "$a = $dst" in {
453
454// FP to Fixed-Point:
455
456def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
457 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
458 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
459 [/* For disassembly only; pattern left blank */]>;
460
461def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
462 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
463 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
464 [/* For disassembly only; pattern left blank */]>;
465
466def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
467 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
468 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
469 [/* For disassembly only; pattern left blank */]>;
470
471def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
472 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
473 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
474 [/* For disassembly only; pattern left blank */]>;
475
476def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
477 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
478 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
479 [/* For disassembly only; pattern left blank */]>;
480
481def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
482 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
483 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
484 [/* For disassembly only; pattern left blank */]>;
485
486def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
487 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
488 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
489 [/* For disassembly only; pattern left blank */]>;
490
491def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
492 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
493 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
494 [/* For disassembly only; pattern left blank */]>;
495
496// Fixed-Point to FP:
497
498def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
499 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
500 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
501 [/* For disassembly only; pattern left blank */]>;
502
503def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
504 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
505 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
506 [/* For disassembly only; pattern left blank */]>;
507
508def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
509 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
510 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
511 [/* For disassembly only; pattern left blank */]>;
512
513def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
514 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
515 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
516 [/* For disassembly only; pattern left blank */]>;
517
518def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
519 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
520 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
521 [/* For disassembly only; pattern left blank */]>;
522
523def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
524 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
525 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
526 [/* For disassembly only; pattern left blank */]>;
527
528def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
529 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
530 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
531 [/* For disassembly only; pattern left blank */]>;
532
533def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
534 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
535 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
536 [/* For disassembly only; pattern left blank */]>;
537
538} // End of 'let Constraints = "$src = $dst" in'
539
Evan Chenga8e29892007-01-19 07:51:42 +0000540//===----------------------------------------------------------------------===//
541// FP FMA Operations.
542//
543
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000544def VMLAD : ADbI<0b11100, 0b00, 0, 0,
545 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000546 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000547 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
548 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000549 RegConstraint<"$dstin = $dst">;
550
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000551def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
552 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000553 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000554 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
555 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000556
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000557def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
558 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000559 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000560 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
561 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000562 RegConstraint<"$dstin = $dst">;
563
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000564def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
565 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000566 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000567 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
568 RegConstraint<"$dstin = $dst">;
569
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000570def VMLSD : ADbI<0b11100, 0b00, 1, 0,
571 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000572 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000573 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
574 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000575 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000576
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000577def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
578 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000579 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000580 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000581 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000582
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000583def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000584 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000585def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000586 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000587
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000588def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
589 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000590 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000591 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
592 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000593 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000595def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
596 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000597 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000598 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000599 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000600
601//===----------------------------------------------------------------------===//
602// FP Conditional moves.
603//
604
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000605def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000606 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000607 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000608 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
609 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000610
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000611def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000612 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000613 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000614 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
615 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000616
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000617def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000618 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000619 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000620 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
621 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000622
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000623def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000624 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000625 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000626 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
627 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000628
629
630//===----------------------------------------------------------------------===//
631// Misc.
632//
633
Evan Cheng1e13c792009-11-10 19:44:56 +0000634// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
635// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000636let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000637def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000638 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000639 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000640 let Inst{27-20} = 0b11101111;
641 let Inst{19-16} = 0b0001;
642 let Inst{15-12} = 0b1111;
643 let Inst{11-8} = 0b1010;
644 let Inst{7} = 0;
645 let Inst{4} = 1;
646}
Evan Cheng39382422009-10-28 01:44:26 +0000647
Johnny Chenc9745042010-02-09 22:35:38 +0000648// FPSCR <-> GPR (for disassembly only)
649
650let Uses = [FPSCR] in {
651def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
652 "\t$dst, fpscr",
653 [/* For disassembly only; pattern left blank */]> {
654 let Inst{27-20} = 0b11101111;
655 let Inst{19-16} = 0b0001;
656 let Inst{11-8} = 0b1010;
657 let Inst{7} = 0;
658 let Inst{4} = 1;
659}
660}
661
662let Defs = [FPSCR] in {
663def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, "vmsr",
664 "\tfpscr, $src",
665 [/* For disassembly only; pattern left blank */]> {
666 let Inst{27-20} = 0b11101110;
667 let Inst{19-16} = 0b0001;
668 let Inst{11-8} = 0b1010;
669 let Inst{7} = 0;
670 let Inst{4} = 1;
671}
672}
Evan Cheng39382422009-10-28 01:44:26 +0000673
674// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000675let isReMaterializable = 1 in {
676def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
677 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000678 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000679 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
680 let Inst{27-23} = 0b11101;
681 let Inst{21-20} = 0b11;
682 let Inst{11-9} = 0b101;
683 let Inst{8} = 1;
684 let Inst{7-4} = 0b0000;
685}
686
Evan Cheng39382422009-10-28 01:44:26 +0000687def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
688 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000689 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000690 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
691 let Inst{27-23} = 0b11101;
692 let Inst{21-20} = 0b11;
693 let Inst{11-9} = 0b101;
694 let Inst{8} = 0;
695 let Inst{7-4} = 0b0000;
696}
Evan Cheng39382422009-10-28 01:44:26 +0000697}