Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Grosbach | e5d20f9 | 2008-09-11 21:41:29 +0000 | [diff] [blame] | 10 | // This file describes the ARM VFP instruction set. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | def SDT_FTOI : |
| 15 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 16 | def SDT_ITOF : |
| 17 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 18 | def SDT_CMPFP0 : |
| 19 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 20 | def SDT_VMOVDRR : |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 22 | SDTCisSameAs<1, 2>]>; |
| 23 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 24 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 25 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 26 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 27 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 28 | def arm_f16tof32 : SDNode<"ARMISD::F16_TO_F32", SDT_ITOF>; |
| 29 | def arm_f32tof16 : SDNode<"ARMISD::F32_TO_F16", SDT_FTOI>; |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 30 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 31 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 32 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 33 | def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 34 | |
| 35 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 36 | // Operand Definitions. |
| 37 | // |
| 38 | |
| 39 | |
| 40 | def vfp_f32imm : Operand<f32>, |
| 41 | PatLeaf<(f32 fpimm), [{ |
| 42 | return ARM::getVFPf32Imm(N->getValueAPF()) != -1; |
| 43 | }]> { |
| 44 | let PrintMethod = "printVFPf32ImmOperand"; |
| 45 | } |
| 46 | |
| 47 | def vfp_f64imm : Operand<f64>, |
| 48 | PatLeaf<(f64 fpimm), [{ |
| 49 | return ARM::getVFPf64Imm(N->getValueAPF()) != -1; |
| 50 | }]> { |
| 51 | let PrintMethod = "printVFPf64ImmOperand"; |
| 52 | } |
| 53 | |
| 54 | |
| 55 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 56 | // Load / store Instructions. |
| 57 | // |
| 58 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 59 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 60 | def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr), |
| 61 | IIC_fpLoad64, "vldr", ".64\t$dst, $addr", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 62 | [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 64 | def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr), |
| 65 | IIC_fpLoad32, "vldr", ".32\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 67 | } // canFoldAsLoad |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 69 | def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr), |
| 70 | IIC_fpStore64, "vstr", ".64\t$src, $addr", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 71 | [(store (f64 DPR:$src), addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 73 | def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr), |
| 74 | IIC_fpStore32, "vstr", ".32\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | [(store SPR:$src, addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 76 | |
| 77 | //===----------------------------------------------------------------------===// |
| 78 | // Load / store multiple Instructions. |
| 79 | // |
| 80 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 81 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 82 | def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 83 | variable_ops), IndexModeNone, IIC_fpLoadm, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 84 | "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 85 | let Inst{20} = 1; |
| 86 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 88 | def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 89 | variable_ops), IndexModeNone, IIC_fpLoadm, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 90 | "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> { |
| 91 | let Inst{20} = 1; |
| 92 | } |
| 93 | |
| 94 | def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p, |
| 95 | reglist:$dsts, variable_ops), |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 96 | IndexModeUpd, IIC_fpLoadm, |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame^] | 97 | "vldm${addr:submode}${p}\t${addr:base}!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 98 | "$addr.base = $wb", []> { |
| 99 | let Inst{20} = 1; |
| 100 | } |
| 101 | |
| 102 | def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p, |
| 103 | reglist:$dsts, variable_ops), |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 104 | IndexModeUpd, IIC_fpLoadm, |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame^] | 105 | "vldm${addr:submode}${p}\t${addr:base}!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 106 | "$addr.base = $wb", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 107 | let Inst{20} = 1; |
| 108 | } |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 109 | } // mayLoad, hasExtraDefRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 111 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 112 | def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 113 | variable_ops), IndexModeNone, IIC_fpStorem, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 114 | "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 115 | let Inst{20} = 0; |
| 116 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 118 | def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 119 | variable_ops), IndexModeNone, IIC_fpStorem, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 120 | "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> { |
| 121 | let Inst{20} = 0; |
| 122 | } |
| 123 | |
| 124 | def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p, |
| 125 | reglist:$srcs, variable_ops), |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 126 | IndexModeUpd, IIC_fpStorem, |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame^] | 127 | "vstm${addr:submode}${p}\t${addr:base}!, $srcs", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 128 | "$addr.base = $wb", []> { |
| 129 | let Inst{20} = 0; |
| 130 | } |
| 131 | |
| 132 | def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p, |
| 133 | reglist:$srcs, variable_ops), |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 134 | IndexModeUpd, IIC_fpStorem, |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame^] | 135 | "vstm${addr:submode}${p}\t${addr:base}!, $srcs", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 136 | "$addr.base = $wb", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 137 | let Inst{20} = 0; |
| 138 | } |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 139 | } // mayStore, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 140 | |
| 141 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 142 | |
| 143 | //===----------------------------------------------------------------------===// |
| 144 | // FP Binary Operations. |
| 145 | // |
| 146 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 147 | def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 148 | IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 149 | [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 150 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 151 | def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 152 | IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 153 | [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 155 | // These are encoded as unary instructions. |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 156 | let Defs = [FPSCR] in { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 157 | def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 158 | IIC_fpCMP64, "vcmpe", ".f64\t$a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 159 | [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 160 | |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 161 | def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b), |
| 162 | IIC_fpCMP64, "vcmp", ".f64\t$a, $b", |
| 163 | [/* For disassembly only; pattern left blank */]>; |
| 164 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 165 | def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 166 | IIC_fpCMP32, "vcmpe", ".f32\t$a, $b", |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 167 | [(arm_cmpfp SPR:$a, SPR:$b)]>; |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 168 | |
| 169 | def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b), |
| 170 | IIC_fpCMP32, "vcmp", ".f32\t$a, $b", |
| 171 | [/* For disassembly only; pattern left blank */]>; |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 172 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 173 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 174 | def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 175 | IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 176 | [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 177 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 178 | def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 179 | IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 180 | [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>; |
| 181 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 182 | def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 183 | IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 184 | [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 185 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 186 | def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 187 | IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 188 | [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 189 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 190 | def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 191 | IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 192 | [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 194 | def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 195 | IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b", |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 196 | [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 198 | // Match reassociated forms only if not sign dependent rounding. |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 199 | def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 200 | (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 201 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 202 | (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 203 | |
| 204 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 205 | def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 206 | IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 207 | [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 209 | def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 210 | IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b", |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 211 | [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | |
| 213 | //===----------------------------------------------------------------------===// |
| 214 | // FP Unary Operations. |
| 215 | // |
| 216 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 217 | def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 218 | IIC_fpUNA64, "vabs", ".f64\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 219 | [(set DPR:$dst, (fabs (f64 DPR:$a)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 220 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 221 | def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 222 | IIC_fpUNA32, "vabs", ".f32\t$dst, $a", |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 223 | [(set SPR:$dst, (fabs SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 | |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 225 | let Defs = [FPSCR] in { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 226 | def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a), |
Jim Grosbach | 43cca69 | 2009-11-09 15:27:51 +0000 | [diff] [blame] | 227 | IIC_fpCMP64, "vcmpe", ".f64\t$a, #0", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 228 | [(arm_cmpfp0 (f64 DPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 230 | def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a), |
| 231 | IIC_fpCMP64, "vcmp", ".f64\t$a, #0", |
| 232 | [/* For disassembly only; pattern left blank */]>; |
| 233 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 234 | def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a), |
Jim Grosbach | 43cca69 | 2009-11-09 15:27:51 +0000 | [diff] [blame] | 235 | IIC_fpCMP32, "vcmpe", ".f32\t$a, #0", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | [(arm_cmpfp0 SPR:$a)]>; |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 237 | |
| 238 | def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a), |
| 239 | IIC_fpCMP32, "vcmp", ".f32\t$a, #0", |
| 240 | [/* For disassembly only; pattern left blank */]>; |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 241 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 243 | def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 244 | IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 245 | [(set DPR:$dst, (fextend SPR:$a))]>; |
| 246 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 247 | // Special case encoding: bits 11-8 is 0b1011. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 248 | def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm, |
| 249 | IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a", |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 250 | [(set SPR:$dst, (fround DPR:$a))]> { |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 251 | let Inst{27-23} = 0b11101; |
| 252 | let Inst{21-16} = 0b110111; |
| 253 | let Inst{11-8} = 0b1011; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 254 | let Inst{7-6} = 0b11; |
| 255 | let Inst{4} = 0; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 256 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 257 | |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 258 | // Between half-precision and single-precision. For disassembly only. |
| 259 | |
| 260 | def VCVTBSH : ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a), |
| 261 | /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f32.f16\t$dst, $a", |
Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 262 | [(set SPR:$dst, (f32 (arm_f32tof16 SPR:$a)))]>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 263 | |
| 264 | def VCVTBHS : ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a), |
| 265 | /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f16.f32\t$dst, $a", |
Anton Korobeynikov | bec3dd2 | 2010-03-14 18:42:31 +0000 | [diff] [blame] | 266 | [(set SPR:$dst, (arm_f16tof32 SPR:$a))]>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 267 | |
| 268 | def VCVTTSH : ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a), |
| 269 | /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f32.f16\t$dst, $a", |
| 270 | [/* For disassembly only; pattern left blank */]>; |
| 271 | |
| 272 | def VCVTTHS : ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a), |
| 273 | /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f16.f32\t$dst, $a", |
| 274 | [/* For disassembly only; pattern left blank */]>; |
| 275 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 276 | let neverHasSideEffects = 1 in { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 277 | def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 278 | IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 279 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 280 | def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 281 | IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 282 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 283 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 284 | def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 285 | IIC_fpUNA64, "vneg", ".f64\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 286 | [(set DPR:$dst, (fneg (f64 DPR:$a)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 287 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 288 | def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 289 | IIC_fpUNA32, "vneg", ".f32\t$dst, $a", |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 290 | [(set SPR:$dst, (fneg SPR:$a))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 292 | def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 293 | IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 294 | [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 295 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 296 | def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 297 | IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | [(set SPR:$dst, (fsqrt SPR:$a))]>; |
| 299 | |
| 300 | //===----------------------------------------------------------------------===// |
| 301 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 302 | // |
| 303 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 304 | def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src), |
| 305 | IIC_VMOVSI, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 306 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 307 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 308 | def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src), |
| 309 | IIC_VMOVIS, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 311 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 312 | def VMOVRRD : AVConv3I<0b11000101, 0b1011, |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 313 | (outs GPR:$wb, GPR:$dst2), (ins DPR:$src), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 314 | IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src", |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 315 | [/* FIXME: Can't write pattern for multiple result instr*/]> { |
| 316 | let Inst{7-6} = 0b00; |
| 317 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 319 | def VMOVRRS : AVConv3I<0b11000101, 0b1010, |
| 320 | (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2), |
| 321 | IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2", |
| 322 | [/* For disassembly only; pattern left blank */]> { |
| 323 | let Inst{7-6} = 0b00; |
| 324 | } |
| 325 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | // FMDHR: GPR -> SPR |
| 327 | // FMDLR: GPR -> SPR |
| 328 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 329 | def VMOVDRR : AVConv5I<0b11000100, 0b1011, |
Evan Cheng | 38b6fd6 | 2008-12-11 22:02:02 +0000 | [diff] [blame] | 330 | (outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 331 | IIC_VMOVID, "vmov", "\t$dst, $src1, $src2", |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 332 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> { |
| 333 | let Inst{7-6} = 0b00; |
| 334 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 335 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 336 | def VMOVSRR : AVConv5I<0b11000100, 0b1010, |
| 337 | (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2), |
| 338 | IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2", |
| 339 | [/* For disassembly only; pattern left blank */]> { |
| 340 | let Inst{7-6} = 0b00; |
| 341 | } |
| 342 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | // FMRDH: SPR -> GPR |
| 344 | // FMRDL: SPR -> GPR |
| 345 | // FMRRS: SPR -> GPR |
| 346 | // FMRX : SPR system reg -> GPR |
| 347 | |
| 348 | // FMSRR: GPR -> SPR |
| 349 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | // FMXR: GPR -> VFP Sstem reg |
| 351 | |
| 352 | |
| 353 | // Int to FP: |
| 354 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 355 | def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011, |
| 356 | (outs DPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 357 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 358 | [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 359 | let Inst{7} = 1; // s32 |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 360 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 361 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 362 | def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010, |
| 363 | (outs SPR:$dst),(ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 364 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 365 | [(set SPR:$dst, (arm_sitof SPR:$a))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 366 | let Inst{7} = 1; // s32 |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 367 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 369 | def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011, |
| 370 | (outs DPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 371 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 372 | [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 373 | let Inst{7} = 0; // u32 |
| 374 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 375 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 376 | def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010, |
| 377 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 378 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a", |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 379 | [(set SPR:$dst, (arm_uitof SPR:$a))]> { |
| 380 | let Inst{7} = 0; // u32 |
| 381 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 382 | |
| 383 | // FP to Int: |
| 384 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 385 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 386 | def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 387 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 388 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 389 | [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 390 | let Inst{7} = 1; // Z bit |
| 391 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 392 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 393 | def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 394 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 395 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 396 | [(set SPR:$dst, (arm_ftosi SPR:$a))]> { |
| 397 | let Inst{7} = 1; // Z bit |
| 398 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 399 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 400 | def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 401 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 402 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 403 | [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 404 | let Inst{7} = 1; // Z bit |
| 405 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 406 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 407 | def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 408 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 409 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 410 | [(set SPR:$dst, (arm_ftoui SPR:$a))]> { |
| 411 | let Inst{7} = 1; // Z bit |
| 412 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 413 | |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 414 | // And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR. |
| 415 | // For disassembly only. |
| 416 | |
| 417 | def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011, |
| 418 | (outs SPR:$dst), (ins DPR:$a), |
| 419 | IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a", |
| 420 | [/* For disassembly only; pattern left blank */]> { |
| 421 | let Inst{7} = 0; // Z bit |
| 422 | } |
| 423 | |
| 424 | def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010, |
| 425 | (outs SPR:$dst), (ins SPR:$a), |
| 426 | IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a", |
| 427 | [/* For disassembly only; pattern left blank */]> { |
| 428 | let Inst{7} = 0; // Z bit |
| 429 | } |
| 430 | |
| 431 | def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011, |
| 432 | (outs SPR:$dst), (ins DPR:$a), |
| 433 | IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a", |
| 434 | [/* For disassembly only; pattern left blank */]> { |
| 435 | let Inst{7} = 0; // Z bit |
| 436 | } |
| 437 | |
| 438 | def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010, |
| 439 | (outs SPR:$dst), (ins SPR:$a), |
| 440 | IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a", |
| 441 | [/* For disassembly only; pattern left blank */]> { |
| 442 | let Inst{7} = 0; // Z bit |
| 443 | } |
| 444 | |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 445 | // Convert between floating-point and fixed-point |
| 446 | // Data type for fixed-point naming convention: |
| 447 | // S16 (U=0, sx=0) -> SH |
| 448 | // U16 (U=1, sx=0) -> UH |
| 449 | // S32 (U=0, sx=1) -> SL |
| 450 | // U32 (U=1, sx=1) -> UL |
| 451 | |
| 452 | let Constraints = "$a = $dst" in { |
| 453 | |
| 454 | // FP to Fixed-Point: |
| 455 | |
| 456 | def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0, |
| 457 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 458 | IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits", |
| 459 | [/* For disassembly only; pattern left blank */]>; |
| 460 | |
| 461 | def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0, |
| 462 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 463 | IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits", |
| 464 | [/* For disassembly only; pattern left blank */]>; |
| 465 | |
| 466 | def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1, |
| 467 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 468 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits", |
| 469 | [/* For disassembly only; pattern left blank */]>; |
| 470 | |
| 471 | def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1, |
| 472 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 473 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits", |
| 474 | [/* For disassembly only; pattern left blank */]>; |
| 475 | |
| 476 | def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0, |
| 477 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 478 | IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits", |
| 479 | [/* For disassembly only; pattern left blank */]>; |
| 480 | |
| 481 | def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0, |
| 482 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 483 | IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits", |
| 484 | [/* For disassembly only; pattern left blank */]>; |
| 485 | |
| 486 | def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1, |
| 487 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 488 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits", |
| 489 | [/* For disassembly only; pattern left blank */]>; |
| 490 | |
| 491 | def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1, |
| 492 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 493 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits", |
| 494 | [/* For disassembly only; pattern left blank */]>; |
| 495 | |
| 496 | // Fixed-Point to FP: |
| 497 | |
| 498 | def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0, |
| 499 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 500 | IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits", |
| 501 | [/* For disassembly only; pattern left blank */]>; |
| 502 | |
| 503 | def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0, |
| 504 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 505 | IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits", |
| 506 | [/* For disassembly only; pattern left blank */]>; |
| 507 | |
| 508 | def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1, |
| 509 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 510 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits", |
| 511 | [/* For disassembly only; pattern left blank */]>; |
| 512 | |
| 513 | def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1, |
| 514 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 515 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits", |
| 516 | [/* For disassembly only; pattern left blank */]>; |
| 517 | |
| 518 | def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0, |
| 519 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 520 | IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits", |
| 521 | [/* For disassembly only; pattern left blank */]>; |
| 522 | |
| 523 | def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0, |
| 524 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 525 | IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits", |
| 526 | [/* For disassembly only; pattern left blank */]>; |
| 527 | |
| 528 | def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1, |
| 529 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 530 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits", |
| 531 | [/* For disassembly only; pattern left blank */]>; |
| 532 | |
| 533 | def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1, |
| 534 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 535 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits", |
| 536 | [/* For disassembly only; pattern left blank */]>; |
| 537 | |
| 538 | } // End of 'let Constraints = "$src = $dst" in' |
| 539 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 540 | //===----------------------------------------------------------------------===// |
| 541 | // FP FMA Operations. |
| 542 | // |
| 543 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 544 | def VMLAD : ADbI<0b11100, 0b00, 0, 0, |
| 545 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 546 | IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 547 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), |
| 548 | (f64 DPR:$dstin)))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | RegConstraint<"$dstin = $dst">; |
| 550 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 551 | def VMLAS : ASbIn<0b11100, 0b00, 0, 0, |
| 552 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 553 | IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 554 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 555 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 556 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 557 | def VNMLSD : ADbI<0b11100, 0b01, 0, 0, |
| 558 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 559 | IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 560 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), |
| 561 | (f64 DPR:$dstin)))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 562 | RegConstraint<"$dstin = $dst">; |
| 563 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 564 | def VNMLSS : ASbI<0b11100, 0b01, 0, 0, |
| 565 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 566 | IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 567 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 568 | RegConstraint<"$dstin = $dst">; |
| 569 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 570 | def VMLSD : ADbI<0b11100, 0b00, 1, 0, |
| 571 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 572 | IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 573 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), |
| 574 | (f64 DPR:$dstin)))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 575 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 576 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 577 | def VMLSS : ASbIn<0b11100, 0b00, 1, 0, |
| 578 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 579 | IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 580 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 581 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 582 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 583 | def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 584 | (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 585 | def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 586 | (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 587 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 588 | def VNMLAD : ADbI<0b11100, 0b01, 1, 0, |
| 589 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 590 | IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 591 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), |
| 592 | (f64 DPR:$dstin)))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 593 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 594 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 595 | def VNMLAS : ASbI<0b11100, 0b01, 1, 0, |
| 596 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 597 | IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 598 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 599 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 600 | |
| 601 | //===----------------------------------------------------------------------===// |
| 602 | // FP Conditional moves. |
| 603 | // |
| 604 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 605 | def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 606 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 607 | IIC_fpUNA64, "vmov", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 608 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 609 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 611 | def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 612 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 613 | IIC_fpUNA32, "vmov", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 614 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 615 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 616 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 617 | def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 618 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 619 | IIC_fpUNA64, "vneg", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 620 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 621 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 622 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 623 | def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 624 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 625 | IIC_fpUNA32, "vneg", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 626 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 627 | RegConstraint<"$false = $dst">; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 628 | |
| 629 | |
| 630 | //===----------------------------------------------------------------------===// |
| 631 | // Misc. |
| 632 | // |
| 633 | |
Evan Cheng | 1e13c79 | 2009-11-10 19:44:56 +0000 | [diff] [blame] | 634 | // APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags |
| 635 | // to APSR. |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 636 | let Defs = [CPSR], Uses = [FPSCR] in |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 637 | def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs", |
Jim Grosbach | f4cbc0e | 2009-11-13 01:17:22 +0000 | [diff] [blame] | 638 | "\tapsr_nzcv, fpscr", |
Evan Cheng | dd22a45 | 2009-10-27 00:20:49 +0000 | [diff] [blame] | 639 | [(arm_fmstat)]> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 640 | let Inst{27-20} = 0b11101111; |
| 641 | let Inst{19-16} = 0b0001; |
| 642 | let Inst{15-12} = 0b1111; |
| 643 | let Inst{11-8} = 0b1010; |
| 644 | let Inst{7} = 0; |
| 645 | let Inst{4} = 1; |
| 646 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 647 | |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 648 | // FPSCR <-> GPR (for disassembly only) |
| 649 | |
| 650 | let Uses = [FPSCR] in { |
| 651 | def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs", |
| 652 | "\t$dst, fpscr", |
| 653 | [/* For disassembly only; pattern left blank */]> { |
| 654 | let Inst{27-20} = 0b11101111; |
| 655 | let Inst{19-16} = 0b0001; |
| 656 | let Inst{11-8} = 0b1010; |
| 657 | let Inst{7} = 0; |
| 658 | let Inst{4} = 1; |
| 659 | } |
| 660 | } |
| 661 | |
| 662 | let Defs = [FPSCR] in { |
| 663 | def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, "vmsr", |
| 664 | "\tfpscr, $src", |
| 665 | [/* For disassembly only; pattern left blank */]> { |
| 666 | let Inst{27-20} = 0b11101110; |
| 667 | let Inst{19-16} = 0b0001; |
| 668 | let Inst{11-8} = 0b1010; |
| 669 | let Inst{7} = 0; |
| 670 | let Inst{4} = 1; |
| 671 | } |
| 672 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 673 | |
| 674 | // Materialize FP immediates. VFP3 only. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 675 | let isReMaterializable = 1 in { |
| 676 | def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm), |
| 677 | VFPMiscFrm, IIC_VMOVImm, |
Evan Cheng | 9d172d5 | 2009-11-24 01:05:23 +0000 | [diff] [blame] | 678 | "vmov", ".f64\t$dst, $imm", |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 679 | [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> { |
| 680 | let Inst{27-23} = 0b11101; |
| 681 | let Inst{21-20} = 0b11; |
| 682 | let Inst{11-9} = 0b101; |
| 683 | let Inst{8} = 1; |
| 684 | let Inst{7-4} = 0b0000; |
| 685 | } |
| 686 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 687 | def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm), |
| 688 | VFPMiscFrm, IIC_VMOVImm, |
Evan Cheng | 9d172d5 | 2009-11-24 01:05:23 +0000 | [diff] [blame] | 689 | "vmov", ".f32\t$dst, $imm", |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 690 | [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> { |
| 691 | let Inst{27-23} = 0b11101; |
| 692 | let Inst{21-20} = 0b11; |
| 693 | let Inst{11-9} = 0b101; |
| 694 | let Inst{8} = 0; |
| 695 | let Inst{7-4} = 0b0000; |
| 696 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 697 | } |