Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
| 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 20 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; |
| 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; |
| 27 | |
| 28 | |
| 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 30 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
| 37 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
| 52 | // Break imm's up into two pieces: an immediate + a left shift. |
| 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 54 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 67 | }]>; |
| 68 | |
| 69 | // Define Thumb specific addressing modes. |
| 70 | |
| 71 | // t_addrmode_rr := reg + reg |
| 72 | // |
| 73 | def t_addrmode_rr : Operand<i32>, |
| 74 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 75 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 76 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 79 | // t_addrmode_s4 := reg + reg |
| 80 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 82 | def t_addrmode_s4 : Operand<i32>, |
| 83 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 84 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 85 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | |
| 88 | // t_addrmode_s2 := reg + reg |
| 89 | // reg + imm5 * 2 |
| 90 | // |
| 91 | def t_addrmode_s2 : Operand<i32>, |
| 92 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 93 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 94 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | |
| 97 | // t_addrmode_s1 := reg + reg |
| 98 | // reg + imm5 |
| 99 | // |
| 100 | def t_addrmode_s1 : Operand<i32>, |
| 101 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 102 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 103 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | // t_addrmode_sp := sp + imm8 * 4 |
| 107 | // |
| 108 | def t_addrmode_sp : Operand<i32>, |
| 109 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 110 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 111 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | //===----------------------------------------------------------------------===// |
| 115 | // Miscellaneous Instructions. |
| 116 | // |
| 117 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 118 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | def tADJCALLSTACKUP : |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 120 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 121 | "@ tADJCALLSTACKUP $amt1", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 122 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 123 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 124 | def tADJCALLSTACKDOWN : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 125 | PseudoInst<(outs), (ins i32imm:$amt), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 126 | "@ tADJCALLSTACKDOWN $amt", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 127 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 128 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame^] | 130 | // For both thumb1 and thumb2. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 131 | let isNotDuplicable = 1 in |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame^] | 132 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), |
| 133 | "$cp:\n\tadd $dst, pc", |
| 134 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 136 | // PC relative add. |
| 137 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), |
| 138 | "add $dst, pc, $rhs * 4", []>; |
| 139 | |
| 140 | // ADD rd, sp, #imm8 |
| 141 | // FIXME: hard code sp? |
| 142 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), |
| 143 | "add $dst, $sp, $rhs * 4 @ addrspi", []>; |
| 144 | |
| 145 | // ADD sp, sp, #imm7 |
| 146 | // FIXME: hard code sp? |
| 147 | def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 148 | "add $dst, $rhs * 4", []>; |
| 149 | |
| 150 | // FIXME: Make use of the following? |
| 151 | // ADD rm, sp, rm |
| 152 | // ADD sp, rm |
| 153 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | //===----------------------------------------------------------------------===// |
| 155 | // Control Flow Instructions. |
| 156 | // |
| 157 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 158 | let isReturn = 1, isTerminator = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 159 | def tBX_RET : TI<(outs), (ins), "bx lr", [(ARMretflag)]>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 160 | // Alternative return instruction used by vararg functions. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 161 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), "bx $target", []>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 162 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | |
| 164 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 165 | let isReturn = 1, isTerminator = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 166 | def tPOP_RET : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 167 | "pop $dst1", []>; |
| 168 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 169 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 170 | Defs = [R0, R1, R2, R3, R12, LR, |
| 171 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 172 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 173 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 174 | // Also used for Thumb2 |
| 175 | def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | "bl ${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 177 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 178 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 179 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 180 | // ARMv5T and above, also used for Thumb2 |
| 181 | def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | "blx ${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 183 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 184 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 185 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 186 | // Also used for Thumb2 |
| 187 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 188 | "blx $func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 189 | [(ARMtcall GPR:$func)]>, |
| 190 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 191 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 192 | // ARMv4T |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 193 | def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 194 | "mov lr, pc\n\tbx $func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 195 | [(ARMcall_nolink tGPR:$func)]>, |
| 196 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 197 | } |
| 198 | |
| 199 | // On Darwin R9 is call-clobbered. |
| 200 | let isCall = 1, |
| 201 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 202 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 203 | D16, D17, D18, D19, D20, D21, D22, D23, |
| 204 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 205 | // Also used for Thumb2 |
| 206 | def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 207 | "bl ${func:call}", |
| 208 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 209 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 210 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 211 | // ARMv5T and above, also used for Thumb2 |
| 212 | def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 213 | "blx ${func:call}", |
| 214 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 215 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 216 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 217 | // Also used for Thumb2 |
| 218 | def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 219 | "blx $func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 220 | [(ARMtcall GPR:$func)]>, |
| 221 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 222 | |
| 223 | // ARMv4T |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 224 | def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 225 | "mov lr, pc\n\tbx $func", |
| 226 | [(ARMcall_nolink tGPR:$func)]>, |
| 227 | Requires<[IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 230 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 231 | let isBarrier = 1 in { |
| 232 | let isPredicable = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 233 | def tB : T1I<(outs), (ins brtarget:$target), "b $target", |
| 234 | [(br bb:$target)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 236 | // Far jump |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 237 | def tBfar : TIx2<(outs), (ins brtarget:$target), |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 238 | "bl $target\t@ far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 239 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 240 | def tBR_JTr : T1JTI<(outs), |
| 241 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | e7c329b | 2009-07-28 20:53:24 +0000 | [diff] [blame] | 242 | "mov pc, $target\n\t.align\t2\n$jt", |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 243 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 244 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 245 | } |
| 246 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 247 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 248 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 249 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 250 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), "b$cc $target", |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 251 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | |
| 253 | //===----------------------------------------------------------------------===// |
| 254 | // Load Store Instructions. |
| 255 | // |
| 256 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 257 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 258 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), |
| 259 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 260 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 262 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), |
| 263 | "ldrb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 264 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 265 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 266 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
| 267 | "ldrh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 268 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 269 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 270 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 271 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 272 | "ldrsb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 273 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 274 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 275 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 276 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 277 | "ldrsh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 278 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 279 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 280 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 281 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 282 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 283 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 284 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 285 | // Special instruction for restore. It cannot clobber condition register |
| 286 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 287 | let canFoldAsLoad = 1, mayLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 288 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 289 | "ldr", " $dst, $addr", []>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 290 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 291 | // Load tconstpool |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 292 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 293 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 294 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 295 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 296 | |
| 297 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 298 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 299 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 300 | "ldr", " $dst, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 302 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
| 303 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 304 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 305 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 306 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
| 307 | "strb", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 308 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 309 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 310 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
| 311 | "strh", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 312 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 313 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 314 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 315 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 316 | [(store tGPR:$src, t_addrmode_sp:$addr)]>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 317 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 318 | let mayStore = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 319 | // Special instruction for spill. It cannot clobber condition register |
| 320 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 321 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 322 | "str", " $src, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | //===----------------------------------------------------------------------===// |
| 326 | // Load / store multiple Instructions. |
| 327 | // |
| 328 | |
| 329 | // TODO: A7-44: LDMIA - load multiple |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 330 | // TODO: Allow these to be predicated |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 331 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 332 | let mayLoad = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 333 | def tPOP : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | "pop $dst1", []>; |
| 335 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 336 | let mayStore = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 337 | def tPUSH : T1I<(outs), (ins reglist:$src1, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 338 | "push $src1", []>; |
| 339 | |
| 340 | //===----------------------------------------------------------------------===// |
| 341 | // Arithmetic Instructions. |
| 342 | // |
| 343 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 344 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 345 | let isCommutable = 1, Uses = [CPSR] in |
| 346 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 347 | "adc", " $dst, $rhs", |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 348 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 349 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 350 | // Add immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 351 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 352 | "add", " $dst, $lhs, $rhs", |
| 353 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 354 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 355 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 356 | "add", " $dst, $rhs", |
| 357 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 359 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 360 | let isCommutable = 1 in |
| 361 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 362 | "add", " $dst, $lhs, $rhs", |
| 363 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 364 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 365 | let neverHasSideEffects = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 366 | def tADDhirr : T1pIt<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 367 | "add", " $dst, $rhs @ addhirr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 369 | // And register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 370 | let isCommutable = 1 in |
| 371 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 372 | "and", " $dst, $rhs", |
| 373 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 375 | // ASR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 376 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 377 | "asr", " $dst, $lhs, $rhs", |
| 378 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 379 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 380 | // ASR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 381 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 382 | "asr", " $dst, $rhs", |
| 383 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 384 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 385 | // BIC register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 386 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 387 | "bic", " $dst, $rhs", |
| 388 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 389 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 390 | // CMN register |
| 391 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 392 | def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 393 | "cmn", " $lhs, $rhs", |
| 394 | [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
| 395 | def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 396 | "cmn", " $lhs, $rhs", |
| 397 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 398 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 399 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 400 | // CMP immediate |
| 401 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 402 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 403 | "cmp", " $lhs, $rhs", |
| 404 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>; |
| 405 | def tCMPZi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 406 | "cmp", " $lhs, $rhs", |
| 407 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 408 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 409 | } |
| 410 | |
| 411 | // CMP register |
| 412 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 413 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 414 | "cmp", " $lhs, $rhs", |
| 415 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>; |
| 416 | def tCMPZr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 417 | "cmp", " $lhs, $rhs", |
| 418 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>; |
| 419 | |
| 420 | // TODO: Make use of the followings cmp hi regs |
| 421 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 422 | "cmp", " $lhs, $rhs", []>; |
| 423 | def tCMPZhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 424 | "cmp", " $lhs, $rhs", []>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 425 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 426 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 427 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 428 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 429 | let isCommutable = 1 in |
| 430 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 431 | "eor", " $dst, $rhs", |
| 432 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 434 | // LSL immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 435 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 436 | "lsl", " $dst, $lhs, $rhs", |
| 437 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 439 | // LSL register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 440 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 441 | "lsl", " $dst, $rhs", |
| 442 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 444 | // LSR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 445 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 446 | "lsr", " $dst, $lhs, $rhs", |
| 447 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 449 | // LSR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 450 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 451 | "lsr", " $dst, $rhs", |
| 452 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 454 | // move register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 455 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), |
| 456 | "mov", " $dst, $src", |
| 457 | [(set tGPR:$dst, imm0_255:$src)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | |
| 459 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 460 | |
| 461 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 462 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 463 | // FIXME: Make this predicable. |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 464 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 465 | "mov $dst, $src", []>; |
| 466 | let Defs = [CPSR] in |
| 467 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
| 468 | "movs $dst, $src", []>; |
| 469 | |
| 470 | // FIXME: Make these predicable. |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 471 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 472 | "mov $dst, $src\t@ hir2lor", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 473 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 474 | "mov $dst, $src\t@ lor2hir", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 475 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 476 | "mov $dst, $src\t@ hir2hir", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 477 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 479 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 480 | let isCommutable = 1 in |
| 481 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 482 | "mul", " $dst, $rhs", |
| 483 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 484 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 485 | // move inverse register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 486 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 487 | "mvn", " $dst, $src", |
| 488 | [(set tGPR:$dst, (not tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 489 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 490 | // bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 491 | let isCommutable = 1 in |
| 492 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 493 | "orr", " $dst, $rhs", |
| 494 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 495 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 496 | // swaps |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 497 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 498 | "rev", " $dst, $src", |
| 499 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 500 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 501 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 502 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 503 | "rev16", " $dst, $src", |
| 504 | [(set tGPR:$dst, |
| 505 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 506 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 507 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 508 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 509 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 511 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 512 | "revsh", " $dst, $src", |
| 513 | [(set tGPR:$dst, |
| 514 | (sext_inreg |
| 515 | (or (srl (and tGPR:$src, 0xFFFF), (i32 8)), |
| 516 | (shl tGPR:$src, (i32 8))), i16))]>, |
| 517 | Requires<[IsThumb1Only, HasV6]>; |
| 518 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 519 | // rotate right register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 520 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 521 | "ror", " $dst, $rhs", |
| 522 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>; |
| 523 | |
| 524 | // negate register |
| 525 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 526 | "rsb", " $dst, $src, #0", |
| 527 | [(set tGPR:$dst, (ineg tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 528 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 529 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 530 | let Uses = [CPSR] in |
| 531 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 532 | "sbc", " $dst, $rhs", |
| 533 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 534 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 535 | // Subtract immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 536 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 537 | "sub", " $dst, $lhs, $rhs", |
| 538 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 539 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 540 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 541 | "sub", " $dst, $rhs", |
| 542 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 543 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 544 | // subtract register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 545 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 546 | "sub", " $dst, $lhs, $rhs", |
| 547 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 548 | |
| 549 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 550 | |
Evan Cheng | a6e4322 | 2009-07-17 05:43:12 +0000 | [diff] [blame] | 551 | def tSUBspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
Evan Cheng | 3fdadfc | 2007-01-26 21:33:19 +0000 | [diff] [blame] | 552 | "sub $dst, $rhs * 4", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 553 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 554 | // sign-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 555 | def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 556 | "sxtb", " $dst, $src", |
| 557 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
| 558 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 559 | |
| 560 | // sign-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 561 | def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 562 | "sxth", " $dst, $src", |
| 563 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
| 564 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 565 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 566 | // test |
Evan Cheng | e864b74 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 567 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 568 | def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 569 | "tst", " $lhs, $rhs", |
| 570 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 571 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 572 | // zero-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 573 | def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 574 | "uxtb", " $dst, $src", |
| 575 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
| 576 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 577 | |
| 578 | // zero-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 579 | def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 580 | "uxth", " $dst, $src", |
| 581 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
| 582 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 583 | |
| 584 | |
| 585 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation. |
| 586 | // Expanded by the scheduler into a branch sequence. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 587 | // FIXME: Add actual movcc in IT blocks for Thumb2. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 588 | let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler. |
| 589 | def tMOVCCr : |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 590 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 591 | "@ tMOVCCr $cc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 592 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | |
| 594 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 595 | // assembler. |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 596 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label), |
| 597 | "adr $dst, #$label", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 598 | |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 599 | def tLEApcrelJT : T1I<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id), |
| 600 | "adr $dst, #${label}_${id:no_hash}", []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 601 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 602 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 603 | // TLS Instructions |
| 604 | // |
| 605 | |
| 606 | // __aeabi_read_tp preserves the registers r1-r3. |
| 607 | let isCall = 1, |
| 608 | Defs = [R0, LR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 609 | def tTPsoft : TIx2<(outs), (ins), |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 610 | "bl __aeabi_read_tp", |
| 611 | [(set R0, ARMthread_pointer)]>; |
| 612 | } |
| 613 | |
| 614 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 615 | // Non-Instruction Patterns |
| 616 | // |
| 617 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 618 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 619 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 620 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 621 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
| 622 | (tADDi3 tGPR:$lhs, imm8_255:$rhs)>; |
| 623 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 624 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 625 | |
| 626 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 627 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 628 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 629 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 630 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 631 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 632 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 633 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 634 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 635 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 636 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 637 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 638 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 639 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 640 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 641 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 642 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 643 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 644 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 645 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 646 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 647 | |
| 648 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 649 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 650 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 651 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 652 | |
| 653 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 654 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
| 655 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
| 656 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, |
| 657 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 658 | |
| 659 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 660 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 661 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 662 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 663 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 664 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 665 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 666 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 667 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 668 | // If it's possible to use [r,r] address mode for sextload, select to |
| 669 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 670 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 671 | (tSXTB (tLDRB t_addrmode_s1:$addr))>; |
| 672 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
| 673 | (tSXTH (tLDRH t_addrmode_s2:$addr))>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 674 | |
| 675 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | // Large immediate handling. |
| 677 | |
| 678 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 679 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 680 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 681 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 682 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 683 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 684 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |