blob: 3a8fb85911080723c996ef59a644d3129a2b7eb5 [file] [log] [blame]
Dan Gohmanbcea8592009-10-10 01:32:21 +00001//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
Dan Gohman94b8d7e2008-09-03 16:01:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanbcea8592009-10-10 01:32:21 +000010// This implements the Emit routines for the SelectionDAG class, which creates
11// MachineInstrs based on the decisions of the SelectionDAG instruction
12// selection.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000013//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanbcea8592009-10-10 01:32:21 +000016#define DEBUG_TYPE "instr-emitter"
17#include "InstrEmitter.h"
Evan Chenga8efe282010-03-14 19:56:39 +000018#include "SDNodeDbgValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000020#include "llvm/CodeGen/MachineConstantPool.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingc00090b2013-11-19 06:43:35 +000024#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000025#include "llvm/IR/DataLayout.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000026#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000027#include "llvm/Support/ErrorHandling.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000028#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetLowering.h"
31#include "llvm/Target/TargetMachine.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000032using namespace llvm;
33
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +000034/// MinRCSize - Smallest register class we allow when constraining virtual
35/// registers. If satisfying all register class constraints would require
36/// using a smaller register class, emit a COPY to a new virtual register
37/// instead.
38const unsigned MinRCSize = 4;
39
Dan Gohmanbcea8592009-10-10 01:32:21 +000040/// CountResults - The results of target nodes have register or immediate
Chris Lattner29d8f0c2010-12-23 17:24:32 +000041/// operands first, then an optional chain, and optional glue operands (which do
Dan Gohmanbcea8592009-10-10 01:32:21 +000042/// not go into the resulting MachineInstr).
43unsigned InstrEmitter::CountResults(SDNode *Node) {
44 unsigned N = Node->getNumValues();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000045 while (N && Node->getValueType(N - 1) == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000046 --N;
47 if (N && Node->getValueType(N - 1) == MVT::Other)
48 --N; // Skip over chain result.
49 return N;
50}
51
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000052/// countOperands - The inputs to target nodes have any actual inputs first,
Chris Lattner29d8f0c2010-12-23 17:24:32 +000053/// followed by an optional chain operand, then an optional glue operand.
Dan Gohmanbcea8592009-10-10 01:32:21 +000054/// Compute the number of actual operands that will go into the resulting
55/// MachineInstr.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000056///
57/// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding
58/// the chain and glue. These operands may be implicit on the machine instr.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000059static unsigned countOperands(SDNode *Node, unsigned NumExpUses,
60 unsigned &NumImpUses) {
Dan Gohmanbcea8592009-10-10 01:32:21 +000061 unsigned N = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000062 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000063 --N;
64 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
65 --N; // Ignore chain if it exists.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000066
67 // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000068 NumImpUses = N - NumExpUses;
69 for (unsigned I = N; I > NumExpUses; --I) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000070 if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1)))
71 continue;
72 if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1)))
73 if (TargetRegisterInfo::isPhysicalRegister(RN->getReg()))
74 continue;
75 NumImpUses = N - I;
76 break;
77 }
78
Dan Gohmanbcea8592009-10-10 01:32:21 +000079 return N;
80}
81
Dan Gohman94b8d7e2008-09-03 16:01:59 +000082/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
83/// implicit physical register output.
Dan Gohmanbcea8592009-10-10 01:32:21 +000084void InstrEmitter::
Chris Lattner52023122009-06-26 05:39:02 +000085EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
86 unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000087 unsigned VRBase = 0;
88 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
89 // Just use the input register directly!
90 SDValue Op(Node, ResNo);
91 if (IsClone)
92 VRBaseMap.erase(Op);
93 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +000094 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000095 assert(isNew && "Node emitted out of order - early");
96 return;
97 }
98
99 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
100 // the CopyToReg'd destination register instead of creating a new vreg.
101 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +0000102 const TargetRegisterClass *UseRC = NULL;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000103 MVT VT = Node->getSimpleValueType(ResNo);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000104
105 // Stick to the preferred register classes for legal types.
106 if (TLI->isTypeLegal(VT))
107 UseRC = TLI->getRegClassFor(VT);
108
Evan Chenge57187c2009-01-16 20:57:18 +0000109 if (!IsClone && !IsCloned)
110 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
111 UI != E; ++UI) {
112 SDNode *User = *UI;
113 bool Match = true;
Andrew Trick3af7a672011-09-20 03:06:13 +0000114 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000115 User->getOperand(2).getNode() == Node &&
116 User->getOperand(2).getResNo() == ResNo) {
117 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
118 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
119 VRBase = DestReg;
120 Match = false;
121 } else if (DestReg != SrcReg)
122 Match = false;
123 } else {
124 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
125 SDValue Op = User->getOperand(i);
126 if (Op.getNode() != Node || Op.getResNo() != ResNo)
127 continue;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000128 MVT VT = Node->getSimpleValueType(Op.getResNo());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000129 if (VT == MVT::Other || VT == MVT::Glue)
Evan Chenge57187c2009-01-16 20:57:18 +0000130 continue;
131 Match = false;
132 if (User->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000133 const MCInstrDesc &II = TII->get(User->getMachineOpcode());
Chris Lattner2a386882009-07-29 21:36:49 +0000134 const TargetRegisterClass *RC = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000135 if (i+II.getNumDefs() < II.getNumOperands()) {
136 RC = TRI->getAllocatableClass(
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000137 TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF));
Andrew Trickf12f6df2012-05-03 01:14:37 +0000138 }
Evan Chenge57187c2009-01-16 20:57:18 +0000139 if (!UseRC)
140 UseRC = RC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000141 else if (RC) {
Jakob Stoklund Olesene27e1ca2011-09-30 22:18:51 +0000142 const TargetRegisterClass *ComRC =
143 TRI->getCommonSubClass(UseRC, RC);
Jakob Stoklund Olesenf7e8af92009-08-16 17:40:59 +0000144 // If multiple uses expect disjoint register classes, we emit
145 // copies in AddRegisterOperand.
146 if (ComRC)
147 UseRC = ComRC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000148 }
Evan Chenge57187c2009-01-16 20:57:18 +0000149 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000150 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000151 }
Evan Chenge57187c2009-01-16 20:57:18 +0000152 MatchReg &= Match;
153 if (VRBase)
154 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000155 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000156
157 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Rafael Espindolad31f9722010-06-29 14:02:34 +0000158 SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000159
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000160 // Figure out the register class to create for the destreg.
161 if (VRBase) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000162 DstRC = MRI->getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000163 } else if (UseRC) {
164 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
165 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000166 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000167 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000168 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000169
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000170 // If all uses are reading from the src physical register and copying the
171 // register is either impossible or very expensive, then don't create a copy.
172 if (MatchReg && SrcRC->getCopyCost() < 0) {
173 VRBase = SrcReg;
174 } else {
175 // Create the reg, emit the copy.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000176 VRBase = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000177 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
178 VRBase).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000179 }
180
181 SDValue Op(Node, ResNo);
182 if (IsClone)
183 VRBaseMap.erase(Op);
184 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000185 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000186 assert(isNew && "Node emitted out of order - early");
187}
188
189/// getDstOfCopyToRegUse - If the only use of the specified result number of
190/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000191unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
192 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000193 if (!Node->hasOneUse())
194 return 0;
195
196 SDNode *User = *Node->use_begin();
Andrew Trick3af7a672011-09-20 03:06:13 +0000197 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000198 User->getOperand(2).getNode() == Node &&
199 User->getOperand(2).getResNo() == ResNo) {
200 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
201 if (TargetRegisterInfo::isVirtualRegister(Reg))
202 return Reg;
203 }
204 return 0;
205}
206
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000207void InstrEmitter::CreateVirtualRegisters(SDNode *Node,
208 MachineInstrBuilder &MIB,
Evan Chenge837dea2011-06-28 19:10:37 +0000209 const MCInstrDesc &II,
Evan Chenge57187c2009-01-16 20:57:18 +0000210 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000211 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner518bb532010-02-09 19:54:29 +0000212 assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000213 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
214
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000215 unsigned NumResults = CountResults(Node);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000216 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
217 // If the specific node value is only used by a CopyToReg and the dest reg
Dan Gohmanf8c73942009-04-13 15:38:05 +0000218 // is a vreg in the same register class, use the CopyToReg'd destination
219 // register instead of creating a new vreg.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000220 unsigned VRBase = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000221 const TargetRegisterClass *RC =
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000222 TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF));
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000223 // If the register class is unknown for the given definition, then try to
224 // infer one from the value type.
225 if (!RC && i < NumResults)
226 RC = TLI->getRegClassFor(Node->getSimpleValueType(i));
Evan Cheng8955e932009-07-11 01:06:50 +0000227 if (II.OpInfo[i].isOptionalDef()) {
228 // Optional def must be a physical register.
229 unsigned NumResults = CountResults(Node);
230 VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
231 assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000232 MIB.addReg(VRBase, RegState::Define);
Evan Cheng8955e932009-07-11 01:06:50 +0000233 }
Evan Chenge57187c2009-01-16 20:57:18 +0000234
Evan Cheng8955e932009-07-11 01:06:50 +0000235 if (!VRBase && !IsClone && !IsCloned)
Evan Chenge57187c2009-01-16 20:57:18 +0000236 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
237 UI != E; ++UI) {
238 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000239 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000240 User->getOperand(2).getNode() == Node &&
241 User->getOperand(2).getResNo() == i) {
242 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
243 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000244 const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000245 if (RegRC == RC) {
246 VRBase = Reg;
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000247 MIB.addReg(VRBase, RegState::Define);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000248 break;
249 }
Evan Chenge57187c2009-01-16 20:57:18 +0000250 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000251 }
252 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000253
254 // Create the result registers for this node and add the result regs to
255 // the machine instruction.
256 if (VRBase == 0) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000257 assert(RC && "Isn't a register operand!");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000258 VRBase = MRI->createVirtualRegister(RC);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000259 MIB.addReg(VRBase, RegState::Define);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000260 }
261
262 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000263 if (IsClone)
264 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000265 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000266 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000267 assert(isNew && "Node emitted out of order - early");
268 }
269}
270
271/// getVR - Return the virtual register corresponding to the specified result
272/// of the specified node.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000273unsigned InstrEmitter::getVR(SDValue Op,
274 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000275 if (Op.isMachineOpcode() &&
Chris Lattner518bb532010-02-09 19:54:29 +0000276 Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000277 // Add an IMPLICIT_DEF instruction before every use.
278 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
Evan Chenge837dea2011-06-28 19:10:37 +0000279 // IMPLICIT_DEF can produce any type of result so its MCInstrDesc
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000280 // does not include operand register class info.
281 if (!VReg) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000282 const TargetRegisterClass *RC =
283 TLI->getRegClassFor(Op.getSimpleValueType());
Dan Gohmanbcea8592009-10-10 01:32:21 +0000284 VReg = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000285 }
Dan Gohman3cd26a22010-07-10 13:55:45 +0000286 BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000287 TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000288 return VReg;
289 }
290
291 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
292 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
293 return I->second;
294}
295
Bill Wendlingc0407192010-08-30 04:36:50 +0000296
Dan Gohmanf8c73942009-04-13 15:38:05 +0000297/// AddRegisterOperand - Add the specified register as an operand to the
298/// specified machine instr. Insert register copies if the register is
299/// not in the required register class.
300void
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000301InstrEmitter::AddRegisterOperand(MachineInstrBuilder &MIB,
302 SDValue Op,
Dan Gohmanbcea8592009-10-10 01:32:21 +0000303 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000304 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000305 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000306 bool IsDebug, bool IsClone, bool IsCloned) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000308 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000309 "Chain and glue operands should occur at end of operand list!");
Dan Gohmanf8c73942009-04-13 15:38:05 +0000310 // Get/emit the operand.
311 unsigned VReg = getVR(Op, VRBaseMap);
312 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
313
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000314 const MCInstrDesc &MCID = MIB->getDesc();
Evan Chenge837dea2011-06-28 19:10:37 +0000315 bool isOptDef = IIOpNum < MCID.getNumOperands() &&
316 MCID.OpInfo[IIOpNum].isOptionalDef();
Dan Gohmanf8c73942009-04-13 15:38:05 +0000317
318 // If the instruction requires a register in a different class, create
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000319 // a new virtual register and copy the value into it, but first attempt to
320 // shrink VReg's register class within reason. For example, if VReg == GR32
321 // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000322 if (II) {
Chris Lattner2a386882009-07-29 21:36:49 +0000323 const TargetRegisterClass *DstRC = 0;
324 if (IIOpNum < II->getNumOperands())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000325 DstRC = TRI->getAllocatableClass(TII->getRegClass(*II,IIOpNum,TRI,*MF));
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000326 if (DstRC && !MRI->constrainRegClass(VReg, DstRC, MinRCSize)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000327 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000328 BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
329 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000330 VReg = NewVReg;
331 }
332 }
333
Dan Gohman47bd03b2010-04-30 00:08:21 +0000334 // If this value has only one use, that use is a kill. This is a
Dan Gohman9d7019f2010-05-11 21:59:14 +0000335 // conservative approximation. InstrEmitter does trivial coalescing
336 // with CopyFromReg nodes, so don't emit kill flags for them.
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000337 // Avoid kill flags on Schedule cloned nodes, since there will be
338 // multiple uses.
Dan Gohman9d7019f2010-05-11 21:59:14 +0000339 // Tied operands are never killed, so we need to check that. And that
340 // means we need to determine the index of the operand.
341 bool isKill = Op.hasOneUse() &&
342 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000343 !IsDebug &&
344 !(IsClone || IsCloned);
Dan Gohman9d7019f2010-05-11 21:59:14 +0000345 if (isKill) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000346 unsigned Idx = MIB->getNumOperands();
Dan Gohman9d7019f2010-05-11 21:59:14 +0000347 while (Idx > 0 &&
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000348 MIB->getOperand(Idx-1).isReg() &&
349 MIB->getOperand(Idx-1).isImplicit())
Dan Gohman9d7019f2010-05-11 21:59:14 +0000350 --Idx;
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000351 bool isTied = MCID.getOperandConstraint(Idx, MCOI::TIED_TO) != -1;
Dan Gohman9d7019f2010-05-11 21:59:14 +0000352 if (isTied)
353 isKill = false;
354 }
Dan Gohman47bd03b2010-04-30 00:08:21 +0000355
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000356 MIB.addReg(VReg, getDefRegState(isOptDef) | getKillRegState(isKill) |
357 getDebugRegState(IsDebug));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000358}
359
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000360/// AddOperand - Add the specified operand to the specified machine instr. II
361/// specifies the instruction information for the node, and IIOpNum is the
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000362/// operand number (in the II) that we are adding.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000363void InstrEmitter::AddOperand(MachineInstrBuilder &MIB,
364 SDValue Op,
Dan Gohmanbcea8592009-10-10 01:32:21 +0000365 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000366 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000367 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000368 bool IsDebug, bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000369 if (Op.isMachineOpcode()) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000370 AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000371 IsDebug, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000372 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000373 MIB.addImm(C->getSExtValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000374 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000375 MIB.addFPImm(F->getConstantFPValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000376 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000377 // Turn additional physreg operands into implicit uses on non-variadic
378 // instructions. This is used by call and return instructions passing
379 // arguments in registers.
380 bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic());
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000381 MIB.addReg(R->getReg(), getImplRegState(Imp));
Jakob Stoklund Olesen9cf37e82012-01-18 23:52:12 +0000382 } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000383 MIB.addRegMask(RM->getRegMask());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000384 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000385 MIB.addGlobalAddress(TGA->getGlobal(), TGA->getOffset(),
386 TGA->getTargetFlags());
Dan Gohmanf8c73942009-04-13 15:38:05 +0000387 } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000388 MIB.addMBB(BBNode->getBasicBlock());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000389 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000390 MIB.addFrameIndex(FI->getIndex());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000391 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000392 MIB.addJumpTableIndex(JT->getIndex(), JT->getTargetFlags());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000393 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
394 int Offset = CP->getOffset();
395 unsigned Align = CP->getAlignment();
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000396 Type *Type = CP->getType();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000397 // MachineConstantPool wants an explicit alignment.
398 if (Align == 0) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000399 Align = TM->getDataLayout()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000400 if (Align == 0) {
401 // Alignment of vector types. FIXME!
Micah Villmow3574eca2012-10-08 16:38:25 +0000402 Align = TM->getDataLayout()->getTypeAllocSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000403 }
404 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000405
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000406 unsigned Idx;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000407 MachineConstantPool *MCP = MF->getConstantPool();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000408 if (CP->isMachineConstantPoolEntry())
Dan Gohmanbcea8592009-10-10 01:32:21 +0000409 Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000410 else
Dan Gohmanbcea8592009-10-10 01:32:21 +0000411 Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000412 MIB.addConstantPoolIndex(Idx, Offset, CP->getTargetFlags());
Bill Wendling056292f2008-09-16 21:48:12 +0000413 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000414 MIB.addExternalSymbol(ES->getSymbol(), ES->getTargetFlags());
Dan Gohman8c2b5252009-10-30 01:27:03 +0000415 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000416 MIB.addBlockAddress(BA->getBlockAddress(),
417 BA->getOffset(),
418 BA->getTargetFlags());
Jakob Stoklund Olesen74500bd2012-08-07 22:37:05 +0000419 } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000420 MIB.addTargetIndex(TI->getIndex(), TI->getOffset(), TI->getTargetFlags());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000421 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000423 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000424 "Chain and glue operands should occur at end of operand list!");
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000425 AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000426 IsDebug, IsClone, IsCloned);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000427 }
428}
429
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000430unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000431 MVT VT, DebugLoc DL) {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000432 const TargetRegisterClass *VRC = MRI->getRegClass(VReg);
433 const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx);
434
435 // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg
436 // within reason.
437 if (RC && RC != VRC)
438 RC = MRI->constrainRegClass(VReg, RC, MinRCSize);
439
440 // VReg has been adjusted. It can be used with SubIdx operands now.
441 if (RC)
442 return VReg;
443
444 // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual
445 // register instead.
446 RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT), SubIdx);
447 assert(RC && "No legal register class for VT supports that SubIdx");
448 unsigned NewReg = MRI->createVirtualRegister(RC);
449 BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg)
450 .addReg(VReg);
451 return NewReg;
452}
453
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000454/// EmitSubregNode - Generate machine code for subreg nodes.
455///
Andrew Trick3af7a672011-09-20 03:06:13 +0000456void InstrEmitter::EmitSubregNode(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000457 DenseMap<SDValue, unsigned> &VRBaseMap,
458 bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000459 unsigned VRBase = 0;
460 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000461
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000462 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
463 // the CopyToReg'd destination register instead of creating a new vreg.
464 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
465 UI != E; ++UI) {
466 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000467 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000468 User->getOperand(2).getNode() == Node) {
469 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
470 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
471 VRBase = DestReg;
472 break;
473 }
474 }
475 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000476
Chris Lattner518bb532010-02-09 19:54:29 +0000477 if (Opc == TargetOpcode::EXTRACT_SUBREG) {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000478 // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no
479 // constraints on the %dst register, COPY can target all legal register
480 // classes.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000482 const TargetRegisterClass *TRC =
483 TLI->getRegClassFor(Node->getSimpleValueType(0));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000484
Dan Gohmanf8c73942009-04-13 15:38:05 +0000485 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng0b71d392011-01-05 23:06:49 +0000486 MachineInstr *DefMI = MRI->getVRegDef(VReg);
487 unsigned SrcReg, DstReg, DefSubIdx;
488 if (DefMI &&
489 TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
Evan Cheng87591342012-07-11 18:55:07 +0000490 SubIdx == DefSubIdx &&
491 TRC == MRI->getRegClass(SrcReg)) {
Evan Cheng0b71d392011-01-05 23:06:49 +0000492 // Optimize these:
493 // r1025 = s/zext r1024, 4
494 // r1026 = extract_subreg r1025, 4
495 // to a copy
496 // r1026 = copy r1024
Evan Cheng0b71d392011-01-05 23:06:49 +0000497 VRBase = MRI->createVirtualRegister(TRC);
498 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
499 TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
Jakob Stoklund Olesen8ccaad52012-06-29 21:00:03 +0000500 MRI->clearKillFlags(SrcReg);
Evan Cheng0b71d392011-01-05 23:06:49 +0000501 } else {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000502 // VReg may not support a SubIdx sub-register, and we may need to
503 // constrain its register class or issue a COPY to a compatible register
504 // class.
505 VReg = ConstrainForSubReg(VReg, SubIdx,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000506 Node->getOperand(0).getSimpleValueType(),
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000507 Node->getDebugLoc());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000508
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000509 // Create the destreg if it is missing.
510 if (VRBase == 0)
511 VRBase = MRI->createVirtualRegister(TRC);
Evan Cheng0b71d392011-01-05 23:06:49 +0000512
513 // Create the extract_subreg machine instruction.
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000514 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
515 TII->get(TargetOpcode::COPY), VRBase).addReg(VReg, 0, SubIdx);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000516 }
Chris Lattner518bb532010-02-09 19:54:29 +0000517 } else if (Opc == TargetOpcode::INSERT_SUBREG ||
518 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000519 SDValue N0 = Node->getOperand(0);
520 SDValue N1 = Node->getOperand(1);
521 SDValue N2 = Node->getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000522 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohman5ec3b422009-04-14 22:17:14 +0000523
Jakob Stoklund Olesen2c3bef82011-10-05 18:31:00 +0000524 // Figure out the register class to create for the destreg. It should be
525 // the largest legal register class supporting SubIdx sub-registers.
526 // RegisterCoalescer will constrain it further if it decides to eliminate
527 // the INSERT_SUBREG instruction.
528 //
529 // %dst = INSERT_SUBREG %src, %sub, SubIdx
530 //
531 // is lowered by TwoAddressInstructionPass to:
532 //
533 // %dst = COPY %src
534 // %dst:SubIdx = COPY %sub
535 //
536 // There is no constraint on the %src register class.
537 //
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000538 const TargetRegisterClass *SRC = TLI->getRegClassFor(Node->getSimpleValueType(0));
Jakob Stoklund Olesen2c3bef82011-10-05 18:31:00 +0000539 SRC = TRI->getSubClassWithSubReg(SRC, SubIdx);
540 assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG");
541
542 if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase)))
Dan Gohmanbcea8592009-10-10 01:32:21 +0000543 VRBase = MRI->createVirtualRegister(SRC);
Dan Gohman5ec3b422009-04-14 22:17:14 +0000544
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000545 // Create the insert_subreg or subreg_to_reg machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000546 MachineInstrBuilder MIB =
547 BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc), VRBase);
Andrew Trick3af7a672011-09-20 03:06:13 +0000548
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000549 // If creating a subreg_to_reg, then the first input operand
550 // is an implicit value immediate, otherwise it's a register
Chris Lattner518bb532010-02-09 19:54:29 +0000551 if (Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000552 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000553 MIB.addImm(SD->getZExtValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000554 } else
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000555 AddOperand(MIB, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000556 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000557 // Add the subregster being inserted
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000558 AddOperand(MIB, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000559 IsClone, IsCloned);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000560 MIB.addImm(SubIdx);
561 MBB->insert(InsertPos, MIB);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000562 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000563 llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Andrew Trick3af7a672011-09-20 03:06:13 +0000564
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000565 SDValue Op(Node, 0);
566 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000567 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000568 assert(isNew && "Node emitted out of order - early");
569}
570
Dan Gohman88c7af02009-04-13 21:06:25 +0000571/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
572/// COPY_TO_REGCLASS is just a normal copy, except that the destination
Dan Gohmanf8c73942009-04-13 15:38:05 +0000573/// register is constrained to be in a particular register class.
574///
575void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000576InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
577 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000578 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000579
Dan Gohmanf8c73942009-04-13 15:38:05 +0000580 // Create the new VReg in the destination class and emit a copy.
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000581 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Andrew Trickf12f6df2012-05-03 01:14:37 +0000582 const TargetRegisterClass *DstRC =
583 TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000584 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000585 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
586 NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000587
588 SDValue Op(Node, 0);
589 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000590 (void)isNew; // Silence compiler warning.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000591 assert(isNew && "Node emitted out of order - early");
592}
593
Evan Chengba609c82010-05-04 00:22:40 +0000594/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
595///
596void InstrEmitter::EmitRegSequence(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000597 DenseMap<SDValue, unsigned> &VRBaseMap,
598 bool IsClone, bool IsCloned) {
Owen Anderson1300f302011-06-16 18:17:13 +0000599 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
600 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
Andrew Trickf12f6df2012-05-03 01:14:37 +0000601 unsigned NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC));
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000602 const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
603 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II, NewVReg);
Evan Chengba609c82010-05-04 00:22:40 +0000604 unsigned NumOps = Node->getNumOperands();
Owen Anderson1300f302011-06-16 18:17:13 +0000605 assert((NumOps & 1) == 1 &&
606 "REG_SEQUENCE must have an odd number of operands!");
Owen Anderson1300f302011-06-16 18:17:13 +0000607 for (unsigned i = 1; i != NumOps; ++i) {
Evan Chengba609c82010-05-04 00:22:40 +0000608 SDValue Op = Node->getOperand(i);
Owen Anderson1300f302011-06-16 18:17:13 +0000609 if ((i & 1) == 0) {
Pete Coopercd7f02b2012-01-18 04:16:16 +0000610 RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1));
611 // Skip physical registers as they don't have a vreg to get and we'll
612 // insert copies for them in TwoAddressInstructionPass anyway.
613 if (!R || !TargetRegisterInfo::isPhysicalRegister(R->getReg())) {
614 unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
615 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
616 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
617 const TargetRegisterClass *SRC =
Evan Cheng27e48402010-05-18 20:03:28 +0000618 TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
Pete Coopercd7f02b2012-01-18 04:16:16 +0000619 if (SRC && SRC != RC) {
620 MRI->setRegClass(NewVReg, SRC);
621 RC = SRC;
622 }
Evan Cheng5012f9b2010-05-18 20:07:47 +0000623 }
Evan Chengba609c82010-05-04 00:22:40 +0000624 }
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000625 AddOperand(MIB, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000626 IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000627 }
628
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000629 MBB->insert(InsertPos, MIB);
Evan Chengba609c82010-05-04 00:22:40 +0000630 SDValue Op(Node, 0);
631 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000632 (void)isNew; // Silence compiler warning.
Evan Chengba609c82010-05-04 00:22:40 +0000633 assert(isNew && "Node emitted out of order - early");
634}
635
Evan Chengbfcb3052010-03-25 01:38:16 +0000636/// EmitDbgValue - Generate machine instruction for a dbg_value node.
637///
Dan Gohman891ff8f2010-04-30 19:35:33 +0000638MachineInstr *
639InstrEmitter::EmitDbgValue(SDDbgValue *SD,
640 DenseMap<SDValue, unsigned> &VRBaseMap) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000641 uint64_t Offset = SD->getOffset();
642 MDNode* MDPtr = SD->getMDPtr();
643 DebugLoc DL = SD->getDebugLoc();
644
Dale Johannesenf822e732010-04-25 21:33:54 +0000645 if (SD->getKind() == SDDbgValue::FRAMEIX) {
646 // Stack address; this needs to be lowered in target-dependent fashion.
647 // EmitTargetCodeForFrameDebugValue is responsible for allocation.
David Blaikie6d9dbd52013-06-16 20:34:15 +0000648 return BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE))
649 .addFrameIndex(SD->getFrameIx()).addImm(Offset).addMetadata(MDPtr);
Dale Johannesenf822e732010-04-25 21:33:54 +0000650 }
651 // Otherwise, we're going to create an instruction here.
Evan Chenge837dea2011-06-28 19:10:37 +0000652 const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
Evan Chengbfcb3052010-03-25 01:38:16 +0000653 MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
654 if (SD->getKind() == SDDbgValue::SDNODE) {
Dale Johannesenc4d7b142010-04-06 21:59:56 +0000655 SDNode *Node = SD->getSDNode();
656 SDValue Op = SDValue(Node, SD->getResNo());
657 // It's possible we replaced this SDNode with other(s) and therefore
658 // didn't generate code for it. It's better to catch these cases where
659 // they happen and transfer the debug info, but trying to guarantee that
660 // in all cases would be very fragile; this is a safeguard for any
661 // that were missed.
662 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
663 if (I==VRBaseMap.end())
664 MIB.addReg(0U); // undef
665 else
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000666 AddOperand(MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000667 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
Evan Chengbfcb3052010-03-25 01:38:16 +0000668 } else if (SD->getKind() == SDDbgValue::CONST) {
Dan Gohman46510a72010-04-15 01:51:59 +0000669 const Value *V = SD->getConst();
670 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000671 if (CI->getBitWidth() > 64)
672 MIB.addCImm(CI);
Dan Gohman4ce86f42010-05-07 22:19:08 +0000673 else
674 MIB.addImm(CI->getSExtValue());
Dan Gohman46510a72010-04-15 01:51:59 +0000675 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000676 MIB.addFPImm(CF);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000677 } else {
678 // Could be an Undef. In any case insert an Undef so we can see what we
679 // dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000680 MIB.addReg(0U);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000681 }
Dale Johannesen06a26632010-03-06 00:03:23 +0000682 } else {
683 // Insert an Undef so we can see what we dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000684 MIB.addReg(0U);
Dale Johannesen06a26632010-03-06 00:03:23 +0000685 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000686
Adrian Prantl35176402013-07-09 20:28:37 +0000687 if (Offset != 0) // Indirect addressing.
688 MIB.addImm(Offset);
689 else
690 MIB.addReg(0U, RegState::Debug);
691
692 MIB.addMetadata(MDPtr);
693
Evan Chengbfcb3052010-03-25 01:38:16 +0000694 return &*MIB;
Dale Johannesen06a26632010-03-06 00:03:23 +0000695}
696
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000697/// EmitMachineNode - Generate machine code for a target-specific node and
698/// needed dependencies.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000699///
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000700void InstrEmitter::
701EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000702 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000703 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000704
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000705 // Handle subreg insert/extract specially
Andrew Trick3af7a672011-09-20 03:06:13 +0000706 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000707 Opc == TargetOpcode::INSERT_SUBREG ||
708 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000709 EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
Chris Lattnerd41952d2010-03-24 23:41:19 +0000710 return;
711 }
712
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000713 // Handle COPY_TO_REGCLASS specially.
714 if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
715 EmitCopyToRegClassNode(Node, VRBaseMap);
716 return;
717 }
718
Evan Chengba609c82010-05-04 00:22:40 +0000719 // Handle REG_SEQUENCE specially.
720 if (Opc == TargetOpcode::REG_SEQUENCE) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000721 EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000722 return;
723 }
724
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000725 if (Opc == TargetOpcode::IMPLICIT_DEF)
726 // We want a unique VR for each IMPLICIT_DEF use.
727 return;
Andrew Trick3af7a672011-09-20 03:06:13 +0000728
Evan Chenge837dea2011-06-28 19:10:37 +0000729 const MCInstrDesc &II = TII->get(Opc);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000730 unsigned NumResults = CountResults(Node);
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000731 unsigned NumDefs = II.getNumDefs();
Juergen Ributzkad4f5a612013-11-09 01:51:33 +0000732 const uint16_t *ScratchRegs = NULL;
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000733
734 // Handle PATCHPOINT specially and then use the generic code.
Juergen Ributzkad4f5a612013-11-09 01:51:33 +0000735 if (Opc == TargetOpcode::PATCHPOINT) {
Bill Wendlingc00090b2013-11-19 06:43:35 +0000736 unsigned CC = Node->getConstantOperandVal(PatchPointOpers::CCPos);
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000737 NumDefs = NumResults;
Juergen Ributzkad4f5a612013-11-09 01:51:33 +0000738 ScratchRegs = TLI->getScratchRegisters((CallingConv::ID) CC);
739 }
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000740
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000741 unsigned NumImpUses = 0;
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +0000742 unsigned NodeOperands =
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000743 countOperands(Node, II.getNumOperands() - NumDefs, NumImpUses);
744 bool HasPhysRegOuts = NumResults > NumDefs && II.getImplicitDefs()!=0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000745#ifndef NDEBUG
746 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000747 if (II.isVariadic())
748 assert(NumMIOperands >= II.getNumOperands() &&
749 "Too few operands for a variadic node!");
750 else
751 assert(NumMIOperands >= II.getNumOperands() &&
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000752 NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() +
753 NumImpUses &&
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000754 "#operands for dag node doesn't match .td file!");
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000755#endif
756
757 // Create the new machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000758 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II);
Dan Gohmandb497122010-06-18 23:28:01 +0000759
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000760 // Add result register values for things that are defined by this
761 // instruction.
762 if (NumResults)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000763 CreateVirtualRegisters(Node, MIB, II, IsClone, IsCloned, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000764
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000765 // Emit all of the actual operands of this instruction, adding them to the
766 // instruction as appropriate.
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000767 bool HasOptPRefs = NumDefs > NumResults;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000768 assert((!HasOptPRefs || !HasPhysRegOuts) &&
769 "Unable to cope with optional defs and phys regs defs!");
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000770 unsigned NumSkip = HasOptPRefs ? NumDefs - NumResults : 0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000771 for (unsigned i = NumSkip; i != NodeOperands; ++i)
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000772 AddOperand(MIB, Node->getOperand(i), i-NumSkip+NumDefs, &II,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000773 VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000774
Juergen Ributzkad4f5a612013-11-09 01:51:33 +0000775 // Add scratch registers as implicit def and early clobber
776 if (ScratchRegs)
777 for (unsigned i = 0; ScratchRegs[i]; ++i)
778 MIB.addReg(ScratchRegs[i], RegState::ImplicitDefine |
779 RegState::EarlyClobber);
780
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000781 // Transfer all of the memory reference descriptions of this instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000782 MIB.setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000783 cast<MachineSDNode>(Node)->memoperands_end());
784
Dan Gohman14152b42010-07-06 20:24:04 +0000785 // Insert the instruction into position in the block. This needs to
786 // happen before any custom inserter hook is called so that the
787 // hook knows where in the block to insert the replacement code.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000788 MBB->insert(InsertPos, MIB);
Dan Gohman14152b42010-07-06 20:24:04 +0000789
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000790 // The MachineInstr may also define physregs instead of virtregs. These
791 // physreg values can reach other instructions in different ways:
792 //
793 // 1. When there is a use of a Node value beyond the explicitly defined
794 // virtual registers, we emit a CopyFromReg for one of the implicitly
795 // defined physregs. This only happens when HasPhysRegOuts is true.
796 //
797 // 2. A CopyFromReg reading a physreg may be glued to this instruction.
798 //
799 // 3. A glued instruction may implicitly use a physreg.
800 //
801 // 4. A glued instruction may use a RegisterSDNode operand.
802 //
803 // Collect all the used physreg defs, and make sure that any unused physreg
804 // defs are marked as dead.
805 SmallVector<unsigned, 8> UsedRegs;
806
Eric Christopherbece0482010-12-08 22:21:42 +0000807 // Additional results must be physical register defs.
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000808 if (HasPhysRegOuts) {
Juergen Ributzka623d2e62013-11-08 23:28:16 +0000809 for (unsigned i = NumDefs; i < NumResults; ++i) {
810 unsigned Reg = II.getImplicitDefs()[i - NumDefs];
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000811 if (!Node->hasAnyUseOfValue(i))
812 continue;
813 // This implicitly defined physreg has a use.
814 UsedRegs.push_back(Reg);
815 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000816 }
817 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000818
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000819 // Scan the glue chain for any used physregs.
820 if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
821 for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) {
822 if (F->getOpcode() == ISD::CopyFromReg) {
823 UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
824 continue;
Hal Finkelf77c03a2012-02-24 17:53:59 +0000825 } else if (F->getOpcode() == ISD::CopyToReg) {
826 // Skip CopyToReg nodes that are internal to the glue chain.
827 continue;
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000828 }
829 // Collect declared implicit uses.
830 const MCInstrDesc &MCID = TII->get(F->getMachineOpcode());
831 UsedRegs.append(MCID.getImplicitUses(),
832 MCID.getImplicitUses() + MCID.getNumImplicitUses());
833 // In addition to declared implicit uses, we must also check for
834 // direct RegisterSDNode operands.
835 for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
836 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
837 unsigned Reg = R->getReg();
838 if (TargetRegisterInfo::isPhysicalRegister(Reg))
839 UsedRegs.push_back(Reg);
840 }
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000841 }
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000842 }
843
844 // Finally mark unused registers as dead.
845 if (!UsedRegs.empty() || II.getImplicitDefs())
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000846 MIB->setPhysRegsDeadExcept(UsedRegs, *TRI);
Evan Cheng37fefc22011-08-30 19:09:48 +0000847
848 // Run post-isel target hook to adjust this instruction if needed.
Andrew Trick3be654f2011-09-21 02:20:46 +0000849#ifdef NDEBUG
Andrew Trick83a80312011-09-20 18:22:31 +0000850 if (II.hasPostISelHook())
Andrew Trick3be654f2011-09-21 02:20:46 +0000851#endif
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000852 TLI->AdjustInstrPostInstrSelection(MIB, Node);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000853}
854
855/// EmitSpecialNode - Generate machine code for a target-independent node and
856/// needed dependencies.
857void InstrEmitter::
858EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
859 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000860 switch (Node->getOpcode()) {
861 default:
862#ifndef NDEBUG
Dan Gohmanbcea8592009-10-10 01:32:21 +0000863 Node->dump();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000864#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000865 llvm_unreachable("This target-independent node should have been selected!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000866 case ISD::EntryToken:
Torok Edwinc23197a2009-07-14 16:55:14 +0000867 llvm_unreachable("EntryToken should have been excluded from the schedule!");
Evan Cheng37b73872009-07-30 08:33:02 +0000868 case ISD::MERGE_VALUES:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000869 case ISD::TokenFactor: // fall thru
870 break;
871 case ISD::CopyToReg: {
872 unsigned SrcReg;
873 SDValue SrcVal = Node->getOperand(2);
874 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
875 SrcReg = R->getReg();
876 else
877 SrcReg = getVR(SrcVal, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000878
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000879 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
880 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
881 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000882
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000883 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
884 DestReg).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000885 break;
886 }
887 case ISD::CopyFromReg: {
888 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000889 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000890 break;
891 }
Chris Lattner7561d482010-03-14 02:33:54 +0000892 case ISD::EH_LABEL: {
893 MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
894 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
895 TII->get(TargetOpcode::EH_LABEL)).addSym(S);
896 break;
897 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000898
Nadav Rotemc05d3062012-09-06 09:17:37 +0000899 case ISD::LIFETIME_START:
900 case ISD::LIFETIME_END: {
901 unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START) ?
902 TargetOpcode::LIFETIME_START : TargetOpcode::LIFETIME_END;
903
904 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Node->getOperand(1));
905 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp))
906 .addFrameIndex(FI->getIndex());
907 break;
908 }
909
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000910 case ISD::INLINEASM: {
911 unsigned NumOps = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000912 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000913 --NumOps; // Ignore the glue operand.
Andrew Trick3af7a672011-09-20 03:06:13 +0000914
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000915 // Create the inline asm machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000916 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(),
917 TII->get(TargetOpcode::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000918
919 // Add the asm string as an external symbol operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000920 SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
921 const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000922 MIB.addExternalSymbol(AsmStr);
Andrew Trick3af7a672011-09-20 03:06:13 +0000923
Chad Rosierdaeec8f2012-10-30 20:39:19 +0000924 // Add the HasSideEffect, isAlignStack, AsmDialect, MayLoad and MayStore
925 // bits.
Evan Chengc36b7062011-01-07 23:50:32 +0000926 int64_t ExtraInfo =
927 cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000928 getZExtValue();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000929 MIB.addImm(ExtraInfo);
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000930
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000931 // Remember to operand index of the group flags.
932 SmallVector<unsigned, 8> GroupIdx;
933
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000934 // Add all of the operand registers to the instruction.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000935 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000936 unsigned Flags =
937 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000938 const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Andrew Trick3af7a672011-09-20 03:06:13 +0000939
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000940 GroupIdx.push_back(MIB->getNumOperands());
941 MIB.addImm(Flags);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000942 ++i; // Skip the ID value.
Andrew Trick3af7a672011-09-20 03:06:13 +0000943
Chris Lattnerdecc2672010-04-07 05:20:54 +0000944 switch (InlineAsm::getKind(Flags)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000945 default: llvm_unreachable("Bad flags!");
Chris Lattnerdecc2672010-04-07 05:20:54 +0000946 case InlineAsm::Kind_RegDef:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000947 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000948 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000949 // FIXME: Add dead flags for physical and virtual registers defined.
950 // For now, mark physical register defs as implicit to help fast
951 // regalloc. This makes inline asm look a lot like calls.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000952 MIB.addReg(Reg, RegState::Define |
953 getImplRegState(TargetRegisterInfo::isPhysicalRegister(Reg)));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000954 }
955 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000956 case InlineAsm::Kind_RegDefEarlyClobber:
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +0000957 case InlineAsm::Kind_Clobber:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000958 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dale Johannesen913d3df2008-09-12 17:49:03 +0000959 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000960 MIB.addReg(Reg, RegState::Define | RegState::EarlyClobber |
961 getImplRegState(TargetRegisterInfo::isPhysicalRegister(Reg)));
Dale Johannesen913d3df2008-09-12 17:49:03 +0000962 }
963 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000964 case InlineAsm::Kind_RegUse: // Use of register.
965 case InlineAsm::Kind_Imm: // Immediate.
966 case InlineAsm::Kind_Mem: // Addressing mode.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000967 // The addressing mode has been selected, just add all of the
968 // operands to the machine instruction.
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000969 for (unsigned j = 0; j != NumVals; ++j, ++i)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000970 AddOperand(MIB, Node->getOperand(i), 0, 0, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000971 /*IsDebug=*/false, IsClone, IsCloned);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000972
973 // Manually set isTied bits.
974 if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) {
975 unsigned DefGroup = 0;
976 if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) {
977 unsigned DefIdx = GroupIdx[DefGroup] + 1;
978 unsigned UseIdx = GroupIdx.back() + 1;
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000979 for (unsigned j = 0; j != NumVals; ++j)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000980 MIB->tieOperands(DefIdx + j, UseIdx + j);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000981 }
982 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000983 break;
984 }
985 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000986
Chris Lattnercf9a4152010-04-07 05:38:05 +0000987 // Get the mdnode from the asm if it exists and add it to the instruction.
988 SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
989 const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
Bob Wilsoncc7354e2010-04-26 22:56:56 +0000990 if (MD)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000991 MIB.addMetadata(MD);
Andrew Trick3af7a672011-09-20 03:06:13 +0000992
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000993 MBB->insert(InsertPos, MIB);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000994 break;
995 }
996 }
997}
998
Dan Gohmanbcea8592009-10-10 01:32:21 +0000999/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
1000/// at the given position in the given block.
1001InstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
1002 MachineBasicBlock::iterator insertpos)
1003 : MF(mbb->getParent()),
1004 MRI(&MF->getRegInfo()),
1005 TM(&MF->getTarget()),
1006 TII(TM->getInstrInfo()),
1007 TRI(TM->getRegisterInfo()),
1008 TLI(TM->getTargetLowering()),
1009 MBB(mbb), InsertPos(insertpos) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +00001010}