Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 1 | //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==// |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 10 | // This implements the Emit routines for the SelectionDAG class, which creates |
| 11 | // MachineInstrs based on the decisions of the SelectionDAG instruction |
| 12 | // selection. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "instr-emitter" |
| 17 | #include "InstrEmitter.h" |
Evan Cheng | a8efe28 | 2010-03-14 19:56:39 +0000 | [diff] [blame] | 18 | #include "SDNodeDbgValue.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 23 | #include "llvm/Target/TargetData.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
| 26 | #include "llvm/Target/TargetLowering.h" |
| 27 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 28 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 29 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 30 | #include "llvm/Support/MathExtras.h" |
| 31 | using namespace llvm; |
| 32 | |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 33 | /// MinRCSize - Smallest register class we allow when constraining virtual |
| 34 | /// registers. If satisfying all register class constraints would require |
| 35 | /// using a smaller register class, emit a COPY to a new virtual register |
| 36 | /// instead. |
| 37 | const unsigned MinRCSize = 4; |
| 38 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 39 | /// CountResults - The results of target nodes have register or immediate |
Chris Lattner | 29d8f0c | 2010-12-23 17:24:32 +0000 | [diff] [blame] | 40 | /// operands first, then an optional chain, and optional glue operands (which do |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 41 | /// not go into the resulting MachineInstr). |
| 42 | unsigned InstrEmitter::CountResults(SDNode *Node) { |
| 43 | unsigned N = Node->getNumValues(); |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 44 | while (N && Node->getValueType(N - 1) == MVT::Glue) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 45 | --N; |
| 46 | if (N && Node->getValueType(N - 1) == MVT::Other) |
| 47 | --N; // Skip over chain result. |
| 48 | return N; |
| 49 | } |
| 50 | |
| 51 | /// CountOperands - The inputs to target nodes have any actual inputs first, |
Chris Lattner | 29d8f0c | 2010-12-23 17:24:32 +0000 | [diff] [blame] | 52 | /// followed by an optional chain operand, then an optional glue operand. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 53 | /// Compute the number of actual operands that will go into the resulting |
| 54 | /// MachineInstr. |
| 55 | unsigned InstrEmitter::CountOperands(SDNode *Node) { |
| 56 | unsigned N = Node->getNumOperands(); |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 57 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 58 | --N; |
| 59 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
| 60 | --N; // Ignore chain if it exists. |
| 61 | return N; |
| 62 | } |
| 63 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 64 | /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an |
| 65 | /// implicit physical register output. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 66 | void InstrEmitter:: |
Chris Lattner | 5202312 | 2009-06-26 05:39:02 +0000 | [diff] [blame] | 67 | EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned, |
| 68 | unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 69 | unsigned VRBase = 0; |
| 70 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
| 71 | // Just use the input register directly! |
| 72 | SDValue Op(Node, ResNo); |
| 73 | if (IsClone) |
| 74 | VRBaseMap.erase(Op); |
| 75 | bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 76 | (void)isNew; // Silence compiler warning. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 77 | assert(isNew && "Node emitted out of order - early"); |
| 78 | return; |
| 79 | } |
| 80 | |
| 81 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 82 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 83 | bool MatchReg = true; |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 84 | const TargetRegisterClass *UseRC = NULL; |
Jakob Stoklund Olesen | c02a6fa | 2011-06-16 22:50:38 +0000 | [diff] [blame] | 85 | EVT VT = Node->getValueType(ResNo); |
| 86 | |
| 87 | // Stick to the preferred register classes for legal types. |
| 88 | if (TLI->isTypeLegal(VT)) |
| 89 | UseRC = TLI->getRegClassFor(VT); |
| 90 | |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 91 | if (!IsClone && !IsCloned) |
| 92 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 93 | UI != E; ++UI) { |
| 94 | SDNode *User = *UI; |
| 95 | bool Match = true; |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 96 | if (User->getOpcode() == ISD::CopyToReg && |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 97 | User->getOperand(2).getNode() == Node && |
| 98 | User->getOperand(2).getResNo() == ResNo) { |
| 99 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 100 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 101 | VRBase = DestReg; |
| 102 | Match = false; |
| 103 | } else if (DestReg != SrcReg) |
| 104 | Match = false; |
| 105 | } else { |
| 106 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
| 107 | SDValue Op = User->getOperand(i); |
| 108 | if (Op.getNode() != Node || Op.getResNo() != ResNo) |
| 109 | continue; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 110 | EVT VT = Node->getValueType(Op.getResNo()); |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 111 | if (VT == MVT::Other || VT == MVT::Glue) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 112 | continue; |
| 113 | Match = false; |
| 114 | if (User->isMachineOpcode()) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 115 | const MCInstrDesc &II = TII->get(User->getMachineOpcode()); |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 116 | const TargetRegisterClass *RC = 0; |
| 117 | if (i+II.getNumDefs() < II.getNumOperands()) |
Evan Cheng | 15993f8 | 2011-06-27 21:26:13 +0000 | [diff] [blame] | 118 | RC = TII->getRegClass(II, i+II.getNumDefs(), TRI); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 119 | if (!UseRC) |
| 120 | UseRC = RC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 121 | else if (RC) { |
Jakob Stoklund Olesen | e27e1ca | 2011-09-30 22:18:51 +0000 | [diff] [blame] | 122 | const TargetRegisterClass *ComRC = |
| 123 | TRI->getCommonSubClass(UseRC, RC); |
Jakob Stoklund Olesen | f7e8af9 | 2009-08-16 17:40:59 +0000 | [diff] [blame] | 124 | // If multiple uses expect disjoint register classes, we emit |
| 125 | // copies in AddRegisterOperand. |
| 126 | if (ComRC) |
| 127 | UseRC = ComRC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 128 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 129 | } |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 130 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 131 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 132 | MatchReg &= Match; |
| 133 | if (VRBase) |
| 134 | break; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 135 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 136 | |
| 137 | const TargetRegisterClass *SrcRC = 0, *DstRC = 0; |
Rafael Espindola | d31f972 | 2010-06-29 14:02:34 +0000 | [diff] [blame] | 138 | SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT); |
Jakob Stoklund Olesen | c02a6fa | 2011-06-16 22:50:38 +0000 | [diff] [blame] | 139 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 140 | // Figure out the register class to create for the destreg. |
| 141 | if (VRBase) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 142 | DstRC = MRI->getRegClass(VRBase); |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 143 | } else if (UseRC) { |
| 144 | assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!"); |
| 145 | DstRC = UseRC; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 146 | } else { |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 147 | DstRC = TLI->getRegClassFor(VT); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 148 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 149 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 150 | // If all uses are reading from the src physical register and copying the |
| 151 | // register is either impossible or very expensive, then don't create a copy. |
| 152 | if (MatchReg && SrcRC->getCopyCost() < 0) { |
| 153 | VRBase = SrcReg; |
| 154 | } else { |
| 155 | // Create the reg, emit the copy. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 156 | VRBase = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 157 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 158 | VRBase).addReg(SrcReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 159 | } |
| 160 | |
| 161 | SDValue Op(Node, ResNo); |
| 162 | if (IsClone) |
| 163 | VRBaseMap.erase(Op); |
| 164 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 165 | (void)isNew; // Silence compiler warning. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 166 | assert(isNew && "Node emitted out of order - early"); |
| 167 | } |
| 168 | |
| 169 | /// getDstOfCopyToRegUse - If the only use of the specified result number of |
| 170 | /// node is a CopyToReg, return its destination register. Return 0 otherwise. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 171 | unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node, |
| 172 | unsigned ResNo) const { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 173 | if (!Node->hasOneUse()) |
| 174 | return 0; |
| 175 | |
| 176 | SDNode *User = *Node->use_begin(); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 177 | if (User->getOpcode() == ISD::CopyToReg && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 178 | User->getOperand(2).getNode() == Node && |
| 179 | User->getOperand(2).getResNo() == ResNo) { |
| 180 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 181 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 182 | return Reg; |
| 183 | } |
| 184 | return 0; |
| 185 | } |
| 186 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 187 | void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 188 | const MCInstrDesc &II, |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 189 | bool IsClone, bool IsCloned, |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 190 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 191 | assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 192 | "IMPLICIT_DEF should have been handled as a special case elsewhere!"); |
| 193 | |
| 194 | for (unsigned i = 0; i < II.getNumDefs(); ++i) { |
| 195 | // If the specific node value is only used by a CopyToReg and the dest reg |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 196 | // is a vreg in the same register class, use the CopyToReg'd destination |
| 197 | // register instead of creating a new vreg. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 198 | unsigned VRBase = 0; |
Evan Cheng | 15993f8 | 2011-06-27 21:26:13 +0000 | [diff] [blame] | 199 | const TargetRegisterClass *RC = TII->getRegClass(II, i, TRI); |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 200 | if (II.OpInfo[i].isOptionalDef()) { |
| 201 | // Optional def must be a physical register. |
| 202 | unsigned NumResults = CountResults(Node); |
| 203 | VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg(); |
| 204 | assert(TargetRegisterInfo::isPhysicalRegister(VRBase)); |
| 205 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 206 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 207 | |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 208 | if (!VRBase && !IsClone && !IsCloned) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 209 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 210 | UI != E; ++UI) { |
| 211 | SDNode *User = *UI; |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 212 | if (User->getOpcode() == ISD::CopyToReg && |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 213 | User->getOperand(2).getNode() == Node && |
| 214 | User->getOperand(2).getResNo() == i) { |
| 215 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 216 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 217 | const TargetRegisterClass *RegRC = MRI->getRegClass(Reg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 218 | if (RegRC == RC) { |
| 219 | VRBase = Reg; |
| 220 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 221 | break; |
| 222 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 223 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 224 | } |
| 225 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 226 | |
| 227 | // Create the result registers for this node and add the result regs to |
| 228 | // the machine instruction. |
| 229 | if (VRBase == 0) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 230 | assert(RC && "Isn't a register operand!"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 231 | VRBase = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 232 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 233 | } |
| 234 | |
| 235 | SDValue Op(Node, i); |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 236 | if (IsClone) |
| 237 | VRBaseMap.erase(Op); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 238 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 239 | (void)isNew; // Silence compiler warning. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 240 | assert(isNew && "Node emitted out of order - early"); |
| 241 | } |
| 242 | } |
| 243 | |
| 244 | /// getVR - Return the virtual register corresponding to the specified result |
| 245 | /// of the specified node. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 246 | unsigned InstrEmitter::getVR(SDValue Op, |
| 247 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 248 | if (Op.isMachineOpcode() && |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 249 | Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 250 | // Add an IMPLICIT_DEF instruction before every use. |
| 251 | unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo()); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 252 | // IMPLICIT_DEF can produce any type of result so its MCInstrDesc |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 253 | // does not include operand register class info. |
| 254 | if (!VReg) { |
| 255 | const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType()); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 256 | VReg = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 257 | } |
Dan Gohman | 3cd26a2 | 2010-07-10 13:55:45 +0000 | [diff] [blame] | 258 | BuildMI(*MBB, InsertPos, Op.getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 259 | TII->get(TargetOpcode::IMPLICIT_DEF), VReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 260 | return VReg; |
| 261 | } |
| 262 | |
| 263 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 264 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
| 265 | return I->second; |
| 266 | } |
| 267 | |
Bill Wendling | c040719 | 2010-08-30 04:36:50 +0000 | [diff] [blame] | 268 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 269 | /// AddRegisterOperand - Add the specified register as an operand to the |
| 270 | /// specified machine instr. Insert register copies if the register is |
| 271 | /// not in the required register class. |
| 272 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 273 | InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op, |
| 274 | unsigned IIOpNum, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 275 | const MCInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 276 | DenseMap<SDValue, unsigned> &VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 277 | bool IsDebug, bool IsClone, bool IsCloned) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 278 | assert(Op.getValueType() != MVT::Other && |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 279 | Op.getValueType() != MVT::Glue && |
Chris Lattner | 29d8f0c | 2010-12-23 17:24:32 +0000 | [diff] [blame] | 280 | "Chain and glue operands should occur at end of operand list!"); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 281 | // Get/emit the operand. |
| 282 | unsigned VReg = getVR(Op, VRBaseMap); |
| 283 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 284 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 285 | const MCInstrDesc &MCID = MI->getDesc(); |
| 286 | bool isOptDef = IIOpNum < MCID.getNumOperands() && |
| 287 | MCID.OpInfo[IIOpNum].isOptionalDef(); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 288 | |
| 289 | // If the instruction requires a register in a different class, create |
Jakob Stoklund Olesen | 08f5cdf | 2011-09-22 21:39:34 +0000 | [diff] [blame] | 290 | // a new virtual register and copy the value into it, but first attempt to |
| 291 | // shrink VReg's register class within reason. For example, if VReg == GR32 |
| 292 | // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP. |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 293 | if (II) { |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 294 | const TargetRegisterClass *DstRC = 0; |
| 295 | if (IIOpNum < II->getNumOperands()) |
Evan Cheng | 15993f8 | 2011-06-27 21:26:13 +0000 | [diff] [blame] | 296 | DstRC = TII->getRegClass(*II, IIOpNum, TRI); |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 297 | assert((DstRC || (MI->isVariadic() && IIOpNum >= MCID.getNumOperands())) && |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 298 | "Don't have operand info for this instruction!"); |
Jakob Stoklund Olesen | 08f5cdf | 2011-09-22 21:39:34 +0000 | [diff] [blame] | 299 | if (DstRC && !MRI->constrainRegClass(VReg, DstRC, MinRCSize)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 300 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 301 | BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), |
| 302 | TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 303 | VReg = NewVReg; |
| 304 | } |
| 305 | } |
| 306 | |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 307 | // If this value has only one use, that use is a kill. This is a |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 308 | // conservative approximation. InstrEmitter does trivial coalescing |
| 309 | // with CopyFromReg nodes, so don't emit kill flags for them. |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 310 | // Avoid kill flags on Schedule cloned nodes, since there will be |
| 311 | // multiple uses. |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 312 | // Tied operands are never killed, so we need to check that. And that |
| 313 | // means we need to determine the index of the operand. |
| 314 | bool isKill = Op.hasOneUse() && |
| 315 | Op.getNode()->getOpcode() != ISD::CopyFromReg && |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 316 | !IsDebug && |
| 317 | !(IsClone || IsCloned); |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 318 | if (isKill) { |
| 319 | unsigned Idx = MI->getNumOperands(); |
| 320 | while (Idx > 0 && |
| 321 | MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit()) |
| 322 | --Idx; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 323 | bool isTied = MI->getDesc().getOperandConstraint(Idx, MCOI::TIED_TO) != -1; |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 324 | if (isTied) |
| 325 | isKill = false; |
| 326 | } |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 327 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 328 | MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef, |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 329 | false/*isImp*/, isKill, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 330 | false/*isDead*/, false/*isUndef*/, |
| 331 | false/*isEarlyClobber*/, |
| 332 | 0/*SubReg*/, IsDebug)); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 335 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 336 | /// specifies the instruction information for the node, and IIOpNum is the |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 337 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 338 | /// assertions only. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 339 | void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op, |
| 340 | unsigned IIOpNum, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 341 | const MCInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 342 | DenseMap<SDValue, unsigned> &VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 343 | bool IsDebug, bool IsClone, bool IsCloned) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 344 | if (Op.isMachineOpcode()) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 345 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, |
| 346 | IsDebug, IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 347 | } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | d842962 | 2009-09-08 23:05:44 +0000 | [diff] [blame] | 348 | MI->addOperand(MachineOperand::CreateImm(C->getSExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 349 | } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { |
Dan Gohman | 4fbd796 | 2008-09-12 18:08:03 +0000 | [diff] [blame] | 350 | const ConstantFP *CFP = F->getConstantFPValue(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 351 | MI->addOperand(MachineOperand::CreateFPImm(CFP)); |
| 352 | } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { |
Bill Wendling | c040719 | 2010-08-30 04:36:50 +0000 | [diff] [blame] | 353 | MI->addOperand(MachineOperand::CreateReg(R->getReg(), false)); |
Jakob Stoklund Olesen | 9cf37e8 | 2012-01-18 23:52:12 +0000 | [diff] [blame] | 354 | } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) { |
| 355 | MI->addOperand(MachineOperand::CreateRegMask(RM->getRegMask())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 356 | } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 357 | MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(), |
| 358 | TGA->getTargetFlags())); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 359 | } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) { |
| 360 | MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 361 | } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { |
| 362 | MI->addOperand(MachineOperand::CreateFI(FI->getIndex())); |
| 363 | } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 364 | MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(), |
| 365 | JT->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 366 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { |
| 367 | int Offset = CP->getOffset(); |
| 368 | unsigned Align = CP->getAlignment(); |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 369 | Type *Type = CP->getType(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 370 | // MachineConstantPool wants an explicit alignment. |
| 371 | if (Align == 0) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 372 | Align = TM->getTargetData()->getPrefTypeAlignment(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 373 | if (Align == 0) { |
| 374 | // Alignment of vector types. FIXME! |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 375 | Align = TM->getTargetData()->getTypeAllocSize(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 376 | } |
| 377 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 378 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 379 | unsigned Idx; |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 380 | MachineConstantPool *MCP = MF->getConstantPool(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 381 | if (CP->isMachineConstantPoolEntry()) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 382 | Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 383 | else |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 384 | Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align); |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 385 | MI->addOperand(MachineOperand::CreateCPI(Idx, Offset, |
| 386 | CP->getTargetFlags())); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 387 | } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { |
Daniel Dunbar | 31e2c7b | 2009-09-01 22:06:46 +0000 | [diff] [blame] | 388 | MI->addOperand(MachineOperand::CreateES(ES->getSymbol(), |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 389 | ES->getTargetFlags())); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 390 | } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) { |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 391 | MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(), |
| 392 | BA->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 393 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 394 | assert(Op.getValueType() != MVT::Other && |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 395 | Op.getValueType() != MVT::Glue && |
Chris Lattner | 29d8f0c | 2010-12-23 17:24:32 +0000 | [diff] [blame] | 396 | "Chain and glue operands should occur at end of operand list!"); |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 397 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, |
| 398 | IsDebug, IsClone, IsCloned); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 399 | } |
| 400 | } |
| 401 | |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 402 | unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx, |
| 403 | EVT VT, DebugLoc DL) { |
| 404 | const TargetRegisterClass *VRC = MRI->getRegClass(VReg); |
| 405 | const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx); |
| 406 | |
| 407 | // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg |
| 408 | // within reason. |
| 409 | if (RC && RC != VRC) |
| 410 | RC = MRI->constrainRegClass(VReg, RC, MinRCSize); |
| 411 | |
| 412 | // VReg has been adjusted. It can be used with SubIdx operands now. |
| 413 | if (RC) |
| 414 | return VReg; |
| 415 | |
| 416 | // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual |
| 417 | // register instead. |
| 418 | RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT), SubIdx); |
| 419 | assert(RC && "No legal register class for VT supports that SubIdx"); |
| 420 | unsigned NewReg = MRI->createVirtualRegister(RC); |
| 421 | BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg) |
| 422 | .addReg(VReg); |
| 423 | return NewReg; |
| 424 | } |
| 425 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 426 | /// EmitSubregNode - Generate machine code for subreg nodes. |
| 427 | /// |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 428 | void InstrEmitter::EmitSubregNode(SDNode *Node, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 429 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 430 | bool IsClone, bool IsCloned) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 431 | unsigned VRBase = 0; |
| 432 | unsigned Opc = Node->getMachineOpcode(); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 433 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 434 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 435 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 436 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 437 | UI != E; ++UI) { |
| 438 | SDNode *User = *UI; |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 439 | if (User->getOpcode() == ISD::CopyToReg && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 440 | User->getOperand(2).getNode() == Node) { |
| 441 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 442 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 443 | VRBase = DestReg; |
| 444 | break; |
| 445 | } |
| 446 | } |
| 447 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 448 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 449 | if (Opc == TargetOpcode::EXTRACT_SUBREG) { |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 450 | // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no |
| 451 | // constraints on the %dst register, COPY can target all legal register |
| 452 | // classes. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 453 | unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 454 | const TargetRegisterClass *TRC = TLI->getRegClassFor(Node->getValueType(0)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 455 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 456 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Evan Cheng | 0b71d39 | 2011-01-05 23:06:49 +0000 | [diff] [blame] | 457 | MachineInstr *DefMI = MRI->getVRegDef(VReg); |
| 458 | unsigned SrcReg, DstReg, DefSubIdx; |
| 459 | if (DefMI && |
| 460 | TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) && |
| 461 | SubIdx == DefSubIdx) { |
| 462 | // Optimize these: |
| 463 | // r1025 = s/zext r1024, 4 |
| 464 | // r1026 = extract_subreg r1025, 4 |
| 465 | // to a copy |
| 466 | // r1026 = copy r1024 |
Evan Cheng | 0b71d39 | 2011-01-05 23:06:49 +0000 | [diff] [blame] | 467 | VRBase = MRI->createVirtualRegister(TRC); |
| 468 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), |
| 469 | TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg); |
| 470 | } else { |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 471 | // VReg may not support a SubIdx sub-register, and we may need to |
| 472 | // constrain its register class or issue a COPY to a compatible register |
| 473 | // class. |
| 474 | VReg = ConstrainForSubReg(VReg, SubIdx, |
| 475 | Node->getOperand(0).getValueType(), |
| 476 | Node->getDebugLoc()); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 477 | |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 478 | // Create the destreg if it is missing. |
| 479 | if (VRBase == 0) |
| 480 | VRBase = MRI->createVirtualRegister(TRC); |
Evan Cheng | 0b71d39 | 2011-01-05 23:06:49 +0000 | [diff] [blame] | 481 | |
| 482 | // Create the extract_subreg machine instruction. |
Jakob Stoklund Olesen | d2ed2d7 | 2011-10-05 20:26:40 +0000 | [diff] [blame] | 483 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), |
| 484 | TII->get(TargetOpcode::COPY), VRBase).addReg(VReg, 0, SubIdx); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 485 | } |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 486 | } else if (Opc == TargetOpcode::INSERT_SUBREG || |
| 487 | Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 488 | SDValue N0 = Node->getOperand(0); |
| 489 | SDValue N1 = Node->getOperand(1); |
| 490 | SDValue N2 = Node->getOperand(2); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 491 | unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue(); |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 492 | |
Jakob Stoklund Olesen | 2c3bef8 | 2011-10-05 18:31:00 +0000 | [diff] [blame] | 493 | // Figure out the register class to create for the destreg. It should be |
| 494 | // the largest legal register class supporting SubIdx sub-registers. |
| 495 | // RegisterCoalescer will constrain it further if it decides to eliminate |
| 496 | // the INSERT_SUBREG instruction. |
| 497 | // |
| 498 | // %dst = INSERT_SUBREG %src, %sub, SubIdx |
| 499 | // |
| 500 | // is lowered by TwoAddressInstructionPass to: |
| 501 | // |
| 502 | // %dst = COPY %src |
| 503 | // %dst:SubIdx = COPY %sub |
| 504 | // |
| 505 | // There is no constraint on the %src register class. |
| 506 | // |
| 507 | const TargetRegisterClass *SRC = TLI->getRegClassFor(Node->getValueType(0)); |
| 508 | SRC = TRI->getSubClassWithSubReg(SRC, SubIdx); |
| 509 | assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG"); |
| 510 | |
| 511 | if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase))) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 512 | VRBase = MRI->createVirtualRegister(SRC); |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 513 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 514 | // Create the insert_subreg or subreg_to_reg machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 515 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 516 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 517 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 518 | // If creating a subreg_to_reg, then the first input operand |
| 519 | // is an implicit value immediate, otherwise it's a register |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 520 | if (Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 521 | const ConstantSDNode *SD = cast<ConstantSDNode>(N0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 522 | MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 523 | } else |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 524 | AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false, |
| 525 | IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 526 | // Add the subregster being inserted |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 527 | AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false, |
| 528 | IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 529 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 530 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 531 | } else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 532 | llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg"); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 533 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 534 | SDValue Op(Node, 0); |
| 535 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 536 | (void)isNew; // Silence compiler warning. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 537 | assert(isNew && "Node emitted out of order - early"); |
| 538 | } |
| 539 | |
Dan Gohman | 88c7af0 | 2009-04-13 21:06:25 +0000 | [diff] [blame] | 540 | /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes. |
| 541 | /// COPY_TO_REGCLASS is just a normal copy, except that the destination |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 542 | /// register is constrained to be in a particular register class. |
| 543 | /// |
| 544 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 545 | InstrEmitter::EmitCopyToRegClassNode(SDNode *Node, |
| 546 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 547 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 548 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 549 | // Create the new VReg in the destination class and emit a copy. |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 550 | unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
| 551 | const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 552 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 553 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 554 | NewVReg).addReg(VReg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 555 | |
| 556 | SDValue Op(Node, 0); |
| 557 | bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 558 | (void)isNew; // Silence compiler warning. |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 559 | assert(isNew && "Node emitted out of order - early"); |
| 560 | } |
| 561 | |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 562 | /// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes. |
| 563 | /// |
| 564 | void InstrEmitter::EmitRegSequence(SDNode *Node, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 565 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 566 | bool IsClone, bool IsCloned) { |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 567 | unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue(); |
| 568 | const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 569 | unsigned NewVReg = MRI->createVirtualRegister(RC); |
| 570 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
| 571 | TII->get(TargetOpcode::REG_SEQUENCE), NewVReg); |
| 572 | unsigned NumOps = Node->getNumOperands(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 573 | assert((NumOps & 1) == 1 && |
| 574 | "REG_SEQUENCE must have an odd number of operands!"); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 575 | const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 576 | for (unsigned i = 1; i != NumOps; ++i) { |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 577 | SDValue Op = Node->getOperand(i); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 578 | if ((i & 1) == 0) { |
Pete Cooper | cd7f02b | 2012-01-18 04:16:16 +0000 | [diff] [blame] | 579 | RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1)); |
| 580 | // Skip physical registers as they don't have a vreg to get and we'll |
| 581 | // insert copies for them in TwoAddressInstructionPass anyway. |
| 582 | if (!R || !TargetRegisterInfo::isPhysicalRegister(R->getReg())) { |
| 583 | unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue(); |
| 584 | unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap); |
| 585 | const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); |
| 586 | const TargetRegisterClass *SRC = |
Evan Cheng | 27e4840 | 2010-05-18 20:03:28 +0000 | [diff] [blame] | 587 | TRI->getMatchingSuperRegClass(RC, TRC, SubIdx); |
Pete Cooper | cd7f02b | 2012-01-18 04:16:16 +0000 | [diff] [blame] | 588 | if (SRC && SRC != RC) { |
| 589 | MRI->setRegClass(NewVReg, SRC); |
| 590 | RC = SRC; |
| 591 | } |
Evan Cheng | 5012f9b | 2010-05-18 20:07:47 +0000 | [diff] [blame] | 592 | } |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 593 | } |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 594 | AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false, |
| 595 | IsClone, IsCloned); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 596 | } |
| 597 | |
| 598 | MBB->insert(InsertPos, MI); |
| 599 | SDValue Op(Node, 0); |
| 600 | bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; |
Jeffrey Yasskin | 8e68c38 | 2010-12-23 00:58:24 +0000 | [diff] [blame] | 601 | (void)isNew; // Silence compiler warning. |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 602 | assert(isNew && "Node emitted out of order - early"); |
| 603 | } |
| 604 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 605 | /// EmitDbgValue - Generate machine instruction for a dbg_value node. |
| 606 | /// |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 607 | MachineInstr * |
| 608 | InstrEmitter::EmitDbgValue(SDDbgValue *SD, |
| 609 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 610 | uint64_t Offset = SD->getOffset(); |
| 611 | MDNode* MDPtr = SD->getMDPtr(); |
| 612 | DebugLoc DL = SD->getDebugLoc(); |
| 613 | |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 614 | if (SD->getKind() == SDDbgValue::FRAMEIX) { |
| 615 | // Stack address; this needs to be lowered in target-dependent fashion. |
| 616 | // EmitTargetCodeForFrameDebugValue is responsible for allocation. |
| 617 | unsigned FrameIx = SD->getFrameIx(); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 618 | return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL); |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 619 | } |
| 620 | // Otherwise, we're going to create an instruction here. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 621 | const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 622 | MachineInstrBuilder MIB = BuildMI(*MF, DL, II); |
| 623 | if (SD->getKind() == SDDbgValue::SDNODE) { |
Dale Johannesen | c4d7b14 | 2010-04-06 21:59:56 +0000 | [diff] [blame] | 624 | SDNode *Node = SD->getSDNode(); |
| 625 | SDValue Op = SDValue(Node, SD->getResNo()); |
| 626 | // It's possible we replaced this SDNode with other(s) and therefore |
| 627 | // didn't generate code for it. It's better to catch these cases where |
| 628 | // they happen and transfer the debug info, but trying to guarantee that |
| 629 | // in all cases would be very fragile; this is a safeguard for any |
| 630 | // that were missed. |
| 631 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 632 | if (I==VRBaseMap.end()) |
| 633 | MIB.addReg(0U); // undef |
| 634 | else |
| 635 | AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 636 | /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 637 | } else if (SD->getKind() == SDDbgValue::CONST) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 638 | const Value *V = SD->getConst(); |
| 639 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Devang Patel | 8594d42 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 640 | if (CI->getBitWidth() > 64) |
| 641 | MIB.addCImm(CI); |
Dan Gohman | 4ce86f4 | 2010-05-07 22:19:08 +0000 | [diff] [blame] | 642 | else |
| 643 | MIB.addImm(CI->getSExtValue()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 644 | } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 645 | MIB.addFPImm(CF); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 646 | } else { |
| 647 | // Could be an Undef. In any case insert an Undef so we can see what we |
| 648 | // dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 649 | MIB.addReg(0U); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 650 | } |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 651 | } else { |
| 652 | // Insert an Undef so we can see what we dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 653 | MIB.addReg(0U); |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 654 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 655 | |
| 656 | MIB.addImm(Offset).addMetadata(MDPtr); |
| 657 | return &*MIB; |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 658 | } |
| 659 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 660 | /// EmitMachineNode - Generate machine code for a target-specific node and |
| 661 | /// needed dependencies. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 662 | /// |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 663 | void InstrEmitter:: |
| 664 | EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 665 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 666 | unsigned Opc = Node->getMachineOpcode(); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 667 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 668 | // Handle subreg insert/extract specially |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 669 | if (Opc == TargetOpcode::EXTRACT_SUBREG || |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 670 | Opc == TargetOpcode::INSERT_SUBREG || |
| 671 | Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 672 | EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned); |
Chris Lattner | d41952d | 2010-03-24 23:41:19 +0000 | [diff] [blame] | 673 | return; |
| 674 | } |
| 675 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 676 | // Handle COPY_TO_REGCLASS specially. |
| 677 | if (Opc == TargetOpcode::COPY_TO_REGCLASS) { |
| 678 | EmitCopyToRegClassNode(Node, VRBaseMap); |
| 679 | return; |
| 680 | } |
| 681 | |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 682 | // Handle REG_SEQUENCE specially. |
| 683 | if (Opc == TargetOpcode::REG_SEQUENCE) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 684 | EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 685 | return; |
| 686 | } |
| 687 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 688 | if (Opc == TargetOpcode::IMPLICIT_DEF) |
| 689 | // We want a unique VR for each IMPLICIT_DEF use. |
| 690 | return; |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 691 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 692 | const MCInstrDesc &II = TII->get(Opc); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 693 | unsigned NumResults = CountResults(Node); |
| 694 | unsigned NodeOperands = CountOperands(Node); |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 695 | bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0; |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 696 | #ifndef NDEBUG |
| 697 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 698 | if (II.isVariadic()) |
| 699 | assert(NumMIOperands >= II.getNumOperands() && |
| 700 | "Too few operands for a variadic node!"); |
| 701 | else |
| 702 | assert(NumMIOperands >= II.getNumOperands() && |
| 703 | NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() && |
| 704 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 705 | #endif |
| 706 | |
| 707 | // Create the new machine instruction. |
| 708 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II); |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 709 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 710 | // Add result register values for things that are defined by this |
| 711 | // instruction. |
| 712 | if (NumResults) |
| 713 | CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 714 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 715 | // Emit all of the actual operands of this instruction, adding them to the |
| 716 | // instruction as appropriate. |
| 717 | bool HasOptPRefs = II.getNumDefs() > NumResults; |
| 718 | assert((!HasOptPRefs || !HasPhysRegOuts) && |
| 719 | "Unable to cope with optional defs and phys regs defs!"); |
| 720 | unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0; |
| 721 | for (unsigned i = NumSkip; i != NodeOperands; ++i) |
| 722 | AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 723 | VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 724 | |
| 725 | // Transfer all of the memory reference descriptions of this instruction. |
| 726 | MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(), |
| 727 | cast<MachineSDNode>(Node)->memoperands_end()); |
| 728 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 729 | // Insert the instruction into position in the block. This needs to |
| 730 | // happen before any custom inserter hook is called so that the |
| 731 | // hook knows where in the block to insert the replacement code. |
| 732 | MBB->insert(InsertPos, MI); |
| 733 | |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame^] | 734 | // The MachineInstr may also define physregs instead of virtregs. These |
| 735 | // physreg values can reach other instructions in different ways: |
| 736 | // |
| 737 | // 1. When there is a use of a Node value beyond the explicitly defined |
| 738 | // virtual registers, we emit a CopyFromReg for one of the implicitly |
| 739 | // defined physregs. This only happens when HasPhysRegOuts is true. |
| 740 | // |
| 741 | // 2. A CopyFromReg reading a physreg may be glued to this instruction. |
| 742 | // |
| 743 | // 3. A glued instruction may implicitly use a physreg. |
| 744 | // |
| 745 | // 4. A glued instruction may use a RegisterSDNode operand. |
| 746 | // |
| 747 | // Collect all the used physreg defs, and make sure that any unused physreg |
| 748 | // defs are marked as dead. |
| 749 | SmallVector<unsigned, 8> UsedRegs; |
| 750 | |
Eric Christopher | bece048 | 2010-12-08 22:21:42 +0000 | [diff] [blame] | 751 | // Additional results must be physical register defs. |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 752 | if (HasPhysRegOuts) { |
| 753 | for (unsigned i = II.getNumDefs(); i < NumResults; ++i) { |
| 754 | unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()]; |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame^] | 755 | if (!Node->hasAnyUseOfValue(i)) |
| 756 | continue; |
| 757 | // This implicitly defined physreg has a use. |
| 758 | UsedRegs.push_back(Reg); |
| 759 | EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 760 | } |
| 761 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 762 | |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame^] | 763 | // Scan the glue chain for any used physregs. |
| 764 | if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) { |
| 765 | for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) { |
| 766 | if (F->getOpcode() == ISD::CopyFromReg) { |
| 767 | UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg()); |
| 768 | continue; |
| 769 | } |
| 770 | // Collect declared implicit uses. |
| 771 | const MCInstrDesc &MCID = TII->get(F->getMachineOpcode()); |
| 772 | UsedRegs.append(MCID.getImplicitUses(), |
| 773 | MCID.getImplicitUses() + MCID.getNumImplicitUses()); |
| 774 | // In addition to declared implicit uses, we must also check for |
| 775 | // direct RegisterSDNode operands. |
| 776 | for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i) |
| 777 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) { |
| 778 | unsigned Reg = R->getReg(); |
| 779 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 780 | UsedRegs.push_back(Reg); |
| 781 | } |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 782 | } |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame^] | 783 | } |
| 784 | |
| 785 | // Finally mark unused registers as dead. |
| 786 | if (!UsedRegs.empty() || II.getImplicitDefs()) |
| 787 | MI->setPhysRegsDeadExcept(UsedRegs, *TRI); |
Evan Cheng | 37fefc2 | 2011-08-30 19:09:48 +0000 | [diff] [blame] | 788 | |
| 789 | // Run post-isel target hook to adjust this instruction if needed. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 790 | #ifdef NDEBUG |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 791 | if (II.hasPostISelHook()) |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 792 | #endif |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 793 | TLI->AdjustInstrPostInstrSelection(MI, Node); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 794 | } |
| 795 | |
| 796 | /// EmitSpecialNode - Generate machine code for a target-independent node and |
| 797 | /// needed dependencies. |
| 798 | void InstrEmitter:: |
| 799 | EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned, |
| 800 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 801 | switch (Node->getOpcode()) { |
| 802 | default: |
| 803 | #ifndef NDEBUG |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 804 | Node->dump(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 805 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 806 | llvm_unreachable("This target-independent node should have been selected!"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 807 | case ISD::EntryToken: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 808 | llvm_unreachable("EntryToken should have been excluded from the schedule!"); |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 809 | case ISD::MERGE_VALUES: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 810 | case ISD::TokenFactor: // fall thru |
| 811 | break; |
| 812 | case ISD::CopyToReg: { |
| 813 | unsigned SrcReg; |
| 814 | SDValue SrcVal = Node->getOperand(2); |
| 815 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) |
| 816 | SrcReg = R->getReg(); |
| 817 | else |
| 818 | SrcReg = getVR(SrcVal, VRBaseMap); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 819 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 820 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
| 821 | if (SrcReg == DestReg) // Coalesced away the copy? Ignore. |
| 822 | break; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 823 | |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 824 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 825 | DestReg).addReg(SrcReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 826 | break; |
| 827 | } |
| 828 | case ISD::CopyFromReg: { |
| 829 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 830 | EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 831 | break; |
| 832 | } |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 833 | case ISD::EH_LABEL: { |
| 834 | MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel(); |
| 835 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), |
| 836 | TII->get(TargetOpcode::EH_LABEL)).addSym(S); |
| 837 | break; |
| 838 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 839 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 840 | case ISD::INLINEASM: { |
| 841 | unsigned NumOps = Node->getNumOperands(); |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 842 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue) |
Chris Lattner | 29d8f0c | 2010-12-23 17:24:32 +0000 | [diff] [blame] | 843 | --NumOps; // Ignore the glue operand. |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 844 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 845 | // Create the inline asm machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 846 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 847 | TII->get(TargetOpcode::INLINEASM)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 848 | |
| 849 | // Add the asm string as an external symbol operand. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 850 | SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString); |
| 851 | const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 852 | MI->addOperand(MachineOperand::CreateES(AsmStr)); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 853 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 854 | // Add the HasSideEffect and isAlignStack bits. |
| 855 | int64_t ExtraInfo = |
| 856 | cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))-> |
Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 857 | getZExtValue(); |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 858 | MI->addOperand(MachineOperand::CreateImm(ExtraInfo)); |
Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 859 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 860 | // Add all of the operand registers to the instruction. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 861 | for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 862 | unsigned Flags = |
| 863 | cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue(); |
Evan Cheng | 697cbbf | 2009-03-20 18:03:34 +0000 | [diff] [blame] | 864 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 865 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 866 | MI->addOperand(MachineOperand::CreateImm(Flags)); |
| 867 | ++i; // Skip the ID value. |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 868 | |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 869 | switch (InlineAsm::getKind(Flags)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 870 | default: llvm_unreachable("Bad flags!"); |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 871 | case InlineAsm::Kind_RegDef: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 872 | for (; NumVals; --NumVals, ++i) { |
| 873 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Jakob Stoklund Olesen | 3013a20 | 2010-06-09 20:05:00 +0000 | [diff] [blame] | 874 | // FIXME: Add dead flags for physical and virtual registers defined. |
| 875 | // For now, mark physical register defs as implicit to help fast |
| 876 | // regalloc. This makes inline asm look a lot like calls. |
| 877 | MI->addOperand(MachineOperand::CreateReg(Reg, true, |
| 878 | /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg))); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 879 | } |
| 880 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 881 | case InlineAsm::Kind_RegDefEarlyClobber: |
Jakob Stoklund Olesen | f792fa9 | 2011-06-27 04:08:33 +0000 | [diff] [blame] | 882 | case InlineAsm::Kind_Clobber: |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 883 | for (; NumVals; --NumVals, ++i) { |
| 884 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Jakob Stoklund Olesen | c3c2517 | 2010-06-09 00:40:31 +0000 | [diff] [blame] | 885 | MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true, |
Jakob Stoklund Olesen | 3013a20 | 2010-06-09 20:05:00 +0000 | [diff] [blame] | 886 | /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg), |
Jakob Stoklund Olesen | c3c2517 | 2010-06-09 00:40:31 +0000 | [diff] [blame] | 887 | /*isKill=*/ false, |
| 888 | /*isDead=*/ false, |
| 889 | /*isUndef=*/false, |
| 890 | /*isEarlyClobber=*/ true)); |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 891 | } |
| 892 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 893 | case InlineAsm::Kind_RegUse: // Use of register. |
| 894 | case InlineAsm::Kind_Imm: // Immediate. |
| 895 | case InlineAsm::Kind_Mem: // Addressing mode. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 896 | // The addressing mode has been selected, just add all of the |
| 897 | // operands to the machine instruction. |
| 898 | for (; NumVals; --NumVals, ++i) |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 899 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap, |
| 900 | /*IsDebug=*/false, IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 901 | break; |
| 902 | } |
| 903 | } |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 904 | |
Chris Lattner | cf9a415 | 2010-04-07 05:38:05 +0000 | [diff] [blame] | 905 | // Get the mdnode from the asm if it exists and add it to the instruction. |
| 906 | SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode); |
| 907 | const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD(); |
Bob Wilson | cc7354e | 2010-04-26 22:56:56 +0000 | [diff] [blame] | 908 | if (MD) |
| 909 | MI->addOperand(MachineOperand::CreateMetadata(MD)); |
Andrew Trick | 3af7a67 | 2011-09-20 03:06:13 +0000 | [diff] [blame] | 910 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 911 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 912 | break; |
| 913 | } |
| 914 | } |
| 915 | } |
| 916 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 917 | /// InstrEmitter - Construct an InstrEmitter and set it to start inserting |
| 918 | /// at the given position in the given block. |
| 919 | InstrEmitter::InstrEmitter(MachineBasicBlock *mbb, |
| 920 | MachineBasicBlock::iterator insertpos) |
| 921 | : MF(mbb->getParent()), |
| 922 | MRI(&MF->getRegInfo()), |
| 923 | TM(&MF->getTarget()), |
| 924 | TII(TM->getInstrInfo()), |
| 925 | TRI(TM->getRegisterInfo()), |
| 926 | TLI(TM->getTargetLowering()), |
| 927 | MBB(mbb), InsertPos(insertpos) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 928 | } |