blob: 6d2cdeabd15c76ffe2bad31752a7706a51a6eabe [file] [log] [blame]
Dan Gohmanbcea8592009-10-10 01:32:21 +00001//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
Dan Gohman94b8d7e2008-09-03 16:01:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanbcea8592009-10-10 01:32:21 +000010// This implements the Emit routines for the SelectionDAG class, which creates
11// MachineInstrs based on the decisions of the SelectionDAG instruction
12// selection.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000013//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanbcea8592009-10-10 01:32:21 +000016#define DEBUG_TYPE "instr-emitter"
17#include "InstrEmitter.h"
Evan Chenga8efe282010-03-14 19:56:39 +000018#include "SDNodeDbgValue.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000019#include "llvm/CodeGen/MachineConstantPool.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/Target/TargetData.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/ADT/Statistic.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000028#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000030#include "llvm/Support/MathExtras.h"
31using namespace llvm;
32
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +000033/// MinRCSize - Smallest register class we allow when constraining virtual
34/// registers. If satisfying all register class constraints would require
35/// using a smaller register class, emit a COPY to a new virtual register
36/// instead.
37const unsigned MinRCSize = 4;
38
Dan Gohmanbcea8592009-10-10 01:32:21 +000039/// CountResults - The results of target nodes have register or immediate
Chris Lattner29d8f0c2010-12-23 17:24:32 +000040/// operands first, then an optional chain, and optional glue operands (which do
Dan Gohmanbcea8592009-10-10 01:32:21 +000041/// not go into the resulting MachineInstr).
42unsigned InstrEmitter::CountResults(SDNode *Node) {
43 unsigned N = Node->getNumValues();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000044 while (N && Node->getValueType(N - 1) == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000045 --N;
46 if (N && Node->getValueType(N - 1) == MVT::Other)
47 --N; // Skip over chain result.
48 return N;
49}
50
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000051/// countOperands - The inputs to target nodes have any actual inputs first,
Chris Lattner29d8f0c2010-12-23 17:24:32 +000052/// followed by an optional chain operand, then an optional glue operand.
Dan Gohmanbcea8592009-10-10 01:32:21 +000053/// Compute the number of actual operands that will go into the resulting
54/// MachineInstr.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000055///
56/// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding
57/// the chain and glue. These operands may be implicit on the machine instr.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000058static unsigned countOperands(SDNode *Node, unsigned NumExpUses,
59 unsigned &NumImpUses) {
Dan Gohmanbcea8592009-10-10 01:32:21 +000060 unsigned N = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000061 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000062 --N;
63 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
64 --N; // Ignore chain if it exists.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000065
66 // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000067 NumImpUses = N - NumExpUses;
68 for (unsigned I = N; I > NumExpUses; --I) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000069 if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1)))
70 continue;
71 if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1)))
72 if (TargetRegisterInfo::isPhysicalRegister(RN->getReg()))
73 continue;
74 NumImpUses = N - I;
75 break;
76 }
77
Dan Gohmanbcea8592009-10-10 01:32:21 +000078 return N;
79}
80
Dan Gohman94b8d7e2008-09-03 16:01:59 +000081/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
82/// implicit physical register output.
Dan Gohmanbcea8592009-10-10 01:32:21 +000083void InstrEmitter::
Chris Lattner52023122009-06-26 05:39:02 +000084EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
85 unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000086 unsigned VRBase = 0;
87 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
88 // Just use the input register directly!
89 SDValue Op(Node, ResNo);
90 if (IsClone)
91 VRBaseMap.erase(Op);
92 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +000093 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000094 assert(isNew && "Node emitted out of order - early");
95 return;
96 }
97
98 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
99 // the CopyToReg'd destination register instead of creating a new vreg.
100 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +0000101 const TargetRegisterClass *UseRC = NULL;
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000102 EVT VT = Node->getValueType(ResNo);
103
104 // Stick to the preferred register classes for legal types.
105 if (TLI->isTypeLegal(VT))
106 UseRC = TLI->getRegClassFor(VT);
107
Evan Chenge57187c2009-01-16 20:57:18 +0000108 if (!IsClone && !IsCloned)
109 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
110 UI != E; ++UI) {
111 SDNode *User = *UI;
112 bool Match = true;
Andrew Trick3af7a672011-09-20 03:06:13 +0000113 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000114 User->getOperand(2).getNode() == Node &&
115 User->getOperand(2).getResNo() == ResNo) {
116 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
117 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
118 VRBase = DestReg;
119 Match = false;
120 } else if (DestReg != SrcReg)
121 Match = false;
122 } else {
123 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
124 SDValue Op = User->getOperand(i);
125 if (Op.getNode() != Node || Op.getResNo() != ResNo)
126 continue;
Owen Andersone50ed302009-08-10 22:56:29 +0000127 EVT VT = Node->getValueType(Op.getResNo());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000128 if (VT == MVT::Other || VT == MVT::Glue)
Evan Chenge57187c2009-01-16 20:57:18 +0000129 continue;
130 Match = false;
131 if (User->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000132 const MCInstrDesc &II = TII->get(User->getMachineOpcode());
Chris Lattner2a386882009-07-29 21:36:49 +0000133 const TargetRegisterClass *RC = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000134 if (i+II.getNumDefs() < II.getNumOperands()) {
135 RC = TRI->getAllocatableClass(
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000136 TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF));
Andrew Trickf12f6df2012-05-03 01:14:37 +0000137 }
Evan Chenge57187c2009-01-16 20:57:18 +0000138 if (!UseRC)
139 UseRC = RC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000140 else if (RC) {
Jakob Stoklund Olesene27e1ca2011-09-30 22:18:51 +0000141 const TargetRegisterClass *ComRC =
142 TRI->getCommonSubClass(UseRC, RC);
Jakob Stoklund Olesenf7e8af92009-08-16 17:40:59 +0000143 // If multiple uses expect disjoint register classes, we emit
144 // copies in AddRegisterOperand.
145 if (ComRC)
146 UseRC = ComRC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000147 }
Evan Chenge57187c2009-01-16 20:57:18 +0000148 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000149 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000150 }
Evan Chenge57187c2009-01-16 20:57:18 +0000151 MatchReg &= Match;
152 if (VRBase)
153 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000154 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000155
156 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Rafael Espindolad31f9722010-06-29 14:02:34 +0000157 SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000158
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000159 // Figure out the register class to create for the destreg.
160 if (VRBase) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000161 DstRC = MRI->getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000162 } else if (UseRC) {
163 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
164 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000165 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000166 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000167 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000168
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000169 // If all uses are reading from the src physical register and copying the
170 // register is either impossible or very expensive, then don't create a copy.
171 if (MatchReg && SrcRC->getCopyCost() < 0) {
172 VRBase = SrcReg;
173 } else {
174 // Create the reg, emit the copy.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000175 VRBase = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000176 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
177 VRBase).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000178 }
179
180 SDValue Op(Node, ResNo);
181 if (IsClone)
182 VRBaseMap.erase(Op);
183 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000184 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000185 assert(isNew && "Node emitted out of order - early");
186}
187
188/// getDstOfCopyToRegUse - If the only use of the specified result number of
189/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000190unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
191 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000192 if (!Node->hasOneUse())
193 return 0;
194
195 SDNode *User = *Node->use_begin();
Andrew Trick3af7a672011-09-20 03:06:13 +0000196 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000197 User->getOperand(2).getNode() == Node &&
198 User->getOperand(2).getResNo() == ResNo) {
199 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
200 if (TargetRegisterInfo::isVirtualRegister(Reg))
201 return Reg;
202 }
203 return 0;
204}
205
Dan Gohmanbcea8592009-10-10 01:32:21 +0000206void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Chenge837dea2011-06-28 19:10:37 +0000207 const MCInstrDesc &II,
Evan Chenge57187c2009-01-16 20:57:18 +0000208 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000209 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner518bb532010-02-09 19:54:29 +0000210 assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000211 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
212
213 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
214 // If the specific node value is only used by a CopyToReg and the dest reg
Dan Gohmanf8c73942009-04-13 15:38:05 +0000215 // is a vreg in the same register class, use the CopyToReg'd destination
216 // register instead of creating a new vreg.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000217 unsigned VRBase = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000218 const TargetRegisterClass *RC =
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000219 TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF));
Evan Cheng8955e932009-07-11 01:06:50 +0000220 if (II.OpInfo[i].isOptionalDef()) {
221 // Optional def must be a physical register.
222 unsigned NumResults = CountResults(Node);
223 VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
224 assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
225 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
226 }
Evan Chenge57187c2009-01-16 20:57:18 +0000227
Evan Cheng8955e932009-07-11 01:06:50 +0000228 if (!VRBase && !IsClone && !IsCloned)
Evan Chenge57187c2009-01-16 20:57:18 +0000229 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
230 UI != E; ++UI) {
231 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000232 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000233 User->getOperand(2).getNode() == Node &&
234 User->getOperand(2).getResNo() == i) {
235 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
236 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000237 const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000238 if (RegRC == RC) {
239 VRBase = Reg;
240 MI->addOperand(MachineOperand::CreateReg(Reg, true));
241 break;
242 }
Evan Chenge57187c2009-01-16 20:57:18 +0000243 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000244 }
245 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000246
247 // Create the result registers for this node and add the result regs to
248 // the machine instruction.
249 if (VRBase == 0) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000250 assert(RC && "Isn't a register operand!");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000251 VRBase = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000252 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
253 }
254
255 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000256 if (IsClone)
257 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000258 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000259 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000260 assert(isNew && "Node emitted out of order - early");
261 }
262}
263
264/// getVR - Return the virtual register corresponding to the specified result
265/// of the specified node.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000266unsigned InstrEmitter::getVR(SDValue Op,
267 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000268 if (Op.isMachineOpcode() &&
Chris Lattner518bb532010-02-09 19:54:29 +0000269 Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000270 // Add an IMPLICIT_DEF instruction before every use.
271 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
Evan Chenge837dea2011-06-28 19:10:37 +0000272 // IMPLICIT_DEF can produce any type of result so its MCInstrDesc
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000273 // does not include operand register class info.
274 if (!VReg) {
275 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
Dan Gohmanbcea8592009-10-10 01:32:21 +0000276 VReg = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000277 }
Dan Gohman3cd26a22010-07-10 13:55:45 +0000278 BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000279 TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000280 return VReg;
281 }
282
283 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
284 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
285 return I->second;
286}
287
Bill Wendlingc0407192010-08-30 04:36:50 +0000288
Dan Gohmanf8c73942009-04-13 15:38:05 +0000289/// AddRegisterOperand - Add the specified register as an operand to the
290/// specified machine instr. Insert register copies if the register is
291/// not in the required register class.
292void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000293InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op,
294 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000295 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000296 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000297 bool IsDebug, bool IsClone, bool IsCloned) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000299 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000300 "Chain and glue operands should occur at end of operand list!");
Dan Gohmanf8c73942009-04-13 15:38:05 +0000301 // Get/emit the operand.
302 unsigned VReg = getVR(Op, VRBaseMap);
303 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
304
Evan Chenge837dea2011-06-28 19:10:37 +0000305 const MCInstrDesc &MCID = MI->getDesc();
306 bool isOptDef = IIOpNum < MCID.getNumOperands() &&
307 MCID.OpInfo[IIOpNum].isOptionalDef();
Dan Gohmanf8c73942009-04-13 15:38:05 +0000308
309 // If the instruction requires a register in a different class, create
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000310 // a new virtual register and copy the value into it, but first attempt to
311 // shrink VReg's register class within reason. For example, if VReg == GR32
312 // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000313 if (II) {
Chris Lattner2a386882009-07-29 21:36:49 +0000314 const TargetRegisterClass *DstRC = 0;
315 if (IIOpNum < II->getNumOperands())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000316 DstRC = TRI->getAllocatableClass(TII->getRegClass(*II,IIOpNum,TRI,*MF));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000317 assert((DstRC || (MI->isVariadic() && IIOpNum >= MCID.getNumOperands())) &&
Dan Gohmanf8c73942009-04-13 15:38:05 +0000318 "Don't have operand info for this instruction!");
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000319 if (DstRC && !MRI->constrainRegClass(VReg, DstRC, MinRCSize)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000320 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000321 BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
322 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000323 VReg = NewVReg;
324 }
325 }
326
Dan Gohman47bd03b2010-04-30 00:08:21 +0000327 // If this value has only one use, that use is a kill. This is a
Dan Gohman9d7019f2010-05-11 21:59:14 +0000328 // conservative approximation. InstrEmitter does trivial coalescing
329 // with CopyFromReg nodes, so don't emit kill flags for them.
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000330 // Avoid kill flags on Schedule cloned nodes, since there will be
331 // multiple uses.
Dan Gohman9d7019f2010-05-11 21:59:14 +0000332 // Tied operands are never killed, so we need to check that. And that
333 // means we need to determine the index of the operand.
334 bool isKill = Op.hasOneUse() &&
335 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000336 !IsDebug &&
337 !(IsClone || IsCloned);
Dan Gohman9d7019f2010-05-11 21:59:14 +0000338 if (isKill) {
339 unsigned Idx = MI->getNumOperands();
340 while (Idx > 0 &&
341 MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit())
342 --Idx;
Evan Chenge837dea2011-06-28 19:10:37 +0000343 bool isTied = MI->getDesc().getOperandConstraint(Idx, MCOI::TIED_TO) != -1;
Dan Gohman9d7019f2010-05-11 21:59:14 +0000344 if (isTied)
345 isKill = false;
346 }
Dan Gohman47bd03b2010-04-30 00:08:21 +0000347
Evan Chengbfcb3052010-03-25 01:38:16 +0000348 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef,
Dan Gohman47bd03b2010-04-30 00:08:21 +0000349 false/*isImp*/, isKill,
Evan Chengbfcb3052010-03-25 01:38:16 +0000350 false/*isDead*/, false/*isUndef*/,
351 false/*isEarlyClobber*/,
352 0/*SubReg*/, IsDebug));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000353}
354
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000355/// AddOperand - Add the specified operand to the specified machine instr. II
356/// specifies the instruction information for the node, and IIOpNum is the
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000357/// operand number (in the II) that we are adding.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000358void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op,
359 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000360 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000361 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000362 bool IsDebug, bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000363 if (Op.isMachineOpcode()) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000364 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
365 IsDebug, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000366 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8429622009-09-08 23:05:44 +0000367 MI->addOperand(MachineOperand::CreateImm(C->getSExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000368 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Dan Gohman4fbd7962008-09-12 18:08:03 +0000369 const ConstantFP *CFP = F->getConstantFPValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000370 MI->addOperand(MachineOperand::CreateFPImm(CFP));
371 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000372 // Turn additional physreg operands into implicit uses on non-variadic
373 // instructions. This is used by call and return instructions passing
374 // arguments in registers.
375 bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic());
376 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false, Imp));
Jakob Stoklund Olesen9cf37e82012-01-18 23:52:12 +0000377 } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) {
378 MI->addOperand(MachineOperand::CreateRegMask(RM->getRegMask()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000379 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000380 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(),
381 TGA->getTargetFlags()));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000382 } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
383 MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000384 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
385 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
386 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000387 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(),
388 JT->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000389 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
390 int Offset = CP->getOffset();
391 unsigned Align = CP->getAlignment();
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000392 Type *Type = CP->getType();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000393 // MachineConstantPool wants an explicit alignment.
394 if (Align == 0) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000395 Align = TM->getTargetData()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000396 if (Align == 0) {
397 // Alignment of vector types. FIXME!
Dan Gohmanbcea8592009-10-10 01:32:21 +0000398 Align = TM->getTargetData()->getTypeAllocSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000399 }
400 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000401
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000402 unsigned Idx;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000403 MachineConstantPool *MCP = MF->getConstantPool();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000404 if (CP->isMachineConstantPoolEntry())
Dan Gohmanbcea8592009-10-10 01:32:21 +0000405 Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000406 else
Dan Gohmanbcea8592009-10-10 01:32:21 +0000407 Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattner6ec66db2009-06-26 05:52:14 +0000408 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset,
409 CP->getTargetFlags()));
Bill Wendling056292f2008-09-16 21:48:12 +0000410 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +0000411 MI->addOperand(MachineOperand::CreateES(ES->getSymbol(),
Chris Lattner6ec66db2009-06-26 05:52:14 +0000412 ES->getTargetFlags()));
Dan Gohman8c2b5252009-10-30 01:27:03 +0000413 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
Dan Gohman29cbade2009-11-20 23:18:13 +0000414 MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(),
415 BA->getTargetFlags()));
Jakob Stoklund Olesen74500bd2012-08-07 22:37:05 +0000416 } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) {
417 MI->addOperand(MachineOperand::CreateTargetIndex(TI->getIndex(),
418 TI->getOffset(),
419 TI->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000420 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000422 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000423 "Chain and glue operands should occur at end of operand list!");
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000424 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
425 IsDebug, IsClone, IsCloned);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000426 }
427}
428
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000429unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx,
430 EVT VT, DebugLoc DL) {
431 const TargetRegisterClass *VRC = MRI->getRegClass(VReg);
432 const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx);
433
434 // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg
435 // within reason.
436 if (RC && RC != VRC)
437 RC = MRI->constrainRegClass(VReg, RC, MinRCSize);
438
439 // VReg has been adjusted. It can be used with SubIdx operands now.
440 if (RC)
441 return VReg;
442
443 // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual
444 // register instead.
445 RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT), SubIdx);
446 assert(RC && "No legal register class for VT supports that SubIdx");
447 unsigned NewReg = MRI->createVirtualRegister(RC);
448 BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg)
449 .addReg(VReg);
450 return NewReg;
451}
452
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000453/// EmitSubregNode - Generate machine code for subreg nodes.
454///
Andrew Trick3af7a672011-09-20 03:06:13 +0000455void InstrEmitter::EmitSubregNode(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000456 DenseMap<SDValue, unsigned> &VRBaseMap,
457 bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000458 unsigned VRBase = 0;
459 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000460
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000461 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
462 // the CopyToReg'd destination register instead of creating a new vreg.
463 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
464 UI != E; ++UI) {
465 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000466 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000467 User->getOperand(2).getNode() == Node) {
468 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
469 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
470 VRBase = DestReg;
471 break;
472 }
473 }
474 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000475
Chris Lattner518bb532010-02-09 19:54:29 +0000476 if (Opc == TargetOpcode::EXTRACT_SUBREG) {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000477 // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no
478 // constraints on the %dst register, COPY can target all legal register
479 // classes.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000480 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000481 const TargetRegisterClass *TRC = TLI->getRegClassFor(Node->getValueType(0));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000482
Dan Gohmanf8c73942009-04-13 15:38:05 +0000483 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng0b71d392011-01-05 23:06:49 +0000484 MachineInstr *DefMI = MRI->getVRegDef(VReg);
485 unsigned SrcReg, DstReg, DefSubIdx;
486 if (DefMI &&
487 TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
Evan Cheng87591342012-07-11 18:55:07 +0000488 SubIdx == DefSubIdx &&
489 TRC == MRI->getRegClass(SrcReg)) {
Evan Cheng0b71d392011-01-05 23:06:49 +0000490 // Optimize these:
491 // r1025 = s/zext r1024, 4
492 // r1026 = extract_subreg r1025, 4
493 // to a copy
494 // r1026 = copy r1024
Evan Cheng0b71d392011-01-05 23:06:49 +0000495 VRBase = MRI->createVirtualRegister(TRC);
496 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
497 TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
Jakob Stoklund Olesen8ccaad52012-06-29 21:00:03 +0000498 MRI->clearKillFlags(SrcReg);
Evan Cheng0b71d392011-01-05 23:06:49 +0000499 } else {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000500 // VReg may not support a SubIdx sub-register, and we may need to
501 // constrain its register class or issue a COPY to a compatible register
502 // class.
503 VReg = ConstrainForSubReg(VReg, SubIdx,
504 Node->getOperand(0).getValueType(),
505 Node->getDebugLoc());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000506
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000507 // Create the destreg if it is missing.
508 if (VRBase == 0)
509 VRBase = MRI->createVirtualRegister(TRC);
Evan Cheng0b71d392011-01-05 23:06:49 +0000510
511 // Create the extract_subreg machine instruction.
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000512 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
513 TII->get(TargetOpcode::COPY), VRBase).addReg(VReg, 0, SubIdx);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000514 }
Chris Lattner518bb532010-02-09 19:54:29 +0000515 } else if (Opc == TargetOpcode::INSERT_SUBREG ||
516 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000517 SDValue N0 = Node->getOperand(0);
518 SDValue N1 = Node->getOperand(1);
519 SDValue N2 = Node->getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000520 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohman5ec3b422009-04-14 22:17:14 +0000521
Jakob Stoklund Olesen2c3bef82011-10-05 18:31:00 +0000522 // Figure out the register class to create for the destreg. It should be
523 // the largest legal register class supporting SubIdx sub-registers.
524 // RegisterCoalescer will constrain it further if it decides to eliminate
525 // the INSERT_SUBREG instruction.
526 //
527 // %dst = INSERT_SUBREG %src, %sub, SubIdx
528 //
529 // is lowered by TwoAddressInstructionPass to:
530 //
531 // %dst = COPY %src
532 // %dst:SubIdx = COPY %sub
533 //
534 // There is no constraint on the %src register class.
535 //
536 const TargetRegisterClass *SRC = TLI->getRegClassFor(Node->getValueType(0));
537 SRC = TRI->getSubClassWithSubReg(SRC, SubIdx);
538 assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG");
539
540 if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase)))
Dan Gohmanbcea8592009-10-10 01:32:21 +0000541 VRBase = MRI->createVirtualRegister(SRC);
Dan Gohman5ec3b422009-04-14 22:17:14 +0000542
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000543 // Create the insert_subreg or subreg_to_reg machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000544 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000545 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Andrew Trick3af7a672011-09-20 03:06:13 +0000546
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000547 // If creating a subreg_to_reg, then the first input operand
548 // is an implicit value immediate, otherwise it's a register
Chris Lattner518bb532010-02-09 19:54:29 +0000549 if (Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000550 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000551 MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000552 } else
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000553 AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
554 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000555 // Add the subregster being inserted
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000556 AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
557 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000558 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000559 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000560 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000561 llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Andrew Trick3af7a672011-09-20 03:06:13 +0000562
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000563 SDValue Op(Node, 0);
564 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000565 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000566 assert(isNew && "Node emitted out of order - early");
567}
568
Dan Gohman88c7af02009-04-13 21:06:25 +0000569/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
570/// COPY_TO_REGCLASS is just a normal copy, except that the destination
Dan Gohmanf8c73942009-04-13 15:38:05 +0000571/// register is constrained to be in a particular register class.
572///
573void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000574InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
575 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000576 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000577
Dan Gohmanf8c73942009-04-13 15:38:05 +0000578 // Create the new VReg in the destination class and emit a copy.
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000579 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Andrew Trickf12f6df2012-05-03 01:14:37 +0000580 const TargetRegisterClass *DstRC =
581 TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000582 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000583 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
584 NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000585
586 SDValue Op(Node, 0);
587 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000588 (void)isNew; // Silence compiler warning.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000589 assert(isNew && "Node emitted out of order - early");
590}
591
Evan Chengba609c82010-05-04 00:22:40 +0000592/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
593///
594void InstrEmitter::EmitRegSequence(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000595 DenseMap<SDValue, unsigned> &VRBaseMap,
596 bool IsClone, bool IsCloned) {
Owen Anderson1300f302011-06-16 18:17:13 +0000597 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
598 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
Andrew Trickf12f6df2012-05-03 01:14:37 +0000599 unsigned NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC));
Evan Chengba609c82010-05-04 00:22:40 +0000600 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
601 TII->get(TargetOpcode::REG_SEQUENCE), NewVReg);
602 unsigned NumOps = Node->getNumOperands();
Owen Anderson1300f302011-06-16 18:17:13 +0000603 assert((NumOps & 1) == 1 &&
604 "REG_SEQUENCE must have an odd number of operands!");
Evan Chenge837dea2011-06-28 19:10:37 +0000605 const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
Owen Anderson1300f302011-06-16 18:17:13 +0000606 for (unsigned i = 1; i != NumOps; ++i) {
Evan Chengba609c82010-05-04 00:22:40 +0000607 SDValue Op = Node->getOperand(i);
Owen Anderson1300f302011-06-16 18:17:13 +0000608 if ((i & 1) == 0) {
Pete Coopercd7f02b2012-01-18 04:16:16 +0000609 RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1));
610 // Skip physical registers as they don't have a vreg to get and we'll
611 // insert copies for them in TwoAddressInstructionPass anyway.
612 if (!R || !TargetRegisterInfo::isPhysicalRegister(R->getReg())) {
613 unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
614 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
615 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
616 const TargetRegisterClass *SRC =
Evan Cheng27e48402010-05-18 20:03:28 +0000617 TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
Pete Coopercd7f02b2012-01-18 04:16:16 +0000618 if (SRC && SRC != RC) {
619 MRI->setRegClass(NewVReg, SRC);
620 RC = SRC;
621 }
Evan Cheng5012f9b2010-05-18 20:07:47 +0000622 }
Evan Chengba609c82010-05-04 00:22:40 +0000623 }
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000624 AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
625 IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000626 }
627
628 MBB->insert(InsertPos, MI);
629 SDValue Op(Node, 0);
630 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000631 (void)isNew; // Silence compiler warning.
Evan Chengba609c82010-05-04 00:22:40 +0000632 assert(isNew && "Node emitted out of order - early");
633}
634
Evan Chengbfcb3052010-03-25 01:38:16 +0000635/// EmitDbgValue - Generate machine instruction for a dbg_value node.
636///
Dan Gohman891ff8f2010-04-30 19:35:33 +0000637MachineInstr *
638InstrEmitter::EmitDbgValue(SDDbgValue *SD,
639 DenseMap<SDValue, unsigned> &VRBaseMap) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000640 uint64_t Offset = SD->getOffset();
641 MDNode* MDPtr = SD->getMDPtr();
642 DebugLoc DL = SD->getDebugLoc();
643
Dale Johannesenf822e732010-04-25 21:33:54 +0000644 if (SD->getKind() == SDDbgValue::FRAMEIX) {
645 // Stack address; this needs to be lowered in target-dependent fashion.
646 // EmitTargetCodeForFrameDebugValue is responsible for allocation.
647 unsigned FrameIx = SD->getFrameIx();
Evan Cheng962021b2010-04-26 07:38:55 +0000648 return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL);
Dale Johannesenf822e732010-04-25 21:33:54 +0000649 }
650 // Otherwise, we're going to create an instruction here.
Evan Chenge837dea2011-06-28 19:10:37 +0000651 const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
Evan Chengbfcb3052010-03-25 01:38:16 +0000652 MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
653 if (SD->getKind() == SDDbgValue::SDNODE) {
Dale Johannesenc4d7b142010-04-06 21:59:56 +0000654 SDNode *Node = SD->getSDNode();
655 SDValue Op = SDValue(Node, SD->getResNo());
656 // It's possible we replaced this SDNode with other(s) and therefore
657 // didn't generate code for it. It's better to catch these cases where
658 // they happen and transfer the debug info, but trying to guarantee that
659 // in all cases would be very fragile; this is a safeguard for any
660 // that were missed.
661 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
662 if (I==VRBaseMap.end())
663 MIB.addReg(0U); // undef
664 else
665 AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000666 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
Evan Chengbfcb3052010-03-25 01:38:16 +0000667 } else if (SD->getKind() == SDDbgValue::CONST) {
Dan Gohman46510a72010-04-15 01:51:59 +0000668 const Value *V = SD->getConst();
669 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000670 if (CI->getBitWidth() > 64)
671 MIB.addCImm(CI);
Dan Gohman4ce86f42010-05-07 22:19:08 +0000672 else
673 MIB.addImm(CI->getSExtValue());
Dan Gohman46510a72010-04-15 01:51:59 +0000674 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000675 MIB.addFPImm(CF);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000676 } else {
677 // Could be an Undef. In any case insert an Undef so we can see what we
678 // dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000679 MIB.addReg(0U);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000680 }
Dale Johannesen06a26632010-03-06 00:03:23 +0000681 } else {
682 // Insert an Undef so we can see what we dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000683 MIB.addReg(0U);
Dale Johannesen06a26632010-03-06 00:03:23 +0000684 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000685
686 MIB.addImm(Offset).addMetadata(MDPtr);
687 return &*MIB;
Dale Johannesen06a26632010-03-06 00:03:23 +0000688}
689
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000690/// EmitMachineNode - Generate machine code for a target-specific node and
691/// needed dependencies.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000692///
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000693void InstrEmitter::
694EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000695 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000696 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000697
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000698 // Handle subreg insert/extract specially
Andrew Trick3af7a672011-09-20 03:06:13 +0000699 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000700 Opc == TargetOpcode::INSERT_SUBREG ||
701 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000702 EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
Chris Lattnerd41952d2010-03-24 23:41:19 +0000703 return;
704 }
705
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000706 // Handle COPY_TO_REGCLASS specially.
707 if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
708 EmitCopyToRegClassNode(Node, VRBaseMap);
709 return;
710 }
711
Evan Chengba609c82010-05-04 00:22:40 +0000712 // Handle REG_SEQUENCE specially.
713 if (Opc == TargetOpcode::REG_SEQUENCE) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000714 EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000715 return;
716 }
717
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000718 if (Opc == TargetOpcode::IMPLICIT_DEF)
719 // We want a unique VR for each IMPLICIT_DEF use.
720 return;
Andrew Trick3af7a672011-09-20 03:06:13 +0000721
Evan Chenge837dea2011-06-28 19:10:37 +0000722 const MCInstrDesc &II = TII->get(Opc);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000723 unsigned NumResults = CountResults(Node);
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000724 unsigned NumImpUses = 0;
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +0000725 unsigned NodeOperands =
726 countOperands(Node, II.getNumOperands() - II.getNumDefs(), NumImpUses);
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000727 bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000728#ifndef NDEBUG
729 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000730 if (II.isVariadic())
731 assert(NumMIOperands >= II.getNumOperands() &&
732 "Too few operands for a variadic node!");
733 else
734 assert(NumMIOperands >= II.getNumOperands() &&
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000735 NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() +
736 NumImpUses &&
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000737 "#operands for dag node doesn't match .td file!");
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000738#endif
739
740 // Create the new machine instruction.
741 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II);
Dan Gohmandb497122010-06-18 23:28:01 +0000742
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000743 // Add result register values for things that are defined by this
744 // instruction.
745 if (NumResults)
746 CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000747
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000748 // Emit all of the actual operands of this instruction, adding them to the
749 // instruction as appropriate.
750 bool HasOptPRefs = II.getNumDefs() > NumResults;
751 assert((!HasOptPRefs || !HasPhysRegOuts) &&
752 "Unable to cope with optional defs and phys regs defs!");
753 unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0;
754 for (unsigned i = NumSkip; i != NodeOperands; ++i)
755 AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000756 VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000757
758 // Transfer all of the memory reference descriptions of this instruction.
759 MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
760 cast<MachineSDNode>(Node)->memoperands_end());
761
Dan Gohman14152b42010-07-06 20:24:04 +0000762 // Insert the instruction into position in the block. This needs to
763 // happen before any custom inserter hook is called so that the
764 // hook knows where in the block to insert the replacement code.
765 MBB->insert(InsertPos, MI);
766
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000767 // The MachineInstr may also define physregs instead of virtregs. These
768 // physreg values can reach other instructions in different ways:
769 //
770 // 1. When there is a use of a Node value beyond the explicitly defined
771 // virtual registers, we emit a CopyFromReg for one of the implicitly
772 // defined physregs. This only happens when HasPhysRegOuts is true.
773 //
774 // 2. A CopyFromReg reading a physreg may be glued to this instruction.
775 //
776 // 3. A glued instruction may implicitly use a physreg.
777 //
778 // 4. A glued instruction may use a RegisterSDNode operand.
779 //
780 // Collect all the used physreg defs, and make sure that any unused physreg
781 // defs are marked as dead.
782 SmallVector<unsigned, 8> UsedRegs;
783
Eric Christopherbece0482010-12-08 22:21:42 +0000784 // Additional results must be physical register defs.
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000785 if (HasPhysRegOuts) {
786 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
787 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000788 if (!Node->hasAnyUseOfValue(i))
789 continue;
790 // This implicitly defined physreg has a use.
791 UsedRegs.push_back(Reg);
792 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000793 }
794 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000795
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000796 // Scan the glue chain for any used physregs.
797 if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
798 for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) {
799 if (F->getOpcode() == ISD::CopyFromReg) {
800 UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
801 continue;
Hal Finkelf77c03a2012-02-24 17:53:59 +0000802 } else if (F->getOpcode() == ISD::CopyToReg) {
803 // Skip CopyToReg nodes that are internal to the glue chain.
804 continue;
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000805 }
806 // Collect declared implicit uses.
807 const MCInstrDesc &MCID = TII->get(F->getMachineOpcode());
808 UsedRegs.append(MCID.getImplicitUses(),
809 MCID.getImplicitUses() + MCID.getNumImplicitUses());
810 // In addition to declared implicit uses, we must also check for
811 // direct RegisterSDNode operands.
812 for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
813 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
814 unsigned Reg = R->getReg();
815 if (TargetRegisterInfo::isPhysicalRegister(Reg))
816 UsedRegs.push_back(Reg);
817 }
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000818 }
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000819 }
820
821 // Finally mark unused registers as dead.
822 if (!UsedRegs.empty() || II.getImplicitDefs())
823 MI->setPhysRegsDeadExcept(UsedRegs, *TRI);
Evan Cheng37fefc22011-08-30 19:09:48 +0000824
825 // Run post-isel target hook to adjust this instruction if needed.
Andrew Trick3be654f2011-09-21 02:20:46 +0000826#ifdef NDEBUG
Andrew Trick83a80312011-09-20 18:22:31 +0000827 if (II.hasPostISelHook())
Andrew Trick3be654f2011-09-21 02:20:46 +0000828#endif
Andrew Trick83a80312011-09-20 18:22:31 +0000829 TLI->AdjustInstrPostInstrSelection(MI, Node);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000830}
831
832/// EmitSpecialNode - Generate machine code for a target-independent node and
833/// needed dependencies.
834void InstrEmitter::
835EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
836 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000837 switch (Node->getOpcode()) {
838 default:
839#ifndef NDEBUG
Dan Gohmanbcea8592009-10-10 01:32:21 +0000840 Node->dump();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000841#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000842 llvm_unreachable("This target-independent node should have been selected!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000843 case ISD::EntryToken:
Torok Edwinc23197a2009-07-14 16:55:14 +0000844 llvm_unreachable("EntryToken should have been excluded from the schedule!");
Evan Cheng37b73872009-07-30 08:33:02 +0000845 case ISD::MERGE_VALUES:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000846 case ISD::TokenFactor: // fall thru
847 break;
848 case ISD::CopyToReg: {
849 unsigned SrcReg;
850 SDValue SrcVal = Node->getOperand(2);
851 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
852 SrcReg = R->getReg();
853 else
854 SrcReg = getVR(SrcVal, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000855
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000856 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
857 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
858 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000859
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000860 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
861 DestReg).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000862 break;
863 }
864 case ISD::CopyFromReg: {
865 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000866 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000867 break;
868 }
Chris Lattner7561d482010-03-14 02:33:54 +0000869 case ISD::EH_LABEL: {
870 MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
871 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
872 TII->get(TargetOpcode::EH_LABEL)).addSym(S);
873 break;
874 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000875
Nadav Rotemc05d3062012-09-06 09:17:37 +0000876 case ISD::LIFETIME_START:
877 case ISD::LIFETIME_END: {
878 unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START) ?
879 TargetOpcode::LIFETIME_START : TargetOpcode::LIFETIME_END;
880
881 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Node->getOperand(1));
882 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp))
883 .addFrameIndex(FI->getIndex());
884 break;
885 }
886
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000887 case ISD::INLINEASM: {
888 unsigned NumOps = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000889 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000890 --NumOps; // Ignore the glue operand.
Andrew Trick3af7a672011-09-20 03:06:13 +0000891
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000892 // Create the inline asm machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000893 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000894 TII->get(TargetOpcode::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000895
896 // Add the asm string as an external symbol operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000897 SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
898 const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000899 MI->addOperand(MachineOperand::CreateES(AsmStr));
Andrew Trick3af7a672011-09-20 03:06:13 +0000900
Evan Chengc36b7062011-01-07 23:50:32 +0000901 // Add the HasSideEffect and isAlignStack bits.
902 int64_t ExtraInfo =
903 cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000904 getZExtValue();
Evan Chengc36b7062011-01-07 23:50:32 +0000905 MI->addOperand(MachineOperand::CreateImm(ExtraInfo));
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000906
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000907 // Remember to operand index of the group flags.
908 SmallVector<unsigned, 8> GroupIdx;
909
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000910 // Add all of the operand registers to the instruction.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000911 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000912 unsigned Flags =
913 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000914 const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Andrew Trick3af7a672011-09-20 03:06:13 +0000915
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000916 GroupIdx.push_back(MI->getNumOperands());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000917 MI->addOperand(MachineOperand::CreateImm(Flags));
918 ++i; // Skip the ID value.
Andrew Trick3af7a672011-09-20 03:06:13 +0000919
Chris Lattnerdecc2672010-04-07 05:20:54 +0000920 switch (InlineAsm::getKind(Flags)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Bad flags!");
Chris Lattnerdecc2672010-04-07 05:20:54 +0000922 case InlineAsm::Kind_RegDef:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000923 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000924 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000925 // FIXME: Add dead flags for physical and virtual registers defined.
926 // For now, mark physical register defs as implicit to help fast
927 // regalloc. This makes inline asm look a lot like calls.
928 MI->addOperand(MachineOperand::CreateReg(Reg, true,
929 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg)));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000930 }
931 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000932 case InlineAsm::Kind_RegDefEarlyClobber:
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +0000933 case InlineAsm::Kind_Clobber:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000934 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dale Johannesen913d3df2008-09-12 17:49:03 +0000935 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000936 MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true,
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000937 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg),
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000938 /*isKill=*/ false,
939 /*isDead=*/ false,
940 /*isUndef=*/false,
941 /*isEarlyClobber=*/ true));
Dale Johannesen913d3df2008-09-12 17:49:03 +0000942 }
943 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000944 case InlineAsm::Kind_RegUse: // Use of register.
945 case InlineAsm::Kind_Imm: // Immediate.
946 case InlineAsm::Kind_Mem: // Addressing mode.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000947 // The addressing mode has been selected, just add all of the
948 // operands to the machine instruction.
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000949 for (unsigned j = 0; j != NumVals; ++j, ++i)
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000950 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap,
951 /*IsDebug=*/false, IsClone, IsCloned);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000952
953 // Manually set isTied bits.
954 if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) {
955 unsigned DefGroup = 0;
956 if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) {
957 unsigned DefIdx = GroupIdx[DefGroup] + 1;
958 unsigned UseIdx = GroupIdx.back() + 1;
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000959 for (unsigned j = 0; j != NumVals; ++j)
960 MI->tieOperands(DefIdx + j, UseIdx + j);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000961 }
962 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000963 break;
964 }
965 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000966
Chris Lattnercf9a4152010-04-07 05:38:05 +0000967 // Get the mdnode from the asm if it exists and add it to the instruction.
968 SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
969 const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
Bob Wilsoncc7354e2010-04-26 22:56:56 +0000970 if (MD)
971 MI->addOperand(MachineOperand::CreateMetadata(MD));
Andrew Trick3af7a672011-09-20 03:06:13 +0000972
Dan Gohmanbcea8592009-10-10 01:32:21 +0000973 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000974 break;
975 }
976 }
977}
978
Dan Gohmanbcea8592009-10-10 01:32:21 +0000979/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
980/// at the given position in the given block.
981InstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
982 MachineBasicBlock::iterator insertpos)
983 : MF(mbb->getParent()),
984 MRI(&MF->getRegInfo()),
985 TM(&MF->getTarget()),
986 TII(TM->getInstrInfo()),
987 TRI(TM->getRegisterInfo()),
988 TLI(TM->getTargetLowering()),
989 MBB(mbb), InsertPos(insertpos) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000990}