blob: 3b1abd7c836ee6e48af54086c1cb7d949b966a10 [file] [log] [blame]
Dan Gohmanbcea8592009-10-10 01:32:21 +00001//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
Dan Gohman94b8d7e2008-09-03 16:01:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanbcea8592009-10-10 01:32:21 +000010// This implements the Emit routines for the SelectionDAG class, which creates
11// MachineInstrs based on the decisions of the SelectionDAG instruction
12// selection.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000013//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanbcea8592009-10-10 01:32:21 +000016#define DEBUG_TYPE "instr-emitter"
17#include "InstrEmitter.h"
Evan Chenga8efe282010-03-14 19:56:39 +000018#include "SDNodeDbgValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000020#include "llvm/CodeGen/MachineConstantPool.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/DataLayout.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000025#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000027#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetLowering.h"
30#include "llvm/Target/TargetMachine.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000031using namespace llvm;
32
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +000033/// MinRCSize - Smallest register class we allow when constraining virtual
34/// registers. If satisfying all register class constraints would require
35/// using a smaller register class, emit a COPY to a new virtual register
36/// instead.
37const unsigned MinRCSize = 4;
38
Dan Gohmanbcea8592009-10-10 01:32:21 +000039/// CountResults - The results of target nodes have register or immediate
Chris Lattner29d8f0c2010-12-23 17:24:32 +000040/// operands first, then an optional chain, and optional glue operands (which do
Dan Gohmanbcea8592009-10-10 01:32:21 +000041/// not go into the resulting MachineInstr).
42unsigned InstrEmitter::CountResults(SDNode *Node) {
43 unsigned N = Node->getNumValues();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000044 while (N && Node->getValueType(N - 1) == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000045 --N;
46 if (N && Node->getValueType(N - 1) == MVT::Other)
47 --N; // Skip over chain result.
48 return N;
49}
50
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000051/// countOperands - The inputs to target nodes have any actual inputs first,
Chris Lattner29d8f0c2010-12-23 17:24:32 +000052/// followed by an optional chain operand, then an optional glue operand.
Dan Gohmanbcea8592009-10-10 01:32:21 +000053/// Compute the number of actual operands that will go into the resulting
54/// MachineInstr.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000055///
56/// Also count physreg RegisterSDNode and RegisterMaskSDNode operands preceding
57/// the chain and glue. These operands may be implicit on the machine instr.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000058static unsigned countOperands(SDNode *Node, unsigned NumExpUses,
59 unsigned &NumImpUses) {
Dan Gohmanbcea8592009-10-10 01:32:21 +000060 unsigned N = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000061 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000062 --N;
63 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
64 --N; // Ignore chain if it exists.
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000065
66 // Count RegisterSDNode and RegisterMaskSDNode operands for NumImpUses.
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +000067 NumImpUses = N - NumExpUses;
68 for (unsigned I = N; I > NumExpUses; --I) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +000069 if (isa<RegisterMaskSDNode>(Node->getOperand(I - 1)))
70 continue;
71 if (RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Node->getOperand(I - 1)))
72 if (TargetRegisterInfo::isPhysicalRegister(RN->getReg()))
73 continue;
74 NumImpUses = N - I;
75 break;
76 }
77
Dan Gohmanbcea8592009-10-10 01:32:21 +000078 return N;
79}
80
Dan Gohman94b8d7e2008-09-03 16:01:59 +000081/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
82/// implicit physical register output.
Dan Gohmanbcea8592009-10-10 01:32:21 +000083void InstrEmitter::
Chris Lattner52023122009-06-26 05:39:02 +000084EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
85 unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000086 unsigned VRBase = 0;
87 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
88 // Just use the input register directly!
89 SDValue Op(Node, ResNo);
90 if (IsClone)
91 VRBaseMap.erase(Op);
92 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +000093 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000094 assert(isNew && "Node emitted out of order - early");
95 return;
96 }
97
98 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
99 // the CopyToReg'd destination register instead of creating a new vreg.
100 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +0000101 const TargetRegisterClass *UseRC = NULL;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000102 MVT VT = Node->getSimpleValueType(ResNo);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000103
104 // Stick to the preferred register classes for legal types.
105 if (TLI->isTypeLegal(VT))
106 UseRC = TLI->getRegClassFor(VT);
107
Evan Chenge57187c2009-01-16 20:57:18 +0000108 if (!IsClone && !IsCloned)
109 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
110 UI != E; ++UI) {
111 SDNode *User = *UI;
112 bool Match = true;
Andrew Trick3af7a672011-09-20 03:06:13 +0000113 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000114 User->getOperand(2).getNode() == Node &&
115 User->getOperand(2).getResNo() == ResNo) {
116 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
117 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
118 VRBase = DestReg;
119 Match = false;
120 } else if (DestReg != SrcReg)
121 Match = false;
122 } else {
123 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
124 SDValue Op = User->getOperand(i);
125 if (Op.getNode() != Node || Op.getResNo() != ResNo)
126 continue;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000127 MVT VT = Node->getSimpleValueType(Op.getResNo());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000128 if (VT == MVT::Other || VT == MVT::Glue)
Evan Chenge57187c2009-01-16 20:57:18 +0000129 continue;
130 Match = false;
131 if (User->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000132 const MCInstrDesc &II = TII->get(User->getMachineOpcode());
Chris Lattner2a386882009-07-29 21:36:49 +0000133 const TargetRegisterClass *RC = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000134 if (i+II.getNumDefs() < II.getNumOperands()) {
135 RC = TRI->getAllocatableClass(
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000136 TII->getRegClass(II, i+II.getNumDefs(), TRI, *MF));
Andrew Trickf12f6df2012-05-03 01:14:37 +0000137 }
Evan Chenge57187c2009-01-16 20:57:18 +0000138 if (!UseRC)
139 UseRC = RC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000140 else if (RC) {
Jakob Stoklund Olesene27e1ca2011-09-30 22:18:51 +0000141 const TargetRegisterClass *ComRC =
142 TRI->getCommonSubClass(UseRC, RC);
Jakob Stoklund Olesenf7e8af92009-08-16 17:40:59 +0000143 // If multiple uses expect disjoint register classes, we emit
144 // copies in AddRegisterOperand.
145 if (ComRC)
146 UseRC = ComRC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000147 }
Evan Chenge57187c2009-01-16 20:57:18 +0000148 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000149 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000150 }
Evan Chenge57187c2009-01-16 20:57:18 +0000151 MatchReg &= Match;
152 if (VRBase)
153 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000154 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000155
156 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Rafael Espindolad31f9722010-06-29 14:02:34 +0000157 SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000158
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000159 // Figure out the register class to create for the destreg.
160 if (VRBase) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000161 DstRC = MRI->getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000162 } else if (UseRC) {
163 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
164 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000165 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000166 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000167 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000168
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000169 // If all uses are reading from the src physical register and copying the
170 // register is either impossible or very expensive, then don't create a copy.
171 if (MatchReg && SrcRC->getCopyCost() < 0) {
172 VRBase = SrcReg;
173 } else {
174 // Create the reg, emit the copy.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000175 VRBase = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000176 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
177 VRBase).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000178 }
179
180 SDValue Op(Node, ResNo);
181 if (IsClone)
182 VRBaseMap.erase(Op);
183 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000184 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000185 assert(isNew && "Node emitted out of order - early");
186}
187
188/// getDstOfCopyToRegUse - If the only use of the specified result number of
189/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000190unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
191 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000192 if (!Node->hasOneUse())
193 return 0;
194
195 SDNode *User = *Node->use_begin();
Andrew Trick3af7a672011-09-20 03:06:13 +0000196 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000197 User->getOperand(2).getNode() == Node &&
198 User->getOperand(2).getResNo() == ResNo) {
199 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
200 if (TargetRegisterInfo::isVirtualRegister(Reg))
201 return Reg;
202 }
203 return 0;
204}
205
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000206void InstrEmitter::CreateVirtualRegisters(SDNode *Node,
207 MachineInstrBuilder &MIB,
Evan Chenge837dea2011-06-28 19:10:37 +0000208 const MCInstrDesc &II,
Evan Chenge57187c2009-01-16 20:57:18 +0000209 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000210 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner518bb532010-02-09 19:54:29 +0000211 assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000212 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
213
214 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
215 // If the specific node value is only used by a CopyToReg and the dest reg
Dan Gohmanf8c73942009-04-13 15:38:05 +0000216 // is a vreg in the same register class, use the CopyToReg'd destination
217 // register instead of creating a new vreg.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000218 unsigned VRBase = 0;
Andrew Trickf12f6df2012-05-03 01:14:37 +0000219 const TargetRegisterClass *RC =
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000220 TRI->getAllocatableClass(TII->getRegClass(II, i, TRI, *MF));
Evan Cheng8955e932009-07-11 01:06:50 +0000221 if (II.OpInfo[i].isOptionalDef()) {
222 // Optional def must be a physical register.
223 unsigned NumResults = CountResults(Node);
224 VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
225 assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000226 MIB.addReg(VRBase, RegState::Define);
Evan Cheng8955e932009-07-11 01:06:50 +0000227 }
Evan Chenge57187c2009-01-16 20:57:18 +0000228
Evan Cheng8955e932009-07-11 01:06:50 +0000229 if (!VRBase && !IsClone && !IsCloned)
Evan Chenge57187c2009-01-16 20:57:18 +0000230 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
231 UI != E; ++UI) {
232 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000233 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000234 User->getOperand(2).getNode() == Node &&
235 User->getOperand(2).getResNo() == i) {
236 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
237 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000238 const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000239 if (RegRC == RC) {
240 VRBase = Reg;
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000241 MIB.addReg(VRBase, RegState::Define);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000242 break;
243 }
Evan Chenge57187c2009-01-16 20:57:18 +0000244 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000245 }
246 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000247
248 // Create the result registers for this node and add the result regs to
249 // the machine instruction.
250 if (VRBase == 0) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000251 assert(RC && "Isn't a register operand!");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000252 VRBase = MRI->createVirtualRegister(RC);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000253 MIB.addReg(VRBase, RegState::Define);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000254 }
255
256 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000257 if (IsClone)
258 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000259 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000260 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000261 assert(isNew && "Node emitted out of order - early");
262 }
263}
264
265/// getVR - Return the virtual register corresponding to the specified result
266/// of the specified node.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000267unsigned InstrEmitter::getVR(SDValue Op,
268 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000269 if (Op.isMachineOpcode() &&
Chris Lattner518bb532010-02-09 19:54:29 +0000270 Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000271 // Add an IMPLICIT_DEF instruction before every use.
272 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
Evan Chenge837dea2011-06-28 19:10:37 +0000273 // IMPLICIT_DEF can produce any type of result so its MCInstrDesc
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000274 // does not include operand register class info.
275 if (!VReg) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000276 const TargetRegisterClass *RC =
277 TLI->getRegClassFor(Op.getSimpleValueType());
Dan Gohmanbcea8592009-10-10 01:32:21 +0000278 VReg = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000279 }
Dan Gohman3cd26a22010-07-10 13:55:45 +0000280 BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000281 TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000282 return VReg;
283 }
284
285 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
286 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
287 return I->second;
288}
289
Bill Wendlingc0407192010-08-30 04:36:50 +0000290
Dan Gohmanf8c73942009-04-13 15:38:05 +0000291/// AddRegisterOperand - Add the specified register as an operand to the
292/// specified machine instr. Insert register copies if the register is
293/// not in the required register class.
294void
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000295InstrEmitter::AddRegisterOperand(MachineInstrBuilder &MIB,
296 SDValue Op,
Dan Gohmanbcea8592009-10-10 01:32:21 +0000297 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000298 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000299 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000300 bool IsDebug, bool IsClone, bool IsCloned) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000302 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000303 "Chain and glue operands should occur at end of operand list!");
Dan Gohmanf8c73942009-04-13 15:38:05 +0000304 // Get/emit the operand.
305 unsigned VReg = getVR(Op, VRBaseMap);
306 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
307
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000308 const MCInstrDesc &MCID = MIB->getDesc();
Evan Chenge837dea2011-06-28 19:10:37 +0000309 bool isOptDef = IIOpNum < MCID.getNumOperands() &&
310 MCID.OpInfo[IIOpNum].isOptionalDef();
Dan Gohmanf8c73942009-04-13 15:38:05 +0000311
312 // If the instruction requires a register in a different class, create
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000313 // a new virtual register and copy the value into it, but first attempt to
314 // shrink VReg's register class within reason. For example, if VReg == GR32
315 // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000316 if (II) {
Chris Lattner2a386882009-07-29 21:36:49 +0000317 const TargetRegisterClass *DstRC = 0;
318 if (IIOpNum < II->getNumOperands())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000319 DstRC = TRI->getAllocatableClass(TII->getRegClass(*II,IIOpNum,TRI,*MF));
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000320 if (DstRC && !MRI->constrainRegClass(VReg, DstRC, MinRCSize)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000321 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000322 BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
323 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000324 VReg = NewVReg;
325 }
326 }
327
Dan Gohman47bd03b2010-04-30 00:08:21 +0000328 // If this value has only one use, that use is a kill. This is a
Dan Gohman9d7019f2010-05-11 21:59:14 +0000329 // conservative approximation. InstrEmitter does trivial coalescing
330 // with CopyFromReg nodes, so don't emit kill flags for them.
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000331 // Avoid kill flags on Schedule cloned nodes, since there will be
332 // multiple uses.
Dan Gohman9d7019f2010-05-11 21:59:14 +0000333 // Tied operands are never killed, so we need to check that. And that
334 // means we need to determine the index of the operand.
335 bool isKill = Op.hasOneUse() &&
336 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000337 !IsDebug &&
338 !(IsClone || IsCloned);
Dan Gohman9d7019f2010-05-11 21:59:14 +0000339 if (isKill) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000340 unsigned Idx = MIB->getNumOperands();
Dan Gohman9d7019f2010-05-11 21:59:14 +0000341 while (Idx > 0 &&
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000342 MIB->getOperand(Idx-1).isReg() &&
343 MIB->getOperand(Idx-1).isImplicit())
Dan Gohman9d7019f2010-05-11 21:59:14 +0000344 --Idx;
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000345 bool isTied = MCID.getOperandConstraint(Idx, MCOI::TIED_TO) != -1;
Dan Gohman9d7019f2010-05-11 21:59:14 +0000346 if (isTied)
347 isKill = false;
348 }
Dan Gohman47bd03b2010-04-30 00:08:21 +0000349
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000350 MIB.addReg(VReg, getDefRegState(isOptDef) | getKillRegState(isKill) |
351 getDebugRegState(IsDebug));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000352}
353
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000354/// AddOperand - Add the specified operand to the specified machine instr. II
355/// specifies the instruction information for the node, and IIOpNum is the
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000356/// operand number (in the II) that we are adding.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000357void InstrEmitter::AddOperand(MachineInstrBuilder &MIB,
358 SDValue Op,
Dan Gohmanbcea8592009-10-10 01:32:21 +0000359 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000360 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000361 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000362 bool IsDebug, bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000363 if (Op.isMachineOpcode()) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000364 AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000365 IsDebug, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000366 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000367 MIB.addImm(C->getSExtValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000368 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000369 MIB.addFPImm(F->getConstantFPValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000370 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000371 // Turn additional physreg operands into implicit uses on non-variadic
372 // instructions. This is used by call and return instructions passing
373 // arguments in registers.
374 bool Imp = II && (IIOpNum >= II->getNumOperands() && !II->isVariadic());
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000375 MIB.addReg(R->getReg(), getImplRegState(Imp));
Jakob Stoklund Olesen9cf37e82012-01-18 23:52:12 +0000376 } else if (RegisterMaskSDNode *RM = dyn_cast<RegisterMaskSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000377 MIB.addRegMask(RM->getRegMask());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000378 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000379 MIB.addGlobalAddress(TGA->getGlobal(), TGA->getOffset(),
380 TGA->getTargetFlags());
Dan Gohmanf8c73942009-04-13 15:38:05 +0000381 } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000382 MIB.addMBB(BBNode->getBasicBlock());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000383 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000384 MIB.addFrameIndex(FI->getIndex());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000385 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000386 MIB.addJumpTableIndex(JT->getIndex(), JT->getTargetFlags());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000387 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
388 int Offset = CP->getOffset();
389 unsigned Align = CP->getAlignment();
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000390 Type *Type = CP->getType();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000391 // MachineConstantPool wants an explicit alignment.
392 if (Align == 0) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000393 Align = TM->getDataLayout()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000394 if (Align == 0) {
395 // Alignment of vector types. FIXME!
Micah Villmow3574eca2012-10-08 16:38:25 +0000396 Align = TM->getDataLayout()->getTypeAllocSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000397 }
398 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000399
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000400 unsigned Idx;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000401 MachineConstantPool *MCP = MF->getConstantPool();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000402 if (CP->isMachineConstantPoolEntry())
Dan Gohmanbcea8592009-10-10 01:32:21 +0000403 Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000404 else
Dan Gohmanbcea8592009-10-10 01:32:21 +0000405 Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000406 MIB.addConstantPoolIndex(Idx, Offset, CP->getTargetFlags());
Bill Wendling056292f2008-09-16 21:48:12 +0000407 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000408 MIB.addExternalSymbol(ES->getSymbol(), ES->getTargetFlags());
Dan Gohman8c2b5252009-10-30 01:27:03 +0000409 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000410 MIB.addBlockAddress(BA->getBlockAddress(),
411 BA->getOffset(),
412 BA->getTargetFlags());
Jakob Stoklund Olesen74500bd2012-08-07 22:37:05 +0000413 } else if (TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(Op)) {
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000414 MIB.addTargetIndex(TI->getIndex(), TI->getOffset(), TI->getTargetFlags());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000417 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000418 "Chain and glue operands should occur at end of operand list!");
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000419 AddRegisterOperand(MIB, Op, IIOpNum, II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000420 IsDebug, IsClone, IsCloned);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000421 }
422}
423
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000424unsigned InstrEmitter::ConstrainForSubReg(unsigned VReg, unsigned SubIdx,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000425 MVT VT, DebugLoc DL) {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000426 const TargetRegisterClass *VRC = MRI->getRegClass(VReg);
427 const TargetRegisterClass *RC = TRI->getSubClassWithSubReg(VRC, SubIdx);
428
429 // RC is a sub-class of VRC that supports SubIdx. Try to constrain VReg
430 // within reason.
431 if (RC && RC != VRC)
432 RC = MRI->constrainRegClass(VReg, RC, MinRCSize);
433
434 // VReg has been adjusted. It can be used with SubIdx operands now.
435 if (RC)
436 return VReg;
437
438 // VReg couldn't be reasonably constrained. Emit a COPY to a new virtual
439 // register instead.
440 RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT), SubIdx);
441 assert(RC && "No legal register class for VT supports that SubIdx");
442 unsigned NewReg = MRI->createVirtualRegister(RC);
443 BuildMI(*MBB, InsertPos, DL, TII->get(TargetOpcode::COPY), NewReg)
444 .addReg(VReg);
445 return NewReg;
446}
447
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000448/// EmitSubregNode - Generate machine code for subreg nodes.
449///
Andrew Trick3af7a672011-09-20 03:06:13 +0000450void InstrEmitter::EmitSubregNode(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000451 DenseMap<SDValue, unsigned> &VRBaseMap,
452 bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000453 unsigned VRBase = 0;
454 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000455
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000456 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
457 // the CopyToReg'd destination register instead of creating a new vreg.
458 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
459 UI != E; ++UI) {
460 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000461 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000462 User->getOperand(2).getNode() == Node) {
463 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
464 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
465 VRBase = DestReg;
466 break;
467 }
468 }
469 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000470
Chris Lattner518bb532010-02-09 19:54:29 +0000471 if (Opc == TargetOpcode::EXTRACT_SUBREG) {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000472 // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub. There are no
473 // constraints on the %dst register, COPY can target all legal register
474 // classes.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000475 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000476 const TargetRegisterClass *TRC =
477 TLI->getRegClassFor(Node->getSimpleValueType(0));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000478
Dan Gohmanf8c73942009-04-13 15:38:05 +0000479 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng0b71d392011-01-05 23:06:49 +0000480 MachineInstr *DefMI = MRI->getVRegDef(VReg);
481 unsigned SrcReg, DstReg, DefSubIdx;
482 if (DefMI &&
483 TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
Evan Cheng87591342012-07-11 18:55:07 +0000484 SubIdx == DefSubIdx &&
485 TRC == MRI->getRegClass(SrcReg)) {
Evan Cheng0b71d392011-01-05 23:06:49 +0000486 // Optimize these:
487 // r1025 = s/zext r1024, 4
488 // r1026 = extract_subreg r1025, 4
489 // to a copy
490 // r1026 = copy r1024
Evan Cheng0b71d392011-01-05 23:06:49 +0000491 VRBase = MRI->createVirtualRegister(TRC);
492 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
493 TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
Jakob Stoklund Olesen8ccaad52012-06-29 21:00:03 +0000494 MRI->clearKillFlags(SrcReg);
Evan Cheng0b71d392011-01-05 23:06:49 +0000495 } else {
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000496 // VReg may not support a SubIdx sub-register, and we may need to
497 // constrain its register class or issue a COPY to a compatible register
498 // class.
499 VReg = ConstrainForSubReg(VReg, SubIdx,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000500 Node->getOperand(0).getSimpleValueType(),
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000501 Node->getDebugLoc());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000502
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000503 // Create the destreg if it is missing.
504 if (VRBase == 0)
505 VRBase = MRI->createVirtualRegister(TRC);
Evan Cheng0b71d392011-01-05 23:06:49 +0000506
507 // Create the extract_subreg machine instruction.
Jakob Stoklund Olesend2ed2d72011-10-05 20:26:40 +0000508 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
509 TII->get(TargetOpcode::COPY), VRBase).addReg(VReg, 0, SubIdx);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000510 }
Chris Lattner518bb532010-02-09 19:54:29 +0000511 } else if (Opc == TargetOpcode::INSERT_SUBREG ||
512 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000513 SDValue N0 = Node->getOperand(0);
514 SDValue N1 = Node->getOperand(1);
515 SDValue N2 = Node->getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000516 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohman5ec3b422009-04-14 22:17:14 +0000517
Jakob Stoklund Olesen2c3bef82011-10-05 18:31:00 +0000518 // Figure out the register class to create for the destreg. It should be
519 // the largest legal register class supporting SubIdx sub-registers.
520 // RegisterCoalescer will constrain it further if it decides to eliminate
521 // the INSERT_SUBREG instruction.
522 //
523 // %dst = INSERT_SUBREG %src, %sub, SubIdx
524 //
525 // is lowered by TwoAddressInstructionPass to:
526 //
527 // %dst = COPY %src
528 // %dst:SubIdx = COPY %sub
529 //
530 // There is no constraint on the %src register class.
531 //
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000532 const TargetRegisterClass *SRC = TLI->getRegClassFor(Node->getSimpleValueType(0));
Jakob Stoklund Olesen2c3bef82011-10-05 18:31:00 +0000533 SRC = TRI->getSubClassWithSubReg(SRC, SubIdx);
534 assert(SRC && "No register class supports VT and SubIdx for INSERT_SUBREG");
535
536 if (VRBase == 0 || !SRC->hasSubClassEq(MRI->getRegClass(VRBase)))
Dan Gohmanbcea8592009-10-10 01:32:21 +0000537 VRBase = MRI->createVirtualRegister(SRC);
Dan Gohman5ec3b422009-04-14 22:17:14 +0000538
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000539 // Create the insert_subreg or subreg_to_reg machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000540 MachineInstrBuilder MIB =
541 BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc), VRBase);
Andrew Trick3af7a672011-09-20 03:06:13 +0000542
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000543 // If creating a subreg_to_reg, then the first input operand
544 // is an implicit value immediate, otherwise it's a register
Chris Lattner518bb532010-02-09 19:54:29 +0000545 if (Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000546 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000547 MIB.addImm(SD->getZExtValue());
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000548 } else
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000549 AddOperand(MIB, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000550 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000551 // Add the subregster being inserted
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000552 AddOperand(MIB, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000553 IsClone, IsCloned);
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000554 MIB.addImm(SubIdx);
555 MBB->insert(InsertPos, MIB);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000556 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000557 llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Andrew Trick3af7a672011-09-20 03:06:13 +0000558
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000559 SDValue Op(Node, 0);
560 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000561 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000562 assert(isNew && "Node emitted out of order - early");
563}
564
Dan Gohman88c7af02009-04-13 21:06:25 +0000565/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
566/// COPY_TO_REGCLASS is just a normal copy, except that the destination
Dan Gohmanf8c73942009-04-13 15:38:05 +0000567/// register is constrained to be in a particular register class.
568///
569void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000570InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
571 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000572 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000573
Dan Gohmanf8c73942009-04-13 15:38:05 +0000574 // Create the new VReg in the destination class and emit a copy.
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000575 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Andrew Trickf12f6df2012-05-03 01:14:37 +0000576 const TargetRegisterClass *DstRC =
577 TRI->getAllocatableClass(TRI->getRegClass(DstRCIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000578 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000579 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
580 NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000581
582 SDValue Op(Node, 0);
583 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000584 (void)isNew; // Silence compiler warning.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000585 assert(isNew && "Node emitted out of order - early");
586}
587
Evan Chengba609c82010-05-04 00:22:40 +0000588/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
589///
590void InstrEmitter::EmitRegSequence(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000591 DenseMap<SDValue, unsigned> &VRBaseMap,
592 bool IsClone, bool IsCloned) {
Owen Anderson1300f302011-06-16 18:17:13 +0000593 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
594 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
Andrew Trickf12f6df2012-05-03 01:14:37 +0000595 unsigned NewVReg = MRI->createVirtualRegister(TRI->getAllocatableClass(RC));
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000596 const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
597 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II, NewVReg);
Evan Chengba609c82010-05-04 00:22:40 +0000598 unsigned NumOps = Node->getNumOperands();
Owen Anderson1300f302011-06-16 18:17:13 +0000599 assert((NumOps & 1) == 1 &&
600 "REG_SEQUENCE must have an odd number of operands!");
Owen Anderson1300f302011-06-16 18:17:13 +0000601 for (unsigned i = 1; i != NumOps; ++i) {
Evan Chengba609c82010-05-04 00:22:40 +0000602 SDValue Op = Node->getOperand(i);
Owen Anderson1300f302011-06-16 18:17:13 +0000603 if ((i & 1) == 0) {
Pete Coopercd7f02b2012-01-18 04:16:16 +0000604 RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(i-1));
605 // Skip physical registers as they don't have a vreg to get and we'll
606 // insert copies for them in TwoAddressInstructionPass anyway.
607 if (!R || !TargetRegisterInfo::isPhysicalRegister(R->getReg())) {
608 unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
609 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
610 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
611 const TargetRegisterClass *SRC =
Evan Cheng27e48402010-05-18 20:03:28 +0000612 TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
Pete Coopercd7f02b2012-01-18 04:16:16 +0000613 if (SRC && SRC != RC) {
614 MRI->setRegClass(NewVReg, SRC);
615 RC = SRC;
616 }
Evan Cheng5012f9b2010-05-18 20:07:47 +0000617 }
Evan Chengba609c82010-05-04 00:22:40 +0000618 }
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000619 AddOperand(MIB, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000620 IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000621 }
622
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000623 MBB->insert(InsertPos, MIB);
Evan Chengba609c82010-05-04 00:22:40 +0000624 SDValue Op(Node, 0);
625 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000626 (void)isNew; // Silence compiler warning.
Evan Chengba609c82010-05-04 00:22:40 +0000627 assert(isNew && "Node emitted out of order - early");
628}
629
Evan Chengbfcb3052010-03-25 01:38:16 +0000630/// EmitDbgValue - Generate machine instruction for a dbg_value node.
631///
Dan Gohman891ff8f2010-04-30 19:35:33 +0000632MachineInstr *
633InstrEmitter::EmitDbgValue(SDDbgValue *SD,
634 DenseMap<SDValue, unsigned> &VRBaseMap) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000635 uint64_t Offset = SD->getOffset();
636 MDNode* MDPtr = SD->getMDPtr();
637 DebugLoc DL = SD->getDebugLoc();
638
Dale Johannesenf822e732010-04-25 21:33:54 +0000639 if (SD->getKind() == SDDbgValue::FRAMEIX) {
640 // Stack address; this needs to be lowered in target-dependent fashion.
641 // EmitTargetCodeForFrameDebugValue is responsible for allocation.
642 unsigned FrameIx = SD->getFrameIx();
Evan Cheng962021b2010-04-26 07:38:55 +0000643 return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL);
Dale Johannesenf822e732010-04-25 21:33:54 +0000644 }
645 // Otherwise, we're going to create an instruction here.
Evan Chenge837dea2011-06-28 19:10:37 +0000646 const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
Evan Chengbfcb3052010-03-25 01:38:16 +0000647 MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
648 if (SD->getKind() == SDDbgValue::SDNODE) {
Dale Johannesenc4d7b142010-04-06 21:59:56 +0000649 SDNode *Node = SD->getSDNode();
650 SDValue Op = SDValue(Node, SD->getResNo());
651 // It's possible we replaced this SDNode with other(s) and therefore
652 // didn't generate code for it. It's better to catch these cases where
653 // they happen and transfer the debug info, but trying to guarantee that
654 // in all cases would be very fragile; this is a safeguard for any
655 // that were missed.
656 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
657 if (I==VRBaseMap.end())
658 MIB.addReg(0U); // undef
659 else
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000660 AddOperand(MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000661 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
Evan Chengbfcb3052010-03-25 01:38:16 +0000662 } else if (SD->getKind() == SDDbgValue::CONST) {
Dan Gohman46510a72010-04-15 01:51:59 +0000663 const Value *V = SD->getConst();
664 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000665 if (CI->getBitWidth() > 64)
666 MIB.addCImm(CI);
Dan Gohman4ce86f42010-05-07 22:19:08 +0000667 else
668 MIB.addImm(CI->getSExtValue());
Dan Gohman46510a72010-04-15 01:51:59 +0000669 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000670 MIB.addFPImm(CF);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000671 } else {
672 // Could be an Undef. In any case insert an Undef so we can see what we
673 // dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000674 MIB.addReg(0U);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000675 }
Dale Johannesen06a26632010-03-06 00:03:23 +0000676 } else {
677 // Insert an Undef so we can see what we dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000678 MIB.addReg(0U);
Dale Johannesen06a26632010-03-06 00:03:23 +0000679 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000680
681 MIB.addImm(Offset).addMetadata(MDPtr);
682 return &*MIB;
Dale Johannesen06a26632010-03-06 00:03:23 +0000683}
684
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000685/// EmitMachineNode - Generate machine code for a target-specific node and
686/// needed dependencies.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000687///
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000688void InstrEmitter::
689EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000690 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000691 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000692
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000693 // Handle subreg insert/extract specially
Andrew Trick3af7a672011-09-20 03:06:13 +0000694 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000695 Opc == TargetOpcode::INSERT_SUBREG ||
696 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000697 EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
Chris Lattnerd41952d2010-03-24 23:41:19 +0000698 return;
699 }
700
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000701 // Handle COPY_TO_REGCLASS specially.
702 if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
703 EmitCopyToRegClassNode(Node, VRBaseMap);
704 return;
705 }
706
Evan Chengba609c82010-05-04 00:22:40 +0000707 // Handle REG_SEQUENCE specially.
708 if (Opc == TargetOpcode::REG_SEQUENCE) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000709 EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000710 return;
711 }
712
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000713 if (Opc == TargetOpcode::IMPLICIT_DEF)
714 // We want a unique VR for each IMPLICIT_DEF use.
715 return;
Andrew Trick3af7a672011-09-20 03:06:13 +0000716
Evan Chenge837dea2011-06-28 19:10:37 +0000717 const MCInstrDesc &II = TII->get(Opc);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000718 unsigned NumResults = CountResults(Node);
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000719 unsigned NumImpUses = 0;
Jakob Stoklund Olesenbaa74e42012-08-24 20:52:42 +0000720 unsigned NodeOperands =
721 countOperands(Node, II.getNumOperands() - II.getNumDefs(), NumImpUses);
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000722 bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000723#ifndef NDEBUG
724 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000725 if (II.isVariadic())
726 assert(NumMIOperands >= II.getNumOperands() &&
727 "Too few operands for a variadic node!");
728 else
729 assert(NumMIOperands >= II.getNumOperands() &&
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000730 NumMIOperands <= II.getNumOperands() + II.getNumImplicitDefs() +
731 NumImpUses &&
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000732 "#operands for dag node doesn't match .td file!");
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000733#endif
734
735 // Create the new machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000736 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(), II);
Dan Gohmandb497122010-06-18 23:28:01 +0000737
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000738 // Add result register values for things that are defined by this
739 // instruction.
740 if (NumResults)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000741 CreateVirtualRegisters(Node, MIB, II, IsClone, IsCloned, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000742
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000743 // Emit all of the actual operands of this instruction, adding them to the
744 // instruction as appropriate.
745 bool HasOptPRefs = II.getNumDefs() > NumResults;
746 assert((!HasOptPRefs || !HasPhysRegOuts) &&
747 "Unable to cope with optional defs and phys regs defs!");
748 unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0;
749 for (unsigned i = NumSkip; i != NodeOperands; ++i)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000750 AddOperand(MIB, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000751 VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000752
753 // Transfer all of the memory reference descriptions of this instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000754 MIB.setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000755 cast<MachineSDNode>(Node)->memoperands_end());
756
Dan Gohman14152b42010-07-06 20:24:04 +0000757 // Insert the instruction into position in the block. This needs to
758 // happen before any custom inserter hook is called so that the
759 // hook knows where in the block to insert the replacement code.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000760 MBB->insert(InsertPos, MIB);
Dan Gohman14152b42010-07-06 20:24:04 +0000761
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000762 // The MachineInstr may also define physregs instead of virtregs. These
763 // physreg values can reach other instructions in different ways:
764 //
765 // 1. When there is a use of a Node value beyond the explicitly defined
766 // virtual registers, we emit a CopyFromReg for one of the implicitly
767 // defined physregs. This only happens when HasPhysRegOuts is true.
768 //
769 // 2. A CopyFromReg reading a physreg may be glued to this instruction.
770 //
771 // 3. A glued instruction may implicitly use a physreg.
772 //
773 // 4. A glued instruction may use a RegisterSDNode operand.
774 //
775 // Collect all the used physreg defs, and make sure that any unused physreg
776 // defs are marked as dead.
777 SmallVector<unsigned, 8> UsedRegs;
778
Eric Christopherbece0482010-12-08 22:21:42 +0000779 // Additional results must be physical register defs.
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000780 if (HasPhysRegOuts) {
781 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
782 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000783 if (!Node->hasAnyUseOfValue(i))
784 continue;
785 // This implicitly defined physreg has a use.
786 UsedRegs.push_back(Reg);
787 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000788 }
789 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000790
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000791 // Scan the glue chain for any used physregs.
792 if (Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
793 for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser()) {
794 if (F->getOpcode() == ISD::CopyFromReg) {
795 UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
796 continue;
Hal Finkelf77c03a2012-02-24 17:53:59 +0000797 } else if (F->getOpcode() == ISD::CopyToReg) {
798 // Skip CopyToReg nodes that are internal to the glue chain.
799 continue;
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000800 }
801 // Collect declared implicit uses.
802 const MCInstrDesc &MCID = TII->get(F->getMachineOpcode());
803 UsedRegs.append(MCID.getImplicitUses(),
804 MCID.getImplicitUses() + MCID.getNumImplicitUses());
805 // In addition to declared implicit uses, we must also check for
806 // direct RegisterSDNode operands.
807 for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
808 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
809 unsigned Reg = R->getReg();
810 if (TargetRegisterInfo::isPhysicalRegister(Reg))
811 UsedRegs.push_back(Reg);
812 }
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000813 }
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +0000814 }
815
816 // Finally mark unused registers as dead.
817 if (!UsedRegs.empty() || II.getImplicitDefs())
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000818 MIB->setPhysRegsDeadExcept(UsedRegs, *TRI);
Evan Cheng37fefc22011-08-30 19:09:48 +0000819
820 // Run post-isel target hook to adjust this instruction if needed.
Andrew Trick3be654f2011-09-21 02:20:46 +0000821#ifdef NDEBUG
Andrew Trick83a80312011-09-20 18:22:31 +0000822 if (II.hasPostISelHook())
Andrew Trick3be654f2011-09-21 02:20:46 +0000823#endif
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000824 TLI->AdjustInstrPostInstrSelection(MIB, Node);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000825}
826
827/// EmitSpecialNode - Generate machine code for a target-independent node and
828/// needed dependencies.
829void InstrEmitter::
830EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
831 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000832 switch (Node->getOpcode()) {
833 default:
834#ifndef NDEBUG
Dan Gohmanbcea8592009-10-10 01:32:21 +0000835 Node->dump();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000836#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000837 llvm_unreachable("This target-independent node should have been selected!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000838 case ISD::EntryToken:
Torok Edwinc23197a2009-07-14 16:55:14 +0000839 llvm_unreachable("EntryToken should have been excluded from the schedule!");
Evan Cheng37b73872009-07-30 08:33:02 +0000840 case ISD::MERGE_VALUES:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000841 case ISD::TokenFactor: // fall thru
842 break;
843 case ISD::CopyToReg: {
844 unsigned SrcReg;
845 SDValue SrcVal = Node->getOperand(2);
846 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
847 SrcReg = R->getReg();
848 else
849 SrcReg = getVR(SrcVal, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000850
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000851 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
852 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
853 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000854
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000855 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
856 DestReg).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000857 break;
858 }
859 case ISD::CopyFromReg: {
860 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000861 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000862 break;
863 }
Chris Lattner7561d482010-03-14 02:33:54 +0000864 case ISD::EH_LABEL: {
865 MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
866 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
867 TII->get(TargetOpcode::EH_LABEL)).addSym(S);
868 break;
869 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000870
Nadav Rotemc05d3062012-09-06 09:17:37 +0000871 case ISD::LIFETIME_START:
872 case ISD::LIFETIME_END: {
873 unsigned TarOp = (Node->getOpcode() == ISD::LIFETIME_START) ?
874 TargetOpcode::LIFETIME_START : TargetOpcode::LIFETIME_END;
875
876 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Node->getOperand(1));
877 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TarOp))
878 .addFrameIndex(FI->getIndex());
879 break;
880 }
881
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000882 case ISD::INLINEASM: {
883 unsigned NumOps = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000884 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000885 --NumOps; // Ignore the glue operand.
Andrew Trick3af7a672011-09-20 03:06:13 +0000886
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000887 // Create the inline asm machine instruction.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000888 MachineInstrBuilder MIB = BuildMI(*MF, Node->getDebugLoc(),
889 TII->get(TargetOpcode::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000890
891 // Add the asm string as an external symbol operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000892 SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
893 const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000894 MIB.addExternalSymbol(AsmStr);
Andrew Trick3af7a672011-09-20 03:06:13 +0000895
Chad Rosierdaeec8f2012-10-30 20:39:19 +0000896 // Add the HasSideEffect, isAlignStack, AsmDialect, MayLoad and MayStore
897 // bits.
Evan Chengc36b7062011-01-07 23:50:32 +0000898 int64_t ExtraInfo =
899 cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000900 getZExtValue();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000901 MIB.addImm(ExtraInfo);
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000902
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000903 // Remember to operand index of the group flags.
904 SmallVector<unsigned, 8> GroupIdx;
905
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000906 // Add all of the operand registers to the instruction.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000907 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000908 unsigned Flags =
909 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000910 const unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Andrew Trick3af7a672011-09-20 03:06:13 +0000911
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000912 GroupIdx.push_back(MIB->getNumOperands());
913 MIB.addImm(Flags);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000914 ++i; // Skip the ID value.
Andrew Trick3af7a672011-09-20 03:06:13 +0000915
Chris Lattnerdecc2672010-04-07 05:20:54 +0000916 switch (InlineAsm::getKind(Flags)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000917 default: llvm_unreachable("Bad flags!");
Chris Lattnerdecc2672010-04-07 05:20:54 +0000918 case InlineAsm::Kind_RegDef:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000919 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000920 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000921 // FIXME: Add dead flags for physical and virtual registers defined.
922 // For now, mark physical register defs as implicit to help fast
923 // regalloc. This makes inline asm look a lot like calls.
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000924 MIB.addReg(Reg, RegState::Define |
925 getImplRegState(TargetRegisterInfo::isPhysicalRegister(Reg)));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000926 }
927 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000928 case InlineAsm::Kind_RegDefEarlyClobber:
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +0000929 case InlineAsm::Kind_Clobber:
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000930 for (unsigned j = 0; j != NumVals; ++j, ++i) {
Dale Johannesen913d3df2008-09-12 17:49:03 +0000931 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000932 MIB.addReg(Reg, RegState::Define | RegState::EarlyClobber |
933 getImplRegState(TargetRegisterInfo::isPhysicalRegister(Reg)));
Dale Johannesen913d3df2008-09-12 17:49:03 +0000934 }
935 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000936 case InlineAsm::Kind_RegUse: // Use of register.
937 case InlineAsm::Kind_Imm: // Immediate.
938 case InlineAsm::Kind_Mem: // Addressing mode.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000939 // The addressing mode has been selected, just add all of the
940 // operands to the machine instruction.
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000941 for (unsigned j = 0; j != NumVals; ++j, ++i)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000942 AddOperand(MIB, Node->getOperand(i), 0, 0, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000943 /*IsDebug=*/false, IsClone, IsCloned);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000944
945 // Manually set isTied bits.
946 if (InlineAsm::getKind(Flags) == InlineAsm::Kind_RegUse) {
947 unsigned DefGroup = 0;
948 if (InlineAsm::isUseOperandTiedToDef(Flags, DefGroup)) {
949 unsigned DefIdx = GroupIdx[DefGroup] + 1;
950 unsigned UseIdx = GroupIdx.back() + 1;
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000951 for (unsigned j = 0; j != NumVals; ++j)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000952 MIB->tieOperands(DefIdx + j, UseIdx + j);
Jakob Stoklund Olesen66390802012-08-29 22:02:00 +0000953 }
954 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000955 break;
956 }
957 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000958
Chris Lattnercf9a4152010-04-07 05:38:05 +0000959 // Get the mdnode from the asm if it exists and add it to the instruction.
960 SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
961 const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
Bob Wilsoncc7354e2010-04-26 22:56:56 +0000962 if (MD)
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000963 MIB.addMetadata(MD);
Andrew Trick3af7a672011-09-20 03:06:13 +0000964
Jakob Stoklund Olesen7f6ece82012-12-20 18:08:09 +0000965 MBB->insert(InsertPos, MIB);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000966 break;
967 }
968 }
969}
970
Dan Gohmanbcea8592009-10-10 01:32:21 +0000971/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
972/// at the given position in the given block.
973InstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
974 MachineBasicBlock::iterator insertpos)
975 : MF(mbb->getParent()),
976 MRI(&MF->getRegInfo()),
977 TM(&MF->getTarget()),
978 TII(TM->getInstrInfo()),
979 TRI(TM->getRegisterInfo()),
980 TLI(TM->getTargetLowering()),
981 MBB(mbb), InsertPos(insertpos) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000982}