Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
| 18 | #include "X86Subtarget.h" |
| 19 | #include "X86RegisterInfo.h" |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 20 | #include "X86MachineFunctionInfo.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | 00787d5 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetOptions.h" |
Ted Kremenek | 164967f | 2008-09-03 02:54:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/FastISel.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/SelectionDAG.h" |
Rafael Espindola | ddb88da | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/CallingConvLower.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
| 28 | namespace X86ISD { |
| 29 | // X86 Specific DAG Nodes |
| 30 | enum NodeType { |
| 31 | // Start the numbering where the builtin ops leave off. |
Dan Gohman | 868636e | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 33 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 34 | /// BSF - Bit scan forward. |
| 35 | /// BSR - Bit scan reverse. |
| 36 | BSF, |
| 37 | BSR, |
| 38 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 39 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 40 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 41 | SHLD, |
| 42 | SHRD, |
| 43 | |
| 44 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 45 | /// to X86::ANDPS or X86::ANDPD. |
| 46 | FAND, |
| 47 | |
| 48 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 49 | /// to X86::ORPS or X86::ORPD. |
| 50 | FOR, |
| 51 | |
| 52 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 53 | /// to X86::XORPS or X86::XORPD. |
| 54 | FXOR, |
| 55 | |
| 56 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 57 | /// corresponds to X86::PSRLDQ. |
| 58 | FSRL, |
| 59 | |
| 60 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 61 | /// integer source in memory and FP reg result. This corresponds to the |
| 62 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 63 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 64 | /// also produces a flag). |
| 65 | FILD, |
| 66 | FILD_FLAG, |
| 67 | |
| 68 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 69 | /// integer destination in memory and a FP reg source. This corresponds |
| 70 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
| 71 | /// has two inputs (token chain and address) and two outputs (int value |
| 72 | /// and token chain). |
| 73 | FP_TO_INT16_IN_MEM, |
| 74 | FP_TO_INT32_IN_MEM, |
| 75 | FP_TO_INT64_IN_MEM, |
| 76 | |
| 77 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 78 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
| 79 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 80 | /// to load to. |
| 81 | FLD, |
| 82 | |
| 83 | /// FST - This instruction implements a truncating store to FP stack |
| 84 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 85 | /// chain operand, value to store, address, and a ValueType to store it |
| 86 | /// as. |
| 87 | FST, |
| 88 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 89 | /// CALL - These operations represent an abstract X86 call |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 90 | /// instruction, which includes a bunch of information. In particular the |
| 91 | /// operands of these node are: |
| 92 | /// |
| 93 | /// #0 - The incoming token chain |
| 94 | /// #1 - The callee |
| 95 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 96 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 97 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 98 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 99 | /// |
| 100 | /// The result values of these nodes are: |
| 101 | /// |
| 102 | /// #0 - The outgoing token chain |
| 103 | /// #1 - The first register result value (optional) |
| 104 | /// #2 - The second register result value (optional) |
| 105 | /// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 106 | CALL, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 107 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 108 | /// RDTSC_DAG - This operation implements the lowering for |
| 109 | /// readcyclecounter |
| 110 | RDTSC_DAG, |
| 111 | |
| 112 | /// X86 compare and logical compare instructions. |
Evan Cheng | 904febe | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 113 | CMP, COMI, UCOMI, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 114 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 115 | /// X86 bit-test instructions. |
| 116 | BT, |
| 117 | |
Dan Gohman | e7dc752 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 118 | /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 119 | /// operand produced by a CMP instruction. |
| 120 | SETCC, |
| 121 | |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 122 | // Same as SETCC except it's materialized with a sbb and the value is all |
| 123 | // one's or all zero's. |
| 124 | SETCC_CARRY, |
| 125 | |
Chris Lattner | 039e037 | 2009-03-12 06:46:02 +0000 | [diff] [blame] | 126 | /// X86 conditional moves. Operand 0 and operand 1 are the two values |
| 127 | /// to select from. Operand 2 is the condition code, and operand 3 is the |
| 128 | /// flag operand produced by a CMP or TEST instruction. It also writes a |
| 129 | /// flag result. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 130 | CMOV, |
| 131 | |
Dan Gohman | e7dc752 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 132 | /// X86 conditional branches. Operand 0 is the chain operand, operand 1 |
| 133 | /// is the block to branch if condition is true, operand 2 is the |
| 134 | /// condition code, and operand 3 is the flag operand produced by a CMP |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 135 | /// or TEST instruction. |
| 136 | BRCOND, |
| 137 | |
Dan Gohman | e7dc752 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 138 | /// Return with a flag operand. Operand 0 is the chain operand, operand |
| 139 | /// 1 is the number of bytes of stack to pop. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 140 | RET_FLAG, |
| 141 | |
| 142 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 143 | REP_STOS, |
| 144 | |
| 145 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 146 | REP_MOVS, |
| 147 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 148 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 149 | /// at function entry, used for PIC code. |
| 150 | GlobalBaseReg, |
| 151 | |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 152 | /// Wrapper - A wrapper node for TargetConstantPool, |
| 153 | /// TargetExternalSymbol, and TargetGlobalAddress. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 154 | Wrapper, |
| 155 | |
| 156 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 157 | /// relative displacements. |
| 158 | WrapperRIP, |
| 159 | |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 160 | /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector. |
| 161 | /// Can be used to move a vector value from a MMX register to a XMM |
| 162 | /// register. |
| 163 | MOVQ2DQ, |
| 164 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 165 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 166 | /// i32, corresponds to X86::PEXTRB. |
| 167 | PEXTRB, |
| 168 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 169 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
| 170 | /// i32, corresponds to X86::PEXTRW. |
| 171 | PEXTRW, |
| 172 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 173 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 174 | /// of a destination 4 x floatvector. |
| 175 | INSERTPS, |
| 176 | |
| 177 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 178 | /// corresponds to X86::PINSRB. |
| 179 | PINSRB, |
| 180 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 181 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 182 | /// corresponds to X86::PINSRW. |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 183 | PINSRW, MMX_PINSRW, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 184 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 185 | /// PSHUFB - Shuffle 16 8-bit values within a vector. |
| 186 | PSHUFB, |
| 187 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 188 | /// FMAX, FMIN - Floating point max and min. |
| 189 | /// |
| 190 | FMAX, FMIN, |
| 191 | |
| 192 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 193 | /// approximation. Note that these typically require refinement |
| 194 | /// in order to obtain suitable precision. |
| 195 | FRSQRT, FRCP, |
| 196 | |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 197 | // TLSADDR - Thread Local Storage. |
| 198 | TLSADDR, |
| 199 | |
| 200 | // SegmentBaseAddress - The address segment:0 |
| 201 | SegmentBaseAddress, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 202 | |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 203 | // EH_RETURN - Exception Handling helpers. |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 204 | EH_RETURN, |
| 205 | |
Arnold Schwaighofer | 6fd37ac | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 206 | /// TC_RETURN - Tail call return. |
| 207 | /// operand #0 chain |
| 208 | /// operand #1 callee (register or absolute) |
| 209 | /// operand #2 stack adjustment |
| 210 | /// operand #3 optional in flag |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 211 | TC_RETURN, |
| 212 | |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 213 | // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap. |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 214 | LCMPXCHG_DAG, |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 215 | LCMPXCHG8_DAG, |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 216 | |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 217 | // FNSTCW16m - Store FP control world into i16 memory. |
| 218 | FNSTCW16m, |
| 219 | |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 220 | // VZEXT_MOVL - Vector move low and zero extend. |
| 221 | VZEXT_MOVL, |
| 222 | |
| 223 | // VZEXT_LOAD - Load, scalar_to_vector, and zero extend. |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 224 | VZEXT_LOAD, |
| 225 | |
| 226 | // VSHL, VSRL - Vector logical left / right shift. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 227 | VSHL, VSRL, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 228 | |
| 229 | // CMPPD, CMPPS - Vector double/float comparison. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 230 | // CMPPD, CMPPS - Vector double/float comparison. |
| 231 | CMPPD, CMPPS, |
| 232 | |
| 233 | // PCMP* - Vector integer comparisons. |
| 234 | PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ, |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 235 | PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ, |
| 236 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 237 | // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results. |
| 238 | ADD, SUB, SMUL, UMUL, |
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 239 | INC, DEC, OR, XOR, AND, |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 240 | |
| 241 | // MUL_IMM - X86 specific multiply by immediate. |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 242 | MUL_IMM, |
| 243 | |
| 244 | // PTEST - Vector bitwise comparisons |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 245 | PTEST, |
| 246 | |
| 247 | // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack, |
| 248 | // according to %al. An operator is needed so that this can be expanded |
| 249 | // with control flow. |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 250 | VASTART_SAVE_XMM_REGS, |
| 251 | |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 252 | // MINGW_ALLOCA - MingW's __alloca call to do stack probing. |
| 253 | MINGW_ALLOCA, |
| 254 | |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 255 | // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG, |
| 256 | // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG - |
| 257 | // Atomic 64-bit binary operations. |
| 258 | ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 259 | ATOMSUB64_DAG, |
| 260 | ATOMOR64_DAG, |
| 261 | ATOMXOR64_DAG, |
| 262 | ATOMAND64_DAG, |
| 263 | ATOMNAND64_DAG, |
| 264 | ATOMSWAP64_DAG |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 265 | |
| 266 | // WARNING: Do not add anything in the end unless you want the node to |
| 267 | // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be |
| 268 | // thought as target memory ops! |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 269 | }; |
| 270 | } |
| 271 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 272 | /// Define some predicates that are used for node matching. |
| 273 | namespace X86 { |
| 274 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand |
| 275 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 276 | bool isPSHUFDMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 277 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 278 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 279 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 280 | bool isPSHUFHWMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 281 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 282 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 283 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 284 | bool isPSHUFLWMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 285 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 286 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 287 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 288 | bool isSHUFPMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 289 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 290 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 291 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 292 | bool isMOVHLPSMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 293 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 294 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 295 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 296 | /// <2, 3, 2, 3> |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 297 | bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 298 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 299 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 300 | /// specifies a shuffle of elements that is suitable for MOVLP{S|D}. |
| 301 | bool isMOVLPMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 302 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 303 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 304 | /// specifies a shuffle of elements that is suitable for MOVHP{S|D}. |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 305 | /// as well as MOVLHPS. |
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 306 | bool isMOVLHPSMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 307 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 308 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 309 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 310 | bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 312 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 313 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 314 | bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 315 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 316 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 317 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 318 | /// <0, 0, 1, 1> |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 319 | bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 320 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 321 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 322 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 323 | /// <2, 2, 3, 3> |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 324 | bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 325 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 326 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 327 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 328 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 329 | bool isMOVLMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 330 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 331 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 332 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 333 | bool isMOVSHDUPMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 334 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 335 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 336 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 337 | bool isMOVSLDUPMask(ShuffleVectorSDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 338 | |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 339 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 340 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 341 | bool isMOVDDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 342 | |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 343 | /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand |
| 344 | /// specifies a shuffle of elements that is suitable for input to PALIGNR. |
| 345 | bool isPALIGNRMask(ShuffleVectorSDNode *N); |
| 346 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 347 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 348 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 349 | /// instructions. |
| 350 | unsigned getShuffleSHUFImmediate(SDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 351 | |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 352 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 353 | /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction. |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 354 | unsigned getShufflePSHUFHWImmediate(SDNode *N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 355 | |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 356 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
| 357 | /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction. |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 358 | unsigned getShufflePSHUFLWImmediate(SDNode *N); |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 359 | |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 360 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
| 361 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. |
| 362 | unsigned getShufflePALIGNRImmediate(SDNode *N); |
| 363 | |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 364 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 365 | /// constant +0.0. |
| 366 | bool isZeroNode(SDValue Elt); |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 367 | |
| 368 | /// isOffsetSuitableForCodeModel - Returns true of the given offset can be |
| 369 | /// fit into displacement field of the instruction. |
| 370 | bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 371 | bool hasSymbolicDisplacement = true); |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 374 | //===--------------------------------------------------------------------===// |
| 375 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 376 | class X86TargetLowering : public TargetLowering { |
| 377 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
| 378 | int RegSaveFrameIndex; // X86-64 vararg func register save area. |
| 379 | unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset. |
| 380 | unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 381 | int BytesToPopOnReturn; // Number of arg bytes ret should pop. |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 382 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 383 | public: |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 384 | explicit X86TargetLowering(X86TargetMachine &TM); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 385 | |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 386 | /// getPICBaseSymbol - Return the X86-32 PIC base. |
| 387 | MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const; |
| 388 | |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 389 | virtual unsigned getJumpTableEncoding() const; |
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 390 | |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 391 | virtual const MCExpr * |
| 392 | LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 393 | const MachineBasicBlock *MBB, unsigned uid, |
| 394 | MCContext &Ctx) const; |
| 395 | |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 396 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 397 | /// jumptable. |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 398 | virtual SDValue getPICJumpTableRelocBase(SDValue Table, |
| 399 | SelectionDAG &DAG) const; |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 400 | virtual const MCExpr * |
| 401 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, |
| 402 | unsigned JTI, MCContext &Ctx) const; |
| 403 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 404 | // Return the number of bytes that a function should pop when it returns (in |
| 405 | // addition to the space used by the return address). |
| 406 | // |
| 407 | unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; } |
| 408 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 409 | /// getStackPtrReg - Return the stack pointer register we are using: either |
| 410 | /// ESP or RSP. |
| 411 | unsigned getStackPtrReg() const { return X86StackPtr; } |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 412 | |
| 413 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 414 | /// function arguments in the caller parameter area. For X86, aggregates |
| 415 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 416 | /// 4-byte boundaries. |
| 417 | virtual unsigned getByValTypeAlignment(const Type *Ty) const; |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 418 | |
| 419 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 420 | /// and store operations as a result of memset, memcpy, and memmove |
| 421 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 422 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 423 | /// means there isn't a need to check it against alignment requirement, |
| 424 | /// probably because the source does not need to be loaded. If |
| 425 | /// 'NonScalarIntSafe' is true, that means it's safe to return a |
| 426 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded |
| 427 | /// from memory. It returns EVT::Other if SelectionDAG should be responsible |
| 428 | /// for determining it. |
| 429 | virtual EVT |
| 430 | getOptimalMemOpType(uint64_t Size, |
| 431 | unsigned DstAlign, unsigned SrcAlign, |
| 432 | bool NonScalarIntSafe, SelectionDAG &DAG) const; |
Bill Wendling | 5c433f3 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 433 | |
| 434 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 435 | /// unaligned memory accesses. of the specified type. |
| 436 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const { |
| 437 | return true; |
| 438 | } |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 439 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 440 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 441 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 442 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 443 | |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 444 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 445 | /// type with new values built out of custom code. |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 446 | /// |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 447 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 448 | SelectionDAG &DAG); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 449 | |
| 450 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 451 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 452 | |
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 453 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
Evan Cheng | d7dc983 | 2009-09-18 21:02:19 +0000 | [diff] [blame] | 454 | MachineBasicBlock *MBB, |
| 455 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 456 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 457 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 458 | /// getTargetNodeName - This method returns the name of a target specific |
| 459 | /// DAG node. |
| 460 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 461 | |
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 462 | /// getSetCCResultType - Return the ISD::SETCC ValueType |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 463 | virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const; |
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 464 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 465 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 466 | /// in Mask are known to be either zero or one and return them in the |
| 467 | /// KnownZero/KnownOne bitsets. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 468 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 469 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 470 | APInt &KnownZero, |
| 471 | APInt &KnownOne, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 472 | const SelectionDAG &DAG, |
| 473 | unsigned Depth = 0) const; |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 474 | |
| 475 | virtual bool |
| 476 | isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 477 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 478 | SDValue getReturnAddressFrameIndex(SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 479 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 480 | virtual bool ExpandInlineAsm(CallInst *CI) const; |
| 481 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 482 | ConstraintType getConstraintType(const std::string &Constraint) const; |
| 483 | |
| 484 | std::vector<unsigned> |
| 485 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 486 | EVT VT) const; |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 487 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 488 | virtual const char *LowerXConstraint(EVT ConstraintVT) const; |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 489 | |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 490 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 491 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 492 | /// true it means one of the asm constraint of the inline asm instruction |
| 493 | /// being processed is 'm'. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 494 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 495 | char ConstraintLetter, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 496 | bool hasMemory, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 497 | std::vector<SDValue> &Ops, |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 498 | SelectionDAG &DAG) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 499 | |
| 500 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 501 | /// (e.g. {edx}), return the register number and the register class for the |
| 502 | /// register. This should only be used for C_Register constraints. On |
| 503 | /// error, this returns a register number of 0. |
| 504 | std::pair<unsigned, const TargetRegisterClass*> |
| 505 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 506 | EVT VT) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 507 | |
| 508 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 509 | /// by AM is legal for this target, for a load/store of the specified type. |
| 510 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 511 | |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 512 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 513 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 514 | /// register EAX to i16 by referencing its sub-register AX. |
| 515 | virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 516 | virtual bool isTruncateFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 517 | |
| 518 | /// isZExtFree - Return true if any actual instruction that defines a |
| 519 | /// value of type Ty1 implicit zero-extends the value to Ty2 in the result |
| 520 | /// register. This does not necessarily include registers defined in |
| 521 | /// unknown ways, such as incoming arguments, or copies from unknown |
| 522 | /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this |
| 523 | /// does not necessarily apply to truncate instructions. e.g. on x86-64, |
| 524 | /// all instructions that define 32-bit values implicit zero-extend the |
| 525 | /// result out to 64 bits. |
| 526 | virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 527 | virtual bool isZExtFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 528 | |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 529 | /// isNarrowingProfitable - Return true if it's profitable to narrow |
| 530 | /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow |
| 531 | /// from i32 to i8 but not from i32 to i16. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 532 | virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const; |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 533 | |
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 534 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 535 | /// specified FP immediate natively. If false, the legalizer will |
| 536 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | a0e6778 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 537 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 538 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 539 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 540 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
| 541 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 542 | /// values are assumed to be legal. |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 543 | virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 544 | EVT VT) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 545 | |
| 546 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 547 | /// used by Targets can use this to indicate if there is a suitable |
| 548 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 549 | /// pool entry. |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 550 | virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 551 | EVT VT) const; |
Evan Cheng | 35190fd | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 552 | |
| 553 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 554 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 555 | /// in order to save space and / or reduce runtime. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 556 | virtual bool ShouldShrinkFPConstant(EVT VT) const { |
Evan Cheng | 35190fd | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 557 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 558 | // expensive than a straight movsd. On the other hand, it's important to |
| 559 | // shrink long double fp constant since fldt is very slow. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 560 | return !X86ScalarSSEf64 || VT == MVT::f80; |
Evan Cheng | 35190fd | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 561 | } |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 562 | |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 563 | virtual const X86Subtarget* getSubtarget() { |
| 564 | return Subtarget; |
Rafael Espindola | dd867c7 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 565 | } |
| 566 | |
Chris Lattner | c3d7cfa | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 567 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 568 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 569 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 570 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 571 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Chris Lattner | c3d7cfa | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 572 | } |
Dan Gohman | 97805ee | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 573 | |
| 574 | /// createFastISel - This method returns a target specific FastISel object, |
| 575 | /// or null if the target does not support "fast" ISel. |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 576 | virtual FastISel * |
Chris Lattner | a52b617 | 2010-04-05 02:19:28 +0000 | [diff] [blame] | 577 | createFastISel(MachineFunction &mf, MachineModuleInfo *mmi, |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 578 | DenseMap<const Value *, unsigned> &, |
Dan Gohman | d6211a7 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 579 | DenseMap<const BasicBlock *, MachineBasicBlock *> &, |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 580 | DenseMap<const AllocaInst *, int> & |
| 581 | #ifndef NDEBUG |
| 582 | , SmallSet<Instruction*, 8> & |
| 583 | #endif |
| 584 | ); |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 585 | |
Bill Wendling | 045f263 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 586 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 587 | virtual unsigned getFunctionAlignment(const Function *F) const; |
| 588 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 589 | private: |
| 590 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 591 | /// make the right decision when generating code for different targets. |
| 592 | const X86Subtarget *Subtarget; |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 593 | const X86RegisterInfo *RegInfo; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 594 | const TargetData *TD; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 595 | |
| 596 | /// X86StackPtr - X86 physical register used as stack ptr. |
| 597 | unsigned X86StackPtr; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 598 | |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 599 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
| 600 | /// floating point ops. |
| 601 | /// When SSE is available, use it for f32 operations. |
| 602 | /// When SSE2 is available, use it for f64 operations. |
| 603 | bool X86ScalarSSEf32; |
| 604 | bool X86ScalarSSEf64; |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 605 | |
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 606 | /// LegalFPImmediates - A list of legal fp immediates. |
| 607 | std::vector<APFloat> LegalFPImmediates; |
| 608 | |
| 609 | /// addLegalFPImmediate - Indicate that this x86 target can instruction |
| 610 | /// select the specified FP immediate natively. |
| 611 | void addLegalFPImmediate(const APFloat& Imm) { |
| 612 | LegalFPImmediates.push_back(Imm); |
| 613 | } |
| 614 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 615 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 616 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 617 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 618 | DebugLoc dl, SelectionDAG &DAG, |
| 619 | SmallVectorImpl<SDValue> &InVals); |
| 620 | SDValue LowerMemArgument(SDValue Chain, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 621 | CallingConv::ID CallConv, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 622 | const SmallVectorImpl<ISD::InputArg> &ArgInfo, |
| 623 | DebugLoc dl, SelectionDAG &DAG, |
| 624 | const CCValAssign &VA, MachineFrameInfo *MFI, |
| 625 | unsigned i); |
| 626 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 627 | DebugLoc dl, SelectionDAG &DAG, |
| 628 | const CCValAssign &VA, |
| 629 | ISD::ArgFlagsTy Flags); |
Rafael Espindola | ddb88da | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 630 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 631 | // Call lowering helpers. |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 632 | |
| 633 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 634 | /// for tail call optimization. Targets which want to do tail call |
| 635 | /// optimization should implement this function. |
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 636 | bool IsEligibleForTailCallOptimization(SDValue Callee, |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 637 | CallingConv::ID CalleeCC, |
| 638 | bool isVarArg, |
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 639 | bool isCalleeStructRet, |
| 640 | bool isCallerStructRet, |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 641 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 642 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 643 | SelectionDAG& DAG) const; |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 644 | bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 645 | SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, |
| 646 | SDValue Chain, bool IsTailCall, bool Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 647 | int FPDiff, DebugLoc dl); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 648 | |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 649 | CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 650 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 651 | |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 652 | std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, |
| 653 | bool isSigned); |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 654 | |
| 655 | SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
| 656 | SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 657 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG); |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 658 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 659 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG); |
| 660 | SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG); |
| 661 | SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG); |
| 662 | SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG); |
| 663 | SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG); |
| 664 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG); |
| 665 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 666 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG); |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 667 | SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
| 668 | int64_t Offset, SelectionDAG &DAG) const; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 669 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG); |
| 670 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG); |
| 671 | SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG); |
| 672 | SDValue LowerShift(SDValue Op, SelectionDAG &DAG); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 673 | SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot, |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 674 | SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 675 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 676 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 677 | SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG); |
| 678 | SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 679 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 680 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 681 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG); |
| 682 | SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG); |
| 683 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG); |
| 684 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG); |
| 685 | SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG); |
| 686 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG); |
| 687 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG); |
| 688 | SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG); |
| 689 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 690 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 691 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG); |
| 692 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG); |
| 693 | SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG); |
| 694 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG); |
| 695 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG); |
| 696 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG); |
| 697 | SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG); |
| 698 | SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG); |
| 699 | SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG); |
| 700 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG); |
| 701 | SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG); |
| 702 | SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG); |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 703 | SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 704 | SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG); |
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 705 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 706 | SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG); |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 707 | SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 708 | SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG); |
| 709 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 710 | virtual SDValue |
| 711 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 712 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 713 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 714 | DebugLoc dl, SelectionDAG &DAG, |
| 715 | SmallVectorImpl<SDValue> &InVals); |
| 716 | virtual SDValue |
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 717 | LowerCall(SDValue Chain, SDValue Callee, |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 718 | CallingConv::ID CallConv, bool isVarArg, bool &isTailCall, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 719 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 720 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 721 | DebugLoc dl, SelectionDAG &DAG, |
| 722 | SmallVectorImpl<SDValue> &InVals); |
| 723 | |
| 724 | virtual SDValue |
| 725 | LowerReturn(SDValue Chain, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 726 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 727 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 728 | DebugLoc dl, SelectionDAG &DAG); |
| 729 | |
Kenneth Uildriks | 87d0426 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 730 | virtual bool |
| 731 | CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, |
| 732 | const SmallVectorImpl<EVT> &OutTys, |
| 733 | const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags, |
| 734 | SelectionDAG &DAG); |
| 735 | |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 736 | void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results, |
| 737 | SelectionDAG &DAG, unsigned NewOp); |
| 738 | |
Dale Johannesen | 9e74637 | 2009-02-03 22:26:34 +0000 | [diff] [blame] | 739 | SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 740 | SDValue Chain, |
| 741 | SDValue Dst, SDValue Src, |
| 742 | SDValue Size, unsigned Align, |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 743 | bool isVolatile, |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 744 | const Value *DstSV, uint64_t DstSVOff); |
Dale Johannesen | 9e74637 | 2009-02-03 22:26:34 +0000 | [diff] [blame] | 745 | SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 746 | SDValue Chain, |
| 747 | SDValue Dst, SDValue Src, |
| 748 | SDValue Size, unsigned Align, |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 749 | bool isVolatile, bool AlwaysInline, |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 750 | const Value *DstSV, uint64_t DstSVOff, |
| 751 | const Value *SrcSV, uint64_t SrcSVOff); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 752 | |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 753 | /// Utility function to emit string processing sse4.2 instructions |
| 754 | /// that return in xmm0. |
Evan Cheng | bb57eef | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 755 | /// This takes the instruction to expand, the associated machine basic |
| 756 | /// block, the number of args, and whether or not the second arg is |
| 757 | /// in memory or not. |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 758 | MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB, |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 759 | unsigned argNum, bool inMem) const; |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 760 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 761 | /// Utility function to emit atomic bitwise operations (and, or, xor). |
Evan Cheng | bb57eef | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 762 | /// It takes the bitwise instruction to expand, the associated machine basic |
| 763 | /// block, and the associated X86 opcodes for reg/reg and reg/imm. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 764 | MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter( |
| 765 | MachineInstr *BInstr, |
| 766 | MachineBasicBlock *BB, |
| 767 | unsigned regOpc, |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 768 | unsigned immOpc, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 769 | unsigned loadOpc, |
| 770 | unsigned cxchgOpc, |
| 771 | unsigned copyOpc, |
| 772 | unsigned notOpc, |
| 773 | unsigned EAXreg, |
| 774 | TargetRegisterClass *RC, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 775 | bool invSrc = false) const; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 776 | |
| 777 | MachineBasicBlock *EmitAtomicBit6432WithCustomInserter( |
| 778 | MachineInstr *BInstr, |
| 779 | MachineBasicBlock *BB, |
| 780 | unsigned regOpcL, |
| 781 | unsigned regOpcH, |
| 782 | unsigned immOpcL, |
| 783 | unsigned immOpcH, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 784 | bool invSrc = false) const; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 785 | |
| 786 | /// Utility function to emit atomic min and max. It takes the min/max |
Bill Wendling | b23a6e2 | 2009-03-26 01:46:56 +0000 | [diff] [blame] | 787 | /// instruction to expand, the associated basic block, and the associated |
| 788 | /// cmov opcode for moving the min or max value. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 789 | MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr, |
| 790 | MachineBasicBlock *BB, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 791 | unsigned cmovOpc) const; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 792 | |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 793 | /// Utility function to emit the xmm reg save portion of va_start. |
| 794 | MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter( |
| 795 | MachineInstr *BInstr, |
| 796 | MachineBasicBlock *BB) const; |
| 797 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 798 | MachineBasicBlock *EmitLoweredSelect(MachineInstr *I, |
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 799 | MachineBasicBlock *BB, |
| 800 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const; |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 801 | |
| 802 | MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI, |
| 803 | MachineBasicBlock *BB, |
| 804 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const; |
| 805 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 806 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 807 | /// equivalent, for use with the given x86 condition code. |
| 808 | SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 809 | |
| 810 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 811 | /// equivalent, for use with the given x86 condition code. |
| 812 | SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
| 813 | SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 814 | }; |
Evan Cheng | 5a0f591 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 815 | |
| 816 | namespace X86 { |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 817 | FastISel *createFastISel(MachineFunction &mf, |
Chris Lattner | a52b617 | 2010-04-05 02:19:28 +0000 | [diff] [blame] | 818 | MachineModuleInfo *mmi, |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 819 | DenseMap<const Value *, unsigned> &, |
Dan Gohman | d6211a7 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 820 | DenseMap<const BasicBlock *, MachineBasicBlock *> &, |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 821 | DenseMap<const AllocaInst *, int> & |
| 822 | #ifndef NDEBUG |
| 823 | , SmallSet<Instruction*, 8> & |
| 824 | #endif |
| 825 | ); |
Evan Cheng | 5a0f591 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 826 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 827 | } |
| 828 | |
| 829 | #endif // X86ISELLOWERING_H |