blob: 42758510d8f04e59d707c6c64f621dea3252f9c1 [file] [log] [blame]
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000017#include "InterferenceCache.h"
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +000018#include "LiveDebugVariables.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000019#include "LiveRangeEdit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000020#include "RegAllocBase.h"
21#include "Spiller.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000022#include "SpillPlacement.h"
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000023#include "SplitKit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000024#include "VirtRegMap.h"
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000025#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000026#include "llvm/Analysis/AliasAnalysis.h"
27#include "llvm/Function.h"
28#include "llvm/PassAnalysisSupport.h"
29#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000030#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000031#include "llvm/CodeGen/LiveIntervalAnalysis.h"
32#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000033#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000035#include "llvm/CodeGen/MachineLoopInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
37#include "llvm/CodeGen/Passes.h"
38#include "llvm/CodeGen/RegAllocRegistry.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000039#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +000040#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000044#include "llvm/Support/Timer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000045
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000046#include <queue>
47
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000048using namespace llvm;
49
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000050STATISTIC(NumGlobalSplits, "Number of split global live ranges");
51STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000052STATISTIC(NumEvicted, "Number of interferences evicted");
53
Benjamin Kramera67f14b2011-08-19 01:42:18 +000054static cl::opt<bool> CompactRegions("compact-regions", cl::init(true));
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +000055
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000056static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
57 createGreedyRegisterAllocator);
58
59namespace {
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000060class RAGreedy : public MachineFunctionPass,
61 public RegAllocBase,
62 private LiveRangeEdit::Delegate {
63
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000064 // context
65 MachineFunction *MF;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000066
67 // analyses
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000068 SlotIndexes *Indexes;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000069 LiveStacks *LS;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000070 MachineDominatorTree *DomTree;
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000071 MachineLoopInfo *Loops;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000072 EdgeBundles *Bundles;
73 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +000074 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000075
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000076 // state
77 std::auto_ptr<Spiller> SpillerInstance;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000078 std::priority_queue<std::pair<unsigned, unsigned> > Queue;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +000079 unsigned NextCascade;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +000080
81 // Live ranges pass through a number of stages as we try to allocate them.
82 // Some of the stages may also create new live ranges:
83 //
84 // - Region splitting.
85 // - Per-block splitting.
86 // - Local splitting.
87 // - Spilling.
88 //
89 // Ranges produced by one of the stages skip the previous stages when they are
90 // dequeued. This improves performance because we can skip interference checks
91 // that are unlikely to give any results. It also guarantees that the live
92 // range splitting algorithm terminates, something that is otherwise hard to
93 // ensure.
94 enum LiveRangeStage {
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +000095 /// Newly created live range that has never been queued.
96 RS_New,
97
98 /// Only attempt assignment and eviction. Then requeue as RS_Split.
99 RS_Assign,
100
101 /// Attempt live range splitting if assignment is impossible.
102 RS_Split,
103
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +0000104 /// Attempt more aggressive live range splitting that is guaranteed to make
105 /// progress. This is used for split products that may not be making
106 /// progress.
107 RS_Split2,
108
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +0000109 /// Live range will be spilled. No more splitting will be attempted.
110 RS_Spill,
111
112 /// There is nothing more we can do to this live range. Abort compilation
113 /// if it can't be assigned.
114 RS_Done
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000115 };
116
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000117 static const char *const StageName[];
118
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000119 // RegInfo - Keep additional information about each live range.
120 struct RegInfo {
121 LiveRangeStage Stage;
122
123 // Cascade - Eviction loop prevention. See canEvictInterference().
124 unsigned Cascade;
125
126 RegInfo() : Stage(RS_New), Cascade(0) {}
127 };
128
129 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000130
131 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000132 return ExtraRegInfo[VirtReg.reg].Stage;
133 }
134
135 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
136 ExtraRegInfo.resize(MRI->getNumVirtRegs());
137 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000138 }
139
140 template<typename Iterator>
141 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000142 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000143 for (;Begin != End; ++Begin) {
144 unsigned Reg = (*Begin)->reg;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000145 if (ExtraRegInfo[Reg].Stage == RS_New)
146 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000147 }
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000148 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000149
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000150 /// Cost of evicting interference.
151 struct EvictionCost {
152 unsigned BrokenHints; ///< Total number of broken hints.
153 float MaxWeight; ///< Maximum spill weight evicted.
154
155 EvictionCost(unsigned B = 0) : BrokenHints(B), MaxWeight(0) {}
156
157 bool operator<(const EvictionCost &O) const {
158 if (BrokenHints != O.BrokenHints)
159 return BrokenHints < O.BrokenHints;
160 return MaxWeight < O.MaxWeight;
161 }
162 };
163
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000164 // splitting state.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000165 std::auto_ptr<SplitAnalysis> SA;
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000166 std::auto_ptr<SplitEditor> SE;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000167
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000168 /// Cached per-block interference maps
169 InterferenceCache IntfCache;
170
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000171 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000172 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000173
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000174 /// Global live range splitting candidate info.
175 struct GlobalSplitCandidate {
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000176 // Register intended for assignment, or 0.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000177 unsigned PhysReg;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000178
179 // SplitKit interval index for this candidate.
180 unsigned IntvIdx;
181
182 // Interference for PhysReg.
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000183 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000184
185 // Bundles where this candidate should be live.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000186 BitVector LiveBundles;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000187 SmallVector<unsigned, 8> ActiveBlocks;
188
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000189 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000190 PhysReg = Reg;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000191 IntvIdx = 0;
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000192 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000193 LiveBundles.clear();
194 ActiveBlocks.clear();
195 }
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000196
197 // Set B[i] = C for every live bundle where B[i] was NoCand.
198 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
199 unsigned Count = 0;
200 for (int i = LiveBundles.find_first(); i >= 0;
201 i = LiveBundles.find_next(i))
202 if (B[i] == NoCand) {
203 B[i] = C;
204 Count++;
205 }
206 return Count;
207 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000208 };
209
210 /// Candidate info for for each PhysReg in AllocationOrder.
211 /// This vector never shrinks, but grows to the size of the largest register
212 /// class.
213 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
214
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000215 enum { NoCand = ~0u };
216
217 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
218 /// NoCand which indicates the stack interval.
219 SmallVector<unsigned, 32> BundleCand;
220
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000221public:
222 RAGreedy();
223
224 /// Return the pass name.
225 virtual const char* getPassName() const {
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000226 return "Greedy Register Allocator";
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000227 }
228
229 /// RAGreedy analysis usage.
230 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000231 virtual void releaseMemory();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000232 virtual Spiller &spiller() { return *SpillerInstance; }
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000233 virtual void enqueue(LiveInterval *LI);
234 virtual LiveInterval *dequeue();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000235 virtual unsigned selectOrSplit(LiveInterval&,
236 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000237
238 /// Perform register allocation.
239 virtual bool runOnMachineFunction(MachineFunction &mf);
240
241 static char ID;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000242
243private:
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000244 void LRE_WillEraseInstruction(MachineInstr*);
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000245 bool LRE_CanEraseVirtReg(unsigned);
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000246 void LRE_WillShrinkVirtReg(unsigned);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000247 void LRE_DidCloneVirtReg(unsigned, unsigned);
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000248
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000249 float calcSpillCost();
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000250 bool addSplitConstraints(InterferenceCache::Cursor, float&);
251 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000252 void growRegion(GlobalSplitCandidate &Cand);
253 float calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesen87972fa2011-07-23 03:41:57 +0000254 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000255 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000256 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000257 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
258 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
259 void evictInterference(LiveInterval&, unsigned,
260 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000261
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000262 unsigned tryAssign(LiveInterval&, AllocationOrder&,
263 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000264 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000265 SmallVectorImpl<LiveInterval*>&, unsigned = ~0u);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000266 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
267 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesendab35d32011-08-05 23:04:18 +0000268 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
269 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000270 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
271 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000272 unsigned trySplit(LiveInterval&, AllocationOrder&,
273 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000274};
275} // end anonymous namespace
276
277char RAGreedy::ID = 0;
278
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000279#ifndef NDEBUG
280const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +0000281 "RS_New",
282 "RS_Assign",
283 "RS_Split",
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +0000284 "RS_Split2",
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +0000285 "RS_Spill",
286 "RS_Done"
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000287};
288#endif
289
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000290// Hysteresis to use when comparing floats.
291// This helps stabilize decisions based on float comparisons.
292const float Hysteresis = 0.98f;
293
294
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000295FunctionPass* llvm::createGreedyRegisterAllocator() {
296 return new RAGreedy();
297}
298
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000299RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000300 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000301 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000302 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
303 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
304 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +0000305 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000306 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
307 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
308 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
309 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
310 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000311 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
312 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000313}
314
315void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
316 AU.setPreservesCFG();
317 AU.addRequired<AliasAnalysis>();
318 AU.addPreserved<AliasAnalysis>();
319 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000320 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000321 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000322 AU.addRequired<LiveDebugVariables>();
323 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000324 if (StrongPHIElim)
325 AU.addRequiredID(StrongPHIEliminationID);
Jakob Stoklund Olesen27215672011-08-09 00:29:53 +0000326 AU.addRequiredTransitiveID(RegisterCoalescerPassID);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000327 AU.addRequired<CalculateSpillWeights>();
328 AU.addRequired<LiveStacks>();
329 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +0000330 AU.addRequired<MachineDominatorTree>();
331 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000332 AU.addRequired<MachineLoopInfo>();
333 AU.addPreserved<MachineLoopInfo>();
334 AU.addRequired<VirtRegMap>();
335 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000336 AU.addRequired<EdgeBundles>();
337 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000338 MachineFunctionPass::getAnalysisUsage(AU);
339}
340
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000341
342//===----------------------------------------------------------------------===//
343// LiveRangeEdit delegate methods
344//===----------------------------------------------------------------------===//
345
346void RAGreedy::LRE_WillEraseInstruction(MachineInstr *MI) {
347 // LRE itself will remove from SlotIndexes and parent basic block.
348 VRM->RemoveMachineInstrFromMaps(MI);
349}
350
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000351bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
352 if (unsigned PhysReg = VRM->getPhys(VirtReg)) {
353 unassign(LIS->getInterval(VirtReg), PhysReg);
354 return true;
355 }
356 // Unassigned virtreg is probably in the priority queue.
357 // RegAllocBase will erase it after dequeueing.
358 return false;
359}
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000360
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000361void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
362 unsigned PhysReg = VRM->getPhys(VirtReg);
363 if (!PhysReg)
364 return;
365
366 // Register is assigned, put it back on the queue for reassignment.
367 LiveInterval &LI = LIS->getInterval(VirtReg);
368 unassign(LI, PhysReg);
369 enqueue(&LI);
370}
371
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000372void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
373 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen165e2312011-07-26 00:54:56 +0000374 // be split into connected components. The new components are much smaller
375 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000376 // same stage as the parent.
Jakob Stoklund Olesen165e2312011-07-26 00:54:56 +0000377 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000378 ExtraRegInfo.grow(New);
379 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000380}
381
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000382void RAGreedy::releaseMemory() {
383 SpillerInstance.reset(0);
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000384 ExtraRegInfo.clear();
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000385 GlobalCand.clear();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000386 RegAllocBase::releaseMemory();
387}
388
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000389void RAGreedy::enqueue(LiveInterval *LI) {
390 // Prioritize live ranges by size, assigning larger ranges first.
391 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000392 const unsigned Size = LI->getSize();
393 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000394 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
395 "Can only enqueue virtual registers");
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000396 unsigned Prio;
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000397
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000398 ExtraRegInfo.grow(Reg);
399 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +0000400 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000401
Jakob Stoklund Olesencc07e042011-07-28 20:48:23 +0000402 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +0000403 // Unsplit ranges that couldn't be allocated immediately are deferred until
404 // everything else has been allocated. Long ranges are allocated last so
405 // they are split against realistic interference.
Jakob Stoklund Olesencc07e042011-07-28 20:48:23 +0000406 if (CompactRegions)
407 Prio = Size;
408 else
409 Prio = (1u << 31) - Size;
410 } else {
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +0000411 // Everything else is allocated in long->short order. Long ranges that don't
412 // fit should be spilled ASAP so they don't create interference.
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000413 Prio = (1u << 31) + Size;
Jakob Stoklund Olesend2a50732011-02-23 00:56:56 +0000414
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +0000415 // Boost ranges that have a physical register hint.
416 if (TargetRegisterInfo::isPhysicalRegister(VRM->getRegAllocPref(Reg)))
417 Prio |= (1u << 30);
418 }
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000419
420 Queue.push(std::make_pair(Prio, Reg));
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000421}
422
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000423LiveInterval *RAGreedy::dequeue() {
424 if (Queue.empty())
425 return 0;
426 LiveInterval *LI = &LIS->getInterval(Queue.top().second);
427 Queue.pop();
428 return LI;
429}
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000430
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000431
432//===----------------------------------------------------------------------===//
433// Direct Assignment
434//===----------------------------------------------------------------------===//
435
436/// tryAssign - Try to assign VirtReg to an available register.
437unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
438 AllocationOrder &Order,
439 SmallVectorImpl<LiveInterval*> &NewVRegs) {
440 Order.rewind();
441 unsigned PhysReg;
442 while ((PhysReg = Order.next()))
443 if (!checkPhysRegInterference(VirtReg, PhysReg))
444 break;
445 if (!PhysReg || Order.isHint(PhysReg))
446 return PhysReg;
447
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000448 // PhysReg is available, but there may be a better choice.
449
450 // If we missed a simple hint, try to cheaply evict interference from the
451 // preferred register.
452 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
453 if (Order.isHint(Hint)) {
454 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
455 EvictionCost MaxCost(1);
456 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
457 evictInterference(VirtReg, Hint, NewVRegs);
458 return Hint;
459 }
460 }
461
462 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000463 unsigned Cost = TRI->getCostPerUse(PhysReg);
464
465 // Most registers have 0 additional cost.
466 if (!Cost)
467 return PhysReg;
468
469 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
470 << '\n');
471 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
472 return CheapReg ? CheapReg : PhysReg;
473}
474
475
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000476//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000477// Interference eviction
478//===----------------------------------------------------------------------===//
479
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000480/// shouldEvict - determine if A should evict the assigned live range B. The
481/// eviction policy defined by this function together with the allocation order
482/// defined by enqueue() decides which registers ultimately end up being split
483/// and spilled.
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000484///
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000485/// Cascade numbers are used to prevent infinite loops if this function is a
486/// cyclic relation.
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000487///
488/// @param A The live range to be assigned.
489/// @param IsHint True when A is about to be assigned to its preferred
490/// register.
491/// @param B The live range to be evicted.
492/// @param BreaksHint True when B is already assigned to its preferred register.
493bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
494 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +0000495 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000496
497 // Be fairly aggressive about following hints as long as the evictee can be
498 // split.
499 if (CanSplit && IsHint && !BreaksHint)
500 return true;
501
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000502 return A.weight > B.weight;
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000503}
504
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000505/// canEvictInterference - Return true if all interferences between VirtReg and
506/// PhysReg can be evicted. When OnlyCheap is set, don't do anything
507///
508/// @param VirtReg Live range that is about to be assigned.
509/// @param PhysReg Desired register for assignment.
510/// @prarm IsHint True when PhysReg is VirtReg's preferred register.
511/// @param MaxCost Only look for cheaper candidates and update with new cost
512/// when returning true.
513/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000514bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000515 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000516 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
517 // involved in an eviction before. If a cascade number was assigned, deny
518 // evicting anything with the same or a newer cascade number. This prevents
519 // infinite eviction loops.
520 //
521 // This works out so a register without a cascade number is allowed to evict
522 // anything, and it can be evicted by anything.
523 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
524 if (!Cascade)
525 Cascade = NextCascade;
526
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000527 EvictionCost Cost;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000528 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
529 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000530 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000531 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000532 return false;
533
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000534 // Check if any interfering live range is heavier than MaxWeight.
535 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
536 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000537 if (TargetRegisterInfo::isPhysicalRegister(Intf->reg))
538 return false;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000539 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +0000540 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000541 return false;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000542 // Once a live range becomes small enough, it is urgent that we find a
543 // register for it. This is indicated by an infinite spill weight. These
544 // urgent live ranges get to evict almost anything.
545 bool Urgent = !VirtReg.isSpillable() && Intf->isSpillable();
546 // Only evict older cascades or live ranges without a cascade.
547 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
548 if (Cascade <= IntfCascade) {
549 if (!Urgent)
550 return false;
551 // We permit breaking cascades for urgent evictions. It should be the
552 // last resort, though, so make it really expensive.
553 Cost.BrokenHints += 10;
554 }
555 // Would this break a satisfied hint?
556 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
557 // Update eviction cost.
558 Cost.BrokenHints += BreaksHint;
559 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
560 // Abort if this would be too expensive.
561 if (!(Cost < MaxCost))
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000562 return false;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000563 // Finally, apply the eviction policy for non-urgent evictions.
564 if (!Urgent && !shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
Jakob Stoklund Olesend2056e52011-05-31 21:02:44 +0000565 return false;
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000566 }
567 }
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000568 MaxCost = Cost;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000569 return true;
570}
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000571
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000572/// evictInterference - Evict any interferring registers that prevent VirtReg
573/// from being assigned to Physreg. This assumes that canEvictInterference
574/// returned true.
575void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
576 SmallVectorImpl<LiveInterval*> &NewVRegs) {
577 // Make sure that VirtReg has a cascade number, and assign that cascade
578 // number to every evicted register. These live ranges than then only be
579 // evicted by a newer cascade, preventing infinite loops.
580 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
581 if (!Cascade)
582 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
583
584 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
585 << " interference: Cascade " << Cascade << '\n');
586 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
587 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
588 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
589 for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i) {
590 LiveInterval *Intf = Q.interferingVRegs()[i];
591 unassign(*Intf, VRM->getPhys(Intf->reg));
592 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
593 VirtReg.isSpillable() < Intf->isSpillable()) &&
594 "Cannot decrease cascade number, illegal eviction");
595 ExtraRegInfo[Intf->reg].Cascade = Cascade;
596 ++NumEvicted;
597 NewVRegs.push_back(Intf);
598 }
599 }
600}
601
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000602/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000603/// @param VirtReg Currently unassigned virtual register.
604/// @param Order Physregs to try.
605/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000606unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
607 AllocationOrder &Order,
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000608 SmallVectorImpl<LiveInterval*> &NewVRegs,
609 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000610 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
611
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000612 // Keep track of the cheapest interference seen so far.
613 EvictionCost BestCost(~0u);
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000614 unsigned BestPhys = 0;
615
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000616 // When we are just looking for a reduced cost per use, don't break any
617 // hints, and only evict smaller spill weights.
618 if (CostPerUseLimit < ~0u) {
619 BestCost.BrokenHints = 0;
620 BestCost.MaxWeight = VirtReg.weight;
621 }
622
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000623 Order.rewind();
624 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000625 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
626 continue;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000627 // The first use of a callee-saved register in a function has cost 1.
628 // Don't start using a CSR when the CostPerUseLimit is low.
629 if (CostPerUseLimit == 1)
630 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
631 if (!MRI->isPhysRegUsed(CSR)) {
632 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
633 << PrintReg(CSR, TRI) << '\n');
634 continue;
635 }
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000636
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000637 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000638 continue;
639
640 // Best so far.
641 BestPhys = PhysReg;
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000642
Jakob Stoklund Olesen57f1e2c2011-02-25 01:04:22 +0000643 // Stop if the hint can be used.
644 if (Order.isHint(PhysReg))
645 break;
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000646 }
647
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000648 if (!BestPhys)
649 return 0;
650
Jakob Stoklund Olesen51458ed2011-07-08 20:46:18 +0000651 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000652 return BestPhys;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000653}
654
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000655
656//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000657// Region Splitting
658//===----------------------------------------------------------------------===//
659
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000660/// addSplitConstraints - Fill out the SplitConstraints vector based on the
661/// interference pattern in Physreg and its aliases. Add the constraints to
662/// SpillPlacement and return the static cost of this split in Cost, assuming
663/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000664/// Return false if there are no bundles with positive bias.
665bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
666 float &Cost) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000667 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000668
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000669 // Reset interference dependent info.
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000670 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000671 float StaticCost = 0;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000672 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
673 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000674 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000675
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000676 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000677 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000678 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
679 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
Jakob Stoklund Olesen5ebca792011-08-02 23:04:06 +0000680 BC.ChangesValue = BI.FirstDef;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000681
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000682 if (!Intf.hasInterference())
683 continue;
684
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000685 // Number of spill code instructions to insert.
686 unsigned Ins = 0;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000687
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000688 // Interference for the live-in value.
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000689 if (BI.LiveIn) {
Jakob Stoklund Olesen6c8afd72011-04-04 15:32:15 +0000690 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000691 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +0000692 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000693 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +0000694 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000695 ++Ins;
Jakob Stoklund Olesena50c5392011-02-08 23:02:58 +0000696 }
697
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000698 // Interference for the live-out value.
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000699 if (BI.LiveOut) {
Jakob Stoklund Olesen612f7802011-04-05 04:20:29 +0000700 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000701 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +0000702 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000703 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +0000704 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000705 ++Ins;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000706 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000707
708 // Accumulate the total frequency of inserted spill code.
709 if (Ins)
710 StaticCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000711 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000712 Cost = StaticCost;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000713
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000714 // Add constraints for use-blocks. Note that these are the only constraints
715 // that may add a positive bias, it is downhill from here.
716 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000717 return SpillPlacer->scanActiveBundles();
718}
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000719
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000720
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000721/// addThroughConstraints - Add constraints and links to SpillPlacer from the
722/// live-through blocks in Blocks.
723void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
724 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000725 const unsigned GroupSize = 8;
726 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000727 unsigned TBS[GroupSize];
728 unsigned B = 0, T = 0;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000729
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000730 for (unsigned i = 0; i != Blocks.size(); ++i) {
731 unsigned Number = Blocks[i];
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000732 Intf.moveToBlock(Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000733
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000734 if (!Intf.hasInterference()) {
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000735 assert(T < GroupSize && "Array overflow");
736 TBS[T] = Number;
737 if (++T == GroupSize) {
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000738 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000739 T = 0;
740 }
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000741 continue;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000742 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000743
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000744 assert(B < GroupSize && "Array overflow");
745 BCS[B].Number = Number;
746
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000747 // Interference for the live-in value.
748 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
749 BCS[B].Entry = SpillPlacement::MustSpill;
750 else
751 BCS[B].Entry = SpillPlacement::PrefSpill;
752
753 // Interference for the live-out value.
754 if (Intf.last() >= SA->getLastSplitPoint(Number))
755 BCS[B].Exit = SpillPlacement::MustSpill;
756 else
757 BCS[B].Exit = SpillPlacement::PrefSpill;
758
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000759 if (++B == GroupSize) {
760 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
761 SpillPlacer->addConstraints(Array);
762 B = 0;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000763 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000764 }
765
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000766 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
767 SpillPlacer->addConstraints(Array);
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000768 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000769}
770
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000771void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000772 // Keep track of through blocks that have not been added to SpillPlacer.
773 BitVector Todo = SA->getThroughBlocks();
774 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
775 unsigned AddedTo = 0;
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000776#ifndef NDEBUG
777 unsigned Visited = 0;
778#endif
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000779
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000780 for (;;) {
781 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000782 // Find new through blocks in the periphery of PrefRegBundles.
783 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
784 unsigned Bundle = NewBundles[i];
785 // Look at all blocks connected to Bundle in the full graph.
786 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
787 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
788 I != E; ++I) {
789 unsigned Block = *I;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000790 if (!Todo.test(Block))
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000791 continue;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000792 Todo.reset(Block);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000793 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000794 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000795#ifndef NDEBUG
796 ++Visited;
797#endif
798 }
799 }
800 // Any new blocks to add?
Jakob Stoklund Olesen54901972011-07-05 18:46:42 +0000801 if (ActiveBlocks.size() == AddedTo)
802 break;
Jakob Stoklund Olesenb4666362011-07-23 03:22:33 +0000803
804 // Compute through constraints from the interference, or assume that all
805 // through blocks prefer spilling when forming compact regions.
806 ArrayRef<unsigned> NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
807 if (Cand.PhysReg)
808 addThroughConstraints(Cand.Intf, NewBlocks);
809 else
Jakob Stoklund Olesenb87f91b2011-08-03 23:09:38 +0000810 // Provide a strong negative bias on through blocks to prevent unwanted
811 // liveness on loop backedges.
812 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen54901972011-07-05 18:46:42 +0000813 AddedTo = ActiveBlocks.size();
814
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000815 // Perhaps iterating can enable more bundles?
816 SpillPlacer->iterate();
817 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000818 DEBUG(dbgs() << ", v=" << Visited);
819}
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000820
Jakob Stoklund Olesen87972fa2011-07-23 03:41:57 +0000821/// calcCompactRegion - Compute the set of edge bundles that should be live
822/// when splitting the current live range into compact regions. Compact
823/// regions can be computed without looking at interference. They are the
824/// regions formed by removing all the live-through blocks from the live range.
825///
826/// Returns false if the current live range is already compact, or if the
827/// compact regions would form single block regions anyway.
828bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
829 // Without any through blocks, the live range is already compact.
830 if (!SA->getNumThroughBlocks())
831 return false;
832
833 // Compact regions don't correspond to any physreg.
834 Cand.reset(IntfCache, 0);
835
836 DEBUG(dbgs() << "Compact region bundles");
837
838 // Use the spill placer to determine the live bundles. GrowRegion pretends
839 // that all the through blocks have interference when PhysReg is unset.
840 SpillPlacer->prepare(Cand.LiveBundles);
841
842 // The static split cost will be zero since Cand.Intf reports no interference.
843 float Cost;
844 if (!addSplitConstraints(Cand.Intf, Cost)) {
845 DEBUG(dbgs() << ", none.\n");
846 return false;
847 }
848
849 growRegion(Cand);
850 SpillPlacer->finish();
851
852 if (!Cand.LiveBundles.any()) {
853 DEBUG(dbgs() << ", none.\n");
854 return false;
855 }
856
857 DEBUG({
858 for (int i = Cand.LiveBundles.find_first(); i>=0;
859 i = Cand.LiveBundles.find_next(i))
860 dbgs() << " EB#" << i;
861 dbgs() << ".\n";
862 });
863 return true;
864}
865
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000866/// calcSpillCost - Compute how expensive it would be to split the live range in
867/// SA around all use blocks instead of forming bundle regions.
868float RAGreedy::calcSpillCost() {
869 float Cost = 0;
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000870 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
871 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
872 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
873 unsigned Number = BI.MBB->getNumber();
874 // We normally only need one spill instruction - a load or a store.
875 Cost += SpillPlacer->getBlockFrequency(Number);
876
877 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3f5beed2011-08-02 23:04:08 +0000878 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
879 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000880 }
881 return Cost;
882}
883
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000884/// calcGlobalSplitCost - Return the global split cost of following the split
885/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000886/// interference pattern in SplitConstraints.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000887///
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000888float RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000889 float GlobalCost = 0;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000890 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000891 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
892 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
893 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000894 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000895 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
896 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
897 unsigned Ins = 0;
898
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000899 if (BI.LiveIn)
900 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
901 if (BI.LiveOut)
902 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000903 if (Ins)
904 GlobalCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000905 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000906
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000907 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
908 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000909 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
910 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen9a543522011-04-06 21:32:41 +0000911 if (!RegIn && !RegOut)
912 continue;
913 if (RegIn && RegOut) {
914 // We need double spill code if this block has interference.
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +0000915 Cand.Intf.moveToBlock(Number);
916 if (Cand.Intf.hasInterference())
Jakob Stoklund Olesen9a543522011-04-06 21:32:41 +0000917 GlobalCost += 2*SpillPlacer->getBlockFrequency(Number);
918 continue;
919 }
920 // live-in / stack-out or stack-in live-out.
921 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000922 }
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000923 return GlobalCost;
924}
925
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000926/// splitAroundRegion - Split the current live range around the regions
927/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000928///
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000929/// Before calling this function, GlobalCand and BundleCand must be initialized
930/// so each bundle is assigned to a valid candidate, or NoCand for the
931/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
932/// objects must be initialized for the current live range, and intervals
933/// created for the used candidates.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000934///
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000935/// @param LREdit The LiveRangeEdit object handling the current split.
936/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
937/// must appear in this list.
938void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
939 ArrayRef<unsigned> UsedCands) {
940 // These are the intervals created for new global ranges. We may create more
941 // intervals for local ranges.
942 const unsigned NumGlobalIntvs = LREdit.size();
943 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
944 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000945
Jakob Stoklund Olesen2d6d86b2011-08-05 22:20:45 +0000946 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen69145ba2011-08-06 18:20:24 +0000947 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen2d6d86b2011-08-05 22:20:45 +0000948 // is all copies.
949 unsigned Reg = SA->getParent().reg;
950 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
951
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000952 // First handle all the blocks with uses.
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000953 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
954 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
955 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000956 unsigned Number = BI.MBB->getNumber();
957 unsigned IntvIn = 0, IntvOut = 0;
958 SlotIndex IntfIn, IntfOut;
959 if (BI.LiveIn) {
960 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
961 if (CandIn != NoCand) {
962 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
963 IntvIn = Cand.IntvIdx;
964 Cand.Intf.moveToBlock(Number);
965 IntfIn = Cand.Intf.first();
966 }
967 }
968 if (BI.LiveOut) {
969 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
970 if (CandOut != NoCand) {
971 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
972 IntvOut = Cand.IntvIdx;
973 Cand.Intf.moveToBlock(Number);
974 IntfOut = Cand.Intf.last();
975 }
976 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000977
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000978 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000979 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000980 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen2d6d86b2011-08-05 22:20:45 +0000981 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000982 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000983 continue;
984 }
985
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000986 if (IntvIn && IntvOut)
987 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
988 else if (IntvIn)
989 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesenb4ddedc2011-07-15 21:47:57 +0000990 else
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000991 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000992 }
993
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +0000994 // Handle live-through blocks. The relevant live-through blocks are stored in
995 // the ActiveBlocks list with each candidate. We need to filter out
996 // duplicates.
997 BitVector Todo = SA->getThroughBlocks();
998 for (unsigned c = 0; c != UsedCands.size(); ++c) {
999 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1000 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1001 unsigned Number = Blocks[i];
1002 if (!Todo.test(Number))
1003 continue;
1004 Todo.reset(Number);
1005
1006 unsigned IntvIn = 0, IntvOut = 0;
1007 SlotIndex IntfIn, IntfOut;
1008
1009 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1010 if (CandIn != NoCand) {
1011 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1012 IntvIn = Cand.IntvIdx;
1013 Cand.Intf.moveToBlock(Number);
1014 IntfIn = Cand.Intf.first();
1015 }
1016
1017 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1018 if (CandOut != NoCand) {
1019 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1020 IntvOut = Cand.IntvIdx;
1021 Cand.Intf.moveToBlock(Number);
1022 IntfOut = Cand.Intf.last();
1023 }
1024 if (!IntvIn && !IntvOut)
1025 continue;
1026 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1027 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001028 }
1029
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +00001030 ++NumGlobalSplits;
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001031
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001032 SmallVector<unsigned, 8> IntvMap;
1033 SE->finish(&IntvMap);
Jakob Stoklund Olesen1f880422011-08-05 23:10:40 +00001034 DebugVars->splitRegister(Reg, LREdit.regs());
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001035
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001036 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesenb2abfa02011-05-28 02:32:57 +00001037 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001038
1039 // Sort out the new intervals created by splitting. We get four kinds:
1040 // - Remainder intervals should not be split again.
1041 // - Candidate intervals can be assigned to Cand.PhysReg.
1042 // - Block-local splits are candidates for local splitting.
1043 // - DCE leftovers should go back on the queue.
1044 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001045 LiveInterval &Reg = *LREdit.get(i);
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001046
1047 // Ignore old intervals from DCE.
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001048 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001049 continue;
1050
1051 // Remainder interval. Don't try splitting again, spill if it doesn't
1052 // allocate.
1053 if (IntvMap[i] == 0) {
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001054 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001055 continue;
1056 }
1057
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001058 // Global intervals. Allow repeated splitting as long as the number of live
1059 // blocks is strictly decreasing.
1060 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001061 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Olesen9f4b8932011-04-26 22:33:12 +00001062 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1063 << " blocks as original.\n");
1064 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001065 setStage(Reg, RS_Split2);
Jakob Stoklund Olesen9f4b8932011-04-26 22:33:12 +00001066 }
1067 continue;
1068 }
1069
1070 // Other intervals are treated as new. This includes local intervals created
1071 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001072 }
1073
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +00001074 if (VerifyEnabled)
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001075 MF->verify(this, "After splitting live range around region");
1076}
1077
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001078unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1079 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001080 unsigned NumCands = 0;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001081 unsigned BestCand = NoCand;
1082 float BestCost;
1083 SmallVector<unsigned, 8> UsedCands;
1084
1085 // Check if we can split this live range around a compact region.
1086 bool HasCompact = CompactRegions && calcCompactRegion(GlobalCand.front());
1087 if (HasCompact) {
1088 // Yes, keep GlobalCand[0] as the compact region candidate.
1089 NumCands = 1;
1090 BestCost = HUGE_VALF;
1091 } else {
1092 // No benefit from the compact region, our fallback will be per-block
1093 // splitting. Make sure we find a solution that is cheaper than spilling.
1094 BestCost = Hysteresis * calcSpillCost();
1095 DEBUG(dbgs() << "Cost of isolating all blocks = " << BestCost << '\n');
1096 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +00001097
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001098 Order.rewind();
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001099 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesenf1c70982011-07-14 05:35:11 +00001100 // Discard bad candidates before we run out of interference cache cursors.
1101 // This will only affect register classes with a lot of registers (>32).
1102 if (NumCands == IntfCache.getMaxCursors()) {
1103 unsigned WorstCount = ~0u;
1104 unsigned Worst = 0;
1105 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001106 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesenf1c70982011-07-14 05:35:11 +00001107 continue;
1108 unsigned Count = GlobalCand[i].LiveBundles.count();
1109 if (Count < WorstCount)
1110 Worst = i, WorstCount = Count;
1111 }
1112 --NumCands;
1113 GlobalCand[Worst] = GlobalCand[NumCands];
1114 }
1115
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001116 if (GlobalCand.size() <= NumCands)
1117 GlobalCand.resize(NumCands+1);
1118 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1119 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +00001120
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001121 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +00001122 float Cost;
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001123 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +00001124 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +00001125 continue;
1126 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +00001127 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = " << Cost);
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001128 if (Cost >= BestCost) {
1129 DEBUG({
1130 if (BestCand == NoCand)
1131 dbgs() << " worse than no bundles\n";
1132 else
1133 dbgs() << " worse than "
1134 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1135 });
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001136 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001137 }
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001138 growRegion(Cand);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001139
Jakob Stoklund Olesen9efa2a22011-04-06 19:13:57 +00001140 SpillPlacer->finish();
1141
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001142 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001143 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001144 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001145 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001146 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001147
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001148 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001149 DEBUG({
1150 dbgs() << ", total = " << Cost << " with bundles";
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001151 for (int i = Cand.LiveBundles.find_first(); i>=0;
1152 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001153 dbgs() << " EB#" << i;
1154 dbgs() << ".\n";
1155 });
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001156 if (Cost < BestCost) {
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001157 BestCand = NumCands;
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001158 BestCost = Hysteresis * Cost; // Prevent rounding effects.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001159 }
Jakob Stoklund Olesenc66a37d2011-07-14 00:17:10 +00001160 ++NumCands;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001161 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001162
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001163 // No solutions found, fall back to single block splitting.
1164 if (!HasCompact && BestCand == NoCand)
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001165 return 0;
1166
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001167 // Prepare split editor.
1168 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
1169 SE->reset(LREdit);
1170
1171 // Assign all edge bundles to the preferred candidate, or NoCand.
1172 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1173
1174 // Assign bundles for the best candidate region.
1175 if (BestCand != NoCand) {
1176 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1177 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1178 UsedCands.push_back(BestCand);
1179 Cand.IntvIdx = SE->openIntv();
1180 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1181 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth32668ea2011-08-03 23:07:27 +00001182 (void)B;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001183 }
1184 }
1185
1186 // Assign bundles for the compact region.
1187 if (HasCompact) {
1188 GlobalSplitCandidate &Cand = GlobalCand.front();
1189 assert(!Cand.PhysReg && "Compact region has no physreg");
1190 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1191 UsedCands.push_back(0);
1192 Cand.IntvIdx = SE->openIntv();
1193 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1194 << Cand.IntvIdx << ".\n");
Chandler Carruth32668ea2011-08-03 23:07:27 +00001195 (void)B;
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001196 }
1197 }
1198
1199 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001200 return 0;
1201}
1202
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001203
1204//===----------------------------------------------------------------------===//
Jakob Stoklund Olesendab35d32011-08-05 23:04:18 +00001205// Per-Block Splitting
1206//===----------------------------------------------------------------------===//
1207
1208/// tryBlockSplit - Split a global live range around every block with uses. This
1209/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1210/// they don't allocate.
1211unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1212 SmallVectorImpl<LiveInterval*> &NewVRegs) {
1213 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1214 unsigned Reg = VirtReg.reg;
1215 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1216 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
1217 SE->reset(LREdit);
1218 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1219 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1220 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1221 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1222 SE->splitSingleBlock(BI);
1223 }
1224 // No blocks were split.
1225 if (LREdit.empty())
1226 return 0;
1227
1228 // We did split for some blocks.
Jakob Stoklund Olesena9c41d32011-08-05 23:50:31 +00001229 SmallVector<unsigned, 8> IntvMap;
1230 SE->finish(&IntvMap);
Jakob Stoklund Olesen1f880422011-08-05 23:10:40 +00001231
1232 // Tell LiveDebugVariables about the new ranges.
1233 DebugVars->splitRegister(Reg, LREdit.regs());
1234
Jakob Stoklund Olesena9c41d32011-08-05 23:50:31 +00001235 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1236
1237 // Sort out the new intervals created by splitting. The remainder interval
1238 // goes straight to spilling, the new local ranges get to stay RS_New.
1239 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
1240 LiveInterval &LI = *LREdit.get(i);
1241 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1242 setStage(LI, RS_Spill);
1243 }
1244
Jakob Stoklund Olesendab35d32011-08-05 23:04:18 +00001245 if (VerifyEnabled)
1246 MF->verify(this, "After splitting live range around basic blocks");
1247 return 0;
1248}
1249
1250//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001251// Local Splitting
1252//===----------------------------------------------------------------------===//
1253
1254
1255/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1256/// in order to use PhysReg between two entries in SA->UseSlots.
1257///
1258/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1259///
1260void RAGreedy::calcGapWeights(unsigned PhysReg,
1261 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001262 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1263 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001264 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1265 const unsigned NumGaps = Uses.size()-1;
1266
1267 // Start and end points for the interference check.
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +00001268 SlotIndex StartIdx =
1269 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1270 SlotIndex StopIdx =
1271 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001272
1273 GapWeight.assign(NumGaps, 0.0f);
1274
1275 // Add interference from each overlapping register.
1276 for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
1277 if (!query(const_cast<LiveInterval&>(SA->getParent()), *AI)
1278 .checkInterference())
1279 continue;
1280
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +00001281 // We know that VirtReg is a continuous interval from FirstInstr to
1282 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001283 //
1284 // Interference that overlaps an instruction is counted in both gaps
1285 // surrounding the instruction. The exception is interference before
1286 // StartIdx and after StopIdx.
1287 //
1288 LiveIntervalUnion::SegmentIter IntI = PhysReg2LiveUnion[*AI].find(StartIdx);
1289 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1290 // Skip the gaps before IntI.
1291 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1292 if (++Gap == NumGaps)
1293 break;
1294 if (Gap == NumGaps)
1295 break;
1296
1297 // Update the gaps covered by IntI.
1298 const float weight = IntI.value()->weight;
1299 for (; Gap != NumGaps; ++Gap) {
1300 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1301 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1302 break;
1303 }
1304 if (Gap == NumGaps)
1305 break;
1306 }
1307 }
1308}
1309
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001310/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1311/// basic block.
1312///
1313unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1314 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001315 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1316 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001317
1318 // Note that it is possible to have an interval that is live-in or live-out
1319 // while only covering a single block - A phi-def can use undef values from
1320 // predecessors, and the block could be a single-block loop.
1321 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesenfe62d922011-08-02 22:54:14 +00001322 // that the interval is continuous from FirstInstr to LastInstr. We should
1323 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001324
1325 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1326 if (Uses.size() <= 2)
1327 return 0;
1328 const unsigned NumGaps = Uses.size()-1;
1329
1330 DEBUG({
1331 dbgs() << "tryLocalSplit: ";
1332 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
1333 dbgs() << ' ' << SA->UseSlots[i];
1334 dbgs() << '\n';
1335 });
1336
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001337 // Since we allow local split results to be split again, there is a risk of
1338 // creating infinite loops. It is tempting to require that the new live
1339 // ranges have less instructions than the original. That would guarantee
1340 // convergence, but it is too strict. A live range with 3 instructions can be
1341 // split 2+3 (including the COPY), and we want to allow that.
1342 //
1343 // Instead we use these rules:
1344 //
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001345 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001346 // noop split, of course).
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001347 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001348 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001349 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001350 // smaller ranges are marked RS_New.
1351 //
1352 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1353 // excessive splitting and infinite loops.
1354 //
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001355 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001356
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001357 // Best split candidate.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001358 unsigned BestBefore = NumGaps;
1359 unsigned BestAfter = 0;
1360 float BestDiff = 0;
1361
Jakob Stoklund Olesen40a42a22011-03-04 00:58:40 +00001362 const float blockFreq = SpillPlacer->getBlockFrequency(BI.MBB->getNumber());
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001363 SmallVector<float, 8> GapWeight;
1364
1365 Order.rewind();
1366 while (unsigned PhysReg = Order.next()) {
1367 // Keep track of the largest spill weight that would need to be evicted in
1368 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1369 calcGapWeights(PhysReg, GapWeight);
1370
1371 // Try to find the best sequence of gaps to close.
1372 // The new spill weight must be larger than any gap interference.
1373
1374 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001375 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001376
1377 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1378 // It is the spill weight that needs to be evicted.
1379 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001380
1381 for (;;) {
1382 // Live before/after split?
1383 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1384 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1385
1386 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1387 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1388 << " i=" << MaxGap);
1389
1390 // Stop before the interval gets so big we wouldn't be making progress.
1391 if (!LiveBefore && !LiveAfter) {
1392 DEBUG(dbgs() << " all\n");
1393 break;
1394 }
1395 // Should the interval be extended or shrunk?
1396 bool Shrink = true;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001397
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001398 // How many gaps would the new range have?
1399 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1400
1401 // Legally, without causing looping?
1402 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1403
1404 if (Legal && MaxGap < HUGE_VALF) {
1405 // Estimate the new spill weight. Each instruction reads or writes the
1406 // register. Conservatively assume there are no read-modify-write
1407 // instructions.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001408 //
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001409 // Try to guess the size of the new interval.
1410 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1411 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1412 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001413 // Would this split be possible to allocate?
1414 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001415 DEBUG(dbgs() << " w=" << EstWeight);
1416 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001417 Shrink = false;
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001418 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001419 if (Diff > BestDiff) {
1420 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001421 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001422 BestBefore = SplitBefore;
1423 BestAfter = SplitAfter;
1424 }
1425 }
1426 }
1427
1428 // Try to shrink.
1429 if (Shrink) {
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001430 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001431 DEBUG(dbgs() << " shrink\n");
1432 // Recompute the max when necessary.
1433 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1434 MaxGap = GapWeight[SplitBefore];
1435 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1436 MaxGap = std::max(MaxGap, GapWeight[i]);
1437 }
1438 continue;
1439 }
1440 MaxGap = 0;
1441 }
1442
1443 // Try to extend the interval.
1444 if (SplitAfter >= NumGaps) {
1445 DEBUG(dbgs() << " end\n");
1446 break;
1447 }
1448
1449 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001450 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001451 }
1452 }
1453
1454 // Didn't find any candidates?
1455 if (BestBefore == NumGaps)
1456 return 0;
1457
1458 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1459 << '-' << Uses[BestAfter] << ", " << BestDiff
1460 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1461
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +00001462 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001463 SE->reset(LREdit);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001464
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001465 SE->openIntv();
1466 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1467 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1468 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001469 SmallVector<unsigned, 8> IntvMap;
1470 SE->finish(&IntvMap);
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001471 DebugVars->splitRegister(VirtReg.reg, LREdit.regs());
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001472
1473 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001474 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001475 // leave the new intervals as RS_New so they can compete.
1476 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1477 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1478 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1479 if (NewGaps >= NumGaps) {
1480 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1481 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001482 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1483 if (IntvMap[i] == 1) {
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001484 setStage(*LREdit.get(i), RS_Split2);
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001485 DEBUG(dbgs() << PrintReg(LREdit.get(i)->reg));
1486 }
1487 DEBUG(dbgs() << '\n');
1488 }
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +00001489 ++NumLocalSplits;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001490
1491 return 0;
1492}
1493
1494//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001495// Live Range Splitting
1496//===----------------------------------------------------------------------===//
1497
1498/// trySplit - Try to split VirtReg or one of its interferences, making it
1499/// assignable.
1500/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1501unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
1502 SmallVectorImpl<LiveInterval*>&NewVRegs) {
Jakob Stoklund Olesenccfa4462011-08-05 23:50:33 +00001503 // Ranges must be Split2 or less.
1504 if (getStage(VirtReg) >= RS_Spill)
1505 return 0;
1506
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001507 // Local intervals are handled separately.
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001508 if (LIS->intervalIsInOneMBB(VirtReg)) {
1509 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001510 SA->analyze(&VirtReg);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001511 return tryLocalSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001512 }
1513
1514 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001515
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001516 SA->analyze(&VirtReg);
1517
Jakob Stoklund Olesen7d6b6a02011-05-03 20:42:13 +00001518 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1519 // coalescer. That may cause the range to become allocatable which means that
1520 // tryRegionSplit won't be making progress. This check should be replaced with
1521 // an assertion when the coalescer is fixed.
1522 if (SA->didRepairRange()) {
1523 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesenbdda37d2011-05-10 17:37:41 +00001524 invalidateVirtRegs();
Jakob Stoklund Olesen7d6b6a02011-05-03 20:42:13 +00001525 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1526 return PhysReg;
1527 }
1528
Jakob Stoklund Olesen49743b12011-07-25 15:25:43 +00001529 // First try to split around a region spanning multiple blocks. RS_Split2
1530 // ranges already made dubious progress with region splitting, so they go
1531 // straight to single block splitting.
1532 if (getStage(VirtReg) < RS_Split2) {
1533 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1534 if (PhysReg || !NewVRegs.empty())
1535 return PhysReg;
1536 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001537
Jakob Stoklund Olesendab35d32011-08-05 23:04:18 +00001538 // Then isolate blocks.
1539 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001540}
1541
1542
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001543//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001544// Main Entry Point
1545//===----------------------------------------------------------------------===//
1546
1547unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001548 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001549 // First try assigning a free register.
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +00001550 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +00001551 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1552 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +00001553
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +00001554 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001555 DEBUG(dbgs() << StageName[Stage]
1556 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +00001557
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +00001558 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001559 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +00001560 // get a second chance until they have been split.
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001561 if (Stage != RS_Split)
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +00001562 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
1563 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +00001564
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001565 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
1566
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001567 // The first time we see a live range, don't try to split or spill.
1568 // Wait until the second time, when all smaller ranges have been allocated.
1569 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001570 if (Stage < RS_Split) {
1571 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesenc1655e12011-03-19 23:02:47 +00001572 DEBUG(dbgs() << "wait for second round\n");
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001573 NewVRegs.push_back(&VirtReg);
1574 return 0;
1575 }
1576
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +00001577 // If we couldn't allocate a register from spilling, there is probably some
1578 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001579 if (Stage >= RS_Done || !VirtReg.isSpillable())
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +00001580 return ~0u;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001581
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +00001582 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001583 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
1584 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +00001585 return PhysReg;
1586
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001587 // Finally spill VirtReg itself.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001588 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001589 LiveRangeEdit LRE(VirtReg, NewVRegs, this);
1590 spiller().spill(LRE);
Jakob Stoklund Olesenfa89a032011-07-25 15:25:41 +00001591 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001592
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +00001593 if (VerifyEnabled)
1594 MF->verify(this, "After spilling");
1595
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001596 // The live virtual register requesting allocation was spilled, so tell
1597 // the caller not to allocate anything during this round.
1598 return 0;
1599}
1600
1601bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
1602 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
1603 << "********** Function: "
1604 << ((Value*)mf.getFunction())->getName() << '\n');
1605
1606 MF = &mf;
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001607 if (VerifyEnabled)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +00001608 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001609
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +00001610 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001611 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +00001612 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenf6dff842010-12-10 22:54:44 +00001613 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001614 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001615 Bundles = &getAnalysis<EdgeBundles>();
1616 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001617 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001618
Jakob Stoklund Olesen1b847de2011-02-19 00:53:42 +00001619 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001620 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree));
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001621 ExtraRegInfo.clear();
1622 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1623 NextCascade = 1;
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +00001624 IntfCache.init(MF, &PhysReg2LiveUnion[0], Indexes, TRI);
Jakob Stoklund Olesen00005782011-07-26 23:41:46 +00001625 GlobalCand.resize(32); // This will grow as needed.
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001626
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001627 allocatePhysRegs();
1628 addMBBLiveIns(MF);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +00001629 LIS->addKillFlags();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001630
1631 // Run rewriter
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001632 {
1633 NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +00001634 VRM->rewrite(Indexes);
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001635 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001636
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +00001637 // Write out new DBG_VALUE instructions.
Jakob Stoklund Olesenc4769022011-07-31 03:53:42 +00001638 {
1639 NamedRegionTimer T("Emit Debug Info", TimerGroupName, TimePassesIsEnabled);
1640 DebugVars->emitDebugValues(VRM);
1641 }
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +00001642
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001643 // The pass output is in VirtRegMap. Release all the transient data.
1644 releaseMemory();
1645
1646 return true;
1647}