Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 1 | //===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the X86-specific support for the FastISel class. Much |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // X86GenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86.h" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| 20 | #include "X86Subtarget.h" |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 22 | #include "llvm/CallingConv.h" |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 23 | #include "llvm/DerivedTypes.h" |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 24 | #include "llvm/GlobalVariable.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 25 | #include "llvm/Instructions.h" |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 26 | #include "llvm/IntrinsicInst.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/FastISel.h" |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Owen Anderson | 667d8f7 | 2008-08-29 17:45:56 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CallSite.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 32 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 33 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Dan Gohman | 7d04e4a | 2009-05-04 19:50:33 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 37 | namespace { |
| 38 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 39 | class X86FastISel : public FastISel { |
| 40 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 41 | /// make the right decision when generating code for different targets. |
| 42 | const X86Subtarget *Subtarget; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 43 | |
| 44 | /// StackPtr - Register used as the stack pointer. |
| 45 | /// |
| 46 | unsigned StackPtr; |
| 47 | |
| 48 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
| 49 | /// floating point ops. |
| 50 | /// When SSE is available, use it for f32 operations. |
| 51 | /// When SSE2 is available, use it for f64 operations. |
| 52 | bool X86ScalarSSEf64; |
| 53 | bool X86ScalarSSEf32; |
| 54 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 55 | public: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 56 | explicit X86FastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 57 | MachineModuleInfo *mmi, |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 58 | DwarfWriter *dw, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 59 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 60 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 61 | DenseMap<const AllocaInst *, int> &am |
| 62 | #ifndef NDEBUG |
| 63 | , SmallSet<Instruction*, 8> &cil |
| 64 | #endif |
| 65 | ) |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 66 | : FastISel(mf, mmi, dw, vm, bm, am |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 67 | #ifndef NDEBUG |
| 68 | , cil |
| 69 | #endif |
| 70 | ) { |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 71 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 72 | StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
| 73 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 74 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 75 | } |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 76 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 77 | virtual bool TargetSelectInstruction(Instruction *I); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 78 | |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 79 | #include "X86GenFastISel.inc" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 80 | |
| 81 | private: |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 82 | bool X86FastEmitCompare(Value *LHS, Value *RHS, EVT VT); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 83 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 84 | bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 85 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 86 | bool X86FastEmitStore(EVT VT, Value *Val, |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 87 | const X86AddressMode &AM); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 88 | bool X86FastEmitStore(EVT VT, unsigned Val, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 89 | const X86AddressMode &AM); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 90 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 91 | bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 92 | unsigned &ResultReg); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 94 | bool X86SelectAddress(Value *V, X86AddressMode &AM); |
| 95 | bool X86SelectCallAddress(Value *V, X86AddressMode &AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 96 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 97 | bool X86SelectLoad(Instruction *I); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 98 | |
| 99 | bool X86SelectStore(Instruction *I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 100 | |
| 101 | bool X86SelectCmp(Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 102 | |
| 103 | bool X86SelectZExt(Instruction *I); |
| 104 | |
| 105 | bool X86SelectBranch(Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 106 | |
| 107 | bool X86SelectShift(Instruction *I); |
| 108 | |
| 109 | bool X86SelectSelect(Instruction *I); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 111 | bool X86SelectTrunc(Instruction *I); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 112 | |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 113 | bool X86SelectFPExt(Instruction *I); |
| 114 | bool X86SelectFPTrunc(Instruction *I); |
| 115 | |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 116 | bool X86SelectExtractValue(Instruction *I); |
| 117 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 118 | bool X86VisitIntrinsicCall(IntrinsicInst &I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 119 | bool X86SelectCall(Instruction *I); |
| 120 | |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 121 | CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool isTailCall = false); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 122 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 123 | const X86InstrInfo *getInstrInfo() const { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 124 | return getTargetMachine()->getInstrInfo(); |
| 125 | } |
| 126 | const X86TargetMachine *getTargetMachine() const { |
| 127 | return static_cast<const X86TargetMachine *>(&TM); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 130 | unsigned TargetMaterializeConstant(Constant *C); |
| 131 | |
| 132 | unsigned TargetMaterializeAlloca(AllocaInst *C); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 133 | |
| 134 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 135 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 136 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 137 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 138 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 139 | } |
| 140 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 141 | bool isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1 = false); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 142 | }; |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 143 | |
| 144 | } // end anonymous namespace. |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 145 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 146 | bool X86FastISel::isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 147 | VT = TLI.getValueType(Ty, /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 148 | if (VT == MVT::Other || !VT.isSimple()) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 149 | // Unhandled type. Halt "fast" selection and bail. |
| 150 | return false; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 151 | |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 152 | // For now, require SSE/SSE2 for performing floating-point operations, |
| 153 | // since x87 requires additional work. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 154 | if (VT == MVT::f64 && !X86ScalarSSEf64) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 155 | return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 156 | if (VT == MVT::f32 && !X86ScalarSSEf32) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 157 | return false; |
| 158 | // Similarly, no f80 support yet. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 159 | if (VT == MVT::f80) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 160 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 161 | // We only handle legal types. For example, on x86-32 the instruction |
| 162 | // selector contains all of the 64-bit instructions from x86-64, |
| 163 | // under the assumption that i64 won't be used if the target doesn't |
| 164 | // support it. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 165 | return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 166 | } |
| 167 | |
| 168 | #include "X86GenCallingConv.inc" |
| 169 | |
| 170 | /// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling |
| 171 | /// convention. |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 172 | CCAssignFn *X86FastISel::CCAssignFnForCall(CallingConv::ID CC, |
| 173 | bool isTaillCall) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 174 | if (Subtarget->is64Bit()) { |
| 175 | if (Subtarget->isTargetWin64()) |
| 176 | return CC_X86_Win64_C; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 177 | else |
| 178 | return CC_X86_64_C; |
| 179 | } |
| 180 | |
| 181 | if (CC == CallingConv::X86_FastCall) |
| 182 | return CC_X86_32_FastCall; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 183 | else if (CC == CallingConv::Fast) |
| 184 | return CC_X86_32_FastCC; |
| 185 | else |
| 186 | return CC_X86_32_C; |
| 187 | } |
| 188 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 189 | /// X86FastEmitLoad - Emit a machine instruction to load a value of type VT. |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 190 | /// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 191 | /// Return true and the result register by reference if it is possible. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 192 | bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 193 | unsigned &ResultReg) { |
| 194 | // Get opcode and regclass of the output for the given load instruction. |
| 195 | unsigned Opc = 0; |
| 196 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 197 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 198 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 199 | case MVT::i1: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | case MVT::i8: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 201 | Opc = X86::MOV8rm; |
| 202 | RC = X86::GR8RegisterClass; |
| 203 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 204 | case MVT::i16: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 205 | Opc = X86::MOV16rm; |
| 206 | RC = X86::GR16RegisterClass; |
| 207 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 208 | case MVT::i32: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 209 | Opc = X86::MOV32rm; |
| 210 | RC = X86::GR32RegisterClass; |
| 211 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 212 | case MVT::i64: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 213 | // Must be in x86-64 mode. |
| 214 | Opc = X86::MOV64rm; |
| 215 | RC = X86::GR64RegisterClass; |
| 216 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 217 | case MVT::f32: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 218 | if (Subtarget->hasSSE1()) { |
| 219 | Opc = X86::MOVSSrm; |
| 220 | RC = X86::FR32RegisterClass; |
| 221 | } else { |
| 222 | Opc = X86::LD_Fp32m; |
| 223 | RC = X86::RFP32RegisterClass; |
| 224 | } |
| 225 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 226 | case MVT::f64: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 227 | if (Subtarget->hasSSE2()) { |
| 228 | Opc = X86::MOVSDrm; |
| 229 | RC = X86::FR64RegisterClass; |
| 230 | } else { |
| 231 | Opc = X86::LD_Fp64m; |
| 232 | RC = X86::RFP64RegisterClass; |
| 233 | } |
| 234 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 235 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 236 | // No f80 support yet. |
| 237 | return false; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 238 | } |
| 239 | |
| 240 | ResultReg = createResultReg(RC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 241 | addFullAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 242 | return true; |
| 243 | } |
| 244 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 245 | /// X86FastEmitStore - Emit a machine instruction to store a value Val of |
| 246 | /// type VT. The address is either pre-computed, consisted of a base ptr, Ptr |
| 247 | /// and a displacement offset, or a GlobalAddress, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 248 | /// i.e. V. Return true if it is possible. |
| 249 | bool |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 250 | X86FastISel::X86FastEmitStore(EVT VT, unsigned Val, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 251 | const X86AddressMode &AM) { |
Dan Gohman | 863890e | 2008-09-08 16:31:35 +0000 | [diff] [blame] | 252 | // Get opcode and regclass of the output for the given store instruction. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 253 | unsigned Opc = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 254 | switch (VT.getSimpleVT().SimpleTy) { |
| 255 | case MVT::f80: // No f80 support yet. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 256 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 257 | case MVT::i1: { |
| 258 | // Mask out all but lowest bit. |
| 259 | unsigned AndResult = createResultReg(X86::GR8RegisterClass); |
| 260 | BuildMI(MBB, DL, |
| 261 | TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1); |
| 262 | Val = AndResult; |
| 263 | } |
| 264 | // FALLTHROUGH, handling i1 as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 265 | case MVT::i8: Opc = X86::MOV8mr; break; |
| 266 | case MVT::i16: Opc = X86::MOV16mr; break; |
| 267 | case MVT::i32: Opc = X86::MOV32mr; break; |
| 268 | case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode. |
| 269 | case MVT::f32: |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 270 | Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 271 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 272 | case MVT::f64: |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 273 | Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 274 | break; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 275 | } |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 276 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 277 | addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM).addReg(Val); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 278 | return true; |
| 279 | } |
| 280 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 281 | bool X86FastISel::X86FastEmitStore(EVT VT, Value *Val, |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 282 | const X86AddressMode &AM) { |
| 283 | // Handle 'null' like i32/i64 0. |
| 284 | if (isa<ConstantPointerNull>(Val)) |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 285 | Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext())); |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 286 | |
| 287 | // If this is a store of a simple constant, fold the constant into the store. |
| 288 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) { |
| 289 | unsigned Opc = 0; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 290 | bool Signed = true; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 291 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 292 | default: break; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 293 | case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 294 | case MVT::i8: Opc = X86::MOV8mi; break; |
| 295 | case MVT::i16: Opc = X86::MOV16mi; break; |
| 296 | case MVT::i32: Opc = X86::MOV32mi; break; |
| 297 | case MVT::i64: |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 298 | // Must be a 32-bit sign extended value. |
| 299 | if ((int)CI->getSExtValue() == CI->getSExtValue()) |
| 300 | Opc = X86::MOV64mi32; |
| 301 | break; |
| 302 | } |
| 303 | |
| 304 | if (Opc) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 305 | addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM) |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 306 | .addImm(Signed ? CI->getSExtValue() : |
| 307 | CI->getZExtValue()); |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 308 | return true; |
| 309 | } |
| 310 | } |
| 311 | |
| 312 | unsigned ValReg = getRegForValue(Val); |
| 313 | if (ValReg == 0) |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 314 | return false; |
| 315 | |
| 316 | return X86FastEmitStore(VT, ValReg, AM); |
| 317 | } |
| 318 | |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 319 | /// X86FastEmitExtend - Emit a machine instruction to extend a value Src of |
| 320 | /// type SrcVT to type DstVT using the specified extension opcode Opc (e.g. |
| 321 | /// ISD::SIGN_EXTEND). |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 322 | bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, |
| 323 | unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 324 | unsigned &ResultReg) { |
Owen Anderson | ac34a00 | 2008-09-11 19:44:55 +0000 | [diff] [blame] | 325 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src); |
| 326 | |
| 327 | if (RR != 0) { |
| 328 | ResultReg = RR; |
| 329 | return true; |
| 330 | } else |
| 331 | return false; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 332 | } |
| 333 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 334 | /// X86SelectAddress - Attempt to fill in an address from the given value. |
| 335 | /// |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 336 | bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM) { |
Duncan Sands | 1251388 | 2009-06-03 12:05:18 +0000 | [diff] [blame] | 337 | User *U = NULL; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 338 | unsigned Opcode = Instruction::UserOp1; |
| 339 | if (Instruction *I = dyn_cast<Instruction>(V)) { |
| 340 | Opcode = I->getOpcode(); |
| 341 | U = I; |
| 342 | } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
| 343 | Opcode = C->getOpcode(); |
| 344 | U = C; |
| 345 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 346 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 347 | switch (Opcode) { |
| 348 | default: break; |
| 349 | case Instruction::BitCast: |
| 350 | // Look past bitcasts. |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 351 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 352 | |
| 353 | case Instruction::IntToPtr: |
| 354 | // Look past no-op inttoptrs. |
| 355 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 356 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 357 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 358 | |
| 359 | case Instruction::PtrToInt: |
| 360 | // Look past no-op ptrtoints. |
| 361 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 362 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 363 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 364 | |
| 365 | case Instruction::Alloca: { |
| 366 | // Do static allocas. |
| 367 | const AllocaInst *A = cast<AllocaInst>(V); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 368 | DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A); |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 369 | if (SI != StaticAllocaMap.end()) { |
| 370 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 371 | AM.Base.FrameIndex = SI->second; |
| 372 | return true; |
| 373 | } |
| 374 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | case Instruction::Add: { |
| 378 | // Adds of constants are common and easy enough. |
| 379 | if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 380 | uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue(); |
| 381 | // They have to fit in the 32-bit signed displacement field though. |
| 382 | if (isInt32(Disp)) { |
| 383 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 384 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 385 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 386 | } |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 387 | break; |
| 388 | } |
| 389 | |
| 390 | case Instruction::GetElementPtr: { |
| 391 | // Pattern-match simple GEPs. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 392 | uint64_t Disp = (int32_t)AM.Disp; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 393 | unsigned IndexReg = AM.IndexReg; |
| 394 | unsigned Scale = AM.Scale; |
| 395 | gep_type_iterator GTI = gep_type_begin(U); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 396 | // Iterate through the indices, folding what we can. Constants can be |
| 397 | // folded, and one dynamic index can be handled, if the scale is supported. |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 398 | for (User::op_iterator i = U->op_begin() + 1, e = U->op_end(); |
| 399 | i != e; ++i, ++GTI) { |
| 400 | Value *Op = *i; |
| 401 | if (const StructType *STy = dyn_cast<StructType>(*GTI)) { |
| 402 | const StructLayout *SL = TD.getStructLayout(STy); |
| 403 | unsigned Idx = cast<ConstantInt>(Op)->getZExtValue(); |
| 404 | Disp += SL->getElementOffset(Idx); |
| 405 | } else { |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 406 | uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType()); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 407 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 408 | // Constant-offset addressing. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 409 | Disp += CI->getSExtValue() * S; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 410 | } else if (IndexReg == 0 && |
Chris Lattner | 4c1b606 | 2009-06-27 05:24:12 +0000 | [diff] [blame] | 411 | (!AM.GV || !Subtarget->isPICStyleRIPRel()) && |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 412 | (S == 1 || S == 2 || S == 4 || S == 8)) { |
| 413 | // Scaled-index addressing. |
| 414 | Scale = S; |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 415 | IndexReg = getRegForGEPIndex(Op); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 416 | if (IndexReg == 0) |
| 417 | return false; |
| 418 | } else |
| 419 | // Unsupported. |
| 420 | goto unsupported_gep; |
| 421 | } |
| 422 | } |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 423 | // Check for displacement overflow. |
| 424 | if (!isInt32(Disp)) |
| 425 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 426 | // Ok, the GEP indices were covered by constant-offset and scaled-index |
| 427 | // addressing. Update the address state and move on to examining the base. |
| 428 | AM.IndexReg = IndexReg; |
| 429 | AM.Scale = Scale; |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 430 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 431 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 432 | unsupported_gep: |
| 433 | // Ok, the GEP indices weren't all covered. |
| 434 | break; |
| 435 | } |
| 436 | } |
| 437 | |
| 438 | // Handle constant address. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 439 | if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 440 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 441 | if (TM.getCodeModel() != CodeModel::Small) |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 442 | return false; |
| 443 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 444 | // RIP-relative addresses can't have additional register operands. |
Chris Lattner | 4c1b606 | 2009-06-27 05:24:12 +0000 | [diff] [blame] | 445 | if (Subtarget->isPICStyleRIPRel() && |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 446 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 447 | return false; |
| 448 | |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 449 | // Can't handle TLS yet. |
| 450 | if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
| 451 | if (GVar->isThreadLocal()) |
| 452 | return false; |
| 453 | |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 454 | // Okay, we've committed to selecting this global. Set up the basic address. |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 455 | AM.GV = GV; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 456 | |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 457 | // Allow the subtarget to classify the global. |
| 458 | unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM); |
| 459 | |
| 460 | // If this reference is relative to the pic base, set it now. |
| 461 | if (isGlobalRelativeToPICBase(GVFlags)) { |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 462 | // FIXME: How do we know Base.Reg is free?? |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 463 | AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF); |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 464 | } |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 465 | |
| 466 | // Unless the ABI requires an extra load, return a direct reference to |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 467 | // the global. |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 468 | if (!isGlobalStubReference(GVFlags)) { |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 469 | if (Subtarget->isPICStyleRIPRel()) { |
| 470 | // Use rip-relative addressing if we can. Above we verified that the |
| 471 | // base and index registers are unused. |
| 472 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 473 | AM.Base.Reg = X86::RIP; |
Dan Gohman | 7e8ef60 | 2008-09-19 23:42:04 +0000 | [diff] [blame] | 474 | } |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 475 | AM.GVOpFlags = GVFlags; |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 476 | return true; |
| 477 | } |
| 478 | |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 479 | // Ok, we need to do a load from a stub. If we've already loaded from this |
| 480 | // stub, reuse the loaded pointer, otherwise emit the load now. |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 481 | DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V); |
| 482 | unsigned LoadReg; |
| 483 | if (I != LocalValueMap.end() && I->second != 0) { |
| 484 | LoadReg = I->second; |
| 485 | } else { |
Chris Lattner | 35c28ec | 2009-07-01 03:27:19 +0000 | [diff] [blame] | 486 | // Issue load from stub. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 487 | unsigned Opc = 0; |
| 488 | const TargetRegisterClass *RC = NULL; |
Dan Gohman | 789ce77 | 2008-09-25 23:34:02 +0000 | [diff] [blame] | 489 | X86AddressMode StubAM; |
| 490 | StubAM.Base.Reg = AM.Base.Reg; |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 491 | StubAM.GV = GV; |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 492 | StubAM.GVOpFlags = GVFlags; |
| 493 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 494 | if (TLI.getPointerTy() == MVT::i64) { |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 495 | Opc = X86::MOV64rm; |
| 496 | RC = X86::GR64RegisterClass; |
| 497 | |
Chris Lattner | 0d786dd | 2009-07-10 07:48:51 +0000 | [diff] [blame] | 498 | if (Subtarget->isPICStyleRIPRel()) |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 499 | StubAM.Base.Reg = X86::RIP; |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 500 | } else { |
Chris Lattner | 35c28ec | 2009-07-01 03:27:19 +0000 | [diff] [blame] | 501 | Opc = X86::MOV32rm; |
| 502 | RC = X86::GR32RegisterClass; |
Chris Lattner | 35c28ec | 2009-07-01 03:27:19 +0000 | [diff] [blame] | 503 | } |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 504 | |
| 505 | LoadReg = createResultReg(RC); |
| 506 | addFullAddress(BuildMI(MBB, DL, TII.get(Opc), LoadReg), StubAM); |
| 507 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 508 | // Prevent loading GV stub multiple times in same MBB. |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 509 | LocalValueMap[V] = LoadReg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 510 | } |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 511 | |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 512 | // Now construct the final address. Note that the Disp, Scale, |
| 513 | // and Index values may already be set here. |
| 514 | AM.Base.Reg = LoadReg; |
| 515 | AM.GV = 0; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 516 | return true; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 519 | // If all else fails, try to materialize the value in a register. |
Chris Lattner | 4c1b606 | 2009-06-27 05:24:12 +0000 | [diff] [blame] | 520 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 521 | if (AM.Base.Reg == 0) { |
| 522 | AM.Base.Reg = getRegForValue(V); |
| 523 | return AM.Base.Reg != 0; |
| 524 | } |
| 525 | if (AM.IndexReg == 0) { |
| 526 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 527 | AM.IndexReg = getRegForValue(V); |
| 528 | return AM.IndexReg != 0; |
| 529 | } |
| 530 | } |
| 531 | |
| 532 | return false; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 533 | } |
| 534 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 535 | /// X86SelectCallAddress - Attempt to fill in an address from the given value. |
| 536 | /// |
| 537 | bool X86FastISel::X86SelectCallAddress(Value *V, X86AddressMode &AM) { |
| 538 | User *U = NULL; |
| 539 | unsigned Opcode = Instruction::UserOp1; |
| 540 | if (Instruction *I = dyn_cast<Instruction>(V)) { |
| 541 | Opcode = I->getOpcode(); |
| 542 | U = I; |
| 543 | } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
| 544 | Opcode = C->getOpcode(); |
| 545 | U = C; |
| 546 | } |
| 547 | |
| 548 | switch (Opcode) { |
| 549 | default: break; |
| 550 | case Instruction::BitCast: |
| 551 | // Look past bitcasts. |
| 552 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 553 | |
| 554 | case Instruction::IntToPtr: |
| 555 | // Look past no-op inttoptrs. |
| 556 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
| 557 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 558 | break; |
| 559 | |
| 560 | case Instruction::PtrToInt: |
| 561 | // Look past no-op ptrtoints. |
| 562 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
| 563 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 564 | break; |
| 565 | } |
| 566 | |
| 567 | // Handle constant address. |
| 568 | if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
| 569 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 570 | if (TM.getCodeModel() != CodeModel::Small) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 571 | return false; |
| 572 | |
| 573 | // RIP-relative addresses can't have additional register operands. |
| 574 | if (Subtarget->isPICStyleRIPRel() && |
| 575 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 576 | return false; |
| 577 | |
Chris Lattner | 754b765 | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 578 | // Can't handle TLS or DLLImport. |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 579 | if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 580 | if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 581 | return false; |
| 582 | |
| 583 | // Okay, we've committed to selecting this global. Set up the basic address. |
| 584 | AM.GV = GV; |
| 585 | |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 586 | // No ABI requires an extra load for anything other than DLLImport, which |
| 587 | // we rejected above. Return a direct reference to the global. |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 588 | if (Subtarget->isPICStyleRIPRel()) { |
| 589 | // Use rip-relative addressing if we can. Above we verified that the |
| 590 | // base and index registers are unused. |
| 591 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 592 | AM.Base.Reg = X86::RIP; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 593 | } else if (Subtarget->isPICStyleStubPIC()) { |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 594 | AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET; |
| 595 | } else if (Subtarget->isPICStyleGOT()) { |
| 596 | AM.GVOpFlags = X86II::MO_GOTOFF; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 597 | } |
| 598 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 599 | return true; |
| 600 | } |
| 601 | |
| 602 | // If all else fails, try to materialize the value in a register. |
| 603 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
| 604 | if (AM.Base.Reg == 0) { |
| 605 | AM.Base.Reg = getRegForValue(V); |
| 606 | return AM.Base.Reg != 0; |
| 607 | } |
| 608 | if (AM.IndexReg == 0) { |
| 609 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 610 | AM.IndexReg = getRegForValue(V); |
| 611 | return AM.IndexReg != 0; |
| 612 | } |
| 613 | } |
| 614 | |
| 615 | return false; |
| 616 | } |
| 617 | |
| 618 | |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 619 | /// X86SelectStore - Select and emit code to implement store instructions. |
| 620 | bool X86FastISel::X86SelectStore(Instruction* I) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 621 | EVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 622 | if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true)) |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 623 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 624 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 625 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 626 | if (!X86SelectAddress(I->getOperand(1), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 627 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 628 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 629 | return X86FastEmitStore(VT, I->getOperand(0), AM); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 630 | } |
| 631 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 632 | /// X86SelectLoad - Select and emit code to implement load instructions. |
| 633 | /// |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 634 | bool X86FastISel::X86SelectLoad(Instruction *I) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 635 | EVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 636 | if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true)) |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 637 | return false; |
| 638 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 639 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 640 | if (!X86SelectAddress(I->getOperand(0), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 641 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 642 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 643 | unsigned ResultReg = 0; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 644 | if (X86FastEmitLoad(VT, AM, ResultReg)) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 645 | UpdateValueMap(I, ResultReg); |
| 646 | return true; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 647 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 648 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 649 | } |
| 650 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 651 | static unsigned X86ChooseCmpOpcode(EVT VT) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 652 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 653 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 654 | case MVT::i8: return X86::CMP8rr; |
| 655 | case MVT::i16: return X86::CMP16rr; |
| 656 | case MVT::i32: return X86::CMP32rr; |
| 657 | case MVT::i64: return X86::CMP64rr; |
| 658 | case MVT::f32: return X86::UCOMISSrr; |
| 659 | case MVT::f64: return X86::UCOMISDrr; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 660 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 663 | /// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS |
| 664 | /// of the comparison, return an opcode that works for the compare (e.g. |
| 665 | /// CMP32ri) otherwise return 0. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 666 | static unsigned X86ChooseCmpImmediateOpcode(EVT VT, ConstantInt *RHSC) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 667 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 668 | // Otherwise, we can't fold the immediate into this comparison. |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 669 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 670 | case MVT::i8: return X86::CMP8ri; |
| 671 | case MVT::i16: return X86::CMP16ri; |
| 672 | case MVT::i32: return X86::CMP32ri; |
| 673 | case MVT::i64: |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 674 | // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext |
| 675 | // field. |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 676 | if ((int)RHSC->getSExtValue() == RHSC->getSExtValue()) |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 677 | return X86::CMP64ri32; |
| 678 | return 0; |
| 679 | } |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 680 | } |
| 681 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 682 | bool X86FastISel::X86FastEmitCompare(Value *Op0, Value *Op1, EVT VT) { |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 683 | unsigned Op0Reg = getRegForValue(Op0); |
| 684 | if (Op0Reg == 0) return false; |
| 685 | |
Chris Lattner | d53886b | 2008-10-15 05:18:04 +0000 | [diff] [blame] | 686 | // Handle 'null' like i32/i64 0. |
| 687 | if (isa<ConstantPointerNull>(Op1)) |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 688 | Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext())); |
Chris Lattner | d53886b | 2008-10-15 05:18:04 +0000 | [diff] [blame] | 689 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 690 | // We have two options: compare with register or immediate. If the RHS of |
| 691 | // the compare is an immediate that we can fold into this compare, use |
| 692 | // CMPri, otherwise use CMPrr. |
| 693 | if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 694 | if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 695 | BuildMI(MBB, DL, TII.get(CompareImmOpc)).addReg(Op0Reg) |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 696 | .addImm(Op1C->getSExtValue()); |
| 697 | return true; |
| 698 | } |
| 699 | } |
| 700 | |
| 701 | unsigned CompareOpc = X86ChooseCmpOpcode(VT); |
| 702 | if (CompareOpc == 0) return false; |
| 703 | |
| 704 | unsigned Op1Reg = getRegForValue(Op1); |
| 705 | if (Op1Reg == 0) return false; |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 706 | BuildMI(MBB, DL, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 707 | |
| 708 | return true; |
| 709 | } |
| 710 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 711 | bool X86FastISel::X86SelectCmp(Instruction *I) { |
| 712 | CmpInst *CI = cast<CmpInst>(I); |
| 713 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 714 | EVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 715 | if (!isTypeLegal(I->getOperand(0)->getType(), VT)) |
Dan Gohman | 4f22bb0 | 2008-09-05 01:33:56 +0000 | [diff] [blame] | 716 | return false; |
| 717 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 718 | unsigned ResultReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 719 | unsigned SetCCOpc; |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 720 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 721 | switch (CI->getPredicate()) { |
| 722 | case CmpInst::FCMP_OEQ: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 723 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 724 | return false; |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 725 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 726 | unsigned EReg = createResultReg(&X86::GR8RegClass); |
| 727 | unsigned NPReg = createResultReg(&X86::GR8RegClass); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 728 | BuildMI(MBB, DL, TII.get(X86::SETEr), EReg); |
| 729 | BuildMI(MBB, DL, TII.get(X86::SETNPr), NPReg); |
| 730 | BuildMI(MBB, DL, |
| 731 | TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 732 | UpdateValueMap(I, ResultReg); |
| 733 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 734 | } |
| 735 | case CmpInst::FCMP_UNE: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 736 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 737 | return false; |
| 738 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 739 | unsigned NEReg = createResultReg(&X86::GR8RegClass); |
| 740 | unsigned PReg = createResultReg(&X86::GR8RegClass); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 741 | BuildMI(MBB, DL, TII.get(X86::SETNEr), NEReg); |
| 742 | BuildMI(MBB, DL, TII.get(X86::SETPr), PReg); |
| 743 | BuildMI(MBB, DL, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 744 | UpdateValueMap(I, ResultReg); |
| 745 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 746 | } |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 747 | case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 748 | case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 749 | case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break; |
| 750 | case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break; |
| 751 | case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 752 | case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break; |
| 753 | case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break; |
| 754 | case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 755 | case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break; |
| 756 | case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break; |
| 757 | case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 758 | case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
| 759 | |
| 760 | case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 761 | case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 762 | case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 763 | case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 764 | case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 765 | case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
| 766 | case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break; |
| 767 | case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break; |
| 768 | case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break; |
| 769 | case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 770 | default: |
| 771 | return false; |
| 772 | } |
| 773 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 774 | Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 775 | if (SwapArgs) |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 776 | std::swap(Op0, Op1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 777 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 778 | // Emit a compare of Op0/Op1. |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 779 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 780 | return false; |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 781 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 782 | BuildMI(MBB, DL, TII.get(SetCCOpc), ResultReg); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 783 | UpdateValueMap(I, ResultReg); |
| 784 | return true; |
| 785 | } |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 786 | |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 787 | bool X86FastISel::X86SelectZExt(Instruction *I) { |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 788 | // Handle zero-extension from i1 to i8, which is common. |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 789 | if (I->getType() == Type::getInt8Ty(I->getContext()) && |
| 790 | I->getOperand(0)->getType() == Type::getInt1Ty(I->getContext())) { |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 791 | unsigned ResultReg = getRegForValue(I->getOperand(0)); |
Dan Gohman | f52550b | 2008-09-05 01:15:35 +0000 | [diff] [blame] | 792 | if (ResultReg == 0) return false; |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 793 | // Set the high bits to zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 794 | ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 795 | if (ResultReg == 0) return false; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 796 | UpdateValueMap(I, ResultReg); |
| 797 | return true; |
| 798 | } |
| 799 | |
| 800 | return false; |
| 801 | } |
| 802 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 803 | |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 804 | bool X86FastISel::X86SelectBranch(Instruction *I) { |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 805 | // Unconditional branches are selected by tablegen-generated code. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 806 | // Handle a conditional branch. |
| 807 | BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 808 | MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)]; |
| 809 | MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)]; |
| 810 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 811 | // Fold the common case of a conditional branch with a comparison. |
| 812 | if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
| 813 | if (CI->hasOneUse()) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 814 | EVT VT = TLI.getValueType(CI->getOperand(0)->getType()); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 815 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 816 | // Try to take advantage of fallthrough opportunities. |
| 817 | CmpInst::Predicate Predicate = CI->getPredicate(); |
| 818 | if (MBB->isLayoutSuccessor(TrueMBB)) { |
| 819 | std::swap(TrueMBB, FalseMBB); |
| 820 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 821 | } |
| 822 | |
Chris Lattner | 871d246 | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 823 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
| 824 | unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA" |
| 825 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 826 | switch (Predicate) { |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 827 | case CmpInst::FCMP_OEQ: |
| 828 | std::swap(TrueMBB, FalseMBB); |
| 829 | Predicate = CmpInst::FCMP_UNE; |
| 830 | // FALL THROUGH |
| 831 | case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE; break; |
Chris Lattner | 871d246 | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 832 | case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA; break; |
| 833 | case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE; break; |
| 834 | case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA; break; |
| 835 | case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE; break; |
| 836 | case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE; break; |
| 837 | case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP; break; |
| 838 | case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP; break; |
| 839 | case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE; break; |
| 840 | case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB; break; |
| 841 | case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE; break; |
| 842 | case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break; |
| 843 | case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break; |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 844 | |
Chris Lattner | 871d246 | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 845 | case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE; break; |
| 846 | case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE; break; |
| 847 | case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA; break; |
| 848 | case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE; break; |
| 849 | case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break; |
| 850 | case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break; |
| 851 | case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG; break; |
| 852 | case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE; break; |
| 853 | case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL; break; |
| 854 | case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE; break; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 855 | default: |
| 856 | return false; |
| 857 | } |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 858 | |
Chris Lattner | 709d829 | 2008-10-15 04:02:26 +0000 | [diff] [blame] | 859 | Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
| 860 | if (SwapArgs) |
| 861 | std::swap(Op0, Op1); |
| 862 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 863 | // Emit a compare of the LHS and RHS, setting the flags. |
| 864 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 865 | return false; |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 866 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 867 | BuildMI(MBB, DL, TII.get(BranchOpc)).addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 868 | |
| 869 | if (Predicate == CmpInst::FCMP_UNE) { |
| 870 | // X86 requires a second branch to handle UNE (and OEQ, |
| 871 | // which is mapped to UNE above). |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 872 | BuildMI(MBB, DL, TII.get(X86::JP)).addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 873 | } |
| 874 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 875 | FastEmitBranch(FalseMBB); |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 876 | MBB->addSuccessor(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 877 | return true; |
| 878 | } |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 879 | } else if (ExtractValueInst *EI = |
| 880 | dyn_cast<ExtractValueInst>(BI->getCondition())) { |
| 881 | // Check to see if the branch instruction is from an "arithmetic with |
| 882 | // overflow" intrinsic. The main way these intrinsics are used is: |
| 883 | // |
| 884 | // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2) |
| 885 | // %sum = extractvalue { i32, i1 } %t, 0 |
| 886 | // %obit = extractvalue { i32, i1 } %t, 1 |
| 887 | // br i1 %obit, label %overflow, label %normal |
| 888 | // |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 889 | // The %sum and %obit are converted in an ADD and a SETO/SETB before |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 890 | // reaching the branch. Therefore, we search backwards through the MBB |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 891 | // looking for the SETO/SETB instruction. If an instruction modifies the |
| 892 | // EFLAGS register before we reach the SETO/SETB instruction, then we can't |
| 893 | // convert the branch into a JO/JB instruction. |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 894 | if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){ |
| 895 | if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow || |
| 896 | CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) { |
| 897 | const MachineInstr *SetMI = 0; |
| 898 | unsigned Reg = lookUpRegForValue(EI); |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 899 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 900 | for (MachineBasicBlock::const_reverse_iterator |
| 901 | RI = MBB->rbegin(), RE = MBB->rend(); RI != RE; ++RI) { |
| 902 | const MachineInstr &MI = *RI; |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 903 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 904 | if (MI.modifiesRegister(Reg)) { |
| 905 | unsigned Src, Dst, SrcSR, DstSR; |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 906 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 907 | if (getInstrInfo()->isMoveInstr(MI, Src, Dst, SrcSR, DstSR)) { |
| 908 | Reg = Src; |
| 909 | continue; |
Bill Wendling | 9a90132 | 2008-12-10 19:44:24 +0000 | [diff] [blame] | 910 | } |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 911 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 912 | SetMI = &MI; |
| 913 | break; |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 914 | } |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 915 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 916 | const TargetInstrDesc &TID = MI.getDesc(); |
| 917 | if (TID.hasUnmodeledSideEffects() || |
| 918 | TID.hasImplicitDefOfPhysReg(X86::EFLAGS)) |
| 919 | break; |
Bill Wendling | 9a90132 | 2008-12-10 19:44:24 +0000 | [diff] [blame] | 920 | } |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 921 | |
| 922 | if (SetMI) { |
| 923 | unsigned OpCode = SetMI->getOpcode(); |
| 924 | |
| 925 | if (OpCode == X86::SETOr || OpCode == X86::SETBr) { |
Chris Lattner | 8d57b77 | 2009-04-12 07:51:14 +0000 | [diff] [blame] | 926 | BuildMI(MBB, DL, TII.get(OpCode == X86::SETOr ? X86::JO : X86::JB)) |
| 927 | .addMBB(TrueMBB); |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 928 | FastEmitBranch(FalseMBB); |
| 929 | MBB->addSuccessor(TrueMBB); |
| 930 | return true; |
| 931 | } |
Bill Wendling | 9a90132 | 2008-12-10 19:44:24 +0000 | [diff] [blame] | 932 | } |
Bill Wendling | 30a64a7 | 2008-12-09 23:19:12 +0000 | [diff] [blame] | 933 | } |
| 934 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 935 | } |
| 936 | |
| 937 | // Otherwise do a clumsy setcc and re-test it. |
| 938 | unsigned OpReg = getRegForValue(BI->getCondition()); |
| 939 | if (OpReg == 0) return false; |
| 940 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 941 | BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg); |
| 942 | BuildMI(MBB, DL, TII.get(X86::JNE)).addMBB(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 943 | FastEmitBranch(FalseMBB); |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 944 | MBB->addSuccessor(TrueMBB); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 945 | return true; |
| 946 | } |
| 947 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 948 | bool X86FastISel::X86SelectShift(Instruction *I) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 949 | unsigned CReg = 0, OpReg = 0, OpImm = 0; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 950 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 951 | if (I->getType() == Type::getInt8Ty(I->getContext())) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 952 | CReg = X86::CL; |
| 953 | RC = &X86::GR8RegClass; |
| 954 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 955 | case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break; |
| 956 | case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break; |
| 957 | case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 958 | default: return false; |
| 959 | } |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 960 | } else if (I->getType() == Type::getInt16Ty(I->getContext())) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 961 | CReg = X86::CX; |
| 962 | RC = &X86::GR16RegClass; |
| 963 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 964 | case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break; |
| 965 | case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break; |
| 966 | case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 967 | default: return false; |
| 968 | } |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 969 | } else if (I->getType() == Type::getInt32Ty(I->getContext())) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 970 | CReg = X86::ECX; |
| 971 | RC = &X86::GR32RegClass; |
| 972 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 973 | case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break; |
| 974 | case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break; |
| 975 | case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 976 | default: return false; |
| 977 | } |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 978 | } else if (I->getType() == Type::getInt64Ty(I->getContext())) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 979 | CReg = X86::RCX; |
| 980 | RC = &X86::GR64RegClass; |
| 981 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 982 | case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break; |
| 983 | case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break; |
| 984 | case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 985 | default: return false; |
| 986 | } |
| 987 | } else { |
| 988 | return false; |
| 989 | } |
| 990 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 991 | EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 992 | if (VT == MVT::Other || !isTypeLegal(I->getType(), VT)) |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 993 | return false; |
| 994 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 995 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 996 | if (Op0Reg == 0) return false; |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 997 | |
| 998 | // Fold immediate in shl(x,3). |
| 999 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { |
| 1000 | unsigned ResultReg = createResultReg(RC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1001 | BuildMI(MBB, DL, TII.get(OpImm), |
Dan Gohman | b12b1a2 | 2008-12-20 17:19:40 +0000 | [diff] [blame] | 1002 | ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff); |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 1003 | UpdateValueMap(I, ResultReg); |
| 1004 | return true; |
| 1005 | } |
| 1006 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1007 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1008 | if (Op1Reg == 0) return false; |
| 1009 | TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1010 | |
| 1011 | // The shift instruction uses X86::CL. If we defined a super-register |
| 1012 | // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what |
| 1013 | // we're doing here. |
| 1014 | if (CReg != X86::CL) |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1015 | BuildMI(MBB, DL, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL) |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1016 | .addReg(CReg).addImm(X86::SUBREG_8BIT); |
| 1017 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1018 | unsigned ResultReg = createResultReg(RC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1019 | BuildMI(MBB, DL, TII.get(OpReg), ResultReg).addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1020 | UpdateValueMap(I, ResultReg); |
| 1021 | return true; |
| 1022 | } |
| 1023 | |
| 1024 | bool X86FastISel::X86SelectSelect(Instruction *I) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1025 | EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1026 | if (VT == MVT::Other || !isTypeLegal(I->getType(), VT)) |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1027 | return false; |
| 1028 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1029 | unsigned Opc = 0; |
| 1030 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1031 | if (VT.getSimpleVT() == MVT::i16) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1032 | Opc = X86::CMOVE16rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1033 | RC = &X86::GR16RegClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1034 | } else if (VT.getSimpleVT() == MVT::i32) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1035 | Opc = X86::CMOVE32rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1036 | RC = &X86::GR32RegClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1037 | } else if (VT.getSimpleVT() == MVT::i64) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1038 | Opc = X86::CMOVE64rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1039 | RC = &X86::GR64RegClass; |
| 1040 | } else { |
| 1041 | return false; |
| 1042 | } |
| 1043 | |
| 1044 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1045 | if (Op0Reg == 0) return false; |
| 1046 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1047 | if (Op1Reg == 0) return false; |
| 1048 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 1049 | if (Op2Reg == 0) return false; |
| 1050 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1051 | BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1052 | unsigned ResultReg = createResultReg(RC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1053 | BuildMI(MBB, DL, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1054 | UpdateValueMap(I, ResultReg); |
| 1055 | return true; |
| 1056 | } |
| 1057 | |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1058 | bool X86FastISel::X86SelectFPExt(Instruction *I) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1059 | // fpext from float to double. |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 1060 | if (Subtarget->hasSSE2() && |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1061 | I->getType()->isDoubleTy()) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1062 | Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1063 | if (V->getType()->isFloatTy()) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1064 | unsigned OpReg = getRegForValue(V); |
| 1065 | if (OpReg == 0) return false; |
| 1066 | unsigned ResultReg = createResultReg(X86::FR64RegisterClass); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1067 | BuildMI(MBB, DL, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg); |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1068 | UpdateValueMap(I, ResultReg); |
| 1069 | return true; |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1070 | } |
| 1071 | } |
| 1072 | |
| 1073 | return false; |
| 1074 | } |
| 1075 | |
| 1076 | bool X86FastISel::X86SelectFPTrunc(Instruction *I) { |
| 1077 | if (Subtarget->hasSSE2()) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1078 | if (I->getType()->isFloatTy()) { |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1079 | Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1080 | if (V->getType()->isDoubleTy()) { |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1081 | unsigned OpReg = getRegForValue(V); |
| 1082 | if (OpReg == 0) return false; |
| 1083 | unsigned ResultReg = createResultReg(X86::FR32RegisterClass); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1084 | BuildMI(MBB, DL, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1085 | UpdateValueMap(I, ResultReg); |
| 1086 | return true; |
| 1087 | } |
| 1088 | } |
| 1089 | } |
| 1090 | |
| 1091 | return false; |
| 1092 | } |
| 1093 | |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1094 | bool X86FastISel::X86SelectTrunc(Instruction *I) { |
| 1095 | if (Subtarget->is64Bit()) |
| 1096 | // All other cases should be handled by the tblgen generated code. |
| 1097 | return false; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1098 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1099 | EVT DstVT = TLI.getValueType(I->getType()); |
Chris Lattner | 44ceb8a | 2009-03-13 16:36:42 +0000 | [diff] [blame] | 1100 | |
| 1101 | // This code only handles truncation to byte right now. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1102 | if (DstVT != MVT::i8 && DstVT != MVT::i1) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1103 | // All other cases should be handled by the tblgen generated code. |
| 1104 | return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1105 | if (SrcVT != MVT::i16 && SrcVT != MVT::i32) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1106 | // All other cases should be handled by the tblgen generated code. |
| 1107 | return false; |
| 1108 | |
| 1109 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
| 1110 | if (!InputReg) |
| 1111 | // Unhandled operand. Halt "fast" selection and bail. |
| 1112 | return false; |
| 1113 | |
Dan Gohman | 6241762 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1114 | // First issue a copy to GR16_ABCD or GR32_ABCD. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1115 | unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16rr : X86::MOV32rr; |
| 1116 | const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) |
Dan Gohman | 6241762 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1117 | ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass; |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1118 | unsigned CopyReg = createResultReg(CopyRC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1119 | BuildMI(MBB, DL, TII.get(CopyOpc), CopyReg).addReg(InputReg); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1120 | |
| 1121 | // Then issue an extract_subreg. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1122 | unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8, |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 1123 | CopyReg, X86::SUBREG_8BIT); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1124 | if (!ResultReg) |
| 1125 | return false; |
| 1126 | |
| 1127 | UpdateValueMap(I, ResultReg); |
| 1128 | return true; |
| 1129 | } |
| 1130 | |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1131 | bool X86FastISel::X86SelectExtractValue(Instruction *I) { |
| 1132 | ExtractValueInst *EI = cast<ExtractValueInst>(I); |
| 1133 | Value *Agg = EI->getAggregateOperand(); |
| 1134 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1135 | if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) { |
| 1136 | switch (CI->getIntrinsicID()) { |
| 1137 | default: break; |
| 1138 | case Intrinsic::sadd_with_overflow: |
| 1139 | case Intrinsic::uadd_with_overflow: |
| 1140 | // Cheat a little. We know that the registers for "add" and "seto" are |
| 1141 | // allocated sequentially. However, we only keep track of the register |
| 1142 | // for "add" in the value map. Use extractvalue's index to get the |
| 1143 | // correct register for "seto". |
| 1144 | UpdateValueMap(I, lookUpRegForValue(Agg) + *EI->idx_begin()); |
| 1145 | return true; |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1146 | } |
| 1147 | } |
| 1148 | |
| 1149 | return false; |
| 1150 | } |
| 1151 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1152 | bool X86FastISel::X86VisitIntrinsicCall(IntrinsicInst &I) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1153 | // FIXME: Handle more intrinsics. |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1154 | switch (I.getIntrinsicID()) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1155 | default: return false; |
| 1156 | case Intrinsic::sadd_with_overflow: |
| 1157 | case Intrinsic::uadd_with_overflow: { |
Bill Wendling | c065b3f | 2008-12-09 07:55:31 +0000 | [diff] [blame] | 1158 | // Replace "add with overflow" intrinsics with an "add" instruction followed |
| 1159 | // by a seto/setc instruction. Later on, when the "extractvalue" |
| 1160 | // instructions are encountered, we use the fact that two registers were |
| 1161 | // created sequentially to get the correct registers for the "sum" and the |
| 1162 | // "overflow bit". |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1163 | const Function *Callee = I.getCalledFunction(); |
| 1164 | const Type *RetTy = |
| 1165 | cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0)); |
| 1166 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1167 | EVT VT; |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1168 | if (!isTypeLegal(RetTy, VT)) |
| 1169 | return false; |
| 1170 | |
| 1171 | Value *Op1 = I.getOperand(1); |
| 1172 | Value *Op2 = I.getOperand(2); |
| 1173 | unsigned Reg1 = getRegForValue(Op1); |
| 1174 | unsigned Reg2 = getRegForValue(Op2); |
| 1175 | |
| 1176 | if (Reg1 == 0 || Reg2 == 0) |
| 1177 | // FIXME: Handle values *not* in registers. |
| 1178 | return false; |
| 1179 | |
| 1180 | unsigned OpC = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1181 | if (VT == MVT::i32) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1182 | OpC = X86::ADD32rr; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1183 | else if (VT == MVT::i64) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1184 | OpC = X86::ADD64rr; |
| 1185 | else |
| 1186 | return false; |
| 1187 | |
| 1188 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT)); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1189 | BuildMI(MBB, DL, TII.get(OpC), ResultReg).addReg(Reg1).addReg(Reg2); |
Chris Lattner | 8d57b77 | 2009-04-12 07:51:14 +0000 | [diff] [blame] | 1190 | unsigned DestReg1 = UpdateValueMap(&I, ResultReg); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1191 | |
Chris Lattner | 8d57b77 | 2009-04-12 07:51:14 +0000 | [diff] [blame] | 1192 | // If the add with overflow is an intra-block value then we just want to |
| 1193 | // create temporaries for it like normal. If it is a cross-block value then |
| 1194 | // UpdateValueMap will return the cross-block register used. Since we |
| 1195 | // *really* want the value to be live in the register pair known by |
| 1196 | // UpdateValueMap, we have to use DestReg1+1 as the destination register in |
| 1197 | // the cross block case. In the non-cross-block case, we should just make |
| 1198 | // another register for the value. |
| 1199 | if (DestReg1 != ResultReg) |
| 1200 | ResultReg = DestReg1+1; |
| 1201 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1202 | ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8)); |
Chris Lattner | 8d57b77 | 2009-04-12 07:51:14 +0000 | [diff] [blame] | 1203 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1204 | unsigned Opc = X86::SETBr; |
| 1205 | if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow) |
| 1206 | Opc = X86::SETOr; |
| 1207 | BuildMI(MBB, DL, TII.get(Opc), ResultReg); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1208 | return true; |
| 1209 | } |
| 1210 | } |
| 1211 | } |
| 1212 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1213 | bool X86FastISel::X86SelectCall(Instruction *I) { |
| 1214 | CallInst *CI = cast<CallInst>(I); |
| 1215 | Value *Callee = I->getOperand(0); |
| 1216 | |
| 1217 | // Can't handle inline asm yet. |
| 1218 | if (isa<InlineAsm>(Callee)) |
| 1219 | return false; |
| 1220 | |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1221 | // Handle intrinsic calls. |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1222 | if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI)) |
| 1223 | return X86VisitIntrinsicCall(*II); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1224 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1225 | // Handle only C and fastcc calling conventions for now. |
| 1226 | CallSite CS(CI); |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1227 | CallingConv::ID CC = CS.getCallingConv(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1228 | if (CC != CallingConv::C && |
| 1229 | CC != CallingConv::Fast && |
| 1230 | CC != CallingConv::X86_FastCall) |
| 1231 | return false; |
| 1232 | |
Dan Gohman | 7d04e4a | 2009-05-04 19:50:33 +0000 | [diff] [blame] | 1233 | // On X86, -tailcallopt changes the fastcc ABI. FastISel doesn't |
| 1234 | // handle this for now. |
| 1235 | if (CC == CallingConv::Fast && PerformTailCallOpt) |
| 1236 | return false; |
| 1237 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1238 | // Let SDISel handle vararg functions. |
| 1239 | const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 1240 | const FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
| 1241 | if (FTy->isVarArg()) |
| 1242 | return false; |
| 1243 | |
| 1244 | // Handle *simple* calls for now. |
| 1245 | const Type *RetTy = CS.getType(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1246 | EVT RetVT; |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1247 | if (RetTy->isVoidTy()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1248 | RetVT = MVT::isVoid; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1249 | else if (!isTypeLegal(RetTy, RetVT, true)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1250 | return false; |
| 1251 | |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1252 | // Materialize callee address in a register. FIXME: GV address can be |
| 1253 | // handled with a CALLpcrel32 instead. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1254 | X86AddressMode CalleeAM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 1255 | if (!X86SelectCallAddress(Callee, CalleeAM)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1256 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1257 | unsigned CalleeOp = 0; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1258 | GlobalValue *GV = 0; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1259 | if (CalleeAM.GV != 0) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1260 | GV = CalleeAM.GV; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1261 | } else if (CalleeAM.Base.Reg != 0) { |
| 1262 | CalleeOp = CalleeAM.Base.Reg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1263 | } else |
| 1264 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1265 | |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1266 | // Allow calls which produce i1 results. |
| 1267 | bool AndToI1 = false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1268 | if (RetVT == MVT::i1) { |
| 1269 | RetVT = MVT::i8; |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1270 | AndToI1 = true; |
| 1271 | } |
| 1272 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1273 | // Deal with call operands first. |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1274 | SmallVector<Value*, 8> ArgVals; |
| 1275 | SmallVector<unsigned, 8> Args; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1276 | SmallVector<EVT, 8> ArgVTs; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1277 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1278 | Args.reserve(CS.arg_size()); |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1279 | ArgVals.reserve(CS.arg_size()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1280 | ArgVTs.reserve(CS.arg_size()); |
| 1281 | ArgFlags.reserve(CS.arg_size()); |
| 1282 | for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
| 1283 | i != e; ++i) { |
| 1284 | unsigned Arg = getRegForValue(*i); |
| 1285 | if (Arg == 0) |
| 1286 | return false; |
| 1287 | ISD::ArgFlagsTy Flags; |
| 1288 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1289 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1290 | Flags.setSExt(); |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1291 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1292 | Flags.setZExt(); |
| 1293 | |
| 1294 | // FIXME: Only handle *easy* calls for now. |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1295 | if (CS.paramHasAttr(AttrInd, Attribute::InReg) || |
| 1296 | CS.paramHasAttr(AttrInd, Attribute::StructRet) || |
| 1297 | CS.paramHasAttr(AttrInd, Attribute::Nest) || |
| 1298 | CS.paramHasAttr(AttrInd, Attribute::ByVal)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1299 | return false; |
| 1300 | |
| 1301 | const Type *ArgTy = (*i)->getType(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1302 | EVT ArgVT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1303 | if (!isTypeLegal(ArgTy, ArgVT)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1304 | return false; |
| 1305 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1306 | Flags.setOrigAlign(OriginalAlignment); |
| 1307 | |
| 1308 | Args.push_back(Arg); |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1309 | ArgVals.push_back(*i); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1310 | ArgVTs.push_back(ArgVT); |
| 1311 | ArgFlags.push_back(Flags); |
| 1312 | } |
| 1313 | |
| 1314 | // Analyze operands of the call, assigning locations to each operand. |
| 1315 | SmallVector<CCValAssign, 16> ArgLocs; |
Owen Anderson | d1474d0 | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1316 | CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1317 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC)); |
| 1318 | |
| 1319 | // Get a count of how many bytes are to be pushed on the stack. |
| 1320 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 1321 | |
| 1322 | // Issue CALLSEQ_START |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 1323 | unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode(); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1324 | BuildMI(MBB, DL, TII.get(AdjStackDown)).addImm(NumBytes); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1325 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 1326 | // Process argument: walk the register/memloc assignments, inserting |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1327 | // copies / loads. |
| 1328 | SmallVector<unsigned, 4> RegArgs; |
| 1329 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1330 | CCValAssign &VA = ArgLocs[i]; |
| 1331 | unsigned Arg = Args[VA.getValNo()]; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1332 | EVT ArgVT = ArgVTs[VA.getValNo()]; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1333 | |
| 1334 | // Promote the value if needed. |
| 1335 | switch (VA.getLocInfo()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1336 | default: llvm_unreachable("Unknown loc info!"); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1337 | case CCValAssign::Full: break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1338 | case CCValAssign::SExt: { |
| 1339 | bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1340 | Arg, ArgVT, Arg); |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1341 | assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted; |
Devang Patel | fd1c6c3 | 2008-12-23 21:56:28 +0000 | [diff] [blame] | 1342 | Emitted = true; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1343 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1344 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1345 | } |
| 1346 | case CCValAssign::ZExt: { |
| 1347 | bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1348 | Arg, ArgVT, Arg); |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1349 | assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted; |
Devang Patel | fd1c6c3 | 2008-12-23 21:56:28 +0000 | [diff] [blame] | 1350 | Emitted = true; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1351 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1352 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1353 | } |
| 1354 | case CCValAssign::AExt: { |
| 1355 | bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 1356 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1357 | if (!Emitted) |
| 1358 | Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1359 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1360 | if (!Emitted) |
| 1361 | Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1362 | Arg, ArgVT, Arg); |
| 1363 | |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1364 | assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1365 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1366 | break; |
| 1367 | } |
Dan Gohman | c3c9c48 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 1368 | case CCValAssign::BCvt: { |
| 1369 | unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT().getSimpleVT(), |
| 1370 | ISD::BIT_CONVERT, Arg); |
| 1371 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 1372 | Arg = BC; |
| 1373 | ArgVT = VA.getLocVT(); |
| 1374 | break; |
| 1375 | } |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1376 | } |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1377 | |
| 1378 | if (VA.isRegLoc()) { |
| 1379 | TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT); |
| 1380 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(), |
| 1381 | Arg, RC, RC); |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1382 | assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted; |
Devang Patel | fd1c6c3 | 2008-12-23 21:56:28 +0000 | [diff] [blame] | 1383 | Emitted = true; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1384 | RegArgs.push_back(VA.getLocReg()); |
| 1385 | } else { |
| 1386 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1387 | X86AddressMode AM; |
| 1388 | AM.Base.Reg = StackPtr; |
| 1389 | AM.Disp = LocMemOffset; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1390 | Value *ArgVal = ArgVals[VA.getValNo()]; |
| 1391 | |
| 1392 | // If this is a really simple value, emit this with the Value* version of |
| 1393 | // X86FastEmitStore. If it isn't simple, we don't want to do this, as it |
| 1394 | // can cause us to reevaluate the argument. |
| 1395 | if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) |
| 1396 | X86FastEmitStore(ArgVT, ArgVal, AM); |
| 1397 | else |
| 1398 | X86FastEmitStore(ArgVT, Arg, AM); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1399 | } |
| 1400 | } |
| 1401 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1402 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
| 1403 | // GOT pointer. |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1404 | if (Subtarget->isPICStyleGOT()) { |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1405 | TargetRegisterClass *RC = X86::GR32RegisterClass; |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 1406 | unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1407 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC); |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1408 | assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted; |
Devang Patel | fd1c6c3 | 2008-12-23 21:56:28 +0000 | [diff] [blame] | 1409 | Emitted = true; |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1410 | } |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1411 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1412 | // Issue the call. |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1413 | MachineInstrBuilder MIB; |
| 1414 | if (CalleeOp) { |
| 1415 | // Register-indirect call. |
| 1416 | unsigned CallOpc = Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r; |
| 1417 | MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addReg(CalleeOp); |
| 1418 | |
| 1419 | } else { |
| 1420 | // Direct call. |
| 1421 | assert(GV && "Not a direct call"); |
| 1422 | unsigned CallOpc = |
| 1423 | Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32; |
| 1424 | |
| 1425 | // See if we need any target-specific flags on the GV operand. |
| 1426 | unsigned char OpFlags = 0; |
| 1427 | |
| 1428 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
| 1429 | // external symbols most go through the PLT in PIC mode. If the symbol |
| 1430 | // has hidden or protected visibility, or if it is static or local, then |
| 1431 | // we don't need to use the PLT - we can directly call it. |
| 1432 | if (Subtarget->isTargetELF() && |
| 1433 | TM.getRelocationModel() == Reloc::PIC_ && |
| 1434 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
| 1435 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 1436 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1437 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
| 1438 | Subtarget->getDarwinVers() < 9) { |
| 1439 | // PC-relative references to external symbols should go through $stub, |
| 1440 | // unless we're building with the leopard linker or later, which |
| 1441 | // automatically synthesizes these stubs. |
| 1442 | OpFlags = X86II::MO_DARWIN_STUB; |
| 1443 | } |
| 1444 | |
| 1445 | |
| 1446 | MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addGlobalAddress(GV, 0, OpFlags); |
| 1447 | } |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1448 | |
| 1449 | // Add an implicit use GOT pointer in EBX. |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1450 | if (Subtarget->isPICStyleGOT()) |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1451 | MIB.addReg(X86::EBX); |
| 1452 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1453 | // Add implicit physical register uses to the call. |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 1454 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1455 | MIB.addReg(RegArgs[i]); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1456 | |
| 1457 | // Issue CALLSEQ_END |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 1458 | unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode(); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1459 | BuildMI(MBB, DL, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1460 | |
| 1461 | // Now handle call return value (if any). |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1462 | if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1463 | SmallVector<CCValAssign, 16> RVLocs; |
Owen Anderson | d1474d0 | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1464 | CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1465 | CCInfo.AnalyzeCallResult(RetVT, RetCC_X86); |
| 1466 | |
| 1467 | // Copy all of the result registers out of their specified physreg. |
| 1468 | assert(RVLocs.size() == 1 && "Can't handle multi-value calls!"); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1469 | EVT CopyVT = RVLocs[0].getValVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1470 | TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT); |
| 1471 | TargetRegisterClass *SrcRC = DstRC; |
| 1472 | |
| 1473 | // If this is a call to a function that returns an fp value on the x87 fp |
| 1474 | // stack, but where we prefer to use the value in xmm registers, copy it |
| 1475 | // out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
| 1476 | if ((RVLocs[0].getLocReg() == X86::ST0 || |
| 1477 | RVLocs[0].getLocReg() == X86::ST1) && |
| 1478 | isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1479 | CopyVT = MVT::f80; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1480 | SrcRC = X86::RSTRegisterClass; |
| 1481 | DstRC = X86::RFP80RegisterClass; |
| 1482 | } |
| 1483 | |
| 1484 | unsigned ResultReg = createResultReg(DstRC); |
| 1485 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 1486 | RVLocs[0].getLocReg(), DstRC, SrcRC); |
Chris Lattner | a33649e | 2008-12-19 17:03:38 +0000 | [diff] [blame] | 1487 | assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted; |
Devang Patel | fd1c6c3 | 2008-12-23 21:56:28 +0000 | [diff] [blame] | 1488 | Emitted = true; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1489 | if (CopyVT != RVLocs[0].getValVT()) { |
| 1490 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 1491 | // register. This is accomplished by storing the F80 value in memory and |
| 1492 | // then loading it back. Ewww... |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1493 | EVT ResVT = RVLocs[0].getValVT(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1494 | unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1495 | unsigned MemSize = ResVT.getSizeInBits()/8; |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame^] | 1496 | int FI = MFI.CreateStackObject(MemSize, MemSize, false); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1497 | addFrameReference(BuildMI(MBB, DL, TII.get(Opc)), FI).addReg(ResultReg); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1498 | DstRC = ResVT == MVT::f32 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1499 | ? X86::FR32RegisterClass : X86::FR64RegisterClass; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1500 | Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1501 | ResultReg = createResultReg(DstRC); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1502 | addFrameReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg), FI); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1503 | } |
| 1504 | |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1505 | if (AndToI1) { |
| 1506 | // Mask out all but lowest bit for some call which produces an i1. |
| 1507 | unsigned AndResult = createResultReg(X86::GR8RegisterClass); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1508 | BuildMI(MBB, DL, |
| 1509 | TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1); |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1510 | ResultReg = AndResult; |
| 1511 | } |
| 1512 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1513 | UpdateValueMap(I, ResultReg); |
| 1514 | } |
| 1515 | |
| 1516 | return true; |
| 1517 | } |
| 1518 | |
| 1519 | |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1520 | bool |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1521 | X86FastISel::TargetSelectInstruction(Instruction *I) { |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1522 | switch (I->getOpcode()) { |
| 1523 | default: break; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 1524 | case Instruction::Load: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1525 | return X86SelectLoad(I); |
Owen Anderson | 79924eb | 2008-09-04 16:48:33 +0000 | [diff] [blame] | 1526 | case Instruction::Store: |
| 1527 | return X86SelectStore(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1528 | case Instruction::ICmp: |
| 1529 | case Instruction::FCmp: |
| 1530 | return X86SelectCmp(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1531 | case Instruction::ZExt: |
| 1532 | return X86SelectZExt(I); |
| 1533 | case Instruction::Br: |
| 1534 | return X86SelectBranch(I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1535 | case Instruction::Call: |
| 1536 | return X86SelectCall(I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1537 | case Instruction::LShr: |
| 1538 | case Instruction::AShr: |
| 1539 | case Instruction::Shl: |
| 1540 | return X86SelectShift(I); |
| 1541 | case Instruction::Select: |
| 1542 | return X86SelectSelect(I); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1543 | case Instruction::Trunc: |
| 1544 | return X86SelectTrunc(I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1545 | case Instruction::FPExt: |
| 1546 | return X86SelectFPExt(I); |
| 1547 | case Instruction::FPTrunc: |
| 1548 | return X86SelectFPTrunc(I); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1549 | case Instruction::ExtractValue: |
| 1550 | return X86SelectExtractValue(I); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 1551 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 1552 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1553 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1554 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 1555 | if (DstVT.bitsGT(SrcVT)) |
| 1556 | return X86SelectZExt(I); |
| 1557 | if (DstVT.bitsLT(SrcVT)) |
| 1558 | return X86SelectTrunc(I); |
| 1559 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 1560 | if (Reg == 0) return false; |
| 1561 | UpdateValueMap(I, Reg); |
| 1562 | return true; |
| 1563 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1564 | } |
| 1565 | |
| 1566 | return false; |
| 1567 | } |
| 1568 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1569 | unsigned X86FastISel::TargetMaterializeConstant(Constant *C) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1570 | EVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1571 | if (!isTypeLegal(C->getType(), VT)) |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1572 | return false; |
| 1573 | |
| 1574 | // Get opcode and regclass of the output for the given load instruction. |
| 1575 | unsigned Opc = 0; |
| 1576 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1577 | switch (VT.getSimpleVT().SimpleTy) { |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1578 | default: return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1579 | case MVT::i8: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1580 | Opc = X86::MOV8rm; |
| 1581 | RC = X86::GR8RegisterClass; |
| 1582 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1583 | case MVT::i16: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1584 | Opc = X86::MOV16rm; |
| 1585 | RC = X86::GR16RegisterClass; |
| 1586 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1587 | case MVT::i32: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1588 | Opc = X86::MOV32rm; |
| 1589 | RC = X86::GR32RegisterClass; |
| 1590 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1591 | case MVT::i64: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1592 | // Must be in x86-64 mode. |
| 1593 | Opc = X86::MOV64rm; |
| 1594 | RC = X86::GR64RegisterClass; |
| 1595 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1596 | case MVT::f32: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1597 | if (Subtarget->hasSSE1()) { |
| 1598 | Opc = X86::MOVSSrm; |
| 1599 | RC = X86::FR32RegisterClass; |
| 1600 | } else { |
| 1601 | Opc = X86::LD_Fp32m; |
| 1602 | RC = X86::RFP32RegisterClass; |
| 1603 | } |
| 1604 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1605 | case MVT::f64: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1606 | if (Subtarget->hasSSE2()) { |
| 1607 | Opc = X86::MOVSDrm; |
| 1608 | RC = X86::FR64RegisterClass; |
| 1609 | } else { |
| 1610 | Opc = X86::LD_Fp64m; |
| 1611 | RC = X86::RFP64RegisterClass; |
| 1612 | } |
| 1613 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1614 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 1615 | // No f80 support yet. |
| 1616 | return false; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1617 | } |
| 1618 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1619 | // Materialize addresses with LEA instructions. |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1620 | if (isa<GlobalValue>(C)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1621 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 1622 | if (X86SelectAddress(C, AM)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1623 | if (TLI.getPointerTy() == MVT::i32) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1624 | Opc = X86::LEA32r; |
| 1625 | else |
| 1626 | Opc = X86::LEA64r; |
| 1627 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1628 | addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM); |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1629 | return ResultReg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1630 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 1631 | return 0; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1632 | } |
| 1633 | |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1634 | // MachineConstantPool wants an explicit alignment. |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1635 | unsigned Align = TD.getPrefTypeAlignment(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1636 | if (Align == 0) { |
| 1637 | // Alignment of vector types. FIXME! |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 1638 | Align = TD.getTypeAllocSize(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1639 | } |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1640 | |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 1641 | // x86-32 PIC requires a PIC base register for constant pools. |
| 1642 | unsigned PICBase = 0; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 1643 | unsigned char OpFlag = 0; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 1644 | if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1645 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
| 1646 | PICBase = getInstrInfo()->getGlobalBaseReg(&MF); |
| 1647 | } else if (Subtarget->isPICStyleGOT()) { |
| 1648 | OpFlag = X86II::MO_GOTOFF; |
| 1649 | PICBase = getInstrInfo()->getGlobalBaseReg(&MF); |
| 1650 | } else if (Subtarget->isPICStyleRIPRel() && |
| 1651 | TM.getCodeModel() == CodeModel::Small) { |
| 1652 | PICBase = X86::RIP; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 1653 | } |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 1654 | |
| 1655 | // Create the load from the constant pool. |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1656 | unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1657 | unsigned ResultReg = createResultReg(RC); |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 1658 | addConstantPoolReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg), |
| 1659 | MCPOffset, PICBase, OpFlag); |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 1660 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1661 | return ResultReg; |
| 1662 | } |
| 1663 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1664 | unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) { |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 1665 | // Fail on dynamic allocas. At this point, getRegForValue has already |
| 1666 | // checked its CSE maps, so if we're here trying to handle a dynamic |
| 1667 | // alloca, we're not going to succeed. X86SelectAddress has a |
| 1668 | // check for dynamic allocas, because it's called directly from |
| 1669 | // various places, but TargetMaterializeAlloca also needs a check |
| 1670 | // in order to avoid recursion between getRegForValue, |
| 1671 | // X86SelectAddrss, and TargetMaterializeAlloca. |
| 1672 | if (!StaticAllocaMap.count(C)) |
| 1673 | return 0; |
| 1674 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1675 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 1676 | if (!X86SelectAddress(C, AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1677 | return 0; |
| 1678 | unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
| 1679 | TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy()); |
| 1680 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1681 | addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1682 | return ResultReg; |
| 1683 | } |
| 1684 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 1685 | namespace llvm { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1686 | llvm::FastISel *X86::createFastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 1687 | MachineModuleInfo *mmi, |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 1688 | DwarfWriter *dw, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1689 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1690 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 1691 | DenseMap<const AllocaInst *, int> &am |
| 1692 | #ifndef NDEBUG |
| 1693 | , SmallSet<Instruction*, 8> &cil |
| 1694 | #endif |
| 1695 | ) { |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 1696 | return new X86FastISel(mf, mmi, dw, vm, bm, am |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 1697 | #ifndef NDEBUG |
| 1698 | , cil |
| 1699 | #endif |
| 1700 | ); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 1701 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1702 | } |