Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARM.h" |
| 15 | #include "ARMTargetMachine.h" |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 16 | #include "llvm/CallingConv.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "llvm/DerivedTypes.h" |
| 18 | #include "llvm/Function.h" |
Rafael Espindola | 7246d33 | 2006-09-21 11:29:52 +0000 | [diff] [blame] | 19 | #include "llvm/Constants.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 20 | #include "llvm/Intrinsics.h" |
| 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 22 | #include "llvm/CodeGen/MachineFunction.h" |
| 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 24 | #include "llvm/CodeGen/SelectionDAG.h" |
| 25 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 26 | #include "llvm/CodeGen/SSARegMap.h" |
| 27 | #include "llvm/Target/TargetLowering.h" |
| 28 | #include "llvm/Support/Debug.h" |
| 29 | #include <iostream> |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 30 | #include <vector> |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 31 | using namespace llvm; |
| 32 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 33 | namespace { |
| 34 | class ARMTargetLowering : public TargetLowering { |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 35 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 36 | public: |
| 37 | ARMTargetLowering(TargetMachine &TM); |
| 38 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 39 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 40 | }; |
| 41 | |
| 42 | } |
| 43 | |
| 44 | ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) |
| 45 | : TargetLowering(TM) { |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 46 | addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 47 | addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass); |
| 48 | addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass); |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 49 | |
Rafael Espindola | ad557f9 | 2006-10-09 14:13:40 +0000 | [diff] [blame] | 50 | setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 51 | |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 52 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 53 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 54 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 55 | |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 56 | setOperationAction(ISD::RET, MVT::Other, Custom); |
| 57 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 58 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
Rafael Espindola | 341b864 | 2006-08-04 12:48:42 +0000 | [diff] [blame] | 59 | |
Rafael Espindola | 48bc9fb | 2006-10-09 16:28:33 +0000 | [diff] [blame] | 60 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 61 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 62 | setOperationAction(ISD::SETCC, MVT::i32, Expand); |
| 63 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 64 | setOperationAction(ISD::BR_CC, MVT::i32, Custom); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 65 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 66 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
| 67 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
| 68 | |
Rafael Espindola | cd71da5 | 2006-10-03 17:27:58 +0000 | [diff] [blame] | 69 | setOperationAction(ISD::ConstantFP, MVT::f64, Expand); |
| 70 | setOperationAction(ISD::ConstantFP, MVT::f32, Expand); |
| 71 | |
Rafael Espindola | 341b864 | 2006-08-04 12:48:42 +0000 | [diff] [blame] | 72 | setSchedulingPreference(SchedulingForRegPressure); |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 73 | computeRegisterProperties(); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 74 | } |
| 75 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 76 | namespace llvm { |
| 77 | namespace ARMISD { |
| 78 | enum NodeType { |
| 79 | // Start the numbering where the builting ops and target ops leave off. |
| 80 | FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END, |
| 81 | /// CALL - A direct function call. |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 82 | CALL, |
| 83 | |
| 84 | /// Return with a flag operand. |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 85 | RET_FLAG, |
| 86 | |
| 87 | CMP, |
| 88 | |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 89 | SELECT, |
| 90 | |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 91 | BR, |
| 92 | |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 93 | FSITOS, |
| 94 | |
| 95 | FSITOD, |
| 96 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 97 | FUITOS, |
| 98 | |
| 99 | FUITOD, |
| 100 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 101 | FMRRD, |
| 102 | |
| 103 | FMDRR |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 104 | }; |
| 105 | } |
| 106 | } |
| 107 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 108 | /// DAGCCToARMCC - Convert a DAG integer condition code to an ARM CC |
| 109 | static ARMCC::CondCodes DAGCCToARMCC(ISD::CondCode CC) { |
| 110 | switch (CC) { |
Rafael Espindola | ebdabda | 2006-09-21 13:06:26 +0000 | [diff] [blame] | 111 | default: |
| 112 | std::cerr << "CC = " << CC << "\n"; |
| 113 | assert(0 && "Unknown condition code!"); |
| 114 | case ISD::SETUGT: return ARMCC::HI; |
| 115 | case ISD::SETULE: return ARMCC::LS; |
| 116 | case ISD::SETLE: return ARMCC::LE; |
| 117 | case ISD::SETLT: return ARMCC::LT; |
| 118 | case ISD::SETGT: return ARMCC::GT; |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 119 | case ISD::SETNE: return ARMCC::NE; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 120 | case ISD::SETEQ: return ARMCC::EQ; |
Rafael Espindola | 5f450d2 | 2006-09-02 20:24:25 +0000 | [diff] [blame] | 121 | case ISD::SETGE: return ARMCC::GE; |
| 122 | case ISD::SETUGE: return ARMCC::CS; |
Rafael Espindola | bc4cec9 | 2006-09-03 13:19:16 +0000 | [diff] [blame] | 123 | case ISD::SETULT: return ARMCC::CC; |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 124 | } |
| 125 | } |
| 126 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 127 | const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 128 | switch (Opcode) { |
| 129 | default: return 0; |
| 130 | case ARMISD::CALL: return "ARMISD::CALL"; |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 131 | case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG"; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 132 | case ARMISD::SELECT: return "ARMISD::SELECT"; |
| 133 | case ARMISD::CMP: return "ARMISD::CMP"; |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 134 | case ARMISD::BR: return "ARMISD::BR"; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 135 | case ARMISD::FSITOS: return "ARMISD::FSITOS"; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 136 | case ARMISD::FSITOD: return "ARMISD::FSITOD"; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 137 | case ARMISD::FUITOS: return "ARMISD::FUITOS"; |
| 138 | case ARMISD::FUITOD: return "ARMISD::FUITOD"; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 139 | case ARMISD::FMRRD: return "ARMISD::FMRRD"; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 140 | case ARMISD::FMDRR: return "ARMISD::FMDRR"; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 141 | } |
| 142 | } |
| 143 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 144 | class ArgumentLayout { |
| 145 | std::vector<bool> is_reg; |
| 146 | std::vector<unsigned> pos; |
| 147 | std::vector<MVT::ValueType> types; |
| 148 | public: |
Rafael Espindola | 39b5a21 | 2006-10-05 17:46:48 +0000 | [diff] [blame] | 149 | ArgumentLayout(const std::vector<MVT::ValueType> &Types) { |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 150 | types = Types; |
| 151 | |
| 152 | unsigned RegNum = 0; |
| 153 | unsigned StackOffset = 0; |
Rafael Espindola | 39b5a21 | 2006-10-05 17:46:48 +0000 | [diff] [blame] | 154 | for(std::vector<MVT::ValueType>::const_iterator I = Types.begin(); |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 155 | I != Types.end(); |
| 156 | ++I) { |
| 157 | MVT::ValueType VT = *I; |
| 158 | assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64); |
| 159 | unsigned size = MVT::getSizeInBits(VT)/32; |
| 160 | |
| 161 | RegNum = ((RegNum + size - 1) / size) * size; |
| 162 | if (RegNum < 4) { |
| 163 | pos.push_back(RegNum); |
| 164 | is_reg.push_back(true); |
| 165 | RegNum += size; |
| 166 | } else { |
| 167 | unsigned bytes = size * 32/8; |
| 168 | StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes; |
| 169 | pos.push_back(StackOffset); |
| 170 | is_reg.push_back(false); |
| 171 | StackOffset += bytes; |
| 172 | } |
| 173 | } |
| 174 | } |
| 175 | unsigned getRegisterNum(unsigned argNum) { |
| 176 | assert(isRegister(argNum)); |
| 177 | return pos[argNum]; |
| 178 | } |
| 179 | unsigned getOffset(unsigned argNum) { |
| 180 | assert(isOffset(argNum)); |
| 181 | return pos[argNum]; |
| 182 | } |
| 183 | unsigned isRegister(unsigned argNum) { |
| 184 | assert(argNum < is_reg.size()); |
| 185 | return is_reg[argNum]; |
| 186 | } |
| 187 | unsigned isOffset(unsigned argNum) { |
| 188 | return !isRegister(argNum); |
| 189 | } |
| 190 | MVT::ValueType getType(unsigned argNum) { |
| 191 | assert(argNum < types.size()); |
| 192 | return types[argNum]; |
| 193 | } |
| 194 | unsigned getStackSize(void) { |
| 195 | int last = is_reg.size() - 1; |
Rafael Espindola | af1dabe | 2006-10-06 17:26:30 +0000 | [diff] [blame] | 196 | if (last < 0) |
| 197 | return 0; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 198 | if (isRegister(last)) |
| 199 | return 0; |
| 200 | return getOffset(last) + MVT::getSizeInBits(getType(last))/8; |
| 201 | } |
| 202 | int lastRegArg(void) { |
| 203 | int size = is_reg.size(); |
| 204 | int last = 0; |
| 205 | while(last < size && isRegister(last)) |
| 206 | last++; |
| 207 | last--; |
| 208 | return last; |
| 209 | } |
Rafael Espindola | af1dabe | 2006-10-06 17:26:30 +0000 | [diff] [blame] | 210 | int lastRegNum(void) { |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 211 | int l = lastRegArg(); |
| 212 | if (l < 0) |
| 213 | return -1; |
| 214 | unsigned r = getRegisterNum(l); |
| 215 | MVT::ValueType t = getType(l); |
| 216 | assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64); |
| 217 | if (t == MVT::f64) |
| 218 | return r + 1; |
| 219 | return r; |
| 220 | } |
| 221 | }; |
| 222 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 223 | // This transforms a ISD::CALL node into a |
| 224 | // callseq_star <- ARMISD:CALL <- callseq_end |
| 225 | // chain |
Rafael Espindola | c3c1a86 | 2006-05-25 11:00:18 +0000 | [diff] [blame] | 226 | static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) { |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 227 | SDOperand Chain = Op.getOperand(0); |
| 228 | unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue(); |
| 229 | assert(CallConv == CallingConv::C && "unknown calling convention"); |
| 230 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 231 | bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0; |
| 232 | assert(isTailCall == false && "tail call not supported"); |
| 233 | SDOperand Callee = Op.getOperand(4); |
| 234 | unsigned NumOps = (Op.getNumOperands() - 5) / 2; |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 235 | SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32); |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 236 | static const unsigned regs[] = { |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 237 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 238 | }; |
| 239 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 240 | std::vector<MVT::ValueType> Types; |
| 241 | for (unsigned i = 0; i < NumOps; ++i) { |
| 242 | MVT::ValueType VT = Op.getOperand(5+2*i).getValueType(); |
| 243 | Types.push_back(VT); |
| 244 | } |
| 245 | ArgumentLayout Layout(Types); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 246 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 247 | unsigned NumBytes = Layout.getStackSize(); |
| 248 | |
| 249 | Chain = DAG.getCALLSEQ_START(Chain, |
| 250 | DAG.getConstant(NumBytes, MVT::i32)); |
| 251 | |
| 252 | //Build a sequence of stores |
| 253 | std::vector<SDOperand> MemOpChains; |
| 254 | for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) { |
| 255 | SDOperand Arg = Op.getOperand(5+2*i); |
| 256 | unsigned ArgOffset = Layout.getOffset(i); |
| 257 | SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
| 258 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 259 | MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, |
| 260 | DAG.getSrcValue(NULL))); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 261 | } |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 262 | if (!MemOpChains.empty()) |
Chris Lattner | e219945 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 263 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, |
| 264 | &MemOpChains[0], MemOpChains.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 265 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 266 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 267 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 268 | // node so that legalize doesn't hack it. |
| 269 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 270 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType()); |
| 271 | |
| 272 | // If this is a direct call, pass the chain and the callee. |
| 273 | assert (Callee.Val); |
| 274 | std::vector<SDOperand> Ops; |
| 275 | Ops.push_back(Chain); |
| 276 | Ops.push_back(Callee); |
| 277 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 278 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 279 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 280 | SDOperand InFlag; |
Rafael Espindola | af1dabe | 2006-10-06 17:26:30 +0000 | [diff] [blame] | 281 | for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) { |
Rafael Espindola | 4a408d4 | 2006-10-06 12:50:22 +0000 | [diff] [blame] | 282 | SDOperand Arg = Op.getOperand(5+2*i); |
| 283 | unsigned RegNum = Layout.getRegisterNum(i); |
| 284 | unsigned Reg1 = regs[RegNum]; |
| 285 | MVT::ValueType VT = Layout.getType(i); |
| 286 | assert(VT == Arg.getValueType()); |
| 287 | assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64); |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 288 | |
| 289 | // Add argument register to the end of the list so that it is known live |
| 290 | // into the call. |
Rafael Espindola | 4a408d4 | 2006-10-06 12:50:22 +0000 | [diff] [blame] | 291 | Ops.push_back(DAG.getRegister(Reg1, MVT::i32)); |
| 292 | if (VT == MVT::f64) { |
| 293 | unsigned Reg2 = regs[RegNum + 1]; |
| 294 | SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32); |
| 295 | SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32); |
| 296 | |
| 297 | Ops.push_back(DAG.getRegister(Reg2, MVT::i32)); |
| 298 | SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag); |
Rafael Espindola | 935b1f8 | 2006-10-06 20:33:26 +0000 | [diff] [blame] | 299 | SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag}; |
| 300 | Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4); |
Rafael Espindola | 4a408d4 | 2006-10-06 12:50:22 +0000 | [diff] [blame] | 301 | } else { |
| 302 | if (VT == MVT::f32) |
| 303 | Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg); |
| 304 | Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag); |
| 305 | } |
| 306 | InFlag = Chain.getValue(1); |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 307 | } |
| 308 | |
| 309 | std::vector<MVT::ValueType> NodeTys; |
| 310 | NodeTys.push_back(MVT::Other); // Returns a chain |
| 311 | NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use. |
Rafael Espindola | 7a53bd0 | 2006-08-09 16:41:12 +0000 | [diff] [blame] | 312 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 313 | unsigned CallOpc = ARMISD::CALL; |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 314 | if (InFlag.Val) |
| 315 | Ops.push_back(InFlag); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 316 | Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 317 | InFlag = Chain.getValue(1); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 318 | |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 319 | std::vector<SDOperand> ResultVals; |
| 320 | NodeTys.clear(); |
| 321 | |
| 322 | // If the call has results, copy the values out of the ret val registers. |
Rafael Espindola | 614057b | 2006-10-06 19:10:05 +0000 | [diff] [blame] | 323 | MVT::ValueType VT = Op.Val->getValueType(0); |
| 324 | if (VT != MVT::Other) { |
| 325 | assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64); |
| 326 | SDOperand Value; |
| 327 | |
| 328 | SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag); |
| 329 | Chain = Value1.getValue(1); |
| 330 | InFlag = Value1.getValue(2); |
| 331 | if (VT == MVT::i32) |
| 332 | Value = Value1; |
| 333 | if (VT == MVT::f32) |
| 334 | Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1); |
| 335 | if (VT == MVT::f64) { |
| 336 | SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag); |
| 337 | Chain = Value2.getValue(1); |
| 338 | Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2); |
| 339 | } |
| 340 | ResultVals.push_back(Value); |
| 341 | NodeTys.push_back(VT); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 342 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 343 | |
| 344 | Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain, |
| 345 | DAG.getConstant(NumBytes, MVT::i32)); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 346 | NodeTys.push_back(MVT::Other); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 347 | |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 348 | if (ResultVals.empty()) |
| 349 | return Chain; |
| 350 | |
| 351 | ResultVals.push_back(Chain); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 352 | SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0], |
| 353 | ResultVals.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 354 | return Res.getValue(Op.ResNo); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) { |
| 358 | SDOperand Copy; |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 359 | SDOperand Chain = Op.getOperand(0); |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 360 | SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32); |
| 361 | SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32); |
| 362 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 363 | switch(Op.getNumOperands()) { |
| 364 | default: |
| 365 | assert(0 && "Do not know how to return this many arguments!"); |
| 366 | abort(); |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 367 | case 1: { |
| 368 | SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32); |
Rafael Espindola | 6312da0 | 2006-08-03 22:50:11 +0000 | [diff] [blame] | 369 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain); |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 370 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 371 | case 3: { |
| 372 | SDOperand Val = Op.getOperand(1); |
| 373 | assert(Val.getValueType() == MVT::i32 || |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 374 | Val.getValueType() == MVT::f32 || |
| 375 | Val.getValueType() == MVT::f64); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 376 | |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 377 | if (Val.getValueType() == MVT::f64) { |
| 378 | SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag); |
| 379 | SDOperand Ops[] = {Chain, R0, R1, Val}; |
| 380 | Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4); |
| 381 | } else { |
| 382 | if (Val.getValueType() == MVT::f32) |
| 383 | Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val); |
| 384 | Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand()); |
| 385 | } |
| 386 | |
| 387 | if (DAG.getMachineFunction().liveout_empty()) { |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 388 | DAG.getMachineFunction().addLiveOut(ARM::R0); |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 389 | if (Val.getValueType() == MVT::f64) |
| 390 | DAG.getMachineFunction().addLiveOut(ARM::R1); |
| 391 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 392 | break; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 393 | } |
Rafael Espindola | 3a02f02 | 2006-09-04 19:05:01 +0000 | [diff] [blame] | 394 | case 5: |
| 395 | Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand()); |
| 396 | Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1)); |
| 397 | // If we haven't noted the R0+R1 are live out, do so now. |
| 398 | if (DAG.getMachineFunction().liveout_empty()) { |
| 399 | DAG.getMachineFunction().addLiveOut(ARM::R0); |
| 400 | DAG.getMachineFunction().addLiveOut(ARM::R1); |
| 401 | } |
| 402 | break; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 403 | } |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 404 | |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 405 | //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag |
| 406 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 409 | static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) { |
| 410 | MVT::ValueType PtrVT = Op.getValueType(); |
| 411 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Evan Cheng | c356a57 | 2006-09-12 21:04:05 +0000 | [diff] [blame] | 412 | Constant *C = CP->getConstVal(); |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 413 | SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment()); |
| 414 | |
| 415 | return CPI; |
| 416 | } |
| 417 | |
| 418 | static SDOperand LowerGlobalAddress(SDOperand Op, |
| 419 | SelectionDAG &DAG) { |
| 420 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 421 | int alignment = 2; |
| 422 | SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame^] | 423 | return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0); |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 424 | } |
| 425 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 426 | static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG, |
| 427 | unsigned VarArgsFrameIndex) { |
| 428 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 429 | // memory location argument. |
| 430 | MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 431 | SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT); |
Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 432 | return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), Op.getOperand(2)); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG, |
| 436 | int &VarArgsFrameIndex) { |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 437 | MachineFunction &MF = DAG.getMachineFunction(); |
| 438 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 439 | SSARegMap *RegMap = MF.getSSARegMap(); |
| 440 | unsigned NumArgs = Op.Val->getNumValues()-1; |
| 441 | SDOperand Root = Op.getOperand(0); |
| 442 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0; |
| 443 | static const unsigned REGS[] = { |
| 444 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 445 | }; |
| 446 | |
| 447 | std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1); |
| 448 | ArgumentLayout Layout(Types); |
| 449 | |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 450 | std::vector<SDOperand> ArgValues; |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 451 | for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) { |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 452 | MVT::ValueType VT = Types[ArgNo]; |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 453 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 454 | SDOperand Value; |
| 455 | if (Layout.isRegister(ArgNo)) { |
| 456 | assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64); |
| 457 | unsigned RegNum = Layout.getRegisterNum(ArgNo); |
| 458 | unsigned Reg1 = REGS[RegNum]; |
| 459 | unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass); |
| 460 | SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32); |
| 461 | MF.addLiveIn(Reg1, VReg1); |
| 462 | if (VT == MVT::f64) { |
| 463 | unsigned Reg2 = REGS[RegNum + 1]; |
| 464 | unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass); |
| 465 | SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32); |
| 466 | MF.addLiveIn(Reg2, VReg2); |
| 467 | Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2); |
| 468 | } else { |
| 469 | Value = Value1; |
| 470 | if (VT == MVT::f32) |
| 471 | Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value); |
| 472 | } |
| 473 | } else { |
| 474 | // If the argument is actually used, emit a load from the right stack |
| 475 | // slot. |
| 476 | if (!Op.Val->hasNUsesOfValue(0, ArgNo)) { |
| 477 | unsigned Offset = Layout.getOffset(ArgNo); |
| 478 | unsigned Size = MVT::getSizeInBits(VT)/8; |
| 479 | int FI = MFI->CreateFixedObject(Size, Offset); |
| 480 | SDOperand FIN = DAG.getFrameIndex(FI, VT); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame^] | 481 | Value = DAG.getLoad(VT, Root, FIN, NULL, 0); |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 482 | } else { |
| 483 | Value = DAG.getNode(ISD::UNDEF, VT); |
| 484 | } |
| 485 | } |
| 486 | ArgValues.push_back(Value); |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 489 | unsigned NextRegNum = Layout.lastRegNum() + 1; |
| 490 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 491 | if (isVarArg) { |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 492 | //If this function is vararg we must store the remaing |
| 493 | //registers so that they can be acessed with va_start |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 494 | VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8, |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 495 | -16 + NextRegNum * 4); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 496 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 497 | SmallVector<SDOperand, 4> MemOps; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 498 | for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) { |
| 499 | int RegOffset = - (4 - RegNo) * 4; |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 500 | int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8, |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 501 | RegOffset); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 502 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32); |
| 503 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 504 | unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass); |
| 505 | MF.addLiveIn(REGS[RegNo], VReg); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 506 | |
| 507 | SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 508 | SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, |
| 509 | DAG.getSrcValue(NULL)); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 510 | MemOps.push_back(Store); |
| 511 | } |
| 512 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size()); |
| 513 | } |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 514 | |
| 515 | ArgValues.push_back(Root); |
| 516 | |
| 517 | // Return the new list of results. |
| 518 | std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(), |
| 519 | Op.Val->value_end()); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 520 | return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size()); |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 521 | } |
| 522 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 523 | static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) { |
| 524 | SDOperand LHS = Op.getOperand(0); |
| 525 | SDOperand RHS = Op.getOperand(1); |
| 526 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
| 527 | SDOperand TrueVal = Op.getOperand(2); |
| 528 | SDOperand FalseVal = Op.getOperand(3); |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 529 | SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 530 | |
| 531 | SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS); |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 532 | return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 533 | } |
| 534 | |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 535 | static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) { |
| 536 | SDOperand Chain = Op.getOperand(0); |
| 537 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
| 538 | SDOperand LHS = Op.getOperand(2); |
| 539 | SDOperand RHS = Op.getOperand(3); |
| 540 | SDOperand Dest = Op.getOperand(4); |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 541 | SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 542 | |
| 543 | SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS); |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 544 | return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 547 | static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) { |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 548 | SDOperand IntVal = Op.getOperand(0); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 549 | assert(IntVal.getValueType() == MVT::i32); |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 550 | MVT::ValueType vt = Op.getValueType(); |
| 551 | assert(vt == MVT::f32 || |
| 552 | vt == MVT::f64); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 553 | |
| 554 | SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal); |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 555 | ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD; |
| 556 | return DAG.getNode(op, vt, Tmp); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 559 | static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) { |
| 560 | SDOperand IntVal = Op.getOperand(0); |
| 561 | assert(IntVal.getValueType() == MVT::i32); |
| 562 | MVT::ValueType vt = Op.getValueType(); |
| 563 | assert(vt == MVT::f32 || |
| 564 | vt == MVT::f64); |
| 565 | |
| 566 | SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal); |
| 567 | ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD; |
| 568 | return DAG.getNode(op, vt, Tmp); |
| 569 | } |
| 570 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 571 | SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 572 | switch (Op.getOpcode()) { |
| 573 | default: |
| 574 | assert(0 && "Should not custom lower this!"); |
Rafael Espindola | 1c8f053 | 2006-05-15 22:34:39 +0000 | [diff] [blame] | 575 | abort(); |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 576 | case ISD::ConstantPool: |
| 577 | return LowerConstantPool(Op, DAG); |
| 578 | case ISD::GlobalAddress: |
| 579 | return LowerGlobalAddress(Op, DAG); |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 580 | case ISD::SINT_TO_FP: |
| 581 | return LowerSINT_TO_FP(Op, DAG); |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 582 | case ISD::UINT_TO_FP: |
| 583 | return LowerUINT_TO_FP(Op, DAG); |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 584 | case ISD::FORMAL_ARGUMENTS: |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 585 | return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex); |
Rafael Espindola | c3c1a86 | 2006-05-25 11:00:18 +0000 | [diff] [blame] | 586 | case ISD::CALL: |
| 587 | return LowerCALL(Op, DAG); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 588 | case ISD::RET: |
| 589 | return LowerRET(Op, DAG); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 590 | case ISD::SELECT_CC: |
| 591 | return LowerSELECT_CC(Op, DAG); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 592 | case ISD::BR_CC: |
| 593 | return LowerBR_CC(Op, DAG); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame] | 594 | case ISD::VASTART: |
| 595 | return LowerVASTART(Op, DAG, VarArgsFrameIndex); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 596 | } |
| 597 | } |
| 598 | |
| 599 | //===----------------------------------------------------------------------===// |
| 600 | // Instruction Selector Implementation |
| 601 | //===----------------------------------------------------------------------===// |
| 602 | |
| 603 | //===--------------------------------------------------------------------===// |
| 604 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 605 | /// instructions for SelectionDAG operations. |
| 606 | /// |
| 607 | namespace { |
| 608 | class ARMDAGToDAGISel : public SelectionDAGISel { |
| 609 | ARMTargetLowering Lowering; |
| 610 | |
| 611 | public: |
| 612 | ARMDAGToDAGISel(TargetMachine &TM) |
| 613 | : SelectionDAGISel(Lowering), Lowering(TM) { |
| 614 | } |
| 615 | |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 616 | SDNode *Select(SDOperand Op); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 617 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 618 | bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base); |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 619 | bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift, |
| 620 | SDOperand &ShiftType); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 621 | |
| 622 | // Include the pieces autogenerated from the target description. |
| 623 | #include "ARMGenDAGISel.inc" |
| 624 | }; |
| 625 | |
| 626 | void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 627 | DEBUG(BB->dump()); |
| 628 | |
| 629 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 630 | DAG.RemoveDeadNodes(); |
| 631 | |
| 632 | ScheduleAndEmitDAG(DAG); |
| 633 | } |
| 634 | |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 635 | static bool isInt12Immediate(SDNode *N, short &Imm) { |
| 636 | if (N->getOpcode() != ISD::Constant) |
| 637 | return false; |
| 638 | |
| 639 | int32_t t = cast<ConstantSDNode>(N)->getValue(); |
Rafael Espindola | 7246d33 | 2006-09-21 11:29:52 +0000 | [diff] [blame] | 640 | int max = 1<<12; |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 641 | int min = -max; |
| 642 | if (t > min && t < max) { |
| 643 | Imm = t; |
| 644 | return true; |
| 645 | } |
| 646 | else |
| 647 | return false; |
| 648 | } |
| 649 | |
| 650 | static bool isInt12Immediate(SDOperand Op, short &Imm) { |
| 651 | return isInt12Immediate(Op.Val, Imm); |
| 652 | } |
| 653 | |
Rafael Espindola | 7246d33 | 2006-09-21 11:29:52 +0000 | [diff] [blame] | 654 | static uint32_t rotateL(uint32_t x) { |
| 655 | uint32_t bit31 = (x & (1 << 31)) >> 31; |
| 656 | uint32_t t = x << 1; |
| 657 | return t | bit31; |
| 658 | } |
| 659 | |
| 660 | static bool isUInt8Immediate(uint32_t x) { |
| 661 | return x < (1 << 8); |
| 662 | } |
| 663 | |
| 664 | static bool isRotInt8Immediate(uint32_t x) { |
| 665 | int r; |
| 666 | for (r = 0; r < 16; r++) { |
| 667 | if (isUInt8Immediate(x)) |
| 668 | return true; |
| 669 | x = rotateL(rotateL(x)); |
| 670 | } |
| 671 | return false; |
| 672 | } |
| 673 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 674 | bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N, |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 675 | SDOperand &Arg, |
| 676 | SDOperand &Shift, |
| 677 | SDOperand &ShiftType) { |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 678 | switch(N.getOpcode()) { |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 679 | case ISD::Constant: { |
Rafael Espindola | 7246d33 | 2006-09-21 11:29:52 +0000 | [diff] [blame] | 680 | uint32_t val = cast<ConstantSDNode>(N)->getValue(); |
| 681 | if(!isRotInt8Immediate(val)) { |
| 682 | const Type *t = MVT::getTypeForValueType(MVT::i32); |
| 683 | Constant *C = ConstantUInt::get(t, val); |
| 684 | int alignment = 2; |
| 685 | SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment); |
| 686 | SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32); |
| 687 | SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr); |
| 688 | Arg = SDOperand(n, 0); |
| 689 | } else |
| 690 | Arg = CurDAG->getTargetConstant(val, MVT::i32); |
| 691 | |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 692 | Shift = CurDAG->getTargetConstant(0, MVT::i32); |
| 693 | ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32); |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 694 | return true; |
| 695 | } |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 696 | case ISD::SRA: |
| 697 | Arg = N.getOperand(0); |
| 698 | Shift = N.getOperand(1); |
| 699 | ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32); |
| 700 | return true; |
| 701 | case ISD::SRL: |
| 702 | Arg = N.getOperand(0); |
| 703 | Shift = N.getOperand(1); |
| 704 | ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32); |
| 705 | return true; |
| 706 | case ISD::SHL: |
| 707 | Arg = N.getOperand(0); |
| 708 | Shift = N.getOperand(1); |
| 709 | ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32); |
| 710 | return true; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 711 | } |
Rafael Espindola | 1b3956b | 2006-09-11 19:23:32 +0000 | [diff] [blame] | 712 | |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 713 | Arg = N; |
| 714 | Shift = CurDAG->getTargetConstant(0, MVT::i32); |
| 715 | ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32); |
Rafael Espindola | 1b3956b | 2006-09-11 19:23:32 +0000 | [diff] [blame] | 716 | return true; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 717 | } |
| 718 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 719 | //register plus/minus 12 bit offset |
| 720 | bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset, |
| 721 | SDOperand &Base) { |
Rafael Espindola | f3a335c | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 722 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) { |
| 723 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
| 724 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 725 | return true; |
| 726 | } |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 727 | if (N.getOpcode() == ISD::ADD) { |
| 728 | short imm = 0; |
| 729 | if (isInt12Immediate(N.getOperand(1), imm)) { |
| 730 | Offset = CurDAG->getTargetConstant(imm, MVT::i32); |
| 731 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 732 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 733 | } else { |
| 734 | Base = N.getOperand(0); |
| 735 | } |
| 736 | return true; // [r+i] |
| 737 | } |
| 738 | } |
| 739 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 740 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
Rafael Espindola | aefe142 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 741 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { |
| 742 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 743 | } |
| 744 | else |
| 745 | Base = N; |
| 746 | return true; //any address fits in a register |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 747 | } |
| 748 | |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 749 | SDNode *ARMDAGToDAGISel::Select(SDOperand Op) { |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 750 | SDNode *N = Op.Val; |
| 751 | |
| 752 | switch (N->getOpcode()) { |
| 753 | default: |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 754 | return SelectCode(Op); |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 755 | break; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 756 | } |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 757 | return NULL; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 758 | } |
| 759 | |
| 760 | } // end anonymous namespace |
| 761 | |
| 762 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 763 | /// ARM-specific DAG, ready for instruction scheduling. |
| 764 | /// |
| 765 | FunctionPass *llvm::createARMISelDag(TargetMachine &TM) { |
| 766 | return new ARMDAGToDAGISel(TM); |
| 767 | } |