blob: 32730855734d19359736f277f56d55dc758fe6a1 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm, Domain d> {
522 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
524 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
526}
527
528multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000529 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
530 string asm> {
531 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
532 asm, []>;
533 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
534 (ins DstRC:$src1, x86memop:$src), asm, []>;
535}
536
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000537let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000538defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000539 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000540defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000541 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000542defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543 "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS,
544 VEX_4V;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000545defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000546 "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD,
547 VEX_4V;
548}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000549
550defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
551 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
552defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
553 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
554defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000555 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000556defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000557 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000558
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000559// Conversion Instructions Intrinsics - Match intrinsics which expect MM
560// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000561multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
562 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
563 string asm, Domain d> {
564 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
565 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
566 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
567 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
568}
569
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000570multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
571 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
572 string asm> {
573 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
574 [(set DstRC:$dst, (Int SrcRC:$src))]>;
575 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
576 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
577}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000578
579multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
580 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
581 PatFrag ld_frag, string asm, Domain d> {
582 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
583 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
584 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
585 (ins DstRC:$src1, x86memop:$src2), asm,
586 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
587}
588
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000589multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
590 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
591 PatFrag ld_frag, string asm> {
592 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
593 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
594 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
595 (ins DstRC:$src1, x86memop:$src2), asm,
596 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
597}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599let isAsmParserOnly = 1 in {
600 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
601 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
602 VEX;
603 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
604 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
605 VEX;
606}
607defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
608 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
609defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
610 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
611
612
613let Constraints = "$src1 = $dst" in {
614 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
615 int_x86_sse_cvtsi2ss, i32mem, loadi32,
616 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
617 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
618 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
619 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
620}
621
622// Instructions below don't have an AVX form.
623defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
624 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
625 SSEPackedSingle>, TB;
626defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
627 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
628 SSEPackedDouble>, TB, OpSize;
629defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
630 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
631 SSEPackedSingle>, TB;
632defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
633 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
634 SSEPackedDouble>, TB, OpSize;
635defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
636 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
637 SSEPackedDouble>, TB, OpSize;
638let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000639 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
640 int_x86_sse_cvtpi2ps,
641 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
642 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000643}
644
645/// SSE 1 Only
646
647// Aliases for intrinsics
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000648let isAsmParserOnly = 1, Pattern = []<dag> in {
649defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
650 int_x86_sse_cvttss2si, f32mem, load,
651 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS;
652defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
653 int_x86_sse2_cvttsd2si, f128mem, load,
654 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD;
655}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000656defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
657 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
658 XS;
659defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
660 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
661 XD;
662
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000663let isAsmParserOnly = 1, Pattern = []<dag> in {
664defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
665 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
666defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
667 "cvtdq2ps\t{$src, $dst|$dst, $src}",
668 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000669defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, f256mem, load,
670 "cvtdq2ps\t{$src, $dst|$dst, $src}",
671 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000672}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000673let Pattern = []<dag> in {
674defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
675 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
676defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
677 "cvtdq2ps\t{$src, $dst|$dst, $src}",
678 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
679}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000680
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000681/// SSE 2 Only
682
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000683// Convert scalar double to scalar single
684let isAsmParserOnly = 1 in {
685def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
686 (ins FR64:$src1, FR64:$src2),
687 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
688 VEX_4V;
689def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
690 (ins FR64:$src1, f64mem:$src2),
691 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000692 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000693}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000694def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
695 "cvtsd2ss\t{$src, $dst|$dst, $src}",
696 [(set FR32:$dst, (fround FR64:$src))]>;
697def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
698 "cvtsd2ss\t{$src, $dst|$dst, $src}",
699 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
700 Requires<[HasSSE2, OptForSize]>;
701
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000702let isAsmParserOnly = 1 in
703defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
704 int_x86_sse2_cvtsd2ss, f64mem, load,
705 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">,
706 XS, VEX_4V;
707let Constraints = "$src1 = $dst" in
708defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
709 int_x86_sse2_cvtsd2ss, f64mem, load,
710 "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000711
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000712// Convert scalar single to scalar double
713let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
714def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
715 (ins FR32:$src1, FR32:$src2),
716 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000717 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000718def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
719 (ins FR32:$src1, f32mem:$src2),
720 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000721 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000722}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000723def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
724 "cvtss2sd\t{$src, $dst|$dst, $src}",
725 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
726 Requires<[HasSSE2]>;
727def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
728 "cvtss2sd\t{$src, $dst|$dst, $src}",
729 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
730 Requires<[HasSSE2, OptForSize]>;
731
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000732let isAsmParserOnly = 1 in {
733def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
734 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
735 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
736 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
737 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000738 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000739def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
740 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
741 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
742 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
743 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000744 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000745}
746let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000747def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
748 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
749 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
750 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
751 VR128:$src2))]>, XS,
752 Requires<[HasSSE2]>;
753def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
754 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
755 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
756 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
757 (load addr:$src2)))]>, XS,
758 Requires<[HasSSE2]>;
759}
760
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000761def : Pat<(extloadf32 addr:$src),
762 (CVTSS2SDrr (MOVSSrm addr:$src))>,
763 Requires<[HasSSE2, OptForSpeed]>;
764
765// Convert doubleword to packed single/double fp
766let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
767def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
768 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
769 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000770 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000771def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
772 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
773 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
774 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000775 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000776}
777def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
778 "cvtdq2ps\t{$src, $dst|$dst, $src}",
779 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
780 TB, Requires<[HasSSE2]>;
781def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
782 "cvtdq2ps\t{$src, $dst|$dst, $src}",
783 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
784 (bitconvert (memopv2i64 addr:$src))))]>,
785 TB, Requires<[HasSSE2]>;
786
787// FIXME: why the non-intrinsic version is described as SSE3?
788let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
789def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
790 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
791 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000792 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000793def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
794 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
795 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
796 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000797 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000798}
799def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
800 "cvtdq2pd\t{$src, $dst|$dst, $src}",
801 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
802 XS, Requires<[HasSSE2]>;
803def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
804 "cvtdq2pd\t{$src, $dst|$dst, $src}",
805 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
806 (bitconvert (memopv2i64 addr:$src))))]>,
807 XS, Requires<[HasSSE2]>;
808
809// Convert packed single/double fp to doubleword
810let isAsmParserOnly = 1 in {
811def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000812 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000813def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000814 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
815def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
816 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
817def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
818 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000819}
820def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
821 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
822def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
823 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
824
825let isAsmParserOnly = 1 in {
826def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
827 "cvtps2dq\t{$src, $dst|$dst, $src}",
828 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
829 VEX;
830def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
831 (ins f128mem:$src),
832 "cvtps2dq\t{$src, $dst|$dst, $src}",
833 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
834 (memop addr:$src)))]>, VEX;
835}
836def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
837 "cvtps2dq\t{$src, $dst|$dst, $src}",
838 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
839def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
840 "cvtps2dq\t{$src, $dst|$dst, $src}",
841 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
842 (memop addr:$src)))]>;
843
844let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
845def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
846 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000848 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000849def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
850 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
851 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
852 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000853 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000854}
855def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
856 "cvtpd2dq\t{$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
858 XD, Requires<[HasSSE2]>;
859def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
860 "cvtpd2dq\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
862 (memop addr:$src)))]>,
863 XD, Requires<[HasSSE2]>;
864
865
866// Convert with truncation packed single/double fp to doubleword
867let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
868def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
869 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
870def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
871 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000872def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
873 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
874def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
875 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000876}
877def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
878 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
879def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
880 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
881
882
883let isAsmParserOnly = 1 in {
884def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
885 "vcvttps2dq\t{$src, $dst|$dst, $src}",
886 [(set VR128:$dst,
887 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000888 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000889def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
890 "vcvttps2dq\t{$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
892 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000893 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000894}
895def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
896 "cvttps2dq\t{$src, $dst|$dst, $src}",
897 [(set VR128:$dst,
898 (int_x86_sse2_cvttps2dq VR128:$src))]>,
899 XS, Requires<[HasSSE2]>;
900def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
901 "cvttps2dq\t{$src, $dst|$dst, $src}",
902 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
903 (memop addr:$src)))]>,
904 XS, Requires<[HasSSE2]>;
905
906let isAsmParserOnly = 1 in {
907def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
908 (ins VR128:$src),
909 "cvttpd2dq\t{$src, $dst|$dst, $src}",
910 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
911 VEX;
912def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
913 (ins f128mem:$src),
914 "cvttpd2dq\t{$src, $dst|$dst, $src}",
915 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
916 (memop addr:$src)))]>, VEX;
917}
918def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
919 "cvttpd2dq\t{$src, $dst|$dst, $src}",
920 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
921def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
922 "cvttpd2dq\t{$src, $dst|$dst, $src}",
923 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
924 (memop addr:$src)))]>;
925
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000926let isAsmParserOnly = 1 in {
927// The assembler can recognize rr 256-bit instructions by seeing a ymm
928// register, but the same isn't true when using memory operands instead.
929// Provide other assembly rr and rm forms to address this explicitly.
930def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
931 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
932def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
933 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
934
935// XMM only
936def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
937 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
938def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
939 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
940
941// YMM only
942def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
943 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
944def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
945 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
946}
947
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000948// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000949let isAsmParserOnly = 1, Predicates = [HasAVX] in {
950 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000951def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000952 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000953def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000954 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
955def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
956 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
957def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
958 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000959}
960def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
961 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
962def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
963 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
964
965let isAsmParserOnly = 1 in {
966def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvtps2pd\t{$src, $dst|$dst, $src}",
968 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000969 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000970def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
971 "cvtps2pd\t{$src, $dst|$dst, $src}",
972 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
973 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000974 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000975}
976def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
977 "cvtps2pd\t{$src, $dst|$dst, $src}",
978 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
979 TB, Requires<[HasSSE2]>;
980def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
981 "cvtps2pd\t{$src, $dst|$dst, $src}",
982 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
983 (load addr:$src)))]>,
984 TB, Requires<[HasSSE2]>;
985
986// Convert packed double to packed single
987let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000988// The assembler can recognize rr 256-bit instructions by seeing a ymm
989// register, but the same isn't true when using memory operands instead.
990// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000991def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000992 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
993def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
994 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
995
996// XMM only
997def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
998 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
999def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1000 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1001
1002// YMM only
1003def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1004 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1005def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1006 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001007}
1008def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1009 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1010def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1011 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1012
1013
1014let isAsmParserOnly = 1 in {
1015def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1016 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1017 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1018def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1019 (ins f128mem:$src),
1020 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1021 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1022 (memop addr:$src)))]>;
1023}
1024def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1025 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1026 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1027def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1028 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1029 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1030 (memop addr:$src)))]>;
1031
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001032//===----------------------------------------------------------------------===//
1033// SSE 1 & 2 - Compare Instructions
1034//===----------------------------------------------------------------------===//
1035
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001036// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001037multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001038 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001039 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001040 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001041 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001042 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001043 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001044 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001045 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001046 // Accept explicit immediate argument form instead of comparison code.
1047 let isAsmParserOnly = 1 in {
1048 def rr_alt : SIi8<0xC2, MRMSrcReg,
1049 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1050 asm_alt, []>;
1051 let mayLoad = 1 in
1052 def rm_alt : SIi8<0xC2, MRMSrcMem,
1053 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1054 asm_alt, []>;
1055 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001056}
1057
1058let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001059 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1060 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1061 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1062 XS, VEX_4V;
1063 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1064 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1065 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1066 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001067}
1068
1069let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001070 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1071 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1072 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1073 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1074 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1075 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1076}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001077
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001078multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1079 Intrinsic Int, string asm> {
1080 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1081 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1082 [(set VR128:$dst, (Int VR128:$src1,
1083 VR128:$src, imm:$cc))]>;
1084 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1085 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1086 [(set VR128:$dst, (Int VR128:$src1,
1087 (load addr:$src), imm:$cc))]>;
1088}
1089
1090// Aliases to match intrinsics which expect XMM operand(s).
1091let isAsmParserOnly = 1 in {
1092 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1093 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1094 XS, VEX_4V;
1095 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1096 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1097 XD, VEX_4V;
1098}
1099let Constraints = "$src1 = $dst" in {
1100 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1101 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1102 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1103 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1104}
1105
1106
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001107// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1108multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1109 ValueType vt, X86MemOperand x86memop,
1110 PatFrag ld_frag, string OpcodeStr, Domain d> {
1111 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1112 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1113 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1114 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1115 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1116 [(set EFLAGS, (OpNode (vt RC:$src1),
1117 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001118}
1119
Evan Cheng24f2ea32007-09-14 21:48:26 +00001120let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001121 let isAsmParserOnly = 1 in {
1122 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1123 "ucomiss", SSEPackedSingle>, VEX;
1124 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1125 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1126 let Pattern = []<dag> in {
1127 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1128 "comiss", SSEPackedSingle>, VEX;
1129 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1130 "comisd", SSEPackedDouble>, OpSize, VEX;
1131 }
1132
1133 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1134 load, "ucomiss", SSEPackedSingle>, VEX;
1135 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1136 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1137
1138 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1139 load, "comiss", SSEPackedSingle>, VEX;
1140 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1141 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1142 }
1143 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1144 "ucomiss", SSEPackedSingle>, TB;
1145 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1146 "ucomisd", SSEPackedDouble>, TB, OpSize;
1147
1148 let Pattern = []<dag> in {
1149 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1150 "comiss", SSEPackedSingle>, TB;
1151 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1152 "comisd", SSEPackedDouble>, TB, OpSize;
1153 }
1154
1155 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1156 load, "ucomiss", SSEPackedSingle>, TB;
1157 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1158 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1159
1160 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1161 "comiss", SSEPackedSingle>, TB;
1162 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1163 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001164} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001165
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001166// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1167multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1168 Intrinsic Int, string asm, string asm_alt,
1169 Domain d> {
1170 def rri : PIi8<0xC2, MRMSrcReg,
1171 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1172 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1173 def rmi : PIi8<0xC2, MRMSrcMem,
1174 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1175 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001176 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001177 let isAsmParserOnly = 1 in {
1178 def rri_alt : PIi8<0xC2, MRMSrcReg,
1179 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1180 asm_alt, [], d>;
1181 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1182 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1183 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001184 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001185}
1186
1187let isAsmParserOnly = 1 in {
1188 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1189 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1190 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1191 SSEPackedSingle>, VEX_4V;
1192 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1193 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001194 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001195 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes7dbf7d82010-07-13 22:06:38 +00001196 let Pattern = []<dag> in {
1197 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_sse_cmp_ps,
1198 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1199 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1200 SSEPackedSingle>, VEX_4V;
1201 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_sse2_cmp_pd,
1202 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1203 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1204 SSEPackedDouble>, OpSize, VEX_4V;
1205 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001206}
1207let Constraints = "$src1 = $dst" in {
1208 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1209 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1210 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1211 SSEPackedSingle>, TB;
1212 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1213 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1214 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1215 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001216}
1217
1218def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1219 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1220def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1221 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1222def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1223 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1224def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1225 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1226
1227//===----------------------------------------------------------------------===//
1228// SSE 1 & 2 - Shuffle Instructions
1229//===----------------------------------------------------------------------===//
1230
1231/// sse12_shuffle - sse 1 & 2 shuffle instructions
1232multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1233 ValueType vt, string asm, PatFrag mem_frag,
1234 Domain d, bit IsConvertibleToThreeAddress = 0> {
1235 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1236 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1237 [(set VR128:$dst, (vt (shufp:$src3
1238 VR128:$src1, (mem_frag addr:$src2))))], d>;
1239 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1240 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1241 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1242 [(set VR128:$dst,
1243 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1244}
1245
1246let isAsmParserOnly = 1 in {
1247 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1248 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1249 memopv4f32, SSEPackedSingle>, VEX_4V;
1250 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1251 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1252 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1253}
1254
1255let Constraints = "$src1 = $dst" in {
1256 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1257 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1258 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1259 TB;
1260 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1261 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1262 memopv2f64, SSEPackedDouble>, TB, OpSize;
1263}
1264
1265//===----------------------------------------------------------------------===//
1266// SSE 1 & 2 - Unpack Instructions
1267//===----------------------------------------------------------------------===//
1268
1269/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1270multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1271 PatFrag mem_frag, RegisterClass RC,
1272 X86MemOperand x86memop, string asm,
1273 Domain d> {
1274 def rr : PI<opc, MRMSrcReg,
1275 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1276 asm, [(set RC:$dst,
1277 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1278 def rm : PI<opc, MRMSrcMem,
1279 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1280 asm, [(set RC:$dst,
1281 (vt (OpNode RC:$src1,
1282 (mem_frag addr:$src2))))], d>;
1283}
1284
1285let AddedComplexity = 10 in {
1286 let isAsmParserOnly = 1 in {
1287 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1288 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1289 SSEPackedSingle>, VEX_4V;
1290 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1291 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1292 SSEPackedDouble>, OpSize, VEX_4V;
1293 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1294 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1295 SSEPackedSingle>, VEX_4V;
1296 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1297 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1298 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001299
1300 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1301 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1302 SSEPackedSingle>, VEX_4V;
1303 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1304 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1305 SSEPackedDouble>, OpSize, VEX_4V;
1306 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1307 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1308 SSEPackedSingle>, VEX_4V;
1309 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1310 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1311 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001312 }
1313
1314 let Constraints = "$src1 = $dst" in {
1315 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1316 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1317 SSEPackedSingle>, TB;
1318 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1319 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1320 SSEPackedDouble>, TB, OpSize;
1321 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1322 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1323 SSEPackedSingle>, TB;
1324 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1325 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1326 SSEPackedDouble>, TB, OpSize;
1327 } // Constraints = "$src1 = $dst"
1328} // AddedComplexity
1329
1330//===----------------------------------------------------------------------===//
1331// SSE 1 & 2 - Extract Floating-Point Sign mask
1332//===----------------------------------------------------------------------===//
1333
1334/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1335multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1336 Domain d> {
1337 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1338 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1339 [(set GR32:$dst, (Int RC:$src))], d>;
1340}
1341
1342// Mask creation
1343defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1344 SSEPackedSingle>, TB;
1345defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1346 SSEPackedDouble>, TB, OpSize;
1347
1348let isAsmParserOnly = 1 in {
1349 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1350 "movmskps", SSEPackedSingle>, VEX;
1351 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1352 "movmskpd", SSEPackedDouble>, OpSize,
1353 VEX;
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001354 // FIXME: merge with multiclass above when the intrinsics come.
1355 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1356 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1357 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1358 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1359 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001360}
1361
1362//===----------------------------------------------------------------------===//
1363// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1364//===----------------------------------------------------------------------===//
1365
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001366// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1367// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001368
1369// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001370let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001371 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001372 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001373def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1374 [(set FR32:$dst, fp32imm0)]>,
1375 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001376def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1377 [(set FR64:$dst, fpimm0)]>,
1378 Requires<[HasSSE2]>, TB, OpSize;
1379}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001380
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001381// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1382// bits are disregarded.
1383let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001384def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001385 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001386def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1387 "movapd\t{$src, $dst|$dst, $src}", []>;
1388}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001389
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001390// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1391// bits are disregarded.
1392let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001393def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001394 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001395 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001396def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1397 "movapd\t{$src, $dst|$dst, $src}",
1398 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1399}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001400
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001401//===----------------------------------------------------------------------===//
1402// SSE 1 & 2 - Logical Instructions
1403//===----------------------------------------------------------------------===//
1404
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001405/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1406///
1407multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001408 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001409 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001410 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1411 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001412
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001413 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1414 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001415 }
1416
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001417 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001418 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1419 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001420
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001421 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1422 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001423 }
1424}
1425
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001426// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001427let mayLoad = 0 in {
1428 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1429 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1430 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1431}
Bill Wendlingddd35322007-05-02 23:11:52 +00001432
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001433let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001434 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001435
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001436/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1437///
1438multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1439 SDNode OpNode, int HasPat = 0,
1440 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001441 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001442 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001443 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001444 !if(HasPat, Pattern[0], // rr
1445 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1446 VR128:$src2)))]),
1447 !if(HasPat, Pattern[2], // rm
1448 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001449 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001450 VEX_4V;
1451
1452 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001453 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001454 !if(HasPat, Pattern[1], // rr
1455 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1456 (bc_v2i64 (v2f64
1457 VR128:$src2))))]),
1458 !if(HasPat, Pattern[3], // rm
1459 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001460 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001461 OpSize, VEX_4V;
1462 }
1463 let Constraints = "$src1 = $dst" in {
1464 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001465 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001466 !if(HasPat, Pattern[0], // rr
1467 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1468 VR128:$src2)))]),
1469 !if(HasPat, Pattern[2], // rm
1470 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1471 (memopv2i64 addr:$src2)))])>, TB;
1472
1473 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001474 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001475 !if(HasPat, Pattern[1], // rr
1476 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1477 (bc_v2i64 (v2f64
1478 VR128:$src2))))]),
1479 !if(HasPat, Pattern[3], // rm
1480 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1481 (memopv2i64 addr:$src2)))])>,
1482 TB, OpSize;
1483 }
1484}
1485
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001486/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1487///
1488let isAsmParserOnly = 1 in {
1489multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1490 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1491 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1492
1493 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1494 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1495}
1496}
1497
1498// AVX 256-bit packed logical ops forms
1499defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1500defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1501defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1502let isCommutable = 0 in
1503 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1504
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001505defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1506defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1507defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1508let isCommutable = 0 in
1509 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1510 // single r+r
1511 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1512 (bc_v2i64 (v4i32 immAllOnesV))),
1513 VR128:$src2)))],
1514 // double r+r
1515 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1516 (bc_v2i64 (v2f64 VR128:$src2))))],
1517 // single r+m
1518 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1519 (bc_v2i64 (v4i32 immAllOnesV))),
1520 (memopv2i64 addr:$src2))))],
1521 // double r+m
1522 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1523 (memopv2i64 addr:$src2)))]]>;
1524
1525//===----------------------------------------------------------------------===//
1526// SSE 1 & 2 - Arithmetic Instructions
1527//===----------------------------------------------------------------------===//
1528
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001529/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001530/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001531///
Dan Gohman20382522007-07-10 00:05:58 +00001532/// In addition, we also have a special variant of the scalar form here to
1533/// represent the associated intrinsic operation. This form is unlike the
1534/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001535/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001536///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001537/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001538///
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001539multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1540 bit Is2Addr = 1> {
1541 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1542 OpNode, FR32, f32mem, Is2Addr>, XS;
1543 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1544 OpNode, FR64, f64mem, Is2Addr>, XD;
1545}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001546
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001547multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1548 bit Is2Addr = 1> {
1549 let mayLoad = 0 in {
1550 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1551 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1552 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1553 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001554 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001555}
Bill Wendlingddd35322007-05-02 23:11:52 +00001556
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001557multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1558 SDNode OpNode> {
1559 let mayLoad = 0 in {
1560 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1561 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1562 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1563 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1564 }
1565}
1566
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001567multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
1568 bit Is2Addr = 1> {
1569 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1570 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1571 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1572 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1573}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001574
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001575multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
1576 bit Is2Addr = 1> {
1577 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1578 !strconcat(OpcodeStr, "ps"), "", "_ps", f128mem, memopv4f32,
1579 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001580
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001581 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1582 !strconcat(OpcodeStr, "pd"), "2", "_pd", f128mem, memopv2f64,
1583 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001584}
Bill Wendlingddd35322007-05-02 23:11:52 +00001585
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001586// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001587let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001588 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001589 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1590 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001591 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001592 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1593 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001594
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001595 let isCommutable = 0 in {
1596 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001597 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1598 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001599 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001600 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1601 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001602 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001603 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
1604 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001605 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001606 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
1607 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001608 }
Dan Gohman20382522007-07-10 00:05:58 +00001609}
1610
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001611let Constraints = "$src1 = $dst" in {
1612 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1613 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1614 basic_sse12_fp_binop_s_int<0x58, "add">;
1615 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1616 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1617 basic_sse12_fp_binop_s_int<0x59, "mul">;
1618
1619 let isCommutable = 0 in {
1620 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1621 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1622 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1623 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1624 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1625 basic_sse12_fp_binop_s_int<0x5E, "div">;
1626 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1627 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1628 basic_sse12_fp_binop_s_int<0x5F, "max">,
1629 basic_sse12_fp_binop_p_int<0x5F, "max">;
1630 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1631 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1632 basic_sse12_fp_binop_s_int<0x5D, "min">,
1633 basic_sse12_fp_binop_p_int<0x5D, "min">;
1634 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001635}
Bill Wendlingddd35322007-05-02 23:11:52 +00001636
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001637/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001638/// In addition, we also have a special variant of the scalar form here to
1639/// represent the associated intrinsic operation. This form is unlike the
1640/// plain scalar form, in that it takes an entire vector (instead of a
1641/// scalar) and leaves the top elements undefined.
1642///
1643/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001644
1645/// sse1_fp_unop_s - SSE1 unops in scalar form.
1646multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001647 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001648 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001649 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001650 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001651 // For scalar unary operations, fold a load into the operation
1652 // only in OptForSize mode. It eliminates an instruction, but it also
1653 // eliminates a whole-register clobber (the load), so it introduces a
1654 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001655 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001656 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001657 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001658 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001659 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001660 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001661 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001662 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001663 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001664 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001665}
Dan Gohman20382522007-07-10 00:05:58 +00001666
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001667/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1668multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1669 SDNode OpNode, Intrinsic F32Int> {
1670 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
1671 !strconcat(!strconcat("v", OpcodeStr),
1672 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1673 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
1674 !strconcat(!strconcat("v", OpcodeStr),
1675 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001676 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001677 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
1678 (ins VR128:$src1, VR128:$src2),
1679 !strconcat(!strconcat("v", OpcodeStr),
1680 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1681 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
1682 (ins VR128:$src1, ssmem:$src2),
1683 !strconcat(!strconcat("v", OpcodeStr),
1684 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1685}
1686
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001687/// sse1_fp_unop_p - SSE1 unops in packed form.
1688multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1689 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1690 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1691 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1692 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1693 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1694 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1695}
1696
1697/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1698multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1699 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1700 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1701 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1702 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1703 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1704 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1705}
1706
1707/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1708multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1709 Intrinsic V4F32Int> {
1710 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1711 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1712 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1713 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1714 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1715 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1716}
1717
1718
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001719/// sse2_fp_unop_s - SSE2 unops in scalar form.
1720multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1721 SDNode OpNode, Intrinsic F64Int> {
1722 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1723 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1724 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001725 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1726 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001727 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001728 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1729 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001730 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1731 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1732 [(set VR128:$dst, (F64Int VR128:$src))]>;
1733 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1734 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1735 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1736}
1737
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001738/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1739multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1740 SDNode OpNode, Intrinsic F64Int> {
1741 def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1742 !strconcat(OpcodeStr,
1743 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1744 def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
1745 (ins FR64:$src1, f64mem:$src2),
1746 !strconcat(OpcodeStr,
1747 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1748 def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
1749 (ins VR128:$src1, VR128:$src2),
1750 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1751 []>;
1752 def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
1753 (ins VR128:$src1, sdmem:$src2),
1754 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1755 []>;
1756}
1757
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001758/// sse2_fp_unop_p - SSE2 unops in vector forms.
1759multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1760 SDNode OpNode> {
1761 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1762 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1763 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1764 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1765 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1766 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1767}
1768
1769/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1770multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1771 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1772 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1773 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1774 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1775 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1776 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1777}
1778
1779/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1780multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1781 Intrinsic V2F64Int> {
1782 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1783 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1784 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1785 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1786 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1787 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1788}
1789
1790let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001791 // Square root.
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001792 defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001793 sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
1794 VEX_4V;
1795
1796 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1797 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1798 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1799 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1800 VEX;
1801
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001802 // Reciprocal approximations. Note that these typically require refinement
1803 // in order to obtain suitable precision.
1804 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt,
1805 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001806 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
1807 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>, VEX;
1808
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001809 defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
1810 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001811 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
1812 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001813}
1814
Dan Gohman20382522007-07-10 00:05:58 +00001815// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001816defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001817 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1818 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001819 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001820 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1821 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001822
1823// Reciprocal approximations. Note that these typically require refinement
1824// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001825defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001826 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1827 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001828defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001829 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1830 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001831
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001832// There is no f64 version of the reciprocal approximation instructions.
1833
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001834//===----------------------------------------------------------------------===//
1835// SSE 1 & 2 - Non-temporal stores
1836//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001837
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001838let isAsmParserOnly = 1 in {
1839 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1840 (ins i128mem:$dst, VR128:$src),
1841 "movntps\t{$src, $dst|$dst, $src}",
1842 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1843 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1844 (ins i128mem:$dst, VR128:$src),
1845 "movntpd\t{$src, $dst|$dst, $src}",
1846 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
1847
1848 let ExeDomain = SSEPackedInt in
1849 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
1850 (ins f128mem:$dst, VR128:$src),
1851 "movntdq\t{$src, $dst|$dst, $src}",
1852 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
1853
1854 let AddedComplexity = 400 in { // Prefer non-temporal versions
1855 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
1856 (ins f128mem:$dst, VR128:$src),
1857 "movntps\t{$src, $dst|$dst, $src}",
1858 [(alignednontemporalstore (v4f32 VR128:$src),
1859 addr:$dst)]>, VEX;
1860 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
1861 (ins f128mem:$dst, VR128:$src),
1862 "movntpd\t{$src, $dst|$dst, $src}",
1863 [(alignednontemporalstore (v2f64 VR128:$src),
1864 addr:$dst)]>, VEX;
1865 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
1866 (ins f128mem:$dst, VR128:$src),
1867 "movntdq\t{$src, $dst|$dst, $src}",
1868 [(alignednontemporalstore (v2f64 VR128:$src),
1869 addr:$dst)]>, VEX;
1870 let ExeDomain = SSEPackedInt in
1871 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
1872 (ins f128mem:$dst, VR128:$src),
1873 "movntdq\t{$src, $dst|$dst, $src}",
1874 [(alignednontemporalstore (v4f32 VR128:$src),
1875 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00001876
1877 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
1878 (ins f256mem:$dst, VR256:$src),
1879 "movntps\t{$src, $dst|$dst, $src}",
1880 [(alignednontemporalstore (v8f32 VR256:$src),
1881 addr:$dst)]>, VEX;
1882 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
1883 (ins f256mem:$dst, VR256:$src),
1884 "movntpd\t{$src, $dst|$dst, $src}",
1885 [(alignednontemporalstore (v4f64 VR256:$src),
1886 addr:$dst)]>, VEX;
1887 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
1888 (ins f256mem:$dst, VR256:$src),
1889 "movntdq\t{$src, $dst|$dst, $src}",
1890 [(alignednontemporalstore (v4f64 VR256:$src),
1891 addr:$dst)]>, VEX;
1892 let ExeDomain = SSEPackedInt in
1893 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
1894 (ins f256mem:$dst, VR256:$src),
1895 "movntdq\t{$src, $dst|$dst, $src}",
1896 [(alignednontemporalstore (v8f32 VR256:$src),
1897 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001898 }
1899}
1900
David Greene8939b0d2010-02-16 20:50:18 +00001901def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001902 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001903 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001904def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1905 "movntpd\t{$src, $dst|$dst, $src}",
1906 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001907
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001908let ExeDomain = SSEPackedInt in
1909def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1910 "movntdq\t{$src, $dst|$dst, $src}",
1911 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
1912
David Greene8939b0d2010-02-16 20:50:18 +00001913let AddedComplexity = 400 in { // Prefer non-temporal versions
1914def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1915 "movntps\t{$src, $dst|$dst, $src}",
1916 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001917def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1918 "movntpd\t{$src, $dst|$dst, $src}",
1919 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00001920
1921def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1922 "movntdq\t{$src, $dst|$dst, $src}",
1923 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1924
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001925let ExeDomain = SSEPackedInt in
1926def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1927 "movntdq\t{$src, $dst|$dst, $src}",
1928 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1929
1930// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00001931def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1932 "movnti\t{$src, $dst|$dst, $src}",
1933 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1934 TB, Requires<[HasSSE2]>;
1935
1936def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1937 "movnti\t{$src, $dst|$dst, $src}",
1938 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1939 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001940
David Greene8939b0d2010-02-16 20:50:18 +00001941}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001942def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1943 "movnti\t{$src, $dst|$dst, $src}",
1944 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
1945 TB, Requires<[HasSSE2]>;
1946
1947//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001948// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001949//===----------------------------------------------------------------------===//
1950
1951// Prefetch intrinsic.
1952def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1953 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1954def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1955 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1956def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1957 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1958def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1959 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
1960
Bill Wendlingddd35322007-05-02 23:11:52 +00001961// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001962def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1963 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001964
Bill Wendlingddd35322007-05-02 23:11:52 +00001965// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001966// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001967// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001968// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001969let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001970 isCodeGenOnly = 1 in {
1971def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1972 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1973def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1974 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1975let ExeDomain = SSEPackedInt in
1976def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001977 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001978}
Bill Wendlingddd35322007-05-02 23:11:52 +00001979
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001980def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1981def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1982def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001983
Dan Gohman874cada2010-02-28 00:17:42 +00001984def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001985 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001986
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001987//===----------------------------------------------------------------------===//
1988// SSE 1 & 2 - Load/Store XCSR register
1989//===----------------------------------------------------------------------===//
1990
1991let isAsmParserOnly = 1 in {
1992 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
1993 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
1994 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
1995 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
1996}
1997
1998def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
1999 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2000def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2001 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2002
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002003//===---------------------------------------------------------------------===//
2004// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2005//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002006let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002007
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002008let isAsmParserOnly = 1 in {
2009 let neverHasSideEffects = 1 in
2010 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2011 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2012 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2013 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2014
2015 let canFoldAsLoad = 1, mayLoad = 1 in {
2016 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2017 "movdqa\t{$src, $dst|$dst, $src}",
2018 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>,
2019 VEX;
2020 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2021 "vmovdqu\t{$src, $dst|$dst, $src}",
2022 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002023 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002024 }
2025
2026 let mayStore = 1 in {
2027 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2028 (ins i128mem:$dst, VR128:$src),
2029 "movdqa\t{$src, $dst|$dst, $src}",
2030 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>, VEX;
2031 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2032 "vmovdqu\t{$src, $dst|$dst, $src}",
2033 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002034 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002035 }
2036}
2037
Chris Lattnerf77e0372008-01-11 06:59:07 +00002038let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002039def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002040 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002041
2042let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002043def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002044 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002045 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002046def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002047 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002048 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002049 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002050}
2051
2052let mayStore = 1 in {
2053def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2054 "movdqa\t{$src, $dst|$dst, $src}",
2055 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002056def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002057 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002058 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002059 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002060}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002061
Dan Gohman4106f372007-07-18 20:23:34 +00002062// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002063let isAsmParserOnly = 1 in {
2064let canFoldAsLoad = 1 in
2065def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2066 "vmovdqu\t{$src, $dst|$dst, $src}",
2067 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002068 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002069def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2070 "vmovdqu\t{$src, $dst|$dst, $src}",
2071 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002072 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002073}
2074
Dan Gohman15511cf2008-12-03 18:15:48 +00002075let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002076def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002077 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002078 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2079 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002080def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002081 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002082 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2083 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002084
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002085} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002086
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002087//===---------------------------------------------------------------------===//
2088// SSE2 - Packed Integer Arithmetic Instructions
2089//===---------------------------------------------------------------------===//
2090
2091let ExeDomain = SSEPackedInt in { // SSE integer instructions
2092
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002093multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002094 bit IsCommutable = 0, bit Is2Addr = 1> {
2095 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002096 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002097 (ins VR128:$src1, VR128:$src2),
2098 !if(Is2Addr,
2099 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2100 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2101 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002102 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002103 (ins VR128:$src1, i128mem:$src2),
2104 !if(Is2Addr,
2105 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2106 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2107 [(set VR128:$dst, (IntId VR128:$src1,
2108 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002109}
Chris Lattner8139e282006-10-07 18:39:00 +00002110
Evan Cheng22b942a2008-05-03 00:52:09 +00002111multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002112 string OpcodeStr, Intrinsic IntId,
2113 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002114 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002115 (ins VR128:$src1, VR128:$src2),
2116 !if(Is2Addr,
2117 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2118 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2119 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002120 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002121 (ins VR128:$src1, i128mem:$src2),
2122 !if(Is2Addr,
2123 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2124 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2125 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002126 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002127 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002128 (ins VR128:$src1, i32i8imm:$src2),
2129 !if(Is2Addr,
2130 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2131 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2132 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002133}
2134
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002135/// PDI_binop_rm - Simple SSE2 binary operator.
2136multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002137 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2138 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002139 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002140 (ins VR128:$src1, VR128:$src2),
2141 !if(Is2Addr,
2142 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2143 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2144 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002145 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002146 (ins VR128:$src1, i128mem:$src2),
2147 !if(Is2Addr,
2148 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2149 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2150 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002151 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002152}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002153
2154/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2155///
2156/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2157/// to collapse (bitconvert VT to VT) into its operand.
2158///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002159multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002160 bit IsCommutable = 0, bit Is2Addr = 1> {
2161 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002162 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002163 (ins VR128:$src1, VR128:$src2),
2164 !if(Is2Addr,
2165 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2166 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2167 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002168 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002169 (ins VR128:$src1, i128mem:$src2),
2170 !if(Is2Addr,
2171 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2172 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2173 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002174}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002175
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002176} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002177
2178// 128-bit Integer Arithmetic
2179
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002180let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002181defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2182defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2183defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2184defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2185defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2186defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2187defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2188defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2189defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002190
2191// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002192defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002193 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002194defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002195 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002196defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002197 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002198defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002199 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002200defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002201 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002202defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002203 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002204defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002205 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002206defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002207 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002208defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002209 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002210defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002211 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002212defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002213 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002214defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002215 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002216defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002217 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002218defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002219 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002220defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002221 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002222defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002223 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002224defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002225 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002226defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002227 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002228defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002229 VEX_4V;
2230}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002231
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002232let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002233defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2234defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2235defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2236defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2237defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002238defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2239defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2240defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002241defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002242
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002243// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002244defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2245defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2246defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2247defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002248defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2249defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2250defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2251defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2252defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2253defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2254defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2255defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2256defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2257defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2258defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2259defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2260defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2261defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2262defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002263
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002264} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002265
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002266//===---------------------------------------------------------------------===//
2267// SSE2 - Packed Integer Logical Instructions
2268//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002269
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002270let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002271defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2272 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2273 VEX_4V;
2274defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2275 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2276 VEX_4V;
2277defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2278 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2279 VEX_4V;
2280
2281defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2282 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2283 VEX_4V;
2284defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2285 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2286 VEX_4V;
2287defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2288 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2289 VEX_4V;
2290
2291defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2292 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2293 VEX_4V;
2294defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2295 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2296 VEX_4V;
2297
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002298defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2299defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2300defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002301
2302let ExeDomain = SSEPackedInt in {
2303 let neverHasSideEffects = 1 in {
2304 // 128-bit logical shifts.
2305 def VPSLLDQri : PDIi8<0x73, MRM7r,
2306 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2307 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2308 VEX_4V;
2309 def VPSRLDQri : PDIi8<0x73, MRM3r,
2310 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2311 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2312 VEX_4V;
2313 // PSRADQri doesn't exist in SSE[1-3].
2314 }
2315 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2316 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2317 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2318 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2319 VR128:$src2)))]>, VEX_4V;
2320
2321 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2322 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2323 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2324 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2325 (memopv2i64 addr:$src2))))]>,
2326 VEX_4V;
2327}
2328}
2329
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002330let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002331defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2332 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2333defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2334 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2335defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2336 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002337
Evan Cheng22b942a2008-05-03 00:52:09 +00002338defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2339 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2340defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2341 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002342defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002343 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002344
Evan Cheng22b942a2008-05-03 00:52:09 +00002345defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2346 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002347defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002348 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002349
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002350defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2351defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2352defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002353
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002354let ExeDomain = SSEPackedInt in {
2355 let neverHasSideEffects = 1 in {
2356 // 128-bit logical shifts.
2357 def PSLLDQri : PDIi8<0x73, MRM7r,
2358 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2359 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2360 def PSRLDQri : PDIi8<0x73, MRM3r,
2361 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2362 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2363 // PSRADQri doesn't exist in SSE[1-3].
2364 }
2365 def PANDNrr : PDI<0xDF, MRMSrcReg,
2366 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2367 "pandn\t{$src2, $dst|$dst, $src2}",
2368 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2369 VR128:$src2)))]>;
2370
2371 def PANDNrm : PDI<0xDF, MRMSrcMem,
2372 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2373 "pandn\t{$src2, $dst|$dst, $src2}",
2374 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2375 (memopv2i64 addr:$src2))))]>;
2376}
2377} // Constraints = "$src1 = $dst"
2378
Chris Lattner6970eda2006-10-07 19:49:05 +00002379let Predicates = [HasSSE2] in {
2380 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002381 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002382 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002383 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002384 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2385 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2386 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2387 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002388 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002389 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002390
2391 // Shift up / down and insert zero's.
2392 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002393 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002394 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002395 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002396}
2397
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002398//===---------------------------------------------------------------------===//
2399// SSE2 - Packed Integer Comparison Instructions
2400//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002401
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002402let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002403 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2404 0>, VEX_4V;
2405 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2406 0>, VEX_4V;
2407 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2408 0>, VEX_4V;
2409 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2410 0>, VEX_4V;
2411 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2412 0>, VEX_4V;
2413 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2414 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002415}
2416
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002417let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002418 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2419 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2420 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002421 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2422 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2423 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2424} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002425
Nate Begeman30a0de92008-07-17 16:51:19 +00002426def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002427 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002428def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002429 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002430def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002431 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002432def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002433 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002434def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002435 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002436def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002437 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2438
Nate Begeman30a0de92008-07-17 16:51:19 +00002439def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002440 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002441def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002442 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002443def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002444 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002445def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002446 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002447def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002448 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002449def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002450 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2451
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002452//===---------------------------------------------------------------------===//
2453// SSE2 - Packed Integer Pack Instructions
2454//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002455
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002456let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002457defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002458 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002459defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002460 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002461defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002462 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002463}
2464
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002465let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002466defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2467defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2468defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002469} // Constraints = "$src1 = $dst"
2470
2471//===---------------------------------------------------------------------===//
2472// SSE2 - Packed Integer Shuffle Instructions
2473//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002474
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002475let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002476multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2477 PatFrag bc_frag> {
2478def ri : Ii8<0x70, MRMSrcReg,
2479 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2480 !strconcat(OpcodeStr,
2481 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2482 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2483 (undef))))]>;
2484def mi : Ii8<0x70, MRMSrcMem,
2485 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2486 !strconcat(OpcodeStr,
2487 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2488 [(set VR128:$dst, (vt (pshuf_frag:$src2
2489 (bc_frag (memopv2i64 addr:$src1)),
2490 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002491}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002492} // ExeDomain = SSEPackedInt
2493
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002494let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002495 let AddedComplexity = 5 in
2496 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2497 VEX;
2498
2499 // SSE2 with ImmT == Imm8 and XS prefix.
2500 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2501 VEX;
2502
2503 // SSE2 with ImmT == Imm8 and XD prefix.
2504 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2505 VEX;
2506}
2507
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002508let Predicates = [HasSSE2] in {
2509 let AddedComplexity = 5 in
2510 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2511
2512 // SSE2 with ImmT == Imm8 and XS prefix.
2513 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2514
2515 // SSE2 with ImmT == Imm8 and XD prefix.
2516 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2517}
2518
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002519//===---------------------------------------------------------------------===//
2520// SSE2 - Packed Integer Unpack Instructions
2521//===---------------------------------------------------------------------===//
2522
2523let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002524multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002525 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002526 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002527 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2528 !if(Is2Addr,
2529 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2530 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2531 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002532 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002533 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2534 !if(Is2Addr,
2535 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2536 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2537 [(set VR128:$dst, (unp_frag VR128:$src1,
2538 (bc_frag (memopv2i64
2539 addr:$src2))))]>;
2540}
2541
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002542let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002543 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2544 0>, VEX_4V;
2545 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2546 0>, VEX_4V;
2547 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2548 0>, VEX_4V;
2549
2550 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2551 /// knew to collapse (bitconvert VT to VT) into its operand.
2552 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2553 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2554 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2555 [(set VR128:$dst,
2556 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2557 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2558 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2559 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2560 [(set VR128:$dst,
2561 (v2i64 (unpckl VR128:$src1,
2562 (memopv2i64 addr:$src2))))]>, VEX_4V;
2563
2564 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2565 0>, VEX_4V;
2566 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2567 0>, VEX_4V;
2568 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2569 0>, VEX_4V;
2570
2571 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2572 /// knew to collapse (bitconvert VT to VT) into its operand.
2573 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2574 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2575 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2576 [(set VR128:$dst,
2577 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2578 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2579 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2580 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2581 [(set VR128:$dst,
2582 (v2i64 (unpckh VR128:$src1,
2583 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002584}
Evan Chengc60bd972006-03-25 09:37:23 +00002585
Evan Chenge9083d62008-03-05 08:19:16 +00002586let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002587 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2588 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2589 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2590
2591 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2592 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002593 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002594 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002595 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002596 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002598 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002599 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002600 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002601 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 (v2i64 (unpckl VR128:$src1,
2603 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002604
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002605 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2606 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2607 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2608
2609 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2610 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002611 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002612 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002613 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002614 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002616 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002617 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002618 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002619 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 (v2i64 (unpckh VR128:$src1,
2621 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002622}
Evan Cheng82521dd2006-03-21 07:09:35 +00002623
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002624} // ExeDomain = SSEPackedInt
2625
2626//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002627// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002628//===---------------------------------------------------------------------===//
2629
2630let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002631multiclass sse2_pinsrw<bit Is2Addr = 1> {
2632 def rri : Ii8<0xC4, MRMSrcReg,
2633 (outs VR128:$dst), (ins VR128:$src1,
2634 GR32:$src2, i32i8imm:$src3),
2635 !if(Is2Addr,
2636 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2637 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2638 [(set VR128:$dst,
2639 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2640 def rmi : Ii8<0xC4, MRMSrcMem,
2641 (outs VR128:$dst), (ins VR128:$src1,
2642 i16mem:$src2, i32i8imm:$src3),
2643 !if(Is2Addr,
2644 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2645 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2646 [(set VR128:$dst,
2647 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2648 imm:$src3))]>;
2649}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002650
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002651// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002652let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002653def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2654 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2655 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2656 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2657 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002658def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002659 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002660 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002661 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002662 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002663
2664// Insert
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002665let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002666 defm PINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2667
2668let Constraints = "$src1 = $dst" in
2669 defm VPINSRW : sse2_pinsrw, TB, OpSize;
2670
2671} // ExeDomain = SSEPackedInt
2672
2673//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002674// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002675//===---------------------------------------------------------------------===//
2676
2677let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002678
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002679let isAsmParserOnly = 1 in
2680def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
2681 "pmovmskb\t{$src, $dst|$dst, $src}",
2682 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002683def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002684 "pmovmskb\t{$src, $dst|$dst, $src}",
2685 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002686
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002687} // ExeDomain = SSEPackedInt
2688
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002689//===---------------------------------------------------------------------===//
2690// SSE2 - Conditional Store
2691//===---------------------------------------------------------------------===//
2692
2693let ExeDomain = SSEPackedInt in {
2694
2695let isAsmParserOnly = 1 in {
2696let Uses = [EDI] in
2697def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2698 (ins VR128:$src, VR128:$mask),
2699 "maskmovdqu\t{$mask, $src|$src, $mask}",
2700 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2701let Uses = [RDI] in
2702def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2703 (ins VR128:$src, VR128:$mask),
2704 "maskmovdqu\t{$mask, $src|$src, $mask}",
2705 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2706}
2707
2708let Uses = [EDI] in
2709def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2710 "maskmovdqu\t{$mask, $src|$src, $mask}",
2711 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2712let Uses = [RDI] in
2713def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2714 "maskmovdqu\t{$mask, $src|$src, $mask}",
2715 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2716
2717} // ExeDomain = SSEPackedInt
2718
2719//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002720// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002721//===---------------------------------------------------------------------===//
2722
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002723// Move Int Doubleword to Packed Double Int
2724let isAsmParserOnly = 1 in {
2725def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2726 "movd\t{$src, $dst|$dst, $src}",
2727 [(set VR128:$dst,
2728 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2729def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2730 "movd\t{$src, $dst|$dst, $src}",
2731 [(set VR128:$dst,
2732 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2733 VEX;
2734}
Evan Cheng64d80e32007-07-19 01:14:50 +00002735def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002736 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002737 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002738 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002739def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002740 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002741 [(set VR128:$dst,
2742 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002743
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002744
2745// Move Int Doubleword to Single Scalar
2746let isAsmParserOnly = 1 in {
2747def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2748 "movd\t{$src, $dst|$dst, $src}",
2749 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2750
2751def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2752 "movd\t{$src, $dst|$dst, $src}",
2753 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2754 VEX;
2755}
Evan Cheng64d80e32007-07-19 01:14:50 +00002756def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002757 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002758 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2759
Evan Cheng64d80e32007-07-19 01:14:50 +00002760def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002761 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002762 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002763
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002764// Move Packed Doubleword Int to Packed Double Int
2765let isAsmParserOnly = 1 in {
2766def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2767 "movd\t{$src, $dst|$dst, $src}",
2768 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2769 (iPTR 0)))]>, VEX;
2770def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2771 (ins i32mem:$dst, VR128:$src),
2772 "movd\t{$src, $dst|$dst, $src}",
2773 [(store (i32 (vector_extract (v4i32 VR128:$src),
2774 (iPTR 0))), addr:$dst)]>, VEX;
2775}
Evan Cheng64d80e32007-07-19 01:14:50 +00002776def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002777 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002778 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002779 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002780def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002781 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002782 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002783 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002784
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002785// Move Scalar Single to Double Int
2786let isAsmParserOnly = 1 in {
2787def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
2788 "movd\t{$src, $dst|$dst, $src}",
2789 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
2790def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
2791 "movd\t{$src, $dst|$dst, $src}",
2792 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
2793}
Evan Cheng64d80e32007-07-19 01:14:50 +00002794def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002795 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002796 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002797def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002798 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002799 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002800
Evan Cheng017dcc62006-04-21 01:05:10 +00002801// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002802let AddedComplexity = 15, isAsmParserOnly = 1 in {
2803def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2804 "movd\t{$src, $dst|$dst, $src}",
2805 [(set VR128:$dst, (v4i32 (X86vzmovl
2806 (v4i32 (scalar_to_vector GR32:$src)))))]>,
2807 VEX;
2808def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2809 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
2810 [(set VR128:$dst, (v2i64 (X86vzmovl
2811 (v2i64 (scalar_to_vector GR64:$src)))))]>,
2812 VEX, VEX_W;
2813}
Evan Cheng7a831ce2007-12-15 03:00:47 +00002814let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002815def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002816 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002817 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002818 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002819def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002820 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00002821 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002822 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002823}
2824
2825let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002826let isAsmParserOnly = 1 in
2827def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2828 "movd\t{$src, $dst|$dst, $src}",
2829 [(set VR128:$dst,
2830 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
2831 (loadi32 addr:$src))))))]>,
2832 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002833def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002834 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002835 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002836 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002837 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002838
2839def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2840 (MOVZDI2PDIrm addr:$src)>;
2841def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2842 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002843def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2844 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002845}
Evan Chengc36c0ab2008-05-22 18:56:56 +00002846
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002847//===---------------------------------------------------------------------===//
2848// SSE2 - Move Quadword
2849//===---------------------------------------------------------------------===//
2850
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002851// Move Quadword Int to Packed Quadword Int
2852let isAsmParserOnly = 1 in
2853def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2854 "vmovq\t{$src, $dst|$dst, $src}",
2855 [(set VR128:$dst,
2856 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002857 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002858def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2859 "movq\t{$src, $dst|$dst, $src}",
2860 [(set VR128:$dst,
2861 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002862 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
2863
2864// Move Packed Quadword Int to Quadword Int
2865let isAsmParserOnly = 1 in
2866def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2867 "movq\t{$src, $dst|$dst, $src}",
2868 [(store (i64 (vector_extract (v2i64 VR128:$src),
2869 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002870def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2871 "movq\t{$src, $dst|$dst, $src}",
2872 [(store (i64 (vector_extract (v2i64 VR128:$src),
2873 (iPTR 0))), addr:$dst)]>;
2874
2875def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
2876 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
2877
2878// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002879let isAsmParserOnly = 1 in
2880def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2881 "movq\t{$src, $dst|$dst, $src}",
2882 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002883def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2884 "movq\t{$src, $dst|$dst, $src}",
2885 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2886
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002887let AddedComplexity = 20, isAsmParserOnly = 1 in
2888def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2889 "vmovq\t{$src, $dst|$dst, $src}",
2890 [(set VR128:$dst,
2891 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
2892 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002893 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002894
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002895let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002896def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002897 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002898 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002899 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002900 (loadi64 addr:$src))))))]>,
2901 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002902
Evan Chengc36c0ab2008-05-22 18:56:56 +00002903def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2904 (MOVZQI2PQIrm addr:$src)>;
2905def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2906 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002907def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002908}
Evan Chengd880b972008-05-09 21:53:03 +00002909
Evan Cheng7a831ce2007-12-15 03:00:47 +00002910// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2911// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002912let isAsmParserOnly = 1, AddedComplexity = 15 in
2913def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2914 "vmovq\t{$src, $dst|$dst, $src}",
2915 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002916 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002917let AddedComplexity = 15 in
2918def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2919 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002920 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002921 XS, Requires<[HasSSE2]>;
2922
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002923let AddedComplexity = 20, isAsmParserOnly = 1 in
2924def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2925 "vmovq\t{$src, $dst|$dst, $src}",
2926 [(set VR128:$dst, (v2i64 (X86vzmovl
2927 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002928 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00002929let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002930def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2931 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002932 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002933 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002934 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002935
Evan Cheng8e8de682008-05-20 18:24:47 +00002936def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2937 (MOVZPQILo2PQIrm addr:$src)>;
2938}
2939
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002940// Instructions to match in the assembler
2941let isAsmParserOnly = 1 in {
2942// This instructions is in fact an alias to movd with 64 bit dst
2943def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2944 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2945def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
2946 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2947}
2948
Sean Callanan108934c2009-12-18 00:01:26 +00002949// Instructions for the disassembler
2950// xr = XMM register
2951// xm = mem64
2952
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002953let isAsmParserOnly = 1 in
2954def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2955 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00002956def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2957 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2958
Eric Christopher44b93ff2009-07-31 20:07:27 +00002959//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002960// SSE2 - Misc Instructions
2961//===---------------------------------------------------------------------===//
2962
2963// Flush cache
2964def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
2965 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
2966 TB, Requires<[HasSSE2]>;
2967
2968// Load, store, and memory fence
2969def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
2970 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2971def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
2972 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2973
2974// Pause. This "instruction" is encoded as "rep; nop", so even though it
2975// was introduced with SSE2, it's backward compatible.
2976def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2977
2978//TODO: custom lower this so as to never even generate the noop
2979def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
2980 (i8 0)), (NOOP)>;
2981def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2982def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2983def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
2984 (i8 1)), (MFENCE)>;
2985
2986// Alias instructions that map zero vector to pxor / xorp* for sse.
2987// We set canFoldAsLoad because this can be converted to a constant-pool
2988// load of an all-ones value if folding it would be beneficial.
2989let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2990 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
2991 // FIXME: Change encoding to pseudo.
2992 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
2993 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
2994
2995//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002996// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002997//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002998
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00002999// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003000let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003001// The assembler can recognize rr 256-bit instructions by seeing a ymm
3002// register, but the same isn't true when using memory operands instead.
3003// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003004def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3005 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003006def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3007 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3008
3009// XMM only
3010def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3011 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3012def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3013 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3014
3015// YMM only
3016def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3017 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3018def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3019 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003020}
3021
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003022def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3023 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3024def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3025 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003026
3027// Convert Packed DW Integers to Packed Double FP
3028let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3029def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3030 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3031def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3032 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3033def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
3034 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3035def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
3036 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3037}
3038
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003039def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3040 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3041def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3042 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3043
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003044//===---------------------------------------------------------------------===//
3045// SSE3 - Move Instructions
3046//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003047
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003048// Replicate Single FP
3049multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3050def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3051 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3052 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003054def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3055 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3056 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003058}
Bill Wendlingddd35322007-05-02 23:11:52 +00003059
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003060let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003061defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3062defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3063}
3064defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3065defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3066
3067// Replicate Double FP
3068multiclass sse3_replicate_dfp<string OpcodeStr> {
3069def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3070 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3071 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3072def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3073 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003074 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3076 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003077}
3078
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003079let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003080 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3081defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003082
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003083// Move Unaligned Integer
3084let isAsmParserOnly = 1 in
3085 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3086 "vlddqu\t{$src, $dst|$dst, $src}",
3087 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
3088def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3089 "lddqu\t{$src, $dst|$dst, $src}",
3090 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3091
Nate Begeman9008ca62009-04-27 18:41:29 +00003092def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3093 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003094 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003095
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003096// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003097let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003098def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003099 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003100def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3101 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3102def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3103 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3104def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3105 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3106}
Bill Wendlingddd35322007-05-02 23:11:52 +00003107
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003108// vector_shuffle v1, <undef> <1, 1, 3, 3>
3109let AddedComplexity = 15 in
3110def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3111 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3112let AddedComplexity = 20 in
3113def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3114 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3115
3116// vector_shuffle v1, <undef> <0, 0, 2, 2>
3117let AddedComplexity = 15 in
3118 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3119 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3120let AddedComplexity = 20 in
3121 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3122 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3123
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003124//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003125// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003126//===---------------------------------------------------------------------===//
3127
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003128multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3129 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003130 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003131 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003132 !if(Is2Addr,
3133 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3134 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003135 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003136 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003137 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003138 !if(Is2Addr,
3139 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3140 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003141 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003142}
3143
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003144let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003145 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003146 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3147 f128mem, 0>, XD, VEX_4V;
3148 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3149 f128mem, 0>, OpSize, VEX_4V;
3150 let Pattern = []<dag> in {
3151 defm VADDSUBPSY : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR256,
3152 f256mem, 0>, XD, VEX_4V;
3153 defm VADDSUBPDY : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR256,
3154 f256mem, 0>, OpSize, VEX_4V;
3155 }
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003156}
3157let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3158 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003159 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3160 f128mem>, XD;
3161 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3162 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003163}
3164
3165//===---------------------------------------------------------------------===//
3166// SSE3 Instructions
3167//===---------------------------------------------------------------------===//
3168
Bill Wendlingddd35322007-05-02 23:11:52 +00003169// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003170multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3171 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3172 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003173 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003174 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003175 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003176 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3177
3178 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003179 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003180 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003181 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003182 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3183}
3184multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3185 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3186 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003187 !if(Is2Addr,
3188 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3189 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003190 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3191
3192 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003193 !if(Is2Addr,
3194 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3195 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003196 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3197}
Bill Wendlingddd35322007-05-02 23:11:52 +00003198
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003199let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003200 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
3201 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3202 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
3203 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3204 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
3205 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3206 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
3207 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3208 let Pattern = []<dag> in {
3209 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3210 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3211 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3212 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3213 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3214 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3215 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3216 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3217 }
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003218}
3219
Evan Chenge9083d62008-03-05 08:19:16 +00003220let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003221 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3222 int_x86_sse3_hadd_ps>;
3223 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3224 int_x86_sse3_hadd_pd>;
3225 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3226 int_x86_sse3_hsub_ps>;
3227 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3228 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003229}
3230
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003231//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003232// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003233//===---------------------------------------------------------------------===//
3234
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003235/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3236multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3237 PatFrag mem_frag64, PatFrag mem_frag128,
3238 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003239 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3240 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3241 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003242
Nate Begemanfea2be52008-02-09 23:46:37 +00003243 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3244 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3245 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003246 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003247
3248 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3249 (ins VR128:$src),
3250 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3251 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3252 OpSize;
3253
3254 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3255 (ins i128mem:$src),
3256 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3257 [(set VR128:$dst,
3258 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003259 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003260}
3261
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003262let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003263 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3264 int_x86_ssse3_pabs_b,
3265 int_x86_ssse3_pabs_b_128>, VEX;
3266 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3267 int_x86_ssse3_pabs_w,
3268 int_x86_ssse3_pabs_w_128>, VEX;
3269 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3270 int_x86_ssse3_pabs_d,
3271 int_x86_ssse3_pabs_d_128>, VEX;
3272}
3273
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003274defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3275 int_x86_ssse3_pabs_b,
3276 int_x86_ssse3_pabs_b_128>;
3277defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3278 int_x86_ssse3_pabs_w,
3279 int_x86_ssse3_pabs_w_128>;
3280defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3281 int_x86_ssse3_pabs_d,
3282 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003283
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003284//===---------------------------------------------------------------------===//
3285// SSSE3 - Packed Binary Operator Instructions
3286//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003287
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003288/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3289multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3290 PatFrag mem_frag64, PatFrag mem_frag128,
3291 Intrinsic IntId64, Intrinsic IntId128,
3292 bit Is2Addr = 1> {
3293 let isCommutable = 1 in
3294 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3295 (ins VR64:$src1, VR64:$src2),
3296 !if(Is2Addr,
3297 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3298 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3299 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3300 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3301 (ins VR64:$src1, i64mem:$src2),
3302 !if(Is2Addr,
3303 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3304 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3305 [(set VR64:$dst,
3306 (IntId64 VR64:$src1,
3307 (bitconvert (memopv8i8 addr:$src2))))]>;
3308
3309 let isCommutable = 1 in
3310 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3311 (ins VR128:$src1, VR128:$src2),
3312 !if(Is2Addr,
3313 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3315 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3316 OpSize;
3317 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3318 (ins VR128:$src1, i128mem:$src2),
3319 !if(Is2Addr,
3320 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3321 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3322 [(set VR128:$dst,
3323 (IntId128 VR128:$src1,
3324 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003325}
3326
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003327let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003328let isCommutable = 0 in {
3329 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3330 int_x86_ssse3_phadd_w,
3331 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3332 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3333 int_x86_ssse3_phadd_d,
3334 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3335 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3336 int_x86_ssse3_phadd_sw,
3337 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3338 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3339 int_x86_ssse3_phsub_w,
3340 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3341 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3342 int_x86_ssse3_phsub_d,
3343 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3344 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3345 int_x86_ssse3_phsub_sw,
3346 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3347 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3348 int_x86_ssse3_pmadd_ub_sw,
3349 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3350 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3351 int_x86_ssse3_pshuf_b,
3352 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3353 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3354 int_x86_ssse3_psign_b,
3355 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3356 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3357 int_x86_ssse3_psign_w,
3358 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3359 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3360 int_x86_ssse3_psign_d,
3361 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3362}
3363defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3364 int_x86_ssse3_pmul_hr_sw,
3365 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3366}
3367
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003368// None of these have i8 immediate fields.
3369let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3370let isCommutable = 0 in {
3371 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3372 int_x86_ssse3_phadd_w,
3373 int_x86_ssse3_phadd_w_128>;
3374 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3375 int_x86_ssse3_phadd_d,
3376 int_x86_ssse3_phadd_d_128>;
3377 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3378 int_x86_ssse3_phadd_sw,
3379 int_x86_ssse3_phadd_sw_128>;
3380 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3381 int_x86_ssse3_phsub_w,
3382 int_x86_ssse3_phsub_w_128>;
3383 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3384 int_x86_ssse3_phsub_d,
3385 int_x86_ssse3_phsub_d_128>;
3386 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3387 int_x86_ssse3_phsub_sw,
3388 int_x86_ssse3_phsub_sw_128>;
3389 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3390 int_x86_ssse3_pmadd_ub_sw,
3391 int_x86_ssse3_pmadd_ub_sw_128>;
3392 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3393 int_x86_ssse3_pshuf_b,
3394 int_x86_ssse3_pshuf_b_128>;
3395 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3396 int_x86_ssse3_psign_b,
3397 int_x86_ssse3_psign_b_128>;
3398 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3399 int_x86_ssse3_psign_w,
3400 int_x86_ssse3_psign_w_128>;
3401 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3402 int_x86_ssse3_psign_d,
3403 int_x86_ssse3_psign_d_128>;
3404}
3405defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3406 int_x86_ssse3_pmul_hr_sw,
3407 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003408}
3409
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003410def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3411 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3412def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3413 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003414
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003415//===---------------------------------------------------------------------===//
3416// SSSE3 - Packed Align Instruction Patterns
3417//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003418
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003419multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3420 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3421 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3422 !if(Is2Addr,
3423 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3424 !strconcat(asm,
3425 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3426 []>;
3427 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3428 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3429 !if(Is2Addr,
3430 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3431 !strconcat(asm,
3432 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3433 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003434
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003435 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3436 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3437 !if(Is2Addr,
3438 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3439 !strconcat(asm,
3440 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3441 []>, OpSize;
3442 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3443 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3444 !if(Is2Addr,
3445 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3446 !strconcat(asm,
3447 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3448 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003449}
Bill Wendlingddd35322007-05-02 23:11:52 +00003450
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003451let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003452 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3453let Constraints = "$src1 = $dst" in
3454 defm PALIGN : sse3_palign<"palignr">;
3455
Eric Christopher6d972fd2010-04-20 00:59:54 +00003456let AddedComplexity = 5 in {
3457
Eric Christophercff6f852010-04-15 01:40:20 +00003458def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3459 (PALIGNR64rr VR64:$src2, VR64:$src1,
3460 (SHUFFLE_get_palign_imm VR64:$src3))>,
3461 Requires<[HasSSSE3]>;
3462def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3463 (PALIGNR64rr VR64:$src2, VR64:$src1,
3464 (SHUFFLE_get_palign_imm VR64:$src3))>,
3465 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003466def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3467 (PALIGNR64rr VR64:$src2, VR64:$src1,
3468 (SHUFFLE_get_palign_imm VR64:$src3))>,
3469 Requires<[HasSSSE3]>;
3470def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3471 (PALIGNR64rr VR64:$src2, VR64:$src1,
3472 (SHUFFLE_get_palign_imm VR64:$src3))>,
3473 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003474
Nate Begemana09008b2009-10-19 02:17:23 +00003475def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3476 (PALIGNR128rr VR128:$src2, VR128:$src1,
3477 (SHUFFLE_get_palign_imm VR128:$src3))>,
3478 Requires<[HasSSSE3]>;
3479def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3480 (PALIGNR128rr VR128:$src2, VR128:$src1,
3481 (SHUFFLE_get_palign_imm VR128:$src3))>,
3482 Requires<[HasSSSE3]>;
3483def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3484 (PALIGNR128rr VR128:$src2, VR128:$src1,
3485 (SHUFFLE_get_palign_imm VR128:$src3))>,
3486 Requires<[HasSSSE3]>;
3487def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3488 (PALIGNR128rr VR128:$src2, VR128:$src1,
3489 (SHUFFLE_get_palign_imm VR128:$src3))>,
3490 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003491}
Nate Begemana09008b2009-10-19 02:17:23 +00003492
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003493//===---------------------------------------------------------------------===//
3494// SSSE3 Misc Instructions
3495//===---------------------------------------------------------------------===//
3496
3497// Thread synchronization
3498def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3499 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3500def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3501 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003502
Eric Christopher44b93ff2009-07-31 20:07:27 +00003503//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003504// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003505//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003506
Eric Christopher44b93ff2009-07-31 20:07:27 +00003507// extload f32 -> f64. This matches load+fextend because we have a hack in
3508// the isel (PreprocessForFPConvert) that can introduce loads after dag
3509// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003510// Since these loads aren't folded into the fextend, we have to match it
3511// explicitly here.
3512let Predicates = [HasSSE2] in
3513 def : Pat<(fextend (loadf32 addr:$src)),
3514 (CVTSS2SDrm addr:$src)>;
3515
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003516// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003517let Predicates = [HasSSE2] in {
3518 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3519 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3520 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3521 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3522 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3523 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3524 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3525 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3526 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3527 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3528 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3529 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3530 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3531 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3532 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3533 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3534 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3535 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3536 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3537 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3538 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3539 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3540 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3541 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3542 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3543 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3544 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3545 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3546 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3547 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3548}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003549
Evan Cheng017dcc62006-04-21 01:05:10 +00003550// Move scalar to XMM zero-extended
3551// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003552let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003553// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003554def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003555 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003556def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003557 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003558def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003559 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003560 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003561def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003562 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003563 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003564}
Evan Chengbc4832b2006-03-24 23:15:12 +00003565
Evan Chengb9df0ca2006-03-22 02:53:00 +00003566// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003567let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003568def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003569 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003570def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003571 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003572def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003573 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003574def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003575 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003576}
Evan Cheng475aecf2006-03-29 03:04:49 +00003577
Evan Chengb7a5c522006-04-18 21:55:35 +00003578// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003579def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3580 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003581 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003582let AddedComplexity = 5 in
3583def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3584 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3585 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003586// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003587def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003588 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3590 Requires<[HasSSE2]>;
3591// Special unary SHUFPDrri case.
3592def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003593 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003595 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003596// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003597def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3598 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003599 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003600
Evan Cheng3d60df42006-04-10 22:35:16 +00003601// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003602def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003603 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003605 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003606def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003607 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003609 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003610// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003611def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003612 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003614 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003615
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003617let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3619 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003620 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003621def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3622 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003623 Requires<[OptForSpeed, HasSSE2]>;
3624}
Evan Chengfd111b52006-04-19 21:15:24 +00003625let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003626def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003627 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003628def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003629 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003630def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003631 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003632def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003633 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003634}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003635
Evan Cheng174f8032007-05-17 18:44:37 +00003636// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003637let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003638def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3639 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003640 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003641def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3642 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003643 Requires<[OptForSpeed, HasSSE2]>;
3644}
Evan Cheng174f8032007-05-17 18:44:37 +00003645let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003646def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003647 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003648def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003649 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003650def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003651 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003652def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003653 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003654}
3655
Evan Chengb7a75a52008-09-26 23:41:32 +00003656let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003657// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003658def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003659 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003660
3661// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003662def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003663 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003664
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003665// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003666def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003667 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003668def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003669 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003670}
Evan Cheng9d09b892006-05-31 00:51:37 +00003671
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003672let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003673// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003674def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003675 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003676def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003677 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003678def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003679 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003680def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003681 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003682}
Evan Cheng64e97692006-04-24 21:58:20 +00003683
Evan Chengcd0baf22008-05-23 21:23:16 +00003684// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003685def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003686 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003687def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003688 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003689def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3690 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003691 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003692def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003693 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003694
Evan Chengf2ea84a2006-10-09 21:42:15 +00003695let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003696// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003697def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003698 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003699 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003700def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003701 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003702 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003703
Dan Gohman874cada2010-02-28 00:17:42 +00003704// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003705def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003706 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003707 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003708def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003709 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003710 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003711}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003712
Eli Friedman7e2242b2009-06-19 07:00:55 +00003713// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3714// fall back to this for SSE1)
3715def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003716 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003717 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003718
Evan Chenga7fc6422006-04-24 23:34:56 +00003719// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003720def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003721 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003722
Evan Cheng2c3ae372006-04-12 21:21:57 +00003723// Some special case pandn patterns.
3724def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3725 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003726 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003727def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3728 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003729 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003730def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3731 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003732 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003733
Evan Cheng2c3ae372006-04-12 21:21:57 +00003734def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003735 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003736 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003737def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003738 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003739 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003740def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003741 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003742 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003743
Nate Begemanb348d182007-11-17 03:58:34 +00003744// vector -> vector casts
3745def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3746 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3747def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3748 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003749def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3750 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3751def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3752 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003753
Evan Chengb4162fd2007-07-20 00:27:43 +00003754// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003755def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003756 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003757def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003758 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003759def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003760 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003761def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003762 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003763
3764def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003765 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003766def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003767 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003768def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003769 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003770def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003771 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003772def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003773 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003774def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003775 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003776def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003777 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003778def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003779 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003780
Nate Begeman63ec90a2008-02-03 07:18:54 +00003781//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003782// SSE4.1 - Packed Move with Sign/Zero Extend
3783//===----------------------------------------------------------------------===//
3784
3785multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3786 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3787 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3788 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3789
3790 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3792 [(set VR128:$dst,
3793 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3794 OpSize;
3795}
3796
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003797let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003798defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3799 VEX;
3800defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3801 VEX;
3802defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
3803 VEX;
3804defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
3805 VEX;
3806defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
3807 VEX;
3808defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
3809 VEX;
3810}
3811
3812defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3813defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3814defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3815defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3816defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3817defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3818
3819// Common patterns involving scalar load.
3820def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3821 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3822def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3823 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3824
3825def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3826 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3827def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3828 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3829
3830def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3831 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3832def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3833 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3834
3835def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3836 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3837def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3838 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3839
3840def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3841 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3842def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3843 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3844
3845def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3846 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3847def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3848 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3849
3850
3851multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3852 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3853 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3854 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3855
3856 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3858 [(set VR128:$dst,
3859 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3860 OpSize;
3861}
3862
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003863let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003864defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
3865 VEX;
3866defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
3867 VEX;
3868defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
3869 VEX;
3870defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
3871 VEX;
3872}
3873
3874defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3875defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3876defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3877defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3878
3879// Common patterns involving scalar load
3880def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
3881 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
3882def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
3883 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
3884
3885def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
3886 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
3887def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
3888 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
3889
3890
3891multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3892 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3893 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3894 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3895
3896 // Expecting a i16 load any extended to i32 value.
3897 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3898 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3899 [(set VR128:$dst, (IntId (bitconvert
3900 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3901 OpSize;
3902}
3903
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003904let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003905defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
3906 VEX;
3907defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
3908 VEX;
3909}
3910defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3911defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
3912
3913// Common patterns involving scalar load
3914def : Pat<(int_x86_sse41_pmovsxbq
3915 (bitconvert (v4i32 (X86vzmovl
3916 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3917 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
3918
3919def : Pat<(int_x86_sse41_pmovzxbq
3920 (bitconvert (v4i32 (X86vzmovl
3921 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3922 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
3923
3924//===----------------------------------------------------------------------===//
3925// SSE4.1 - Extract Instructions
3926//===----------------------------------------------------------------------===//
3927
3928/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3929multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
3930 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3931 (ins VR128:$src1, i32i8imm:$src2),
3932 !strconcat(OpcodeStr,
3933 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3934 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3935 OpSize;
3936 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3937 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3938 !strconcat(OpcodeStr,
3939 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3940 []>, OpSize;
3941// FIXME:
3942// There's an AssertZext in the way of writing the store pattern
3943// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3944}
3945
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003946let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003947 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
3948
3949defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
3950
3951
3952/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3953multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
3954 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3955 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3956 !strconcat(OpcodeStr,
3957 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3958 []>, OpSize;
3959// FIXME:
3960// There's an AssertZext in the way of writing the store pattern
3961// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3962}
3963
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003964let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003965 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
3966
3967defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3968
3969
3970/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3971multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
3972 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3973 (ins VR128:$src1, i32i8imm:$src2),
3974 !strconcat(OpcodeStr,
3975 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3976 [(set GR32:$dst,
3977 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
3978 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3979 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3980 !strconcat(OpcodeStr,
3981 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3982 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3983 addr:$dst)]>, OpSize;
3984}
3985
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003986let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003987 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
3988
3989defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
3990
3991/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3992multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
3993 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
3994 (ins VR128:$src1, i32i8imm:$src2),
3995 !strconcat(OpcodeStr,
3996 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3997 [(set GR64:$dst,
3998 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
3999 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4000 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4001 !strconcat(OpcodeStr,
4002 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4003 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4004 addr:$dst)]>, OpSize, REX_W;
4005}
4006
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004007let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004008 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4009
4010defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4011
4012/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4013/// destination
4014multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4015 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4016 (ins VR128:$src1, i32i8imm:$src2),
4017 !strconcat(OpcodeStr,
4018 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4019 [(set GR32:$dst,
4020 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4021 OpSize;
4022 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4023 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4024 !strconcat(OpcodeStr,
4025 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4026 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4027 addr:$dst)]>, OpSize;
4028}
4029
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004030let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004031 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
4032defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4033
4034// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4035def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4036 imm:$src2))),
4037 addr:$dst),
4038 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4039 Requires<[HasSSE41]>;
4040
4041//===----------------------------------------------------------------------===//
4042// SSE4.1 - Insert Instructions
4043//===----------------------------------------------------------------------===//
4044
4045multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4046 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4047 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4048 !if(Is2Addr,
4049 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4050 !strconcat(asm,
4051 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4052 [(set VR128:$dst,
4053 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4054 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4055 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4056 !if(Is2Addr,
4057 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4058 !strconcat(asm,
4059 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4060 [(set VR128:$dst,
4061 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4062 imm:$src3))]>, OpSize;
4063}
4064
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004065let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004066 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4067let Constraints = "$src1 = $dst" in
4068 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4069
4070multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4071 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4072 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4073 !if(Is2Addr,
4074 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4075 !strconcat(asm,
4076 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4077 [(set VR128:$dst,
4078 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4079 OpSize;
4080 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4081 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4082 !if(Is2Addr,
4083 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4084 !strconcat(asm,
4085 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4086 [(set VR128:$dst,
4087 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4088 imm:$src3)))]>, OpSize;
4089}
4090
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004091let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004092 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4093let Constraints = "$src1 = $dst" in
4094 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4095
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004096multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004097 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004098 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4099 !if(Is2Addr,
4100 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4101 !strconcat(asm,
4102 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4103 [(set VR128:$dst,
4104 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4105 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004106 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004107 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4108 !if(Is2Addr,
4109 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4110 !strconcat(asm,
4111 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4112 [(set VR128:$dst,
4113 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4114 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004115}
4116
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004117let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004118 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4119let Constraints = "$src1 = $dst" in
4120 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004121
4122// insertps has a few different modes, there's the first two here below which
4123// are optimized inserts that won't zero arbitrary elements in the destination
4124// vector. The next one matches the intrinsic and could zero arbitrary elements
4125// in the target vector.
4126multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4127 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4128 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4129 !if(Is2Addr,
4130 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4131 !strconcat(asm,
4132 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4133 [(set VR128:$dst,
4134 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4135 OpSize;
4136 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4137 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4138 !if(Is2Addr,
4139 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4140 !strconcat(asm,
4141 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4142 [(set VR128:$dst,
4143 (X86insrtps VR128:$src1,
4144 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4145 imm:$src3))]>, OpSize;
4146}
4147
4148let Constraints = "$src1 = $dst" in
4149 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004150let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004151 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4152
4153def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4154 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
4155
4156//===----------------------------------------------------------------------===//
4157// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004158//===----------------------------------------------------------------------===//
4159
Dale Johannesene397acc2008-10-10 23:51:03 +00004160multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004161 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004162 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004163 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004164 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004165 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004166 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004167 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004168 !strconcat(OpcodeStr,
4169 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004170 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
4171 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004172
4173 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004174 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004175 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004176 !strconcat(OpcodeStr,
4177 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004178 [(set VR128:$dst,
4179 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004180 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004181 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004182
Nate Begeman63ec90a2008-02-03 07:18:54 +00004183 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004184 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004185 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004186 !strconcat(OpcodeStr,
4187 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004188 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
4189 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004190
4191 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004192 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004193 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004194 !strconcat(OpcodeStr,
4195 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004196 [(set VR128:$dst,
4197 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004198 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004199}
4200
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004201multiclass sse41_fp_unop_rm_avx<bits<8> opcps, bits<8> opcpd,
4202 string OpcodeStr> {
4203 // Intrinsic operation, reg.
4204 // Vector intrinsic operation, reg
4205 def PSr : SS4AIi8<opcps, MRMSrcReg,
4206 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4207 !strconcat(OpcodeStr,
4208 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4209 []>, OpSize;
4210
4211 // Vector intrinsic operation, mem
4212 def PSm : Ii8<opcps, MRMSrcMem,
4213 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4214 !strconcat(OpcodeStr,
4215 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4216 []>, TA, OpSize, Requires<[HasSSE41]>;
4217
4218 // Vector intrinsic operation, reg
4219 def PDr : SS4AIi8<opcpd, MRMSrcReg,
4220 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4221 !strconcat(OpcodeStr,
4222 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4223 []>, OpSize;
4224
4225 // Vector intrinsic operation, mem
4226 def PDm : SS4AIi8<opcpd, MRMSrcMem,
4227 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4228 !strconcat(OpcodeStr,
4229 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4230 []>, OpSize;
4231}
4232
Dale Johannesene397acc2008-10-10 23:51:03 +00004233multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4234 string OpcodeStr,
4235 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004236 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004237 // Intrinsic operation, reg.
4238 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004239 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4240 !if(Is2Addr,
4241 !strconcat(OpcodeStr,
4242 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4243 !strconcat(OpcodeStr,
4244 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4245 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4246 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004247
4248 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004249 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004250 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4251 !if(Is2Addr,
4252 !strconcat(OpcodeStr,
4253 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4254 !strconcat(OpcodeStr,
4255 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4256 [(set VR128:$dst,
4257 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4258 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004259
4260 // Intrinsic operation, reg.
4261 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004262 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4263 !if(Is2Addr,
4264 !strconcat(OpcodeStr,
4265 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4266 !strconcat(OpcodeStr,
4267 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4268 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4269 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004270
4271 // Intrinsic operation, mem.
4272 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004273 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4274 !if(Is2Addr,
4275 !strconcat(OpcodeStr,
4276 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4277 !strconcat(OpcodeStr,
4278 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4279 [(set VR128:$dst,
4280 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4281 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004282}
4283
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004284multiclass sse41_fp_binop_rm_avx<bits<8> opcss, bits<8> opcsd,
4285 string OpcodeStr> {
4286 // Intrinsic operation, reg.
4287 def SSr : SS4AIi8<opcss, MRMSrcReg,
4288 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4289 !strconcat(OpcodeStr,
4290 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4291 []>, OpSize;
4292
4293 // Intrinsic operation, mem.
4294 def SSm : SS4AIi8<opcss, MRMSrcMem,
4295 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4296 !strconcat(OpcodeStr,
4297 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4298 []>, OpSize;
4299
4300 // Intrinsic operation, reg.
4301 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4302 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4303 !strconcat(OpcodeStr,
4304 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4305 []>, OpSize;
4306
4307 // Intrinsic operation, mem.
4308 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4309 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4310 !strconcat(OpcodeStr,
4311 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4312 []>, OpSize;
4313}
4314
Nate Begeman63ec90a2008-02-03 07:18:54 +00004315// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004316let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004317 // Intrinsic form
4318 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround",
4319 int_x86_sse41_round_ps, int_x86_sse41_round_pd>,
4320 VEX;
4321 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
4322 int_x86_sse41_round_ss, int_x86_sse41_round_sd,
4323 0>, VEX_4V;
4324 // Instructions for the assembler
4325 defm VROUND : sse41_fp_unop_rm_avx<0x08, 0x09, "vround">, VEX;
4326 defm VROUND : sse41_fp_binop_rm_avx<0x0A, 0x0B, "vround">, VEX_4V;
4327}
4328
Dale Johannesene397acc2008-10-10 23:51:03 +00004329defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
4330 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004331let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004332defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4333 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004334
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004335//===----------------------------------------------------------------------===//
4336// SSE4.1 - Misc Instructions
4337//===----------------------------------------------------------------------===//
4338
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004339// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4340multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4341 Intrinsic IntId128> {
4342 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4343 (ins VR128:$src),
4344 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4345 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4346 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4347 (ins i128mem:$src),
4348 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4349 [(set VR128:$dst,
4350 (IntId128
4351 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4352}
4353
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004354let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004355defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4356 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004357defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4358 int_x86_sse41_phminposuw>;
4359
4360/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004361multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4362 Intrinsic IntId128, bit Is2Addr = 1> {
4363 let isCommutable = 1 in
4364 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4365 (ins VR128:$src1, VR128:$src2),
4366 !if(Is2Addr,
4367 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4368 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4369 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4370 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4371 (ins VR128:$src1, i128mem:$src2),
4372 !if(Is2Addr,
4373 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4374 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4375 [(set VR128:$dst,
4376 (IntId128 VR128:$src1,
4377 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004378}
4379
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004380let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004381 let isCommutable = 0 in
4382 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4383 0>, VEX_4V;
4384 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4385 0>, VEX_4V;
4386 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4387 0>, VEX_4V;
4388 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4389 0>, VEX_4V;
4390 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4391 0>, VEX_4V;
4392 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4393 0>, VEX_4V;
4394 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4395 0>, VEX_4V;
4396 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4397 0>, VEX_4V;
4398 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4399 0>, VEX_4V;
4400 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4401 0>, VEX_4V;
4402 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4403 0>, VEX_4V;
4404}
4405
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004406let Constraints = "$src1 = $dst" in {
4407 let isCommutable = 0 in
4408 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4409 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4410 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4411 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4412 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4413 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4414 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4415 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4416 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4417 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4418 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4419}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004420
Nate Begeman30a0de92008-07-17 16:51:19 +00004421def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4422 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4423def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4424 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4425
Eric Christopher8258d0b2010-03-30 18:49:01 +00004426/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004427multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004428 ValueType OpVT, bit Is2Addr = 1> {
4429 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004430 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004431 (ins VR128:$src1, VR128:$src2),
4432 !if(Is2Addr,
4433 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4434 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4435 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4436 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004437 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004438 (ins VR128:$src1, i128mem:$src2),
4439 !if(Is2Addr,
4440 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4441 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4442 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004443 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004444 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004445}
4446
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004447let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004448 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004449let Constraints = "$src1 = $dst" in
4450 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004451
Evan Cheng172b7942008-03-14 07:39:27 +00004452/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004453multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004454 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4455 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004456 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004457 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4458 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004459 !if(Is2Addr,
4460 !strconcat(OpcodeStr,
4461 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4462 !strconcat(OpcodeStr,
4463 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004464 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004465 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004466 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4467 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004468 !if(Is2Addr,
4469 !strconcat(OpcodeStr,
4470 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4471 !strconcat(OpcodeStr,
4472 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004473 [(set RC:$dst,
4474 (IntId RC:$src1,
4475 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004476 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004477}
4478
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004479let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004480 let isCommutable = 0 in {
4481 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004482 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004483 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004484 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4485 let Pattern = []<dag> in {
4486 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
4487 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4488 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
4489 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4490 }
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004491 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004492 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004493 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004494 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004495 }
4496 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004497 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004498 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004499 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4500 let Pattern = []<dag> in
4501 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4502 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004503}
4504
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004505let Constraints = "$src1 = $dst" in {
4506 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004507 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4508 VR128, memopv16i8, i128mem>;
4509 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4510 VR128, memopv16i8, i128mem>;
4511 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4512 VR128, memopv16i8, i128mem>;
4513 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4514 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004515 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004516 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4517 VR128, memopv16i8, i128mem>;
4518 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4519 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004520}
Nate Begemanfea2be52008-02-09 23:46:37 +00004521
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004522/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004523let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004524multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
4525 RegisterClass RC, X86MemOperand x86memop> {
4526 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4527 (ins RC:$src1, RC:$src2, RC:$src3),
4528 !strconcat(OpcodeStr,
4529 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4530 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004531
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004532 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4533 (ins RC:$src1, x86memop:$src2, RC:$src3),
4534 !strconcat(OpcodeStr,
4535 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4536 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4537}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004538}
4539
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004540defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem>;
4541defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem>;
4542defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem>;
4543defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem>;
4544
4545defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004546
Evan Cheng172b7942008-03-14 07:39:27 +00004547/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004548let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004549 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4550 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4551 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004552 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004553 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4554 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4555 OpSize;
4556
4557 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4558 (ins VR128:$src1, i128mem:$src2),
4559 !strconcat(OpcodeStr,
4560 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4561 [(set VR128:$dst,
4562 (IntId VR128:$src1,
4563 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4564 }
4565}
4566
4567defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4568defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4569defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4570
Eric Christopher71c67532009-07-29 00:28:05 +00004571// ptest instruction we'll lower to this in X86ISelLowering primarily from
4572// the intel intrinsic that corresponds to this.
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004573let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004574def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4575 "vptest\t{$src2, $src1|$src1, $src2}",
4576 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4577 OpSize, VEX;
4578def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4579 "vptest\t{$src2, $src1|$src1, $src2}",
4580 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4581 OpSize, VEX;
4582}
4583
Nate Begemanbc4efb82008-03-16 21:14:46 +00004584let Defs = [EFLAGS] in {
4585def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004586 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004587 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4588 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004589def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004590 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004591 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4592 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004593}
4594
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004595let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004596def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4597 "vmovntdqa\t{$src, $dst|$dst, $src}",
4598 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4599 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004600def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4601 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004602 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4603 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004604
Eric Christopherb120ab42009-08-18 22:50:32 +00004605//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004606// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004607//===----------------------------------------------------------------------===//
4608
Nate Begeman30a0de92008-07-17 16:51:19 +00004609/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004610multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4611 Intrinsic IntId128, bit Is2Addr = 1> {
4612 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4613 (ins VR128:$src1, VR128:$src2),
4614 !if(Is2Addr,
4615 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4616 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4617 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4618 OpSize;
4619 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4620 (ins VR128:$src1, i128mem:$src2),
4621 !if(Is2Addr,
4622 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4623 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4624 [(set VR128:$dst,
4625 (IntId128 VR128:$src1,
4626 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004627}
4628
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004629let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004630 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4631 0>, VEX_4V;
4632let Constraints = "$src1 = $dst" in
4633 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004634
4635def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4636 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4637def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4638 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004639
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004640//===----------------------------------------------------------------------===//
4641// SSE4.2 - String/text Processing Instructions
4642//===----------------------------------------------------------------------===//
4643
4644// Packed Compare Implicit Length Strings, Return Mask
4645let Defs = [EFLAGS], usesCustomInserter = 1 in {
4646 def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4647 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4648 "#PCMPISTRM128rr PSEUDO!",
4649 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
4650 imm:$src3))]>, OpSize;
4651 def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4652 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4653 "#PCMPISTRM128rm PSEUDO!",
4654 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
4655 VR128:$src1, (load addr:$src2), imm:$src3))]>, OpSize;
4656}
4657
4658let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004659 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004660 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4661 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4662 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4663 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4664 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4665 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4666}
4667
4668let Defs = [XMM0, EFLAGS] in {
4669 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4670 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4671 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4672 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4673 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4674 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4675}
4676
4677// Packed Compare Explicit Length Strings, Return Mask
4678let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4679 def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4680 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4681 "#PCMPESTRM128rr PSEUDO!",
4682 [(set VR128:$dst,
4683 (int_x86_sse42_pcmpestrm128
4684 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
4685
4686 def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4687 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4688 "#PCMPESTRM128rm PSEUDO!",
4689 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4690 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
4691 OpSize;
4692}
4693
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004694let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004695 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4696 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4697 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4698 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4699 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4700 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4701 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4702}
4703
4704let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4705 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4706 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4707 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4708 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4709 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4710 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4711}
4712
4713// Packed Compare Implicit Length Strings, Return Index
4714let Defs = [ECX, EFLAGS] in {
4715 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4716 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4717 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4718 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4719 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4720 (implicit EFLAGS)]>, OpSize;
4721 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4722 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4723 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4724 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4725 (implicit EFLAGS)]>, OpSize;
4726 }
4727}
4728
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004729let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004730defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4731 VEX;
4732defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4733 VEX;
4734defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4735 VEX;
4736defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4737 VEX;
4738defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4739 VEX;
4740defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4741 VEX;
4742}
4743
4744defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4745defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4746defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4747defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4748defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4749defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4750
4751// Packed Compare Explicit Length Strings, Return Index
4752let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
4753 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
4754 def rr : SS42AI<0x61, MRMSrcReg, (outs),
4755 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4756 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4757 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4758 (implicit EFLAGS)]>, OpSize;
4759 def rm : SS42AI<0x61, MRMSrcMem, (outs),
4760 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4761 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4762 [(set ECX,
4763 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4764 (implicit EFLAGS)]>, OpSize;
4765 }
4766}
4767
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004768let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004769defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
4770 VEX;
4771defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
4772 VEX;
4773defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
4774 VEX;
4775defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
4776 VEX;
4777defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
4778 VEX;
4779defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
4780 VEX;
4781}
4782
4783defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4784defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4785defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4786defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4787defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4788defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
4789
4790//===----------------------------------------------------------------------===//
4791// SSE4.2 - CRC Instructions
4792//===----------------------------------------------------------------------===//
4793
4794// No CRC instructions have AVX equivalents
4795
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004796// crc intrinsic instruction
4797// This set of instructions are only rm, the only difference is the size
4798// of r and m.
4799let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00004800 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004801 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004802 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004803 [(set GR32:$dst,
4804 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004805 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004806 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004807 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004808 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004809 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004810 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004811 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004812 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004813 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004814 [(set GR32:$dst,
4815 (int_x86_sse42_crc32_16 GR32:$src1,
4816 (load addr:$src2)))]>,
4817 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004818 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004819 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004820 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004821 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00004822 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004823 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004824 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004825 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004826 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004827 [(set GR32:$dst,
4828 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004829 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004830 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004831 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004832 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004833 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004834 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
4835 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
4836 (ins GR64:$src1, i8mem:$src2),
4837 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004838 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004839 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004840 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004841 REX_W;
4842 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
4843 (ins GR64:$src1, GR8:$src2),
4844 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004845 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004846 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
4847 REX_W;
4848 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
4849 (ins GR64:$src1, i64mem:$src2),
4850 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4851 [(set GR64:$dst,
4852 (int_x86_sse42_crc64_64 GR64:$src1,
4853 (load addr:$src2)))]>,
4854 REX_W;
4855 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
4856 (ins GR64:$src1, GR64:$src2),
4857 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4858 [(set GR64:$dst,
4859 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
4860 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004861}
Eric Christopherb120ab42009-08-18 22:50:32 +00004862
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004863//===----------------------------------------------------------------------===//
4864// AES-NI Instructions
4865//===----------------------------------------------------------------------===//
4866
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004867multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4868 Intrinsic IntId128, bit Is2Addr = 1> {
4869 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4870 (ins VR128:$src1, VR128:$src2),
4871 !if(Is2Addr,
4872 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4873 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4874 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4875 OpSize;
4876 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4877 (ins VR128:$src1, i128mem:$src2),
4878 !if(Is2Addr,
4879 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4880 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4881 [(set VR128:$dst,
4882 (IntId128 VR128:$src1,
4883 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004884}
4885
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004886// Perform One Round of an AES Encryption/Decryption Flow
4887let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4888 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
4889 int_x86_aesni_aesenc, 0>, VEX_4V;
4890 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
4891 int_x86_aesni_aesenclast, 0>, VEX_4V;
4892 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
4893 int_x86_aesni_aesdec, 0>, VEX_4V;
4894 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
4895 int_x86_aesni_aesdeclast, 0>, VEX_4V;
4896}
4897
4898let Constraints = "$src1 = $dst" in {
4899 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4900 int_x86_aesni_aesenc>;
4901 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4902 int_x86_aesni_aesenclast>;
4903 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4904 int_x86_aesni_aesdec>;
4905 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4906 int_x86_aesni_aesdeclast>;
4907}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004908
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004909def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4910 (AESENCrr VR128:$src1, VR128:$src2)>;
4911def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4912 (AESENCrm VR128:$src1, addr:$src2)>;
4913def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4914 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4915def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4916 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4917def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4918 (AESDECrr VR128:$src1, VR128:$src2)>;
4919def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4920 (AESDECrm VR128:$src1, addr:$src2)>;
4921def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4922 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4923def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4924 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4925
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004926// Perform the AES InvMixColumn Transformation
4927let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4928 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4929 (ins VR128:$src1),
4930 "vaesimc\t{$src1, $dst|$dst, $src1}",
4931 [(set VR128:$dst,
4932 (int_x86_aesni_aesimc VR128:$src1))]>,
4933 OpSize, VEX;
4934 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4935 (ins i128mem:$src1),
4936 "vaesimc\t{$src1, $dst|$dst, $src1}",
4937 [(set VR128:$dst,
4938 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4939 OpSize, VEX;
4940}
Eric Christopherb3500fd2010-04-02 23:48:33 +00004941def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4942 (ins VR128:$src1),
4943 "aesimc\t{$src1, $dst|$dst, $src1}",
4944 [(set VR128:$dst,
4945 (int_x86_aesni_aesimc VR128:$src1))]>,
4946 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00004947def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4948 (ins i128mem:$src1),
4949 "aesimc\t{$src1, $dst|$dst, $src1}",
4950 [(set VR128:$dst,
4951 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4952 OpSize;
4953
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004954// AES Round Key Generation Assist
4955let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4956 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
4957 (ins VR128:$src1, i8imm:$src2),
4958 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4959 [(set VR128:$dst,
4960 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4961 OpSize, VEX;
4962 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
4963 (ins i128mem:$src1, i8imm:$src2),
4964 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4965 [(set VR128:$dst,
4966 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4967 imm:$src2))]>,
4968 OpSize, VEX;
4969}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004970def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004971 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004972 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4973 [(set VR128:$dst,
4974 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4975 OpSize;
4976def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004977 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004978 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4979 [(set VR128:$dst,
4980 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4981 imm:$src2))]>,
4982 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00004983
4984//===----------------------------------------------------------------------===//
4985// AVX Instructions
4986//===----------------------------------------------------------------------===//
4987
4988let isAsmParserOnly = 1 in {
4989
4990// Load from memory and broadcast to all elements of the destination operand
4991class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
4992 X86MemOperand x86memop> :
4993 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4994 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, VEX;
4995
4996def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem>;
4997def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem>;
4998def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem>;
4999def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem>;
5000
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005001// Insert packed floating-point values
5002def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5003 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5004 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5005 []>, VEX_4V;
5006def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5007 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5008 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5009 []>, VEX_4V;
5010
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005011// Extract packed floating-point values
5012def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5013 (ins VR256:$src1, i8imm:$src2),
5014 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5015 []>, VEX;
5016def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5017 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5018 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5019 []>, VEX;
5020
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005021// Conditional SIMD Packed Loads and Stores
5022multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr> {
5023 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5024 (ins VR128:$src1, f128mem:$src2),
5025 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5026 []>, VEX_4V;
5027 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5028 (ins VR256:$src1, f256mem:$src2),
5029 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5030 []>, VEX_4V;
5031 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5032 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5033 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5034 []>, VEX_4V;
5035 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5036 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5037 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5038 []>, VEX_4V;
5039}
5040
5041defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps">;
5042defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd">;
5043
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005044} // isAsmParserOnly