blob: f1edc55120bbf059a800f87c038b7ca64d26049b [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patelc26f5442011-04-28 02:22:40 +0000175/// getDwarfRegOpSize - get size required to emit given machine location using
176/// dwarf encoding.
177unsigned ARMAsmPrinter::getDwarfRegOpSize(const MachineLocation &MLoc) const {
178 const TargetRegisterInfo *RI = TM.getRegisterInfo();
179 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
180 return AsmPrinter::getDwarfRegOpSize(MLoc);
181 else {
182 unsigned Reg = MLoc.getReg();
183 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
184 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
185 // S registers are described as bit-pieces of a register
186 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
187 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
188
189 unsigned SReg = Reg - ARM::S0;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patelc26f5442011-04-28 02:22:40 +0000191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 return 4 + MCAsmInfo::getULEB128Size(Rx);
194 }
195
196 if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
197 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
198 // Q registers Q0-Q15 are described by composing two D registers together.
199 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
200
201 unsigned QReg = Reg - ARM::Q0;
202 unsigned D1 = 256 + 2 * QReg;
203 unsigned D2 = D1 + 1;
204
Devang Patelc26f5442011-04-28 02:22:40 +0000205 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8) +
206 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8);
207 // 6 + ULEB(D1) + ULEB(D2)
208 return 6 + MCAsmInfo::getULEB128Size(D1) + MCAsmInfo::getULEB128Size(D2);
209 }
210 }
211 return 0;
212}
213
Devang Patel27f5acb2011-04-21 22:48:26 +0000214/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000215void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000216 const TargetRegisterInfo *RI = TM.getRegisterInfo();
217 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000218 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000219 else {
220 unsigned Reg = MLoc.getReg();
221 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000222 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000223 // S registers are described as bit-pieces of a register
224 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
225 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
226
227 unsigned SReg = Reg - ARM::S0;
228 bool odd = SReg & 0x1;
229 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230
231 OutStreamer.AddComment("DW_OP_regx for S register");
232 EmitInt8(dwarf::DW_OP_regx);
233
234 OutStreamer.AddComment(Twine(SReg));
235 EmitULEB128(Rx);
236
237 if (odd) {
238 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
239 EmitInt8(dwarf::DW_OP_bit_piece);
240 EmitULEB128(32);
241 EmitULEB128(32);
242 } else {
243 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
244 EmitInt8(dwarf::DW_OP_bit_piece);
245 EmitULEB128(32);
246 EmitULEB128(0);
247 }
Devang Patel71f3f112011-04-21 23:22:35 +0000248 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000249 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000250 // Q registers Q0-Q15 are described by composing two D registers together.
251 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
252
253 unsigned QReg = Reg - ARM::Q0;
254 unsigned D1 = 256 + 2 * QReg;
255 unsigned D2 = D1 + 1;
256
Devang Patel71f3f112011-04-21 23:22:35 +0000257 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
258 EmitInt8(dwarf::DW_OP_regx);
259 EmitULEB128(D1);
260 OutStreamer.AddComment("DW_OP_piece 8");
261 EmitInt8(dwarf::DW_OP_piece);
262 EmitULEB128(8);
263
264 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
265 EmitInt8(dwarf::DW_OP_regx);
266 EmitULEB128(D2);
267 OutStreamer.AddComment("DW_OP_piece 8");
268 EmitInt8(dwarf::DW_OP_piece);
269 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000270 }
271 }
272}
273
Chris Lattner953ebb72010-01-27 23:58:11 +0000274void ARMAsmPrinter::EmitFunctionEntryLabel() {
275 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000276 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000277 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000278 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000279
Chris Lattner953ebb72010-01-27 23:58:11 +0000280 OutStreamer.EmitLabel(CurrentFnSym);
281}
282
Jim Grosbach2317e402010-09-30 01:57:53 +0000283/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000284/// method to print assembly for each instruction.
285///
286bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000288 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000289
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000290 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000291}
292
Evan Cheng055b0312009-06-29 07:51:04 +0000293void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000294 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000295 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000296 unsigned TF = MO.getTargetFlags();
297
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000298 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000299 default:
300 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 case MachineOperand::MO_Register: {
302 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000303 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000304 assert(!MO.getSubReg() && "Subregs should be eliminated!");
305 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000306 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000309 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000310 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000311 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000312 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 O << ":lower16:";
314 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000315 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000316 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000317 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000318 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000319 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000320 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000321 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000322 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000323 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000324 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000325 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
326 (TF & ARMII::MO_LO16))
327 O << ":lower16:";
328 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
329 (TF & ARMII::MO_HI16))
330 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000331 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000332
Chris Lattner0c08d092010-04-03 22:28:33 +0000333 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000334 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000335 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000337 }
Evan Chenga8e29892007-01-19 07:51:42 +0000338 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000339 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000340 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000341 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000345 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000346 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000348 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000349 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000351}
352
Evan Cheng055b0312009-06-29 07:51:04 +0000353//===--------------------------------------------------------------------===//
354
Chris Lattner0890cf12010-01-25 19:51:38 +0000355MCSymbol *ARMAsmPrinter::
356GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
357 const MachineBasicBlock *MBB) const {
358 SmallString<60> Name;
359 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000360 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000361 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000362 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000363}
364
365MCSymbol *ARMAsmPrinter::
366GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
367 SmallString<60> Name;
368 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000369 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000370 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000371}
372
Jim Grosbach433a5782010-09-24 20:47:58 +0000373
374MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
375 SmallString<60> Name;
376 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
377 << getFunctionNumber();
378 return OutContext.GetOrCreateSymbol(Name.str());
379}
380
Evan Cheng055b0312009-06-29 07:51:04 +0000381bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000382 unsigned AsmVariant, const char *ExtraCode,
383 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // Does this asm operand have a single letter operand modifier?
385 if (ExtraCode && ExtraCode[0]) {
386 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000387
Evan Chenga8e29892007-01-19 07:51:42 +0000388 switch (ExtraCode[0]) {
389 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000390 case 'a': // Print as a memory address.
391 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000392 O << "["
393 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
394 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000395 return false;
396 }
397 // Fallthrough
398 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000399 if (!MI->getOperand(OpNum).isImm())
400 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000401 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000402 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000403 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000404 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000406 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000407 case 'y': // Print a VFP single precision register as indexed double.
408 // This uses the ordering of the alias table to get the first 'd' register
409 // that overlaps the 's' register. Also, s0 is an odd register, hence the
410 // odd modulus check below.
411 if (MI->getOperand(OpNum).isReg()) {
412 unsigned Reg = MI->getOperand(OpNum).getReg();
413 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
414 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
415 (((Reg % 2) == 1) ? "[0]" : "[1]");
416 return false;
417 }
418 // Fallthrough to unsupported.
Eric Christopherfef50062011-05-24 22:27:43 +0000419 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000420 if (!MI->getOperand(OpNum).isImm())
421 return true;
422 O << ~(MI->getOperand(OpNum).getImm());
423 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000424 case 'L': // The low 16 bits of an immediate constant.
425 case 'm': // The base register of a memory operand.
426 case 'M': // A register range suitable for LDM/STM.
427 case 'p': // The high single-precision register of a VFP double-precision
428 // register.
429 case 'e': // The low doubleword register of a NEON quad register.
430 case 'f': // The high doubleword register of a NEON quad register.
431 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
432 case 'A': // A memory operand for a VLD1/VST1 instruction.
433 case 'Q': // The least significant register of a pair.
434 case 'R': // The most significant register of a pair.
435 case 'H': // The highest-numbered register of a pair.
Bob Wilson9bb43e12010-12-17 23:06:42 +0000436 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000437 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439 }
Jim Grosbache9952212009-09-04 01:38:51 +0000440
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 return false;
443}
444
Bob Wilson224c2442009-05-19 05:53:42 +0000445bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000446 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000447 const char *ExtraCode,
448 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000449 if (ExtraCode && ExtraCode[0])
450 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000451
452 const MachineOperand &MO = MI->getOperand(OpNum);
453 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000454 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000455 return false;
456}
457
Bob Wilson812209a2009-09-30 22:06:26 +0000458void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000459 if (Subtarget->isTargetDarwin()) {
460 Reloc::Model RelocM = TM.getRelocationModel();
461 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
462 // Declare all the text sections up front (before the DWARF sections
463 // emitted by AsmPrinter::doInitialization) so the assembler will keep
464 // them together at the beginning of the object file. This helps
465 // avoid out-of-range branches that are due a fundamental limitation of
466 // the way symbol offsets are encoded with the current Darwin ARM
467 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000468 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000469 static_cast<const TargetLoweringObjectFileMachO &>(
470 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000471 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
472 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
473 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
474 if (RelocM == Reloc::DynamicNoPIC) {
475 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000476 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
477 MCSectionMachO::S_SYMBOL_STUBS,
478 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000479 OutStreamer.SwitchSection(sect);
480 } else {
481 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000482 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
483 MCSectionMachO::S_SYMBOL_STUBS,
484 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000485 OutStreamer.SwitchSection(sect);
486 }
Bob Wilson63db5942010-07-30 19:55:47 +0000487 const MCSection *StaticInitSect =
488 OutContext.getMachOSection("__TEXT", "__StaticInit",
489 MCSectionMachO::S_REGULAR |
490 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
491 SectionKind::getText());
492 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000493 }
494 }
495
Jim Grosbache5165492009-11-09 00:11:35 +0000496 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000497 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000498
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000499 // Emit ARM Build Attributes
500 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000501
Jason W Kimdef9ac42010-10-06 22:36:46 +0000502 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000503 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000504}
505
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000506
Chris Lattner4a071d62009-10-19 17:59:19 +0000507void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000508 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000509 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000510 const TargetLoweringObjectFileMachO &TLOFMacho =
511 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000512 MachineModuleInfoMachO &MMIMacho =
513 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000514
Evan Chenga8e29892007-01-19 07:51:42 +0000515 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000517
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000518 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000519 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000520 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000521 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000522 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000523 // L_foo$stub:
524 OutStreamer.EmitLabel(Stubs[i].first);
525 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000526 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
527 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000528
Bill Wendling52a50e52010-03-11 01:18:13 +0000529 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000530 // External to current translation unit.
531 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
532 else
533 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000534 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000535 // When we place the LSDA into the TEXT section, the type info
536 // pointers need to be indirect and pc-rel. We accomplish this by
537 // using NLPs; however, sometimes the types are local to the file.
538 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000539 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
540 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000541 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000542 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000543
544 Stubs.clear();
545 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000546 }
547
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000548 Stubs = MMIMacho.GetHiddenGVStubList();
549 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000550 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000551 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000552 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
553 // L_foo$stub:
554 OutStreamer.EmitLabel(Stubs[i].first);
555 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000556 OutStreamer.EmitValue(MCSymbolRefExpr::
557 Create(Stubs[i].second.getPointer(),
558 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000559 4/*size*/, 0/*addrspace*/);
560 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000561
562 Stubs.clear();
563 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000564 }
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566 // Funny Darwin hack: This flag tells the linker that no global symbols
567 // contain code that falls through to other global symbols (e.g. the obvious
568 // implementation of multiple entry points). If this doesn't occur, the
569 // linker can safely perform dead code stripping. Since LLVM never
570 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000571 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000572 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000573}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000574
Chris Lattner97f06932009-10-19 20:20:46 +0000575//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000576// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
577// FIXME:
578// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000579// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000580// Instead of subclassing the MCELFStreamer, we do the work here.
581
582void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000583
Jason W Kim17b443d2010-10-11 23:01:44 +0000584 emitARMAttributeSection();
585
Renato Golin728ff0d2011-02-28 22:04:27 +0000586 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
587 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000588 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000589 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000590 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000591 emitFPU = true;
592 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000593 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
594 AttrEmitter = new ObjectAttributeEmitter(O);
595 }
596
597 AttrEmitter->MaybeSwitchVendor("aeabi");
598
Jason W Kimdef9ac42010-10-06 22:36:46 +0000599 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000600
601 if (CPUString == "cortex-a8" ||
602 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000603 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000604 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
605 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
606 ARMBuildAttrs::ApplicationProfile);
607 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
608 ARMBuildAttrs::Allowed);
609 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
610 ARMBuildAttrs::AllowThumb32);
611 // Fixme: figure out when this is emitted.
612 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
613 // ARMBuildAttrs::AllowWMMXv1);
614 //
615
616 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000617 } else if (CPUString == "xscale") {
618 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
619 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
620 ARMBuildAttrs::Allowed);
621 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
622 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000623 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000624 // FIXME: Why these defaults?
625 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000626 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
627 ARMBuildAttrs::Allowed);
628 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
629 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000630 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000631
Renato Goline89a0532011-03-02 21:20:09 +0000632 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000633 /* NEON is not exactly a VFP architecture, but GAS emit one of
634 * neon/vfpv3/vfpv2 for .fpu parameters */
635 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
636 /* If emitted for NEON, omit from VFP below, since you can have both
637 * NEON and VFP in build attributes but only one .fpu */
638 emitFPU = false;
639 }
640
641 /* VFPv3 + .fpu */
642 if (Subtarget->hasVFP3()) {
643 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
644 ARMBuildAttrs::AllowFPv3A);
645 if (emitFPU)
646 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
647
648 /* VFPv2 + .fpu */
649 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000650 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
651 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000652 if (emitFPU)
653 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
654 }
655
656 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
657 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
658 if (Subtarget->hasNEON()) {
659 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
660 ARMBuildAttrs::Allowed);
661 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000662
663 // Signal various FP modes.
664 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000665 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
666 ARMBuildAttrs::Allowed);
667 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
668 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000669 }
670
671 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000672 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
673 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000674 else
Jason W Kimf009a962011-02-07 00:49:53 +0000675 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
676 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000677
Jason W Kimf009a962011-02-07 00:49:53 +0000678 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000679 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000680 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
681 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000682
683 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
684 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000685 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
686 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000687 }
688 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000689
Jason W Kimf009a962011-02-07 00:49:53 +0000690 if (Subtarget->hasDivide())
691 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000692
693 AttrEmitter->Finish();
694 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000695}
696
Jason W Kim17b443d2010-10-11 23:01:44 +0000697void ARMAsmPrinter::emitARMAttributeSection() {
698 // <format-version>
699 // [ <section-length> "vendor-name"
700 // [ <file-tag> <size> <attribute>*
701 // | <section-tag> <size> <section-number>* 0 <attribute>*
702 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
703 // ]+
704 // ]*
705
706 if (OutStreamer.hasRawTextSupport())
707 return;
708
709 const ARMElfTargetObjectFile &TLOFELF =
710 static_cast<const ARMElfTargetObjectFile &>
711 (getObjFileLowering());
712
713 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000714
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000715 // Format version
716 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000717}
718
Jason W Kimdef9ac42010-10-06 22:36:46 +0000719//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000720
Jim Grosbach988ce092010-09-18 00:05:05 +0000721static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
722 unsigned LabelId, MCContext &Ctx) {
723
724 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
725 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
726 return Label;
727}
728
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000729static MCSymbolRefExpr::VariantKind
730getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
731 switch (Modifier) {
732 default: llvm_unreachable("Unknown modifier!");
733 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
734 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
735 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
736 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
737 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
738 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
739 }
740 return MCSymbolRefExpr::VK_None;
741}
742
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000743MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
744 bool isIndirect = Subtarget->isTargetDarwin() &&
745 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
746 if (!isIndirect)
747 return Mang->getSymbol(GV);
748
749 // FIXME: Remove this when Darwin transition to @GOT like syntax.
750 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
751 MachineModuleInfoMachO &MMIMachO =
752 MMI->getObjFileInfo<MachineModuleInfoMachO>();
753 MachineModuleInfoImpl::StubValueTy &StubSym =
754 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
755 MMIMachO.getGVStubEntry(MCSym);
756 if (StubSym.getPointer() == 0)
757 StubSym = MachineModuleInfoImpl::
758 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
759 return MCSym;
760}
761
Jim Grosbach5df08d82010-11-09 18:45:04 +0000762void ARMAsmPrinter::
763EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
764 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
765
766 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000767
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000768 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000769 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000770 SmallString<128> Str;
771 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000772 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000773 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000774 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000775 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000776 } else if (ACPV->isGlobalValue()) {
777 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000778 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000779 } else {
780 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000781 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000782 }
783
784 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000785 const MCExpr *Expr =
786 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
787 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000788
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000789 if (ACPV->getPCAdjustment()) {
790 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
791 getFunctionNumber(),
792 ACPV->getLabelId(),
793 OutContext);
794 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
795 PCRelExpr =
796 MCBinaryExpr::CreateAdd(PCRelExpr,
797 MCConstantExpr::Create(ACPV->getPCAdjustment(),
798 OutContext),
799 OutContext);
800 if (ACPV->mustAddCurrentAddress()) {
801 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
802 // label, so just emit a local label end reference that instead.
803 MCSymbol *DotSym = OutContext.CreateTempSymbol();
804 OutStreamer.EmitLabel(DotSym);
805 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
806 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000807 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000808 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000809 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000810 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000811}
812
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000813void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
814 unsigned Opcode = MI->getOpcode();
815 int OpNum = 1;
816 if (Opcode == ARM::BR_JTadd)
817 OpNum = 2;
818 else if (Opcode == ARM::BR_JTm)
819 OpNum = 3;
820
821 const MachineOperand &MO1 = MI->getOperand(OpNum);
822 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
823 unsigned JTI = MO1.getIndex();
824
825 // Emit a label for the jump table.
826 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
827 OutStreamer.EmitLabel(JTISymbol);
828
829 // Emit each entry of the table.
830 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
831 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
832 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
833
834 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
835 MachineBasicBlock *MBB = JTBBs[i];
836 // Construct an MCExpr for the entry. We want a value of the form:
837 // (BasicBlockAddr - TableBeginAddr)
838 //
839 // For example, a table with entries jumping to basic blocks BB0 and BB1
840 // would look like:
841 // LJTI_0_0:
842 // .word (LBB0 - LJTI_0_0)
843 // .word (LBB1 - LJTI_0_0)
844 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
845
846 if (TM.getRelocationModel() == Reloc::PIC_)
847 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
848 OutContext),
849 OutContext);
850 OutStreamer.EmitValue(Expr, 4);
851 }
852}
853
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000854void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
855 unsigned Opcode = MI->getOpcode();
856 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
857 const MachineOperand &MO1 = MI->getOperand(OpNum);
858 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
859 unsigned JTI = MO1.getIndex();
860
861 // Emit a label for the jump table.
862 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
863 OutStreamer.EmitLabel(JTISymbol);
864
865 // Emit each entry of the table.
866 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
867 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
868 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000869 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000870 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000871 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000872 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000873 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000874
875 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
876 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000877 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
878 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000879 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000880 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000881 MCInst BrInst;
882 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000883 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000884 OutStreamer.EmitInstruction(BrInst);
885 continue;
886 }
887 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000888 // MCExpr for the entry. We want a value of the form:
889 // (BasicBlockAddr - TableBeginAddr) / 2
890 //
891 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
892 // would look like:
893 // LJTI_0_0:
894 // .byte (LBB0 - LJTI_0_0) / 2
895 // .byte (LBB1 - LJTI_0_0) / 2
896 const MCExpr *Expr =
897 MCBinaryExpr::CreateSub(MBBSymbolExpr,
898 MCSymbolRefExpr::Create(JTISymbol, OutContext),
899 OutContext);
900 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
901 OutContext);
902 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000903 }
904}
905
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000906void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
907 raw_ostream &OS) {
908 unsigned NOps = MI->getNumOperands();
909 assert(NOps==4);
910 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
911 // cast away const; DIetc do not take const operands for some reason.
912 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
913 OS << V.getName();
914 OS << " <- ";
915 // Frame address. Currently handles register +- offset only.
916 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
917 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
918 OS << ']';
919 OS << "+";
920 printOperand(MI, NOps-2, OS);
921}
922
Jim Grosbach40edf732010-12-14 21:10:47 +0000923static void populateADROperands(MCInst &Inst, unsigned Dest,
924 const MCSymbol *Label,
925 unsigned pred, unsigned ccreg,
926 MCContext &Ctx) {
927 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
928 Inst.addOperand(MCOperand::CreateReg(Dest));
929 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
930 // Add predicate operands.
931 Inst.addOperand(MCOperand::CreateImm(pred));
932 Inst.addOperand(MCOperand::CreateReg(ccreg));
933}
934
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000935void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
936 unsigned Opcode) {
937 MCInst TmpInst;
938
939 // Emit the instruction as usual, just patch the opcode.
940 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
941 TmpInst.setOpcode(Opcode);
942 OutStreamer.EmitInstruction(TmpInst);
943}
944
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000945void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
946 assert(MI->getFlag(MachineInstr::FrameSetup) &&
947 "Only instruction which are involved into frame setup code are allowed");
948
949 const MachineFunction &MF = *MI->getParent()->getParent();
950 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000951 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000952
953 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000954 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000955 unsigned SrcReg, DstReg;
956
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000957 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
958 // Two special cases:
959 // 1) tPUSH does not have src/dst regs.
960 // 2) for Thumb1 code we sometimes materialize the constant via constpool
961 // load. Yes, this is pretty fragile, but for now I don't see better
962 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000963 SrcReg = DstReg = ARM::SP;
964 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000965 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000966 DstReg = MI->getOperand(0).getReg();
967 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000968
969 // Try to figure out the unwinding opcode out of src / dst regs.
970 if (MI->getDesc().mayStore()) {
971 // Register saves.
972 assert(DstReg == ARM::SP &&
973 "Only stack pointer as a destination reg is supported");
974
975 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000976 // Skip src & dst reg, and pred ops.
977 unsigned StartOp = 2 + 2;
978 // Use all the operands.
979 unsigned NumOffset = 0;
980
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000981 switch (Opc) {
982 default:
983 MI->dump();
984 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000985 case ARM::tPUSH:
986 // Special case here: no src & dst reg, but two extra imp ops.
987 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000988 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000989 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000990 case ARM::VSTMDDB_UPD:
991 assert(SrcReg == ARM::SP &&
992 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000993 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
994 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000995 RegList.push_back(MI->getOperand(i).getReg());
996 break;
997 case ARM::STR_PRE:
998 assert(MI->getOperand(2).getReg() == ARM::SP &&
999 "Only stack pointer as a source reg is supported");
1000 RegList.push_back(SrcReg);
1001 break;
1002 }
1003 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1004 } else {
1005 // Changes of stack / frame pointer.
1006 if (SrcReg == ARM::SP) {
1007 int64_t Offset = 0;
1008 switch (Opc) {
1009 default:
1010 MI->dump();
1011 assert(0 && "Unsupported opcode for unwinding information");
1012 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001013 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001014 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001015 Offset = 0;
1016 break;
1017 case ARM::ADDri:
1018 Offset = -MI->getOperand(2).getImm();
1019 break;
1020 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001021 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001022 Offset = MI->getOperand(2).getImm();
1023 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001024 case ARM::tSUBspi:
1025 Offset = MI->getOperand(2).getImm()*4;
1026 break;
1027 case ARM::tADDspi:
1028 case ARM::tADDrSPi:
1029 Offset = -MI->getOperand(2).getImm()*4;
1030 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001031 case ARM::tLDRpci: {
1032 // Grab the constpool index and check, whether it corresponds to
1033 // original or cloned constpool entry.
1034 unsigned CPI = MI->getOperand(1).getIndex();
1035 const MachineConstantPool *MCP = MF.getConstantPool();
1036 if (CPI >= MCP->getConstants().size())
1037 CPI = AFI.getOriginalCPIdx(CPI);
1038 assert(CPI != -1U && "Invalid constpool index");
1039
1040 // Derive the actual offset.
1041 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1042 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1043 // FIXME: Check for user, it should be "add" instruction!
1044 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001045 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001046 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001047 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001048
1049 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001050 // Set-up of the frame pointer. Positive values correspond to "add"
1051 // instruction.
1052 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001053 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001054 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001055 // instruction.
1056 OutStreamer.EmitPad(Offset);
1057 } else {
1058 MI->dump();
1059 assert(0 && "Unsupported opcode for unwinding information");
1060 }
1061 } else if (DstReg == ARM::SP) {
1062 // FIXME: .movsp goes here
1063 MI->dump();
1064 assert(0 && "Unsupported opcode for unwinding information");
1065 }
1066 else {
1067 MI->dump();
1068 assert(0 && "Unsupported opcode for unwinding information");
1069 }
1070 }
1071}
1072
1073extern cl::opt<bool> EnableARMEHABI;
1074
Jim Grosbachb454cda2010-09-29 15:23:40 +00001075void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001076 unsigned Opc = MI->getOpcode();
1077 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001078 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001079 case ARM::B: {
1080 // B is just a Bcc with an 'always' predicate.
1081 MCInst TmpInst;
1082 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1083 TmpInst.setOpcode(ARM::Bcc);
1084 // Add predicate operands.
1085 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1086 TmpInst.addOperand(MCOperand::CreateReg(0));
1087 OutStreamer.EmitInstruction(TmpInst);
1088 return;
1089 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001090 case ARM::LDMIA_RET: {
1091 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1092 // such has additional code-gen properties and scheduling information.
1093 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1094 MCInst TmpInst;
1095 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1096 TmpInst.setOpcode(ARM::LDMIA_UPD);
1097 OutStreamer.EmitInstruction(TmpInst);
1098 return;
1099 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001100 case ARM::t2ADDrSPi:
1101 case ARM::t2ADDrSPi12:
1102 case ARM::t2SUBrSPi:
1103 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001104 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1105 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001106 break;
1107
Chris Lattner112f2392010-11-14 20:31:06 +00001108 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001109 case ARM::DBG_VALUE: {
1110 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1111 SmallString<128> TmpStr;
1112 raw_svector_ostream OS(TmpStr);
1113 PrintDebugValueComment(MI, OS);
1114 OutStreamer.EmitRawText(StringRef(OS.str()));
1115 }
1116 return;
1117 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001118 case ARM::tBfar: {
1119 MCInst TmpInst;
1120 TmpInst.setOpcode(ARM::tBL);
1121 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1122 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1123 OutStreamer.EmitInstruction(TmpInst);
1124 return;
1125 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001126 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001127 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001128 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001129 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001130 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001131 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1132 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1133 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001134 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1135 GetCPISymbol(MI->getOperand(1).getIndex()),
1136 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1137 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001138 OutStreamer.EmitInstruction(TmpInst);
1139 return;
1140 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001141 case ARM::LEApcrelJT:
1142 case ARM::tLEApcrelJT:
1143 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001144 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001145 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1146 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1147 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001148 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1149 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1150 MI->getOperand(2).getImm()),
1151 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1152 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001153 OutStreamer.EmitInstruction(TmpInst);
1154 return;
1155 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001156 case ARM::MOVPCRX: {
1157 MCInst TmpInst;
1158 TmpInst.setOpcode(ARM::MOVr);
1159 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1160 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1161 // Add predicate operands.
1162 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1163 TmpInst.addOperand(MCOperand::CreateReg(0));
1164 // Add 's' bit operand (always reg0 for this)
1165 TmpInst.addOperand(MCOperand::CreateReg(0));
1166 OutStreamer.EmitInstruction(TmpInst);
1167 return;
1168 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001169 // Darwin call instructions are just normal call instructions with different
1170 // clobber semantics (they clobber R9).
1171 case ARM::BLr9:
1172 case ARM::BLr9_pred:
1173 case ARM::BLXr9:
1174 case ARM::BLXr9_pred: {
1175 unsigned newOpc;
1176 switch (Opc) {
1177 default: assert(0);
1178 case ARM::BLr9: newOpc = ARM::BL; break;
1179 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1180 case ARM::BLXr9: newOpc = ARM::BLX; break;
1181 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1182 }
1183 MCInst TmpInst;
1184 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1185 TmpInst.setOpcode(newOpc);
1186 OutStreamer.EmitInstruction(TmpInst);
1187 return;
1188 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001189 case ARM::BXr9_CALL:
1190 case ARM::BX_CALL: {
1191 {
1192 MCInst TmpInst;
1193 TmpInst.setOpcode(ARM::MOVr);
1194 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1195 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1196 // Add predicate operands.
1197 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1198 TmpInst.addOperand(MCOperand::CreateReg(0));
1199 // Add 's' bit operand (always reg0 for this)
1200 TmpInst.addOperand(MCOperand::CreateReg(0));
1201 OutStreamer.EmitInstruction(TmpInst);
1202 }
1203 {
1204 MCInst TmpInst;
1205 TmpInst.setOpcode(ARM::BX);
1206 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1207 OutStreamer.EmitInstruction(TmpInst);
1208 }
1209 return;
1210 }
1211 case ARM::BMOVPCRXr9_CALL:
1212 case ARM::BMOVPCRX_CALL: {
1213 {
1214 MCInst TmpInst;
1215 TmpInst.setOpcode(ARM::MOVr);
1216 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1217 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1218 // Add predicate operands.
1219 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1220 TmpInst.addOperand(MCOperand::CreateReg(0));
1221 // Add 's' bit operand (always reg0 for this)
1222 TmpInst.addOperand(MCOperand::CreateReg(0));
1223 OutStreamer.EmitInstruction(TmpInst);
1224 }
1225 {
1226 MCInst TmpInst;
1227 TmpInst.setOpcode(ARM::MOVr);
1228 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1229 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1230 // Add predicate operands.
1231 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1232 TmpInst.addOperand(MCOperand::CreateReg(0));
1233 // Add 's' bit operand (always reg0 for this)
1234 TmpInst.addOperand(MCOperand::CreateReg(0));
1235 OutStreamer.EmitInstruction(TmpInst);
1236 }
1237 return;
1238 }
Evan Cheng53519f02011-01-21 18:55:51 +00001239 case ARM::MOVi16_ga_pcrel:
1240 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001241 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001242 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001243 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1244
Evan Cheng53519f02011-01-21 18:55:51 +00001245 unsigned TF = MI->getOperand(1).getTargetFlags();
1246 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001247 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1248 MCSymbol *GVSym = GetARMGVSymbol(GV);
1249 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001250 if (isPIC) {
1251 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1252 getFunctionNumber(),
1253 MI->getOperand(2).getImm(), OutContext);
1254 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1255 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1256 const MCExpr *PCRelExpr =
1257 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1258 MCBinaryExpr::CreateAdd(LabelSymExpr,
1259 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001260 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001261 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1262 } else {
1263 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1264 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1265 }
1266
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001267 // Add predicate operands.
1268 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1269 TmpInst.addOperand(MCOperand::CreateReg(0));
1270 // Add 's' bit operand (always reg0 for this)
1271 TmpInst.addOperand(MCOperand::CreateReg(0));
1272 OutStreamer.EmitInstruction(TmpInst);
1273 return;
1274 }
Evan Cheng53519f02011-01-21 18:55:51 +00001275 case ARM::MOVTi16_ga_pcrel:
1276 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001277 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001278 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1279 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001280 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1281 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1282
Evan Cheng53519f02011-01-21 18:55:51 +00001283 unsigned TF = MI->getOperand(2).getTargetFlags();
1284 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001285 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1286 MCSymbol *GVSym = GetARMGVSymbol(GV);
1287 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001288 if (isPIC) {
1289 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1290 getFunctionNumber(),
1291 MI->getOperand(3).getImm(), OutContext);
1292 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1293 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1294 const MCExpr *PCRelExpr =
1295 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1296 MCBinaryExpr::CreateAdd(LabelSymExpr,
1297 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001298 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001299 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1300 } else {
1301 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1302 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1303 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001304 // Add predicate operands.
1305 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1306 TmpInst.addOperand(MCOperand::CreateReg(0));
1307 // Add 's' bit operand (always reg0 for this)
1308 TmpInst.addOperand(MCOperand::CreateReg(0));
1309 OutStreamer.EmitInstruction(TmpInst);
1310 return;
1311 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001312 case ARM::tPICADD: {
1313 // This is a pseudo op for a label + instruction sequence, which looks like:
1314 // LPC0:
1315 // add r0, pc
1316 // This adds the address of LPC0 to r0.
1317
1318 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001319 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1320 getFunctionNumber(), MI->getOperand(2).getImm(),
1321 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001322
1323 // Form and emit the add.
1324 MCInst AddInst;
1325 AddInst.setOpcode(ARM::tADDhirr);
1326 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1327 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1328 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1329 // Add predicate operands.
1330 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1331 AddInst.addOperand(MCOperand::CreateReg(0));
1332 OutStreamer.EmitInstruction(AddInst);
1333 return;
1334 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001335 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001336 // This is a pseudo op for a label + instruction sequence, which looks like:
1337 // LPC0:
1338 // add r0, pc, r0
1339 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001340
Chris Lattner4d152222009-10-19 22:23:04 +00001341 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001342 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1343 getFunctionNumber(), MI->getOperand(2).getImm(),
1344 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001345
Jim Grosbachf3f09522010-09-14 21:05:34 +00001346 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001347 MCInst AddInst;
1348 AddInst.setOpcode(ARM::ADDrr);
1349 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1350 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1351 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001352 // Add predicate operands.
1353 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1354 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1355 // Add 's' bit operand (always reg0 for this)
1356 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001357 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001358 return;
1359 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001360 case ARM::PICSTR:
1361 case ARM::PICSTRB:
1362 case ARM::PICSTRH:
1363 case ARM::PICLDR:
1364 case ARM::PICLDRB:
1365 case ARM::PICLDRH:
1366 case ARM::PICLDRSB:
1367 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001368 // This is a pseudo op for a label + instruction sequence, which looks like:
1369 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001370 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001371 // The LCP0 label is referenced by a constant pool entry in order to get
1372 // a PC-relative address at the ldr instruction.
1373
1374 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001375 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1376 getFunctionNumber(), MI->getOperand(2).getImm(),
1377 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001378
1379 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001380 unsigned Opcode;
1381 switch (MI->getOpcode()) {
1382 default:
1383 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001384 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1385 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001386 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001387 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001388 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001389 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1390 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1391 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1392 }
1393 MCInst LdStInst;
1394 LdStInst.setOpcode(Opcode);
1395 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1396 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1397 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1398 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001399 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001400 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1401 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1402 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001403
1404 return;
1405 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001406 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001407 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1408 /// in the function. The first operand is the ID# for this instruction, the
1409 /// second is the index into the MachineConstantPool that this is, the third
1410 /// is the size in bytes of this constant pool entry.
1411 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1412 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1413
1414 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001415 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001416
1417 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1418 if (MCPE.isMachineConstantPoolEntry())
1419 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1420 else
1421 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001422
Chris Lattnera70e6442009-10-19 22:33:05 +00001423 return;
1424 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001425 case ARM::t2BR_JT: {
1426 // Lower and emit the instruction itself, then the jump table following it.
1427 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001428 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1429 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1431 // Add predicate operands.
1432 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1433 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001434 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001435 // Output the data for the jump table itself
1436 EmitJump2Table(MI);
1437 return;
1438 }
1439 case ARM::t2TBB_JT: {
1440 // Lower and emit the instruction itself, then the jump table following it.
1441 MCInst TmpInst;
1442
1443 TmpInst.setOpcode(ARM::t2TBB);
1444 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1445 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1446 // Add predicate operands.
1447 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1448 TmpInst.addOperand(MCOperand::CreateReg(0));
1449 OutStreamer.EmitInstruction(TmpInst);
1450 // Output the data for the jump table itself
1451 EmitJump2Table(MI);
1452 // Make sure the next instruction is 2-byte aligned.
1453 EmitAlignment(1);
1454 return;
1455 }
1456 case ARM::t2TBH_JT: {
1457 // Lower and emit the instruction itself, then the jump table following it.
1458 MCInst TmpInst;
1459
1460 TmpInst.setOpcode(ARM::t2TBH);
1461 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1462 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1463 // Add predicate operands.
1464 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1465 TmpInst.addOperand(MCOperand::CreateReg(0));
1466 OutStreamer.EmitInstruction(TmpInst);
1467 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001468 EmitJump2Table(MI);
1469 return;
1470 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001471 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001472 case ARM::BR_JTr: {
1473 // Lower and emit the instruction itself, then the jump table following it.
1474 // mov pc, target
1475 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001476 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1477 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001478 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001479 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1480 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1481 // Add predicate operands.
1482 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1483 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001484 // Add 's' bit operand (always reg0 for this)
1485 if (Opc == ARM::MOVr)
1486 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001487 OutStreamer.EmitInstruction(TmpInst);
1488
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001489 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001490 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001491 EmitAlignment(2);
1492
Jim Grosbach2dc77682010-11-29 18:37:44 +00001493 // Output the data for the jump table itself
1494 EmitJumpTable(MI);
1495 return;
1496 }
1497 case ARM::BR_JTm: {
1498 // Lower and emit the instruction itself, then the jump table following it.
1499 // ldr pc, target
1500 MCInst TmpInst;
1501 if (MI->getOperand(1).getReg() == 0) {
1502 // literal offset
1503 TmpInst.setOpcode(ARM::LDRi12);
1504 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1505 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1506 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1507 } else {
1508 TmpInst.setOpcode(ARM::LDRrs);
1509 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1510 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1511 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1512 TmpInst.addOperand(MCOperand::CreateImm(0));
1513 }
1514 // Add predicate operands.
1515 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1516 TmpInst.addOperand(MCOperand::CreateReg(0));
1517 OutStreamer.EmitInstruction(TmpInst);
1518
1519 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001520 EmitJumpTable(MI);
1521 return;
1522 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001523 case ARM::BR_JTadd: {
1524 // Lower and emit the instruction itself, then the jump table following it.
1525 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001526 MCInst TmpInst;
1527 TmpInst.setOpcode(ARM::ADDrr);
1528 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1529 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1530 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001531 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001532 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1533 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001534 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001535 TmpInst.addOperand(MCOperand::CreateReg(0));
1536 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001537
1538 // Output the data for the jump table itself
1539 EmitJumpTable(MI);
1540 return;
1541 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001542 case ARM::TRAP: {
1543 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1544 // FIXME: Remove this special case when they do.
1545 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001546 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001547 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001548 OutStreamer.AddComment("trap");
1549 OutStreamer.EmitIntValue(Val, 4);
1550 return;
1551 }
1552 break;
1553 }
1554 case ARM::tTRAP: {
1555 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1556 // FIXME: Remove this special case when they do.
1557 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001558 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001559 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001560 OutStreamer.AddComment("trap");
1561 OutStreamer.EmitIntValue(Val, 2);
1562 return;
1563 }
1564 break;
1565 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001566 case ARM::t2Int_eh_sjlj_setjmp:
1567 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001568 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001569 // Two incoming args: GPR:$src, GPR:$val
1570 // mov $val, pc
1571 // adds $val, #7
1572 // str $val, [$src, #4]
1573 // movs r0, #0
1574 // b 1f
1575 // movs r0, #1
1576 // 1:
1577 unsigned SrcReg = MI->getOperand(0).getReg();
1578 unsigned ValReg = MI->getOperand(1).getReg();
1579 MCSymbol *Label = GetARMSJLJEHLabel();
1580 {
1581 MCInst TmpInst;
1582 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1583 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1584 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1585 // 's' bit operand
1586 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1587 OutStreamer.AddComment("eh_setjmp begin");
1588 OutStreamer.EmitInstruction(TmpInst);
1589 }
1590 {
1591 MCInst TmpInst;
1592 TmpInst.setOpcode(ARM::tADDi3);
1593 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1594 // 's' bit operand
1595 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1596 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1597 TmpInst.addOperand(MCOperand::CreateImm(7));
1598 // Predicate.
1599 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1600 TmpInst.addOperand(MCOperand::CreateReg(0));
1601 OutStreamer.EmitInstruction(TmpInst);
1602 }
1603 {
1604 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001605 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001606 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1607 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1608 // The offset immediate is #4. The operand value is scaled by 4 for the
1609 // tSTR instruction.
1610 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001611 // Predicate.
1612 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1613 TmpInst.addOperand(MCOperand::CreateReg(0));
1614 OutStreamer.EmitInstruction(TmpInst);
1615 }
1616 {
1617 MCInst TmpInst;
1618 TmpInst.setOpcode(ARM::tMOVi8);
1619 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1620 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1621 TmpInst.addOperand(MCOperand::CreateImm(0));
1622 // Predicate.
1623 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1624 TmpInst.addOperand(MCOperand::CreateReg(0));
1625 OutStreamer.EmitInstruction(TmpInst);
1626 }
1627 {
1628 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1629 MCInst TmpInst;
1630 TmpInst.setOpcode(ARM::tB);
1631 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1632 OutStreamer.EmitInstruction(TmpInst);
1633 }
1634 {
1635 MCInst TmpInst;
1636 TmpInst.setOpcode(ARM::tMOVi8);
1637 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1638 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1639 TmpInst.addOperand(MCOperand::CreateImm(1));
1640 // Predicate.
1641 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1642 TmpInst.addOperand(MCOperand::CreateReg(0));
1643 OutStreamer.AddComment("eh_setjmp end");
1644 OutStreamer.EmitInstruction(TmpInst);
1645 }
1646 OutStreamer.EmitLabel(Label);
1647 return;
1648 }
1649
Jim Grosbach45390082010-09-23 23:33:56 +00001650 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001651 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001652 // Two incoming args: GPR:$src, GPR:$val
1653 // add $val, pc, #8
1654 // str $val, [$src, #+4]
1655 // mov r0, #0
1656 // add pc, pc, #0
1657 // mov r0, #1
1658 unsigned SrcReg = MI->getOperand(0).getReg();
1659 unsigned ValReg = MI->getOperand(1).getReg();
1660
1661 {
1662 MCInst TmpInst;
1663 TmpInst.setOpcode(ARM::ADDri);
1664 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1665 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1666 TmpInst.addOperand(MCOperand::CreateImm(8));
1667 // Predicate.
1668 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1669 TmpInst.addOperand(MCOperand::CreateReg(0));
1670 // 's' bit operand (always reg0 for this).
1671 TmpInst.addOperand(MCOperand::CreateReg(0));
1672 OutStreamer.AddComment("eh_setjmp begin");
1673 OutStreamer.EmitInstruction(TmpInst);
1674 }
1675 {
1676 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001677 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001678 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1679 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001680 TmpInst.addOperand(MCOperand::CreateImm(4));
1681 // Predicate.
1682 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1683 TmpInst.addOperand(MCOperand::CreateReg(0));
1684 OutStreamer.EmitInstruction(TmpInst);
1685 }
1686 {
1687 MCInst TmpInst;
1688 TmpInst.setOpcode(ARM::MOVi);
1689 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1690 TmpInst.addOperand(MCOperand::CreateImm(0));
1691 // Predicate.
1692 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1693 TmpInst.addOperand(MCOperand::CreateReg(0));
1694 // 's' bit operand (always reg0 for this).
1695 TmpInst.addOperand(MCOperand::CreateReg(0));
1696 OutStreamer.EmitInstruction(TmpInst);
1697 }
1698 {
1699 MCInst TmpInst;
1700 TmpInst.setOpcode(ARM::ADDri);
1701 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1702 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1703 TmpInst.addOperand(MCOperand::CreateImm(0));
1704 // Predicate.
1705 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1706 TmpInst.addOperand(MCOperand::CreateReg(0));
1707 // 's' bit operand (always reg0 for this).
1708 TmpInst.addOperand(MCOperand::CreateReg(0));
1709 OutStreamer.EmitInstruction(TmpInst);
1710 }
1711 {
1712 MCInst TmpInst;
1713 TmpInst.setOpcode(ARM::MOVi);
1714 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1715 TmpInst.addOperand(MCOperand::CreateImm(1));
1716 // Predicate.
1717 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1718 TmpInst.addOperand(MCOperand::CreateReg(0));
1719 // 's' bit operand (always reg0 for this).
1720 TmpInst.addOperand(MCOperand::CreateReg(0));
1721 OutStreamer.AddComment("eh_setjmp end");
1722 OutStreamer.EmitInstruction(TmpInst);
1723 }
1724 return;
1725 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001726 case ARM::Int_eh_sjlj_longjmp: {
1727 // ldr sp, [$src, #8]
1728 // ldr $scratch, [$src, #4]
1729 // ldr r7, [$src]
1730 // bx $scratch
1731 unsigned SrcReg = MI->getOperand(0).getReg();
1732 unsigned ScratchReg = MI->getOperand(1).getReg();
1733 {
1734 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001735 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001736 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1737 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001738 TmpInst.addOperand(MCOperand::CreateImm(8));
1739 // Predicate.
1740 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1741 TmpInst.addOperand(MCOperand::CreateReg(0));
1742 OutStreamer.EmitInstruction(TmpInst);
1743 }
1744 {
1745 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001746 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001747 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1748 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001749 TmpInst.addOperand(MCOperand::CreateImm(4));
1750 // Predicate.
1751 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1752 TmpInst.addOperand(MCOperand::CreateReg(0));
1753 OutStreamer.EmitInstruction(TmpInst);
1754 }
1755 {
1756 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001757 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001758 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1759 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001760 TmpInst.addOperand(MCOperand::CreateImm(0));
1761 // Predicate.
1762 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1763 TmpInst.addOperand(MCOperand::CreateReg(0));
1764 OutStreamer.EmitInstruction(TmpInst);
1765 }
1766 {
1767 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001768 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001769 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1770 // Predicate.
1771 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1772 TmpInst.addOperand(MCOperand::CreateReg(0));
1773 OutStreamer.EmitInstruction(TmpInst);
1774 }
1775 return;
1776 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001777 case ARM::tInt_eh_sjlj_longjmp: {
1778 // ldr $scratch, [$src, #8]
1779 // mov sp, $scratch
1780 // ldr $scratch, [$src, #4]
1781 // ldr r7, [$src]
1782 // bx $scratch
1783 unsigned SrcReg = MI->getOperand(0).getReg();
1784 unsigned ScratchReg = MI->getOperand(1).getReg();
1785 {
1786 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001787 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001788 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1789 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1790 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001791 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001792 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001793 // Predicate.
1794 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1795 TmpInst.addOperand(MCOperand::CreateReg(0));
1796 OutStreamer.EmitInstruction(TmpInst);
1797 }
1798 {
1799 MCInst TmpInst;
1800 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1801 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1802 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1803 // Predicate.
1804 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1805 TmpInst.addOperand(MCOperand::CreateReg(0));
1806 OutStreamer.EmitInstruction(TmpInst);
1807 }
1808 {
1809 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001810 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001811 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1812 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1813 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001814 // Predicate.
1815 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1816 TmpInst.addOperand(MCOperand::CreateReg(0));
1817 OutStreamer.EmitInstruction(TmpInst);
1818 }
1819 {
1820 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001821 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001822 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1823 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001824 TmpInst.addOperand(MCOperand::CreateReg(0));
1825 // Predicate.
1826 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1827 TmpInst.addOperand(MCOperand::CreateReg(0));
1828 OutStreamer.EmitInstruction(TmpInst);
1829 }
1830 {
1831 MCInst TmpInst;
1832 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1833 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1834 // Predicate.
1835 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1836 TmpInst.addOperand(MCOperand::CreateReg(0));
1837 OutStreamer.EmitInstruction(TmpInst);
1838 }
1839 return;
1840 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001841 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001842 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001843 case ARM::TAILJMPd:
1844 case ARM::TAILJMPdND: {
1845 MCInst TmpInst, TmpInst2;
1846 // Lower the instruction as-is to get the operands properly converted.
1847 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1848 TmpInst.setOpcode(ARM::Bcc);
1849 TmpInst.addOperand(TmpInst2.getOperand(0));
1850 // Add predicate operands.
1851 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1852 TmpInst.addOperand(MCOperand::CreateReg(0));
1853 OutStreamer.AddComment("TAILCALL");
1854 OutStreamer.EmitInstruction(TmpInst);
1855 return;
1856 }
1857 case ARM::tTAILJMPd:
1858 case ARM::tTAILJMPdND: {
1859 MCInst TmpInst, TmpInst2;
1860 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
Cameron Zwarichd34d4292011-05-23 01:57:17 +00001861 // The Darwin toolchain doesn't support tail call relocations of 16-bit
1862 // branches.
1863 TmpInst.setOpcode(Opc == ARM::tTAILJMPd ? ARM::t2B : ARM::tB);
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001864 TmpInst.addOperand(TmpInst2.getOperand(0));
1865 OutStreamer.AddComment("TAILCALL");
1866 OutStreamer.EmitInstruction(TmpInst);
1867 return;
1868 }
1869 case ARM::TAILJMPrND:
1870 case ARM::tTAILJMPrND:
1871 case ARM::TAILJMPr:
1872 case ARM::tTAILJMPr: {
1873 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1874 ? ARM::BX : ARM::tBX;
1875 MCInst TmpInst;
1876 TmpInst.setOpcode(newOpc);
1877 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1878 // Predicate.
1879 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1880 TmpInst.addOperand(MCOperand::CreateReg(0));
1881 OutStreamer.AddComment("TAILCALL");
1882 OutStreamer.EmitInstruction(TmpInst);
1883 return;
1884 }
1885
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001886 // These are the pseudos created to comply with stricter operand restrictions
1887 // on ARMv5. Lower them now to "normal" instructions, since all the
1888 // restrictions are already satisfied.
1889 case ARM::MULv5:
1890 EmitPatchedInstruction(MI, ARM::MUL);
1891 return;
1892 case ARM::MLAv5:
1893 EmitPatchedInstruction(MI, ARM::MLA);
1894 return;
1895 case ARM::SMULLv5:
1896 EmitPatchedInstruction(MI, ARM::SMULL);
1897 return;
1898 case ARM::UMULLv5:
1899 EmitPatchedInstruction(MI, ARM::UMULL);
1900 return;
1901 case ARM::SMLALv5:
1902 EmitPatchedInstruction(MI, ARM::SMLAL);
1903 return;
1904 case ARM::UMLALv5:
1905 EmitPatchedInstruction(MI, ARM::UMLAL);
1906 return;
1907 case ARM::UMAALv5:
1908 EmitPatchedInstruction(MI, ARM::UMAAL);
1909 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001910 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001911
Chris Lattner97f06932009-10-19 20:20:46 +00001912 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001913 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001914
1915 // Emit unwinding stuff for frame-related instructions
1916 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1917 EmitUnwindingInstruction(MI);
1918
Chris Lattner850d2e22010-02-03 01:16:28 +00001919 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001920}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001921
1922//===----------------------------------------------------------------------===//
1923// Target Registry Stuff
1924//===----------------------------------------------------------------------===//
1925
1926static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001927 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001928 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001929 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001930 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001931 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001932 return 0;
1933}
1934
1935// Force static initialization.
1936extern "C" void LLVMInitializeARMAsmPrinter() {
1937 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1938 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1939
1940 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1941 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1942}
1943