blob: ac61c033a5400cf9e8eb553640ebcbba1e7c8fce [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patelc26f5442011-04-28 02:22:40 +0000175/// getDwarfRegOpSize - get size required to emit given machine location using
176/// dwarf encoding.
177unsigned ARMAsmPrinter::getDwarfRegOpSize(const MachineLocation &MLoc) const {
178 const TargetRegisterInfo *RI = TM.getRegisterInfo();
179 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
180 return AsmPrinter::getDwarfRegOpSize(MLoc);
181 else {
182 unsigned Reg = MLoc.getReg();
183 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
184 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
185 // S registers are described as bit-pieces of a register
186 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
187 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
188
189 unsigned SReg = Reg - ARM::S0;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patelc26f5442011-04-28 02:22:40 +0000191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 return 4 + MCAsmInfo::getULEB128Size(Rx);
194 }
195
196 if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
197 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
198 // Q registers Q0-Q15 are described by composing two D registers together.
199 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
200
201 unsigned QReg = Reg - ARM::Q0;
202 unsigned D1 = 256 + 2 * QReg;
203 unsigned D2 = D1 + 1;
204
Devang Patelc26f5442011-04-28 02:22:40 +0000205 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8) +
206 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8);
207 // 6 + ULEB(D1) + ULEB(D2)
208 return 6 + MCAsmInfo::getULEB128Size(D1) + MCAsmInfo::getULEB128Size(D2);
209 }
210 }
211 return 0;
212}
213
Devang Patel27f5acb2011-04-21 22:48:26 +0000214/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000215void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000216 const TargetRegisterInfo *RI = TM.getRegisterInfo();
217 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000218 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000219 else {
220 unsigned Reg = MLoc.getReg();
221 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000222 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000223 // S registers are described as bit-pieces of a register
224 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
225 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
226
227 unsigned SReg = Reg - ARM::S0;
228 bool odd = SReg & 0x1;
229 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230
231 OutStreamer.AddComment("DW_OP_regx for S register");
232 EmitInt8(dwarf::DW_OP_regx);
233
234 OutStreamer.AddComment(Twine(SReg));
235 EmitULEB128(Rx);
236
237 if (odd) {
238 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
239 EmitInt8(dwarf::DW_OP_bit_piece);
240 EmitULEB128(32);
241 EmitULEB128(32);
242 } else {
243 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
244 EmitInt8(dwarf::DW_OP_bit_piece);
245 EmitULEB128(32);
246 EmitULEB128(0);
247 }
Devang Patel71f3f112011-04-21 23:22:35 +0000248 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000249 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000250 // Q registers Q0-Q15 are described by composing two D registers together.
251 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
252
253 unsigned QReg = Reg - ARM::Q0;
254 unsigned D1 = 256 + 2 * QReg;
255 unsigned D2 = D1 + 1;
256
Devang Patel71f3f112011-04-21 23:22:35 +0000257 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
258 EmitInt8(dwarf::DW_OP_regx);
259 EmitULEB128(D1);
260 OutStreamer.AddComment("DW_OP_piece 8");
261 EmitInt8(dwarf::DW_OP_piece);
262 EmitULEB128(8);
263
264 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
265 EmitInt8(dwarf::DW_OP_regx);
266 EmitULEB128(D2);
267 OutStreamer.AddComment("DW_OP_piece 8");
268 EmitInt8(dwarf::DW_OP_piece);
269 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000270 }
271 }
272}
273
Chris Lattner953ebb72010-01-27 23:58:11 +0000274void ARMAsmPrinter::EmitFunctionEntryLabel() {
275 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000276 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000277 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000278 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000279
Chris Lattner953ebb72010-01-27 23:58:11 +0000280 OutStreamer.EmitLabel(CurrentFnSym);
281}
282
Jim Grosbach2317e402010-09-30 01:57:53 +0000283/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000284/// method to print assembly for each instruction.
285///
286bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000288 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000289
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000290 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000291}
292
Evan Cheng055b0312009-06-29 07:51:04 +0000293void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000294 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000295 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000296 unsigned TF = MO.getTargetFlags();
297
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000298 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000299 default:
300 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 case MachineOperand::MO_Register: {
302 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000303 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000304 assert(!MO.getSubReg() && "Subregs should be eliminated!");
305 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000306 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000309 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000310 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000311 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000312 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 O << ":lower16:";
314 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000315 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000316 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000317 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000318 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000319 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000320 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000321 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000322 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000323 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000324 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000325 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
326 (TF & ARMII::MO_LO16))
327 O << ":lower16:";
328 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
329 (TF & ARMII::MO_HI16))
330 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000331 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000332
Chris Lattner0c08d092010-04-03 22:28:33 +0000333 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000334 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000335 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000337 }
Evan Chenga8e29892007-01-19 07:51:42 +0000338 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000339 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000340 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000341 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000345 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000346 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000348 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000349 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000351}
352
Evan Cheng055b0312009-06-29 07:51:04 +0000353//===--------------------------------------------------------------------===//
354
Chris Lattner0890cf12010-01-25 19:51:38 +0000355MCSymbol *ARMAsmPrinter::
356GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
357 const MachineBasicBlock *MBB) const {
358 SmallString<60> Name;
359 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000360 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000361 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000362 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000363}
364
365MCSymbol *ARMAsmPrinter::
366GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
367 SmallString<60> Name;
368 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000369 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000370 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000371}
372
Jim Grosbach433a5782010-09-24 20:47:58 +0000373
374MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
375 SmallString<60> Name;
376 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
377 << getFunctionNumber();
378 return OutContext.GetOrCreateSymbol(Name.str());
379}
380
Evan Cheng055b0312009-06-29 07:51:04 +0000381bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000382 unsigned AsmVariant, const char *ExtraCode,
383 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // Does this asm operand have a single letter operand modifier?
385 if (ExtraCode && ExtraCode[0]) {
386 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000387
Evan Chenga8e29892007-01-19 07:51:42 +0000388 switch (ExtraCode[0]) {
389 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000390 case 'a': // Print as a memory address.
391 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000392 O << "["
393 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
394 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000395 return false;
396 }
397 // Fallthrough
398 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000399 if (!MI->getOperand(OpNum).isImm())
400 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000401 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000402 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000403 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000404 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000406 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000407 case 'y': // Print a VFP single precision register as indexed double.
408 // This uses the ordering of the alias table to get the first 'd' register
409 // that overlaps the 's' register. Also, s0 is an odd register, hence the
410 // odd modulus check below.
411 if (MI->getOperand(OpNum).isReg()) {
412 unsigned Reg = MI->getOperand(OpNum).getReg();
413 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
414 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
415 (((Reg % 2) == 1) ? "[0]" : "[1]");
416 return false;
417 }
418 // Fallthrough to unsupported.
Eric Christopherfef50062011-05-24 22:27:43 +0000419 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
420 case 'L': // The low 16 bits of an immediate constant.
421 case 'm': // The base register of a memory operand.
422 case 'M': // A register range suitable for LDM/STM.
423 case 'p': // The high single-precision register of a VFP double-precision
424 // register.
425 case 'e': // The low doubleword register of a NEON quad register.
426 case 'f': // The high doubleword register of a NEON quad register.
427 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
428 case 'A': // A memory operand for a VLD1/VST1 instruction.
429 case 'Q': // The least significant register of a pair.
430 case 'R': // The most significant register of a pair.
431 case 'H': // The highest-numbered register of a pair.
Bob Wilson9bb43e12010-12-17 23:06:42 +0000432 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000433 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435 }
Jim Grosbache9952212009-09-04 01:38:51 +0000436
Chris Lattner35c33bd2010-04-04 04:47:45 +0000437 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return false;
439}
440
Bob Wilson224c2442009-05-19 05:53:42 +0000441bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000442 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000443 const char *ExtraCode,
444 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000445 if (ExtraCode && ExtraCode[0])
446 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000447
448 const MachineOperand &MO = MI->getOperand(OpNum);
449 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000450 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000451 return false;
452}
453
Bob Wilson812209a2009-09-30 22:06:26 +0000454void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000455 if (Subtarget->isTargetDarwin()) {
456 Reloc::Model RelocM = TM.getRelocationModel();
457 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
458 // Declare all the text sections up front (before the DWARF sections
459 // emitted by AsmPrinter::doInitialization) so the assembler will keep
460 // them together at the beginning of the object file. This helps
461 // avoid out-of-range branches that are due a fundamental limitation of
462 // the way symbol offsets are encoded with the current Darwin ARM
463 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000464 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000465 static_cast<const TargetLoweringObjectFileMachO &>(
466 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000467 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
468 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
469 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
470 if (RelocM == Reloc::DynamicNoPIC) {
471 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000472 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
473 MCSectionMachO::S_SYMBOL_STUBS,
474 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000475 OutStreamer.SwitchSection(sect);
476 } else {
477 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000478 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
479 MCSectionMachO::S_SYMBOL_STUBS,
480 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000481 OutStreamer.SwitchSection(sect);
482 }
Bob Wilson63db5942010-07-30 19:55:47 +0000483 const MCSection *StaticInitSect =
484 OutContext.getMachOSection("__TEXT", "__StaticInit",
485 MCSectionMachO::S_REGULAR |
486 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
487 SectionKind::getText());
488 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000489 }
490 }
491
Jim Grosbache5165492009-11-09 00:11:35 +0000492 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000493 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000494
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000495 // Emit ARM Build Attributes
496 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000497
Jason W Kimdef9ac42010-10-06 22:36:46 +0000498 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000499 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000500}
501
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000502
Chris Lattner4a071d62009-10-19 17:59:19 +0000503void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000504 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000505 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000506 const TargetLoweringObjectFileMachO &TLOFMacho =
507 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000508 MachineModuleInfoMachO &MMIMacho =
509 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000512 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000513
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000514 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000515 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000516 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000517 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000518 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000519 // L_foo$stub:
520 OutStreamer.EmitLabel(Stubs[i].first);
521 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000522 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
523 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000524
Bill Wendling52a50e52010-03-11 01:18:13 +0000525 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000526 // External to current translation unit.
527 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
528 else
529 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000530 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000531 // When we place the LSDA into the TEXT section, the type info
532 // pointers need to be indirect and pc-rel. We accomplish this by
533 // using NLPs; however, sometimes the types are local to the file.
534 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000535 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
536 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000537 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000538 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000539
540 Stubs.clear();
541 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000542 }
543
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000544 Stubs = MMIMacho.GetHiddenGVStubList();
545 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000546 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000547 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000548 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
549 // L_foo$stub:
550 OutStreamer.EmitLabel(Stubs[i].first);
551 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000552 OutStreamer.EmitValue(MCSymbolRefExpr::
553 Create(Stubs[i].second.getPointer(),
554 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000555 4/*size*/, 0/*addrspace*/);
556 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000557
558 Stubs.clear();
559 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000560 }
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562 // Funny Darwin hack: This flag tells the linker that no global symbols
563 // contain code that falls through to other global symbols (e.g. the obvious
564 // implementation of multiple entry points). If this doesn't occur, the
565 // linker can safely perform dead code stripping. Since LLVM never
566 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000567 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000568 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000569}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000570
Chris Lattner97f06932009-10-19 20:20:46 +0000571//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000572// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
573// FIXME:
574// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000575// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000576// Instead of subclassing the MCELFStreamer, we do the work here.
577
578void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000579
Jason W Kim17b443d2010-10-11 23:01:44 +0000580 emitARMAttributeSection();
581
Renato Golin728ff0d2011-02-28 22:04:27 +0000582 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
583 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000584 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000585 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000586 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000587 emitFPU = true;
588 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000589 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
590 AttrEmitter = new ObjectAttributeEmitter(O);
591 }
592
593 AttrEmitter->MaybeSwitchVendor("aeabi");
594
Jason W Kimdef9ac42010-10-06 22:36:46 +0000595 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000596
597 if (CPUString == "cortex-a8" ||
598 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000599 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000600 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
601 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
602 ARMBuildAttrs::ApplicationProfile);
603 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
604 ARMBuildAttrs::Allowed);
605 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
606 ARMBuildAttrs::AllowThumb32);
607 // Fixme: figure out when this is emitted.
608 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
609 // ARMBuildAttrs::AllowWMMXv1);
610 //
611
612 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000613 } else if (CPUString == "xscale") {
614 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
615 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
616 ARMBuildAttrs::Allowed);
617 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
618 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000619 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000620 // FIXME: Why these defaults?
621 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000622 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
623 ARMBuildAttrs::Allowed);
624 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
625 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000626 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000627
Renato Goline89a0532011-03-02 21:20:09 +0000628 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000629 /* NEON is not exactly a VFP architecture, but GAS emit one of
630 * neon/vfpv3/vfpv2 for .fpu parameters */
631 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
632 /* If emitted for NEON, omit from VFP below, since you can have both
633 * NEON and VFP in build attributes but only one .fpu */
634 emitFPU = false;
635 }
636
637 /* VFPv3 + .fpu */
638 if (Subtarget->hasVFP3()) {
639 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
640 ARMBuildAttrs::AllowFPv3A);
641 if (emitFPU)
642 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
643
644 /* VFPv2 + .fpu */
645 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000646 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
647 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000648 if (emitFPU)
649 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
650 }
651
652 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
653 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
654 if (Subtarget->hasNEON()) {
655 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
656 ARMBuildAttrs::Allowed);
657 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000658
659 // Signal various FP modes.
660 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000661 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
662 ARMBuildAttrs::Allowed);
663 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
664 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000665 }
666
667 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000668 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
669 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000670 else
Jason W Kimf009a962011-02-07 00:49:53 +0000671 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
672 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000673
Jason W Kimf009a962011-02-07 00:49:53 +0000674 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000675 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000676 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
677 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000678
679 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
680 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000681 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
682 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000683 }
684 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000685
Jason W Kimf009a962011-02-07 00:49:53 +0000686 if (Subtarget->hasDivide())
687 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000688
689 AttrEmitter->Finish();
690 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000691}
692
Jason W Kim17b443d2010-10-11 23:01:44 +0000693void ARMAsmPrinter::emitARMAttributeSection() {
694 // <format-version>
695 // [ <section-length> "vendor-name"
696 // [ <file-tag> <size> <attribute>*
697 // | <section-tag> <size> <section-number>* 0 <attribute>*
698 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
699 // ]+
700 // ]*
701
702 if (OutStreamer.hasRawTextSupport())
703 return;
704
705 const ARMElfTargetObjectFile &TLOFELF =
706 static_cast<const ARMElfTargetObjectFile &>
707 (getObjFileLowering());
708
709 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000710
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000711 // Format version
712 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000713}
714
Jason W Kimdef9ac42010-10-06 22:36:46 +0000715//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000716
Jim Grosbach988ce092010-09-18 00:05:05 +0000717static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
718 unsigned LabelId, MCContext &Ctx) {
719
720 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
721 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
722 return Label;
723}
724
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000725static MCSymbolRefExpr::VariantKind
726getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
727 switch (Modifier) {
728 default: llvm_unreachable("Unknown modifier!");
729 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
730 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
731 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
732 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
733 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
734 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
735 }
736 return MCSymbolRefExpr::VK_None;
737}
738
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000739MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
740 bool isIndirect = Subtarget->isTargetDarwin() &&
741 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
742 if (!isIndirect)
743 return Mang->getSymbol(GV);
744
745 // FIXME: Remove this when Darwin transition to @GOT like syntax.
746 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
747 MachineModuleInfoMachO &MMIMachO =
748 MMI->getObjFileInfo<MachineModuleInfoMachO>();
749 MachineModuleInfoImpl::StubValueTy &StubSym =
750 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
751 MMIMachO.getGVStubEntry(MCSym);
752 if (StubSym.getPointer() == 0)
753 StubSym = MachineModuleInfoImpl::
754 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
755 return MCSym;
756}
757
Jim Grosbach5df08d82010-11-09 18:45:04 +0000758void ARMAsmPrinter::
759EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
760 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
761
762 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000763
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000764 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000765 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000766 SmallString<128> Str;
767 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000768 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000769 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000770 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000771 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000772 } else if (ACPV->isGlobalValue()) {
773 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000774 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000775 } else {
776 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000777 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000778 }
779
780 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000781 const MCExpr *Expr =
782 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
783 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000784
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000785 if (ACPV->getPCAdjustment()) {
786 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
787 getFunctionNumber(),
788 ACPV->getLabelId(),
789 OutContext);
790 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
791 PCRelExpr =
792 MCBinaryExpr::CreateAdd(PCRelExpr,
793 MCConstantExpr::Create(ACPV->getPCAdjustment(),
794 OutContext),
795 OutContext);
796 if (ACPV->mustAddCurrentAddress()) {
797 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
798 // label, so just emit a local label end reference that instead.
799 MCSymbol *DotSym = OutContext.CreateTempSymbol();
800 OutStreamer.EmitLabel(DotSym);
801 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
802 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000803 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000804 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000805 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000806 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000807}
808
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000809void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
810 unsigned Opcode = MI->getOpcode();
811 int OpNum = 1;
812 if (Opcode == ARM::BR_JTadd)
813 OpNum = 2;
814 else if (Opcode == ARM::BR_JTm)
815 OpNum = 3;
816
817 const MachineOperand &MO1 = MI->getOperand(OpNum);
818 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
819 unsigned JTI = MO1.getIndex();
820
821 // Emit a label for the jump table.
822 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
823 OutStreamer.EmitLabel(JTISymbol);
824
825 // Emit each entry of the table.
826 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
827 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
828 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
829
830 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
831 MachineBasicBlock *MBB = JTBBs[i];
832 // Construct an MCExpr for the entry. We want a value of the form:
833 // (BasicBlockAddr - TableBeginAddr)
834 //
835 // For example, a table with entries jumping to basic blocks BB0 and BB1
836 // would look like:
837 // LJTI_0_0:
838 // .word (LBB0 - LJTI_0_0)
839 // .word (LBB1 - LJTI_0_0)
840 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
841
842 if (TM.getRelocationModel() == Reloc::PIC_)
843 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
844 OutContext),
845 OutContext);
846 OutStreamer.EmitValue(Expr, 4);
847 }
848}
849
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000850void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
851 unsigned Opcode = MI->getOpcode();
852 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
853 const MachineOperand &MO1 = MI->getOperand(OpNum);
854 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
855 unsigned JTI = MO1.getIndex();
856
857 // Emit a label for the jump table.
858 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
859 OutStreamer.EmitLabel(JTISymbol);
860
861 // Emit each entry of the table.
862 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
863 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
864 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000865 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000866 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000867 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000868 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000869 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000870
871 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
872 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000873 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
874 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000875 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000876 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000877 MCInst BrInst;
878 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000879 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000880 OutStreamer.EmitInstruction(BrInst);
881 continue;
882 }
883 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000884 // MCExpr for the entry. We want a value of the form:
885 // (BasicBlockAddr - TableBeginAddr) / 2
886 //
887 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
888 // would look like:
889 // LJTI_0_0:
890 // .byte (LBB0 - LJTI_0_0) / 2
891 // .byte (LBB1 - LJTI_0_0) / 2
892 const MCExpr *Expr =
893 MCBinaryExpr::CreateSub(MBBSymbolExpr,
894 MCSymbolRefExpr::Create(JTISymbol, OutContext),
895 OutContext);
896 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
897 OutContext);
898 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000899 }
900}
901
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000902void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
903 raw_ostream &OS) {
904 unsigned NOps = MI->getNumOperands();
905 assert(NOps==4);
906 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
907 // cast away const; DIetc do not take const operands for some reason.
908 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
909 OS << V.getName();
910 OS << " <- ";
911 // Frame address. Currently handles register +- offset only.
912 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
913 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
914 OS << ']';
915 OS << "+";
916 printOperand(MI, NOps-2, OS);
917}
918
Jim Grosbach40edf732010-12-14 21:10:47 +0000919static void populateADROperands(MCInst &Inst, unsigned Dest,
920 const MCSymbol *Label,
921 unsigned pred, unsigned ccreg,
922 MCContext &Ctx) {
923 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
924 Inst.addOperand(MCOperand::CreateReg(Dest));
925 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
926 // Add predicate operands.
927 Inst.addOperand(MCOperand::CreateImm(pred));
928 Inst.addOperand(MCOperand::CreateReg(ccreg));
929}
930
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000931void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
932 unsigned Opcode) {
933 MCInst TmpInst;
934
935 // Emit the instruction as usual, just patch the opcode.
936 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
937 TmpInst.setOpcode(Opcode);
938 OutStreamer.EmitInstruction(TmpInst);
939}
940
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000941void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
942 assert(MI->getFlag(MachineInstr::FrameSetup) &&
943 "Only instruction which are involved into frame setup code are allowed");
944
945 const MachineFunction &MF = *MI->getParent()->getParent();
946 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000947 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000948
949 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000950 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000951 unsigned SrcReg, DstReg;
952
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000953 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
954 // Two special cases:
955 // 1) tPUSH does not have src/dst regs.
956 // 2) for Thumb1 code we sometimes materialize the constant via constpool
957 // load. Yes, this is pretty fragile, but for now I don't see better
958 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000959 SrcReg = DstReg = ARM::SP;
960 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000961 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000962 DstReg = MI->getOperand(0).getReg();
963 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000964
965 // Try to figure out the unwinding opcode out of src / dst regs.
966 if (MI->getDesc().mayStore()) {
967 // Register saves.
968 assert(DstReg == ARM::SP &&
969 "Only stack pointer as a destination reg is supported");
970
971 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000972 // Skip src & dst reg, and pred ops.
973 unsigned StartOp = 2 + 2;
974 // Use all the operands.
975 unsigned NumOffset = 0;
976
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000977 switch (Opc) {
978 default:
979 MI->dump();
980 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000981 case ARM::tPUSH:
982 // Special case here: no src & dst reg, but two extra imp ops.
983 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000984 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000985 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000986 case ARM::VSTMDDB_UPD:
987 assert(SrcReg == ARM::SP &&
988 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000989 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
990 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000991 RegList.push_back(MI->getOperand(i).getReg());
992 break;
993 case ARM::STR_PRE:
994 assert(MI->getOperand(2).getReg() == ARM::SP &&
995 "Only stack pointer as a source reg is supported");
996 RegList.push_back(SrcReg);
997 break;
998 }
999 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1000 } else {
1001 // Changes of stack / frame pointer.
1002 if (SrcReg == ARM::SP) {
1003 int64_t Offset = 0;
1004 switch (Opc) {
1005 default:
1006 MI->dump();
1007 assert(0 && "Unsupported opcode for unwinding information");
1008 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001009 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001010 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001011 Offset = 0;
1012 break;
1013 case ARM::ADDri:
1014 Offset = -MI->getOperand(2).getImm();
1015 break;
1016 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001017 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001018 Offset = MI->getOperand(2).getImm();
1019 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001020 case ARM::tSUBspi:
1021 Offset = MI->getOperand(2).getImm()*4;
1022 break;
1023 case ARM::tADDspi:
1024 case ARM::tADDrSPi:
1025 Offset = -MI->getOperand(2).getImm()*4;
1026 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001027 case ARM::tLDRpci: {
1028 // Grab the constpool index and check, whether it corresponds to
1029 // original or cloned constpool entry.
1030 unsigned CPI = MI->getOperand(1).getIndex();
1031 const MachineConstantPool *MCP = MF.getConstantPool();
1032 if (CPI >= MCP->getConstants().size())
1033 CPI = AFI.getOriginalCPIdx(CPI);
1034 assert(CPI != -1U && "Invalid constpool index");
1035
1036 // Derive the actual offset.
1037 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1038 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1039 // FIXME: Check for user, it should be "add" instruction!
1040 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001041 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001042 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001043 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001044
1045 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001046 // Set-up of the frame pointer. Positive values correspond to "add"
1047 // instruction.
1048 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001049 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001050 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001051 // instruction.
1052 OutStreamer.EmitPad(Offset);
1053 } else {
1054 MI->dump();
1055 assert(0 && "Unsupported opcode for unwinding information");
1056 }
1057 } else if (DstReg == ARM::SP) {
1058 // FIXME: .movsp goes here
1059 MI->dump();
1060 assert(0 && "Unsupported opcode for unwinding information");
1061 }
1062 else {
1063 MI->dump();
1064 assert(0 && "Unsupported opcode for unwinding information");
1065 }
1066 }
1067}
1068
1069extern cl::opt<bool> EnableARMEHABI;
1070
Jim Grosbachb454cda2010-09-29 15:23:40 +00001071void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001072 unsigned Opc = MI->getOpcode();
1073 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001074 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001075 case ARM::B: {
1076 // B is just a Bcc with an 'always' predicate.
1077 MCInst TmpInst;
1078 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1079 TmpInst.setOpcode(ARM::Bcc);
1080 // Add predicate operands.
1081 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1082 TmpInst.addOperand(MCOperand::CreateReg(0));
1083 OutStreamer.EmitInstruction(TmpInst);
1084 return;
1085 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001086 case ARM::LDMIA_RET: {
1087 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1088 // such has additional code-gen properties and scheduling information.
1089 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1090 MCInst TmpInst;
1091 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1092 TmpInst.setOpcode(ARM::LDMIA_UPD);
1093 OutStreamer.EmitInstruction(TmpInst);
1094 return;
1095 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001096 case ARM::t2ADDrSPi:
1097 case ARM::t2ADDrSPi12:
1098 case ARM::t2SUBrSPi:
1099 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001100 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1101 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001102 break;
1103
Chris Lattner112f2392010-11-14 20:31:06 +00001104 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001105 case ARM::DBG_VALUE: {
1106 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1107 SmallString<128> TmpStr;
1108 raw_svector_ostream OS(TmpStr);
1109 PrintDebugValueComment(MI, OS);
1110 OutStreamer.EmitRawText(StringRef(OS.str()));
1111 }
1112 return;
1113 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001114 case ARM::tBfar: {
1115 MCInst TmpInst;
1116 TmpInst.setOpcode(ARM::tBL);
1117 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1118 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1119 OutStreamer.EmitInstruction(TmpInst);
1120 return;
1121 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001122 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001123 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001124 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001125 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001126 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001127 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1128 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1129 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001130 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1131 GetCPISymbol(MI->getOperand(1).getIndex()),
1132 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1133 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001134 OutStreamer.EmitInstruction(TmpInst);
1135 return;
1136 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001137 case ARM::LEApcrelJT:
1138 case ARM::tLEApcrelJT:
1139 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001140 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001141 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1142 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1143 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001144 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1145 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1146 MI->getOperand(2).getImm()),
1147 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1148 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001149 OutStreamer.EmitInstruction(TmpInst);
1150 return;
1151 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001152 case ARM::MOVPCRX: {
1153 MCInst TmpInst;
1154 TmpInst.setOpcode(ARM::MOVr);
1155 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1156 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1157 // Add predicate operands.
1158 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1159 TmpInst.addOperand(MCOperand::CreateReg(0));
1160 // Add 's' bit operand (always reg0 for this)
1161 TmpInst.addOperand(MCOperand::CreateReg(0));
1162 OutStreamer.EmitInstruction(TmpInst);
1163 return;
1164 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001165 // Darwin call instructions are just normal call instructions with different
1166 // clobber semantics (they clobber R9).
1167 case ARM::BLr9:
1168 case ARM::BLr9_pred:
1169 case ARM::BLXr9:
1170 case ARM::BLXr9_pred: {
1171 unsigned newOpc;
1172 switch (Opc) {
1173 default: assert(0);
1174 case ARM::BLr9: newOpc = ARM::BL; break;
1175 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1176 case ARM::BLXr9: newOpc = ARM::BLX; break;
1177 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1178 }
1179 MCInst TmpInst;
1180 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1181 TmpInst.setOpcode(newOpc);
1182 OutStreamer.EmitInstruction(TmpInst);
1183 return;
1184 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001185 case ARM::BXr9_CALL:
1186 case ARM::BX_CALL: {
1187 {
1188 MCInst TmpInst;
1189 TmpInst.setOpcode(ARM::MOVr);
1190 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1191 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1192 // Add predicate operands.
1193 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1194 TmpInst.addOperand(MCOperand::CreateReg(0));
1195 // Add 's' bit operand (always reg0 for this)
1196 TmpInst.addOperand(MCOperand::CreateReg(0));
1197 OutStreamer.EmitInstruction(TmpInst);
1198 }
1199 {
1200 MCInst TmpInst;
1201 TmpInst.setOpcode(ARM::BX);
1202 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1203 OutStreamer.EmitInstruction(TmpInst);
1204 }
1205 return;
1206 }
1207 case ARM::BMOVPCRXr9_CALL:
1208 case ARM::BMOVPCRX_CALL: {
1209 {
1210 MCInst TmpInst;
1211 TmpInst.setOpcode(ARM::MOVr);
1212 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1213 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1214 // Add predicate operands.
1215 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1216 TmpInst.addOperand(MCOperand::CreateReg(0));
1217 // Add 's' bit operand (always reg0 for this)
1218 TmpInst.addOperand(MCOperand::CreateReg(0));
1219 OutStreamer.EmitInstruction(TmpInst);
1220 }
1221 {
1222 MCInst TmpInst;
1223 TmpInst.setOpcode(ARM::MOVr);
1224 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1225 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1226 // Add predicate operands.
1227 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1228 TmpInst.addOperand(MCOperand::CreateReg(0));
1229 // Add 's' bit operand (always reg0 for this)
1230 TmpInst.addOperand(MCOperand::CreateReg(0));
1231 OutStreamer.EmitInstruction(TmpInst);
1232 }
1233 return;
1234 }
Evan Cheng53519f02011-01-21 18:55:51 +00001235 case ARM::MOVi16_ga_pcrel:
1236 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001237 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001238 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001239 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1240
Evan Cheng53519f02011-01-21 18:55:51 +00001241 unsigned TF = MI->getOperand(1).getTargetFlags();
1242 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001243 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1244 MCSymbol *GVSym = GetARMGVSymbol(GV);
1245 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001246 if (isPIC) {
1247 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1248 getFunctionNumber(),
1249 MI->getOperand(2).getImm(), OutContext);
1250 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1251 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1252 const MCExpr *PCRelExpr =
1253 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1254 MCBinaryExpr::CreateAdd(LabelSymExpr,
1255 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001256 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001257 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1258 } else {
1259 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1260 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1261 }
1262
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001263 // Add predicate operands.
1264 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1265 TmpInst.addOperand(MCOperand::CreateReg(0));
1266 // Add 's' bit operand (always reg0 for this)
1267 TmpInst.addOperand(MCOperand::CreateReg(0));
1268 OutStreamer.EmitInstruction(TmpInst);
1269 return;
1270 }
Evan Cheng53519f02011-01-21 18:55:51 +00001271 case ARM::MOVTi16_ga_pcrel:
1272 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001273 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001274 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1275 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001276 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1277 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1278
Evan Cheng53519f02011-01-21 18:55:51 +00001279 unsigned TF = MI->getOperand(2).getTargetFlags();
1280 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001281 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1282 MCSymbol *GVSym = GetARMGVSymbol(GV);
1283 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001284 if (isPIC) {
1285 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1286 getFunctionNumber(),
1287 MI->getOperand(3).getImm(), OutContext);
1288 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1289 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1290 const MCExpr *PCRelExpr =
1291 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1292 MCBinaryExpr::CreateAdd(LabelSymExpr,
1293 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001294 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001295 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1296 } else {
1297 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1298 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1299 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001300 // Add predicate operands.
1301 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1302 TmpInst.addOperand(MCOperand::CreateReg(0));
1303 // Add 's' bit operand (always reg0 for this)
1304 TmpInst.addOperand(MCOperand::CreateReg(0));
1305 OutStreamer.EmitInstruction(TmpInst);
1306 return;
1307 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001308 case ARM::tPICADD: {
1309 // This is a pseudo op for a label + instruction sequence, which looks like:
1310 // LPC0:
1311 // add r0, pc
1312 // This adds the address of LPC0 to r0.
1313
1314 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001315 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1316 getFunctionNumber(), MI->getOperand(2).getImm(),
1317 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001318
1319 // Form and emit the add.
1320 MCInst AddInst;
1321 AddInst.setOpcode(ARM::tADDhirr);
1322 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1323 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1324 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1325 // Add predicate operands.
1326 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1327 AddInst.addOperand(MCOperand::CreateReg(0));
1328 OutStreamer.EmitInstruction(AddInst);
1329 return;
1330 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001331 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001332 // This is a pseudo op for a label + instruction sequence, which looks like:
1333 // LPC0:
1334 // add r0, pc, r0
1335 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001336
Chris Lattner4d152222009-10-19 22:23:04 +00001337 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001338 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1339 getFunctionNumber(), MI->getOperand(2).getImm(),
1340 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001341
Jim Grosbachf3f09522010-09-14 21:05:34 +00001342 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001343 MCInst AddInst;
1344 AddInst.setOpcode(ARM::ADDrr);
1345 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1346 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1347 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001348 // Add predicate operands.
1349 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1350 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1351 // Add 's' bit operand (always reg0 for this)
1352 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001353 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001354 return;
1355 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001356 case ARM::PICSTR:
1357 case ARM::PICSTRB:
1358 case ARM::PICSTRH:
1359 case ARM::PICLDR:
1360 case ARM::PICLDRB:
1361 case ARM::PICLDRH:
1362 case ARM::PICLDRSB:
1363 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001364 // This is a pseudo op for a label + instruction sequence, which looks like:
1365 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001366 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001367 // The LCP0 label is referenced by a constant pool entry in order to get
1368 // a PC-relative address at the ldr instruction.
1369
1370 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001371 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1372 getFunctionNumber(), MI->getOperand(2).getImm(),
1373 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001374
1375 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001376 unsigned Opcode;
1377 switch (MI->getOpcode()) {
1378 default:
1379 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001380 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1381 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001382 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001383 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001384 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001385 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1386 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1387 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1388 }
1389 MCInst LdStInst;
1390 LdStInst.setOpcode(Opcode);
1391 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1392 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1393 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1394 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001395 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001396 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1397 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1398 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001399
1400 return;
1401 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001402 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001403 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1404 /// in the function. The first operand is the ID# for this instruction, the
1405 /// second is the index into the MachineConstantPool that this is, the third
1406 /// is the size in bytes of this constant pool entry.
1407 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1408 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1409
1410 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001411 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001412
1413 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1414 if (MCPE.isMachineConstantPoolEntry())
1415 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1416 else
1417 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001418
Chris Lattnera70e6442009-10-19 22:33:05 +00001419 return;
1420 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001421 case ARM::t2BR_JT: {
1422 // Lower and emit the instruction itself, then the jump table following it.
1423 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001424 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1425 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1426 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1427 // Add predicate operands.
1428 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1429 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001430 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001431 // Output the data for the jump table itself
1432 EmitJump2Table(MI);
1433 return;
1434 }
1435 case ARM::t2TBB_JT: {
1436 // Lower and emit the instruction itself, then the jump table following it.
1437 MCInst TmpInst;
1438
1439 TmpInst.setOpcode(ARM::t2TBB);
1440 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1441 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1442 // Add predicate operands.
1443 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1444 TmpInst.addOperand(MCOperand::CreateReg(0));
1445 OutStreamer.EmitInstruction(TmpInst);
1446 // Output the data for the jump table itself
1447 EmitJump2Table(MI);
1448 // Make sure the next instruction is 2-byte aligned.
1449 EmitAlignment(1);
1450 return;
1451 }
1452 case ARM::t2TBH_JT: {
1453 // Lower and emit the instruction itself, then the jump table following it.
1454 MCInst TmpInst;
1455
1456 TmpInst.setOpcode(ARM::t2TBH);
1457 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1458 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1459 // Add predicate operands.
1460 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1461 TmpInst.addOperand(MCOperand::CreateReg(0));
1462 OutStreamer.EmitInstruction(TmpInst);
1463 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001464 EmitJump2Table(MI);
1465 return;
1466 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001467 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001468 case ARM::BR_JTr: {
1469 // Lower and emit the instruction itself, then the jump table following it.
1470 // mov pc, target
1471 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001472 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1473 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001474 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001475 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1476 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1477 // Add predicate operands.
1478 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1479 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001480 // Add 's' bit operand (always reg0 for this)
1481 if (Opc == ARM::MOVr)
1482 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001483 OutStreamer.EmitInstruction(TmpInst);
1484
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001485 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001486 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001487 EmitAlignment(2);
1488
Jim Grosbach2dc77682010-11-29 18:37:44 +00001489 // Output the data for the jump table itself
1490 EmitJumpTable(MI);
1491 return;
1492 }
1493 case ARM::BR_JTm: {
1494 // Lower and emit the instruction itself, then the jump table following it.
1495 // ldr pc, target
1496 MCInst TmpInst;
1497 if (MI->getOperand(1).getReg() == 0) {
1498 // literal offset
1499 TmpInst.setOpcode(ARM::LDRi12);
1500 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1501 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1502 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1503 } else {
1504 TmpInst.setOpcode(ARM::LDRrs);
1505 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1506 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1507 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1508 TmpInst.addOperand(MCOperand::CreateImm(0));
1509 }
1510 // Add predicate operands.
1511 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1512 TmpInst.addOperand(MCOperand::CreateReg(0));
1513 OutStreamer.EmitInstruction(TmpInst);
1514
1515 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001516 EmitJumpTable(MI);
1517 return;
1518 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001519 case ARM::BR_JTadd: {
1520 // Lower and emit the instruction itself, then the jump table following it.
1521 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001522 MCInst TmpInst;
1523 TmpInst.setOpcode(ARM::ADDrr);
1524 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1525 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1526 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001527 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001528 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1529 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001530 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001531 TmpInst.addOperand(MCOperand::CreateReg(0));
1532 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001533
1534 // Output the data for the jump table itself
1535 EmitJumpTable(MI);
1536 return;
1537 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001538 case ARM::TRAP: {
1539 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1540 // FIXME: Remove this special case when they do.
1541 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001542 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001543 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001544 OutStreamer.AddComment("trap");
1545 OutStreamer.EmitIntValue(Val, 4);
1546 return;
1547 }
1548 break;
1549 }
1550 case ARM::tTRAP: {
1551 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1552 // FIXME: Remove this special case when they do.
1553 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001554 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001555 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001556 OutStreamer.AddComment("trap");
1557 OutStreamer.EmitIntValue(Val, 2);
1558 return;
1559 }
1560 break;
1561 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001562 case ARM::t2Int_eh_sjlj_setjmp:
1563 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001564 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001565 // Two incoming args: GPR:$src, GPR:$val
1566 // mov $val, pc
1567 // adds $val, #7
1568 // str $val, [$src, #4]
1569 // movs r0, #0
1570 // b 1f
1571 // movs r0, #1
1572 // 1:
1573 unsigned SrcReg = MI->getOperand(0).getReg();
1574 unsigned ValReg = MI->getOperand(1).getReg();
1575 MCSymbol *Label = GetARMSJLJEHLabel();
1576 {
1577 MCInst TmpInst;
1578 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1579 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1580 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1581 // 's' bit operand
1582 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1583 OutStreamer.AddComment("eh_setjmp begin");
1584 OutStreamer.EmitInstruction(TmpInst);
1585 }
1586 {
1587 MCInst TmpInst;
1588 TmpInst.setOpcode(ARM::tADDi3);
1589 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1590 // 's' bit operand
1591 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1592 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1593 TmpInst.addOperand(MCOperand::CreateImm(7));
1594 // Predicate.
1595 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1596 TmpInst.addOperand(MCOperand::CreateReg(0));
1597 OutStreamer.EmitInstruction(TmpInst);
1598 }
1599 {
1600 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001601 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001602 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1603 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1604 // The offset immediate is #4. The operand value is scaled by 4 for the
1605 // tSTR instruction.
1606 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001607 // Predicate.
1608 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1609 TmpInst.addOperand(MCOperand::CreateReg(0));
1610 OutStreamer.EmitInstruction(TmpInst);
1611 }
1612 {
1613 MCInst TmpInst;
1614 TmpInst.setOpcode(ARM::tMOVi8);
1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1616 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1617 TmpInst.addOperand(MCOperand::CreateImm(0));
1618 // Predicate.
1619 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1620 TmpInst.addOperand(MCOperand::CreateReg(0));
1621 OutStreamer.EmitInstruction(TmpInst);
1622 }
1623 {
1624 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1625 MCInst TmpInst;
1626 TmpInst.setOpcode(ARM::tB);
1627 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1628 OutStreamer.EmitInstruction(TmpInst);
1629 }
1630 {
1631 MCInst TmpInst;
1632 TmpInst.setOpcode(ARM::tMOVi8);
1633 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1634 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1635 TmpInst.addOperand(MCOperand::CreateImm(1));
1636 // Predicate.
1637 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1638 TmpInst.addOperand(MCOperand::CreateReg(0));
1639 OutStreamer.AddComment("eh_setjmp end");
1640 OutStreamer.EmitInstruction(TmpInst);
1641 }
1642 OutStreamer.EmitLabel(Label);
1643 return;
1644 }
1645
Jim Grosbach45390082010-09-23 23:33:56 +00001646 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001647 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001648 // Two incoming args: GPR:$src, GPR:$val
1649 // add $val, pc, #8
1650 // str $val, [$src, #+4]
1651 // mov r0, #0
1652 // add pc, pc, #0
1653 // mov r0, #1
1654 unsigned SrcReg = MI->getOperand(0).getReg();
1655 unsigned ValReg = MI->getOperand(1).getReg();
1656
1657 {
1658 MCInst TmpInst;
1659 TmpInst.setOpcode(ARM::ADDri);
1660 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1661 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1662 TmpInst.addOperand(MCOperand::CreateImm(8));
1663 // Predicate.
1664 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1665 TmpInst.addOperand(MCOperand::CreateReg(0));
1666 // 's' bit operand (always reg0 for this).
1667 TmpInst.addOperand(MCOperand::CreateReg(0));
1668 OutStreamer.AddComment("eh_setjmp begin");
1669 OutStreamer.EmitInstruction(TmpInst);
1670 }
1671 {
1672 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001673 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001674 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1675 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001676 TmpInst.addOperand(MCOperand::CreateImm(4));
1677 // Predicate.
1678 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1679 TmpInst.addOperand(MCOperand::CreateReg(0));
1680 OutStreamer.EmitInstruction(TmpInst);
1681 }
1682 {
1683 MCInst TmpInst;
1684 TmpInst.setOpcode(ARM::MOVi);
1685 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1686 TmpInst.addOperand(MCOperand::CreateImm(0));
1687 // Predicate.
1688 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1689 TmpInst.addOperand(MCOperand::CreateReg(0));
1690 // 's' bit operand (always reg0 for this).
1691 TmpInst.addOperand(MCOperand::CreateReg(0));
1692 OutStreamer.EmitInstruction(TmpInst);
1693 }
1694 {
1695 MCInst TmpInst;
1696 TmpInst.setOpcode(ARM::ADDri);
1697 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1698 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1699 TmpInst.addOperand(MCOperand::CreateImm(0));
1700 // Predicate.
1701 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1702 TmpInst.addOperand(MCOperand::CreateReg(0));
1703 // 's' bit operand (always reg0 for this).
1704 TmpInst.addOperand(MCOperand::CreateReg(0));
1705 OutStreamer.EmitInstruction(TmpInst);
1706 }
1707 {
1708 MCInst TmpInst;
1709 TmpInst.setOpcode(ARM::MOVi);
1710 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1711 TmpInst.addOperand(MCOperand::CreateImm(1));
1712 // Predicate.
1713 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1714 TmpInst.addOperand(MCOperand::CreateReg(0));
1715 // 's' bit operand (always reg0 for this).
1716 TmpInst.addOperand(MCOperand::CreateReg(0));
1717 OutStreamer.AddComment("eh_setjmp end");
1718 OutStreamer.EmitInstruction(TmpInst);
1719 }
1720 return;
1721 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001722 case ARM::Int_eh_sjlj_longjmp: {
1723 // ldr sp, [$src, #8]
1724 // ldr $scratch, [$src, #4]
1725 // ldr r7, [$src]
1726 // bx $scratch
1727 unsigned SrcReg = MI->getOperand(0).getReg();
1728 unsigned ScratchReg = MI->getOperand(1).getReg();
1729 {
1730 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001731 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001732 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1733 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001734 TmpInst.addOperand(MCOperand::CreateImm(8));
1735 // Predicate.
1736 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1737 TmpInst.addOperand(MCOperand::CreateReg(0));
1738 OutStreamer.EmitInstruction(TmpInst);
1739 }
1740 {
1741 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001742 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001743 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1744 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001745 TmpInst.addOperand(MCOperand::CreateImm(4));
1746 // Predicate.
1747 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1748 TmpInst.addOperand(MCOperand::CreateReg(0));
1749 OutStreamer.EmitInstruction(TmpInst);
1750 }
1751 {
1752 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001753 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001754 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1755 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001756 TmpInst.addOperand(MCOperand::CreateImm(0));
1757 // Predicate.
1758 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1759 TmpInst.addOperand(MCOperand::CreateReg(0));
1760 OutStreamer.EmitInstruction(TmpInst);
1761 }
1762 {
1763 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001764 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001765 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1766 // Predicate.
1767 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1768 TmpInst.addOperand(MCOperand::CreateReg(0));
1769 OutStreamer.EmitInstruction(TmpInst);
1770 }
1771 return;
1772 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001773 case ARM::tInt_eh_sjlj_longjmp: {
1774 // ldr $scratch, [$src, #8]
1775 // mov sp, $scratch
1776 // ldr $scratch, [$src, #4]
1777 // ldr r7, [$src]
1778 // bx $scratch
1779 unsigned SrcReg = MI->getOperand(0).getReg();
1780 unsigned ScratchReg = MI->getOperand(1).getReg();
1781 {
1782 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001783 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001784 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1785 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1786 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001787 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001788 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001789 // Predicate.
1790 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1791 TmpInst.addOperand(MCOperand::CreateReg(0));
1792 OutStreamer.EmitInstruction(TmpInst);
1793 }
1794 {
1795 MCInst TmpInst;
1796 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1797 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1798 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1799 // Predicate.
1800 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1801 TmpInst.addOperand(MCOperand::CreateReg(0));
1802 OutStreamer.EmitInstruction(TmpInst);
1803 }
1804 {
1805 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001806 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001807 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1808 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1809 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001810 // Predicate.
1811 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1812 TmpInst.addOperand(MCOperand::CreateReg(0));
1813 OutStreamer.EmitInstruction(TmpInst);
1814 }
1815 {
1816 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001817 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001818 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1819 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001820 TmpInst.addOperand(MCOperand::CreateReg(0));
1821 // Predicate.
1822 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1823 TmpInst.addOperand(MCOperand::CreateReg(0));
1824 OutStreamer.EmitInstruction(TmpInst);
1825 }
1826 {
1827 MCInst TmpInst;
1828 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1829 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1830 // Predicate.
1831 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1832 TmpInst.addOperand(MCOperand::CreateReg(0));
1833 OutStreamer.EmitInstruction(TmpInst);
1834 }
1835 return;
1836 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001837 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001838 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001839 case ARM::TAILJMPd:
1840 case ARM::TAILJMPdND: {
1841 MCInst TmpInst, TmpInst2;
1842 // Lower the instruction as-is to get the operands properly converted.
1843 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1844 TmpInst.setOpcode(ARM::Bcc);
1845 TmpInst.addOperand(TmpInst2.getOperand(0));
1846 // Add predicate operands.
1847 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1848 TmpInst.addOperand(MCOperand::CreateReg(0));
1849 OutStreamer.AddComment("TAILCALL");
1850 OutStreamer.EmitInstruction(TmpInst);
1851 return;
1852 }
1853 case ARM::tTAILJMPd:
1854 case ARM::tTAILJMPdND: {
1855 MCInst TmpInst, TmpInst2;
1856 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
Cameron Zwarichd34d4292011-05-23 01:57:17 +00001857 // The Darwin toolchain doesn't support tail call relocations of 16-bit
1858 // branches.
1859 TmpInst.setOpcode(Opc == ARM::tTAILJMPd ? ARM::t2B : ARM::tB);
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001860 TmpInst.addOperand(TmpInst2.getOperand(0));
1861 OutStreamer.AddComment("TAILCALL");
1862 OutStreamer.EmitInstruction(TmpInst);
1863 return;
1864 }
1865 case ARM::TAILJMPrND:
1866 case ARM::tTAILJMPrND:
1867 case ARM::TAILJMPr:
1868 case ARM::tTAILJMPr: {
1869 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1870 ? ARM::BX : ARM::tBX;
1871 MCInst TmpInst;
1872 TmpInst.setOpcode(newOpc);
1873 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1874 // Predicate.
1875 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1876 TmpInst.addOperand(MCOperand::CreateReg(0));
1877 OutStreamer.AddComment("TAILCALL");
1878 OutStreamer.EmitInstruction(TmpInst);
1879 return;
1880 }
1881
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001882 // These are the pseudos created to comply with stricter operand restrictions
1883 // on ARMv5. Lower them now to "normal" instructions, since all the
1884 // restrictions are already satisfied.
1885 case ARM::MULv5:
1886 EmitPatchedInstruction(MI, ARM::MUL);
1887 return;
1888 case ARM::MLAv5:
1889 EmitPatchedInstruction(MI, ARM::MLA);
1890 return;
1891 case ARM::SMULLv5:
1892 EmitPatchedInstruction(MI, ARM::SMULL);
1893 return;
1894 case ARM::UMULLv5:
1895 EmitPatchedInstruction(MI, ARM::UMULL);
1896 return;
1897 case ARM::SMLALv5:
1898 EmitPatchedInstruction(MI, ARM::SMLAL);
1899 return;
1900 case ARM::UMLALv5:
1901 EmitPatchedInstruction(MI, ARM::UMLAL);
1902 return;
1903 case ARM::UMAALv5:
1904 EmitPatchedInstruction(MI, ARM::UMAAL);
1905 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001906 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001907
Chris Lattner97f06932009-10-19 20:20:46 +00001908 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001909 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001910
1911 // Emit unwinding stuff for frame-related instructions
1912 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1913 EmitUnwindingInstruction(MI);
1914
Chris Lattner850d2e22010-02-03 01:16:28 +00001915 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001916}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001917
1918//===----------------------------------------------------------------------===//
1919// Target Registry Stuff
1920//===----------------------------------------------------------------------===//
1921
1922static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001923 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001924 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001925 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001926 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001927 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001928 return 0;
1929}
1930
1931// Force static initialization.
1932extern "C" void LLVMInitializeARMAsmPrinter() {
1933 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1934 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1935
1936 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1937 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1938}
1939