blob: 3b8e953991688f20af7935291bad9152f4ef6b9c [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
33 let MIOperandInfo = (ops i32imm:$imm);
34}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
38 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc:$reg);
39}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000040def tlsaddr : Operand<i64> {
41 let EncoderMethod = "getTLSOffsetEncoding";
42}
43def tlsreg : Operand<i64> {
44 let EncoderMethod = "getTLSRegEncoding";
45}
Bill Schmidt57ac1f42012-12-11 20:30:11 +000046def tlsgd : Operand<i64> {}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000047
Chris Lattnerb410dc92006-06-20 23:18:58 +000048//===----------------------------------------------------------------------===//
49// 64-bit transformation functions.
50//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000051
Chris Lattnerb410dc92006-06-20 23:18:58 +000052def SHL64 : SDNodeXForm<imm, [{
53 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000055}]>;
56
57def SRL64 : SDNodeXForm<imm, [{
58 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000059 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000060}]>;
61
62def HI32_48 : SDNodeXForm<imm, [{
63 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000064 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000065}]>;
66
67def HI48_64 : SDNodeXForm<imm, [{
68 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000069 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000070}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000071
Chris Lattner956f43c2006-06-16 20:22:01 +000072
73//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000074// Calls.
75//
76
77let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000078 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000079 PPC970_Unit_BRU;
80
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000081// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +000082let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000083 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000084 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000085 def BL8_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000086 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000087 "bl $func", BrB, []>; // See Pat patterns below.
88 def BLA8_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000089 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000090 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +000091 }
92 let Uses = [CTR8, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000093 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000094 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000095 "bctrl", BrB,
96 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000097 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000098}
99
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000100// ELF 64 ABI Calls = Darwin ABI Calls
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000101// Used to define BL8_ELF and BLA8_ELF
Roman Divackye46137f2012-03-06 16:41:49 +0000102let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000103 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000104 let Uses = [RM] in {
105 def BL8_ELF : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000106 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000107 "bl $func", BrB, []>; // See Pat patterns below.
108
109 let isCodeGenOnly = 1 in
110 def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000111 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000112 "bl $func\n\tnop", BrB, []>;
113
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000114 let isCodeGenOnly = 1 in
115 def BL8_NOP_ELF_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
116 (outs), (ins calltarget:$func, tlsgd:$sym),
117 "bl $func($sym)\n\tnop", BrB, []>;
118
Dale Johannesenb384ab92008-10-29 18:26:45 +0000119 def BLA8_ELF : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000120 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000121 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000122
123 let isCodeGenOnly = 1 in
124 def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000125 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000126 "bla $func\n\tnop", BrB,
127 [(PPCcall_nop_SVR4 (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000128 }
Hal Finkel31610392012-02-24 17:54:01 +0000129 let Uses = [X11, CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000130 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000131 (outs), (ins),
Evan Cheng152b7e12007-10-23 06:42:42 +0000132 "bctrl", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000133 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000134 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000135}
136
137
Chris Lattner6a5339b2006-11-14 18:44:47 +0000138// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000139def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
140 (BL8_Darwin tglobaladdr:$dst)>;
141def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
142 (BL8_Darwin texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000143
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000144def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000145 (BL8_ELF tglobaladdr:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000146def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)),
147 (BL8_NOP_ELF tglobaladdr:$dst)>;
148
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000149def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000150 (BL8_ELF texternalsym:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000151def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)),
152 (BL8_NOP_ELF texternalsym:$dst)>;
153
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000154def : Pat<(PPCnop),
155 (NOP)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000156
Evan Cheng53301922008-07-12 02:23:19 +0000157// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000158let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000159 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000160 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000161 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000162 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000163 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000164 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000165 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
166 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000167 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000168 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
169 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000170 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000171 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
172 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000173 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000174 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
175 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000176 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000177 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
178
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000179 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000180 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000181 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000182 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000183
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000184 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000185 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000186 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000187 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000188}
189
Evan Cheng53301922008-07-12 02:23:19 +0000190// Instructions to support atomic operations
191def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
192 "ldarx $rD, $ptr", LdStLDARX,
193 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
194
195let Defs = [CR0] in
196def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
197 "stdcx. $rS, $dst", LdStSTDCX,
198 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
199 isDOT;
200
Dale Johannesenb384ab92008-10-29 18:26:45 +0000201let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000202def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000203 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000204 "#TC_RETURNd8 $dst $offset",
205 []>;
206
Dale Johannesenb384ab92008-10-29 18:26:45 +0000207let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000208def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000209 "#TC_RETURNa8 $func $offset",
210 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
211
Dale Johannesenb384ab92008-10-29 18:26:45 +0000212let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000213def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000214 "#TC_RETURNr8 $dst $offset",
215 []>;
216
217
218let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000219 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
220 let isReturn = 1 in {
221 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
222 Requires<[In64BitMode]>;
223 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000224
Roman Divacky0c9b5592011-06-03 15:47:49 +0000225 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
226 Requires<[In64BitMode]>;
227}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000228
229
230let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000231 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000232def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
233 "b $dst", BrB,
234 []>;
235
236
237let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000238 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000239def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
240 "ba $dst", BrB,
241 []>;
242
243def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
244 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
245
246def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
247 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
248
249def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
250 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
251
Hal Finkel99f823f2012-06-08 15:38:21 +0000252let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
253 let Defs = [CTR8], Uses = [CTR8] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000254 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
255 "bdz $dst">;
256 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
257 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000258 }
259}
260
Hal Finkel234bb382011-12-07 06:34:06 +0000261// 64-but CR instructions
262def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
263 "mtcrf $FXM, $rS", BrMCRX>,
264 PPC970_MicroCode, PPC970_Unit_CRU;
265
266def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000267 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000268 PPC970_MicroCode, PPC970_Unit_CRU;
269
270def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
271 "mfcr $rT", SprMFCR>,
272 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000273
Chris Lattner6a5339b2006-11-14 18:44:47 +0000274//===----------------------------------------------------------------------===//
275// 64-bit SPR manipulation instrs.
276
Dale Johannesen639076f2008-10-23 20:41:28 +0000277let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000278def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
279 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000280 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000281}
282let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000283def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
284 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000285 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000286}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000287
Hal Finkel8cc34742012-08-04 14:10:46 +0000288let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000289def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
290 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000291 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000292// Note that encoding mftb using mfspr is now the preferred form,
293// and has been since at least ISA v2.03. The mftb instruction has
294// now been phased out. Using mfspr, however, is known not to work on
295// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000296
Evan Cheng071a2792007-09-11 19:55:27 +0000297let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000298def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000299 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000300 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000301
Dale Johannesen639076f2008-10-23 20:41:28 +0000302let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
304 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000305 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000306}
307let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000308def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
309 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000310 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000311}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000312
Chris Lattner563ecfb2006-06-27 18:18:41 +0000313//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000314// Fixed point instructions.
315//
316
317let PPC970_Unit = 1 in { // FXU Operations.
318
Hal Finkelf3c38282012-08-28 02:10:33 +0000319let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000320def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000321 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000322 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000324 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000325 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000326}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000327
328// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000329def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000330 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000331 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000333 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000334 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000336 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000337 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000339 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000340 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000342 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000343 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000345 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000346 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000347def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000348 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000349 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000351 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000352 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
353
354// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000355def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000356 "andi. $dst, $src1, $src2", IntGeneral,
357 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
358 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000359def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000360 "andis. $dst, $src1, $src2", IntGeneral,
361 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
362 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000363def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000364 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000365 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000367 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000368 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000369def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000370 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000371 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000372def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000373 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000374 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
375
Evan Cheng64d80e32007-07-19 01:14:50 +0000376def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000377 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000378 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000379// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
380// initial-exec thread-local storage model.
381def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
382 "add $rT, $rA, $rB", IntSimple,
383 [(set G8RC:$rT, (add G8RC:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000384
Dale Johannesen8dffc812009-09-18 20:15:22 +0000385let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000387 "addc $rT, $rA, $rB", IntGeneral,
388 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
389 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000390def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
391 "addic $rD, $rA, $imm", IntGeneral,
392 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
393}
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000395 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000396 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000397def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000398 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000399 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000400def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000401 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000402 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
403
Dale Johannesen8dffc812009-09-18 20:15:22 +0000404let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000405def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000406 "subfic $rD, $rA, $imm", IntGeneral,
407 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000408def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000409 "subfc $rT, $rA, $rB", IntGeneral,
410 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
411 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000412}
413def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
414 "subf $rT, $rA, $rB", IntGeneral,
415 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
416def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000417 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000418 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
419let Uses = [CARRY], Defs = [CARRY] in {
420def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
421 "adde $rT, $rA, $rB", IntGeneral,
422 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000423def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000424 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000425 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000426def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000427 "addze $rT, $rA", IntGeneral,
428 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000429def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
430 "subfe $rT, $rA, $rB", IntGeneral,
431 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000432def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000433 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000434 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000436 "subfze $rT, $rA", IntGeneral,
437 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000438}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000439
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000440
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000442 "mulhd $rT, $rA, $rB", IntMulHW,
443 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000445 "mulhdu $rT, $rA, $rB", IntMulHWU,
446 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
447
Evan Chengcaf778a2007-08-01 23:07:38 +0000448def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000449 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000450def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000451 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000452def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000453 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000454def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000455 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000456
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000458 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000459 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000461 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000462 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000463let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000464def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000465 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000466 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000467}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000468
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000470 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000471 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000472def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000473 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000474 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
475
Evan Cheng64d80e32007-07-19 01:14:50 +0000476def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000477 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000478 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
479/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000480def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000481 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000482 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000483def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000484 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000485 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000486
Dale Johannesen8dffc812009-09-18 20:15:22 +0000487let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000488def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000489 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000490 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000491}
Evan Cheng64d80e32007-07-19 01:14:50 +0000492def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000493 "cntlzd $rA, $rS", IntGeneral,
494 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
495
Evan Cheng64d80e32007-07-19 01:14:50 +0000496def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000497 "divd $rT, $rA, $rB", IntDivD,
498 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
499 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000500def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000501 "divdu $rT, $rA, $rB", IntDivD,
502 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
503 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000504def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000505 "mulld $rT, $rA, $rB", IntMulHD,
506 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
507
Chris Lattner041e9d32006-06-26 23:53:10 +0000508
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000509let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000510def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000511 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000512 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000513 []>, isPPC64, RegConstraint<"$rSi = $rA">,
514 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000515}
516
517// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000518def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000519 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
520 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000521 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000522def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000523 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
524 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000525 []>, isPPC64;
526def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000527 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
528 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000529 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000530
531def RLWINM8 : MForm_2<21,
532 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
533 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
534 []>;
535
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000536def ISEL8 : AForm_4<31, 15,
Hal Finkel009f7af2012-06-22 23:10:08 +0000537 (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB, pred:$cond),
538 "isel $rT, $rA, $rB, $cond", IntGeneral,
539 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000540} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000541
542
543//===----------------------------------------------------------------------===//
544// Load/Store instructions.
545//
546
547
Chris Lattner518f9c72006-07-14 04:42:02 +0000548// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000549let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000551 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000552 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000553 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000554def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000555 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000556 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000557 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000558def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000559 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000560 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000561 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000562def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000563 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000564 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000565 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000566
Chris Lattner94e509c2006-11-10 23:58:45 +0000567// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000568let mayLoad = 1 in
Chris Lattnerb7035d02010-11-15 08:22:03 +0000569def LHAU8 : DForm_1a<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000570 ptr_rc:$rA),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000571 "lhau $rD, $disp($rA)", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000572 []>, RegConstraint<"$rA = $ea_result">,
573 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000574// NO LWAU!
575
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000576def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result),
577 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000578 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000579 []>, RegConstraint<"$addr.offreg = $ea_result">,
580 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000581def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000582 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000583 "lwaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000584 []>, RegConstraint<"$addr.offreg = $ea_result">,
585 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000586}
587
Chris Lattner518f9c72006-07-14 04:42:02 +0000588// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000589let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000590def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000591 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000592 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000593def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000594 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000595 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000596def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000597 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000598 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000599
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000601 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000602 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000603def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000604 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000605 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000606def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000607 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000608 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000609
610
611// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000612let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000613def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000614 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000615 []>, RegConstraint<"$addr.reg = $ea_result">,
616 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000617def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000618 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000619 []>, RegConstraint<"$addr.reg = $ea_result">,
620 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000621def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000622 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000623 []>, RegConstraint<"$addr.reg = $ea_result">,
624 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000625
626def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc:$ea_result),
627 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000628 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000629 []>, RegConstraint<"$addr.offreg = $ea_result">,
630 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000631def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000632 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000633 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000634 []>, RegConstraint<"$addr.offreg = $ea_result">,
635 NoEncode<"$ea_result">;
636def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc:$ea_result),
637 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000638 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000639 []>, RegConstraint<"$addr.offreg = $ea_result">,
640 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000641}
Dan Gohman41474ba2008-12-03 02:30:17 +0000642}
Chris Lattner518f9c72006-07-14 04:42:02 +0000643
644
645// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000646let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000648 "ld $rD, $src", LdStLD,
649 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000650def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
651 "ld $rD, $src", LdStLD,
652 []>, isPPC64;
653// The following three definitions are selected for small code model only.
654// Otherwise, we need to create two instructions to form a 32-bit offset,
655// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000656def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000657 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000658 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000659 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000660def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000661 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000662 [(set G8RC:$rD,
663 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
664def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000665 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000666 [(set G8RC:$rD,
667 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000668
669let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000670let RST = 2, DS = 2 in
671def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000672 "ld 2, 8($reg)", LdStLD,
673 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000674
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000675let RST = 2, DS = 10, RA = 1 in
676def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000677 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000678 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000679}
Evan Cheng64d80e32007-07-19 01:14:50 +0000680def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000681 "ldx $rD, $src", LdStLD,
682 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000683
Dan Gohman41474ba2008-12-03 02:30:17 +0000684let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000685def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000686 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000687 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
688 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000689
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000690def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc:$ea_result),
691 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000692 "ldux $rD, $addr", LdStLDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000693 []>, RegConstraint<"$addr.offreg = $ea_result">,
694 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000695}
Chris Lattner518f9c72006-07-14 04:42:02 +0000696
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000697def : Pat<(PPCload ixaddr:$src),
698 (LD ixaddr:$src)>;
699def : Pat<(PPCload xaddr:$src),
700 (LDX xaddr:$src)>;
701
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000702// Support for medium code model.
703def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
704 "#ADDIStocHA",
705 [(set G8RC:$rD,
706 (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>,
707 isPPC64;
708def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
709 "#LDtocL",
710 [(set G8RC:$rD,
711 (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
712def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
713 "#ADDItocL",
714 [(set G8RC:$rD,
715 (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64;
716
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000717// Support for thread-local storage.
718def LDgotTPREL: Pseudo<(outs G8RC:$rD), (ins tlsaddr:$disp, G8RC:$reg),
719 "#LDgotTPREL",
720 [(set G8RC:$rD,
721 (PPCldGotTprel G8RC:$reg, tglobaltlsaddr:$disp))]>,
722 isPPC64;
723def : Pat<(PPCaddTls G8RC:$in, tglobaltlsaddr:$g),
724 (ADD8TLS G8RC:$in, tglobaltlsaddr:$g)>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000725def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
726 "#ADDIStlsgdHA",
727 [(set G8RC:$rD,
728 (PPCaddisTlsgdHA G8RC:$reg, tglobaladdr:$disp))]>,
729 isPPC64;
730def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
731 "#ADDItlsgdL",
732 [(set G8RC:$rD,
733 (PPCaddiTlsgdL G8RC:$reg, tglobaladdr:$disp))]>,
734 isPPC64;
735def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
736 "#GETtlsADDR",
737 [(set G8RC:$rD,
738 (PPCgetTlsAddr G8RC:$reg, tglobaladdr:$sym))]>,
739 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000740
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000741let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000742// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000743def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000744 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000745 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000746def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000747 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000748 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000750 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000751 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000753 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000754 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000755 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000756def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000757 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000758 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000759 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000760def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000761 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000762 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000763 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000764// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000765def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000766 "std $rS, $dst", LdStSTD,
767 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000768def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000769 "stdx $rS, $dst", LdStSTD,
770 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
771 PPC970_DGroup_Cracked;
772}
773
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000774let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000775
Ulrich Weigand8f887362012-11-13 19:21:31 +0000776def STBU8 : DForm_1a<39, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000777 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000778 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000779 [(set ptr_rc:$ea_res,
780 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
781 iaddroff:$ptroff))]>,
782 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000783def STHU8 : DForm_1a<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000784 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000785 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000786 [(set ptr_rc:$ea_res,
787 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
788 iaddroff:$ptroff))]>,
789 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner80df01d2006-11-16 00:57:19 +0000790
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000791def STWU8 : DForm_1a<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
792 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000793 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000794 [(set ptr_rc:$ea_res,
795 (pre_truncsti32 G8RC:$rS, ptr_rc:$ptrreg,
796 iaddroff:$ptroff))]>,
797 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
798
Chris Lattner17e2c182010-11-15 08:02:41 +0000799def STDU : DSForm_1a<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
800 s16immX4:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000801 "stdu $rS, $ptroff($ptrreg)", LdStSTDU,
Chris Lattner80df01d2006-11-16 00:57:19 +0000802 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
803 iaddroff:$ptroff))]>,
804 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
805 isPPC64;
806
Hal Finkelac81cc32012-06-19 02:34:32 +0000807
808def STBUX8 : XForm_8<31, 247, (outs ptr_rc:$ea_res),
809 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000810 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000811 [(set ptr_rc:$ea_res,
812 (pre_truncsti8 G8RC:$rS,
813 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
814 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
815 PPC970_DGroup_Cracked;
816
817def STHUX8 : XForm_8<31, 439, (outs ptr_rc:$ea_res),
818 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000819 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000820 [(set ptr_rc:$ea_res,
821 (pre_truncsti16 G8RC:$rS,
822 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
823 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
824 PPC970_DGroup_Cracked;
825
826def STWUX8 : XForm_8<31, 183, (outs ptr_rc:$ea_res),
827 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000828 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000829 [(set ptr_rc:$ea_res,
830 (pre_truncsti32 G8RC:$rS,
831 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
832 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
833 PPC970_DGroup_Cracked;
834
835def STDUX : XForm_8<31, 181, (outs ptr_rc:$ea_res),
836 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000837 "stdux $rS, $ptroff, $ptrreg", LdStSTDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000838 [(set ptr_rc:$ea_res,
839 (pre_store G8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
840 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
841 PPC970_DGroup_Cracked, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000842
843// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000845 "std $rT, $dst", LdStSTD,
846 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000847def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000848 "stdx $rT, $dst", LdStSTD,
849 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
850 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000851}
852
853
854
855//===----------------------------------------------------------------------===//
856// Floating point instructions.
857//
858
859
Dale Johannesenb384ab92008-10-29 18:26:45 +0000860let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000862 "fcfid $frD, $frB", FPGeneral,
863 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000865 "fctidz $frD, $frB", FPGeneral,
866 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
867}
868
869
870//===----------------------------------------------------------------------===//
871// Instruction Patterns
872//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000873
Chris Lattner956f43c2006-06-16 20:22:01 +0000874// Extensions and truncates to/from 32-bit regs.
875def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000876 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
877 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000878def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000879 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000880def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000881 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000882
Chris Lattner518f9c72006-07-14 04:42:02 +0000883// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000884def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000885 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000886def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000887 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000888def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000889 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000890def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000891 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000892def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000893 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000894def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000895 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000896def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000897 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000898def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000899 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000900def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000901 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000902def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000903 (LWZX8 xaddr:$src)>;
904
Chris Lattneraf8ee842008-03-07 20:18:24 +0000905// Standard shifts. These are represented separately from the real shifts above
906// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
907// amounts.
908def : Pat<(sra G8RC:$rS, GPRC:$rB),
909 (SRAD G8RC:$rS, GPRC:$rB)>;
910def : Pat<(srl G8RC:$rS, GPRC:$rB),
911 (SRD G8RC:$rS, GPRC:$rB)>;
912def : Pat<(shl G8RC:$rS, GPRC:$rB),
913 (SLD G8RC:$rS, GPRC:$rB)>;
914
Chris Lattner956f43c2006-06-16 20:22:01 +0000915// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000916def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000917 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000918def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000919 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000920
Evan Cheng67c906d2007-09-04 20:20:29 +0000921// ROTL
922def : Pat<(rotl G8RC:$in, GPRC:$sh),
923 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
924def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
925 (RLDICL G8RC:$in, imm:$imm, 0)>;
926
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000927// Hi and Lo for Darwin Global Addresses.
928def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
929def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
930def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
931def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
932def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
933def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000934def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
935def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000936def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
937 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
938def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
939 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000940def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
941 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
942def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
943 (ADDIS8 G8RC:$in, tconstpool:$g)>;
944def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
945 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000946def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
947 (ADDIS8 G8RC:$in, tblockaddress:$g)>;