Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the PowerPC 64-bit instructions. These patterns are used |
| 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // 64-bit operands. |
| 17 | // |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 18 | def s16imm64 : Operand<i64> { |
| 19 | let PrintMethod = "printS16ImmOperand"; |
| 20 | } |
| 21 | def u16imm64 : Operand<i64> { |
| 22 | let PrintMethod = "printU16ImmOperand"; |
| 23 | } |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 24 | def symbolHi64 : Operand<i64> { |
| 25 | let PrintMethod = "printSymbolHi"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 26 | let EncoderMethod = "getHA16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 27 | } |
| 28 | def symbolLo64 : Operand<i64> { |
| 29 | let PrintMethod = "printSymbolLo"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 30 | let EncoderMethod = "getLO16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 31 | } |
Hal Finkel | c10d5e9 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 32 | def tocentry : Operand<iPTR> { |
| 33 | let MIOperandInfo = (ops i32imm:$imm); |
| 34 | } |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 35 | def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64 |
| 36 | let PrintMethod = "printMemRegImm"; |
| 37 | let EncoderMethod = "getMemRIXEncoding"; |
| 38 | let MIOperandInfo = (ops symbolLo64:$off, ptr_rc:$reg); |
| 39 | } |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 40 | def tlsaddr : Operand<i64> { |
| 41 | let EncoderMethod = "getTLSOffsetEncoding"; |
| 42 | } |
| 43 | def tlsreg : Operand<i64> { |
| 44 | let EncoderMethod = "getTLSRegEncoding"; |
| 45 | } |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame^] | 46 | def tlsgd : Operand<i64> {} |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 47 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 48 | //===----------------------------------------------------------------------===// |
| 49 | // 64-bit transformation functions. |
| 50 | // |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 51 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 52 | def SHL64 : SDNodeXForm<imm, [{ |
| 53 | // Transformation function: 63 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 54 | return getI32Imm(63 - N->getZExtValue()); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 55 | }]>; |
| 56 | |
| 57 | def SRL64 : SDNodeXForm<imm, [{ |
| 58 | // Transformation function: 64 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 59 | return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 60 | }]>; |
| 61 | |
| 62 | def HI32_48 : SDNodeXForm<imm, [{ |
| 63 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 64 | return getI32Imm((unsigned short)(N->getZExtValue() >> 32)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 65 | }]>; |
| 66 | |
| 67 | def HI48_64 : SDNodeXForm<imm, [{ |
| 68 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 69 | return getI32Imm((unsigned short)(N->getZExtValue() >> 48)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 70 | }]>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 71 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 72 | |
| 73 | //===----------------------------------------------------------------------===// |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 74 | // Calls. |
| 75 | // |
| 76 | |
| 77 | let Defs = [LR8] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 78 | def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 79 | PPC970_Unit_BRU; |
| 80 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 81 | // Darwin ABI Calls. |
Roman Divacky | e46137f | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 82 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 83 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 84 | let Uses = [RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 85 | def BL8_Darwin : IForm<18, 0, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 86 | (outs), (ins calltarget:$func), |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 87 | "bl $func", BrB, []>; // See Pat patterns below. |
| 88 | def BLA8_Darwin : IForm<18, 1, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 89 | (outs), (ins aaddr:$func), |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 90 | "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 91 | } |
| 92 | let Uses = [CTR8, RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 93 | def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 94 | (outs), (ins), |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 95 | "bctrl", BrB, |
| 96 | [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 97 | } |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 100 | // ELF 64 ABI Calls = Darwin ABI Calls |
Nicolas Geoffray | ec58d9f | 2007-04-03 12:35:28 +0000 | [diff] [blame] | 101 | // Used to define BL8_ELF and BLA8_ELF |
Roman Divacky | e46137f | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 102 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 103 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 104 | let Uses = [RM] in { |
| 105 | def BL8_ELF : IForm<18, 0, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 106 | (outs), (ins calltarget:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 107 | "bl $func", BrB, []>; // See Pat patterns below. |
| 108 | |
| 109 | let isCodeGenOnly = 1 in |
| 110 | def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 111 | (outs), (ins calltarget:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 112 | "bl $func\n\tnop", BrB, []>; |
| 113 | |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame^] | 114 | let isCodeGenOnly = 1 in |
| 115 | def BL8_NOP_ELF_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24, |
| 116 | (outs), (ins calltarget:$func, tlsgd:$sym), |
| 117 | "bl $func($sym)\n\tnop", BrB, []>; |
| 118 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 119 | def BLA8_ELF : IForm<18, 1, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 120 | (outs), (ins aaddr:$func), |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 121 | "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>; |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 122 | |
| 123 | let isCodeGenOnly = 1 in |
| 124 | def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 125 | (outs), (ins aaddr:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 126 | "bla $func\n\tnop", BrB, |
| 127 | [(PPCcall_nop_SVR4 (i64 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 128 | } |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 129 | let Uses = [X11, CTR8, RM] in { |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 130 | def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 131 | (outs), (ins), |
Evan Cheng | 152b7e1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 132 | "bctrl", BrB, |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 133 | [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 134 | } |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 138 | // Calls |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 139 | def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)), |
| 140 | (BL8_Darwin tglobaladdr:$dst)>; |
| 141 | def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)), |
| 142 | (BL8_Darwin texternalsym:$dst)>; |
Nicolas Geoffray | 63f8fb1 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 143 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 144 | def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)), |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 145 | (BL8_ELF tglobaladdr:$dst)>; |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 146 | def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)), |
| 147 | (BL8_NOP_ELF tglobaladdr:$dst)>; |
| 148 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 149 | def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)), |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 150 | (BL8_ELF texternalsym:$dst)>; |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 151 | def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)), |
| 152 | (BL8_NOP_ELF texternalsym:$dst)>; |
| 153 | |
Tilmann Scheller | 6b16eff | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 154 | def : Pat<(PPCnop), |
| 155 | (NOP)>; |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 156 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 157 | // Atomic operations |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 158 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | cf3a748 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 159 | let Defs = [CR0] in { |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 160 | def ATOMIC_LOAD_ADD_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 161 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64", |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 162 | [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 163 | def ATOMIC_LOAD_SUB_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 164 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64", |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 165 | [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>; |
| 166 | def ATOMIC_LOAD_OR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 167 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64", |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 168 | [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>; |
| 169 | def ATOMIC_LOAD_XOR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 170 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64", |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 171 | [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>; |
| 172 | def ATOMIC_LOAD_AND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 173 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64", |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 174 | [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>; |
| 175 | def ATOMIC_LOAD_NAND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 176 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64", |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 177 | [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>; |
| 178 | |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 179 | def ATOMIC_CMP_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 180 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64", |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 181 | [(set G8RC:$dst, |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 182 | (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 183 | |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 184 | def ATOMIC_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 185 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64", |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 186 | [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>; |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 187 | } |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 188 | } |
| 189 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 190 | // Instructions to support atomic operations |
| 191 | def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr), |
| 192 | "ldarx $rD, $ptr", LdStLDARX, |
| 193 | [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>; |
| 194 | |
| 195 | let Defs = [CR0] in |
| 196 | def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst), |
| 197 | "stdcx. $rS, $dst", LdStSTDCX, |
| 198 | [(PPCstcx G8RC:$rS, xoaddr:$dst)]>, |
| 199 | isDOT; |
| 200 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 201 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 202 | def TCRETURNdi8 :Pseudo< (outs), |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 203 | (ins calltarget:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 204 | "#TC_RETURNd8 $dst $offset", |
| 205 | []>; |
| 206 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 207 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 208 | def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 209 | "#TC_RETURNa8 $func $offset", |
| 210 | [(PPCtc_return (i64 imm:$func), imm:$offset)]>; |
| 211 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 212 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 213 | def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 214 | "#TC_RETURNr8 $dst $offset", |
| 215 | []>; |
| 216 | |
| 217 | |
| 218 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Roman Divacky | 0c9b559 | 2011-06-03 15:47:49 +0000 | [diff] [blame] | 219 | isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in { |
| 220 | let isReturn = 1 in { |
| 221 | def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 222 | Requires<[In64BitMode]>; |
| 223 | } |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 224 | |
Roman Divacky | 0c9b559 | 2011-06-03 15:47:49 +0000 | [diff] [blame] | 225 | def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 226 | Requires<[In64BitMode]>; |
| 227 | } |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 228 | |
| 229 | |
| 230 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 231 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 232 | def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
| 233 | "b $dst", BrB, |
| 234 | []>; |
| 235 | |
| 236 | |
| 237 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 238 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 239 | def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst), |
| 240 | "ba $dst", BrB, |
| 241 | []>; |
| 242 | |
| 243 | def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm), |
| 244 | (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>; |
| 245 | |
| 246 | def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm), |
| 247 | (TCRETURNdi8 texternalsym:$dst, imm:$imm)>; |
| 248 | |
| 249 | def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm), |
| 250 | (TCRETURNri8 CTRRC8:$dst, imm:$imm)>; |
| 251 | |
Hal Finkel | 99f823f | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 252 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
| 253 | let Defs = [CTR8], Uses = [CTR8] in { |
Ulrich Weigand | 1843043 | 2012-11-13 19:15:52 +0000 | [diff] [blame] | 254 | def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), |
| 255 | "bdz $dst">; |
| 256 | def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), |
| 257 | "bdnz $dst">; |
Hal Finkel | 99f823f | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 258 | } |
| 259 | } |
| 260 | |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 261 | // 64-but CR instructions |
| 262 | def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS), |
| 263 | "mtcrf $FXM, $rS", BrMCRX>, |
| 264 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 265 | |
| 266 | def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 267 | "#MFCR8pseud", SprMFCR>, |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 268 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 269 | |
| 270 | def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins), |
| 271 | "mfcr $rT", SprMFCR>, |
| 272 | PPC970_MicroCode, PPC970_Unit_CRU; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 273 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 274 | //===----------------------------------------------------------------------===// |
| 275 | // 64-bit SPR manipulation instrs. |
| 276 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 277 | let Uses = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 278 | def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins), |
| 279 | "mfctr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 280 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 281 | } |
| 282 | let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 283 | def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS), |
| 284 | "mtctr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 285 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 286 | } |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 287 | |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 288 | let Pattern = [(set G8RC:$rT, readcyclecounter)] in |
Hal Finkel | f45717e | 2012-08-06 21:21:44 +0000 | [diff] [blame] | 289 | def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins), |
| 290 | "mfspr $rT, 268", SprMFTB>, |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 291 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 8da94ad | 2012-08-07 17:04:20 +0000 | [diff] [blame] | 292 | // Note that encoding mftb using mfspr is now the preferred form, |
| 293 | // and has been since at least ISA v2.03. The mftb instruction has |
| 294 | // now been phased out. Using mfspr, however, is known not to work on |
| 295 | // the POWER3. |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 296 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 297 | let Defs = [X1], Uses = [X1] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 298 | def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8", |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 299 | [(set G8RC:$result, |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 300 | (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 301 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 302 | let Defs = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 303 | def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS), |
| 304 | "mtlr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 305 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 306 | } |
| 307 | let Uses = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 308 | def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins), |
| 309 | "mflr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 310 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 311 | } |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 312 | |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 313 | //===----------------------------------------------------------------------===// |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 314 | // Fixed point instructions. |
| 315 | // |
| 316 | |
| 317 | let PPC970_Unit = 1 in { // FXU Operations. |
| 318 | |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 319 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 320 | def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 321 | "li $rD, $imm", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 322 | [(set G8RC:$rD, immSExt16:$imm)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 323 | def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 324 | "lis $rD, $imm", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 325 | [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>; |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 326 | } |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 327 | |
| 328 | // Logical ops. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 329 | def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 330 | "nand $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 331 | [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 332 | def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 333 | "and $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 334 | [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 335 | def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 336 | "andc $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 337 | [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 338 | def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 339 | "or $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 340 | [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 341 | def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 342 | "nor $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 343 | [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 344 | def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 345 | "orc $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 346 | [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 347 | def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 348 | "eqv $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 349 | [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 350 | def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 351 | "xor $rA, $rS, $rB", IntSimple, |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 352 | [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>; |
| 353 | |
| 354 | // Logical ops with immediate. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 355 | def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 356 | "andi. $dst, $src1, $src2", IntGeneral, |
| 357 | [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>, |
| 358 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 359 | def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 360 | "andis. $dst, $src1, $src2", IntGeneral, |
| 361 | [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>, |
| 362 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 363 | def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 364 | "ori $dst, $src1, $src2", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 365 | [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 366 | def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 367 | "oris $dst, $src1, $src2", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 368 | [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 369 | def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 370 | "xori $dst, $src1, $src2", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 371 | [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 372 | def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 373 | "xoris $dst, $src1, $src2", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 374 | [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>; |
| 375 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 376 | def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 377 | "add $rT, $rA, $rB", IntSimple, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 378 | [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 379 | // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the |
| 380 | // initial-exec thread-local storage model. |
| 381 | def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB), |
| 382 | "add $rT, $rA, $rB", IntSimple, |
| 383 | [(set G8RC:$rT, (add G8RC:$rA, tglobaltlsaddr:$rB))]>; |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 384 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 385 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 386 | def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 387 | "addc $rT, $rA, $rB", IntGeneral, |
| 388 | [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>, |
| 389 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 390 | def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
| 391 | "addic $rD, $rA, $imm", IntGeneral, |
| 392 | [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>; |
| 393 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 394 | def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 395 | "addi $rD, $rA, $imm", IntSimple, |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 396 | [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>; |
Roman Divacky | fd42ed6 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 397 | def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 398 | "addi $rD, $rA, $imm", IntSimple, |
Roman Divacky | fd42ed6 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 399 | [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 400 | def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 401 | "addis $rD, $rA, $imm", IntSimple, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 402 | [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>; |
| 403 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 404 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 405 | def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 406 | "subfic $rD, $rA, $imm", IntGeneral, |
| 407 | [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 408 | def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 409 | "subfc $rT, $rA, $rB", IntGeneral, |
| 410 | [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>, |
| 411 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 412 | } |
| 413 | def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 414 | "subf $rT, $rA, $rB", IntGeneral, |
| 415 | [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>; |
| 416 | def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 417 | "neg $rT, $rA", IntSimple, |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 418 | [(set G8RC:$rT, (ineg G8RC:$rA))]>; |
| 419 | let Uses = [CARRY], Defs = [CARRY] in { |
| 420 | def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 421 | "adde $rT, $rA, $rB", IntGeneral, |
| 422 | [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 423 | def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 424 | "addme $rT, $rA", IntGeneral, |
Chris Lattner | 9f03641 | 2010-02-21 03:12:16 +0000 | [diff] [blame] | 425 | [(set G8RC:$rT, (adde G8RC:$rA, -1))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 426 | def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 427 | "addze $rT, $rA", IntGeneral, |
| 428 | [(set G8RC:$rT, (adde G8RC:$rA, 0))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 429 | def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 430 | "subfe $rT, $rA, $rB", IntGeneral, |
| 431 | [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 432 | def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 433 | "subfme $rT, $rA", IntGeneral, |
Chris Lattner | 9f03641 | 2010-02-21 03:12:16 +0000 | [diff] [blame] | 434 | [(set G8RC:$rT, (sube -1, G8RC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 435 | def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 436 | "subfze $rT, $rA", IntGeneral, |
| 437 | [(set G8RC:$rT, (sube 0, G8RC:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 438 | } |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 439 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 440 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 441 | def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 442 | "mulhd $rT, $rA, $rB", IntMulHW, |
| 443 | [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 444 | def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 445 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
| 446 | [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>; |
| 447 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 448 | def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 449 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 450 | def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 451 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 452 | def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 453 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 454 | def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 455 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 456 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 457 | def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 458 | "sld $rA, $rS, $rB", IntRotateD, |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 459 | [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 460 | def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 461 | "srd $rA, $rS, $rB", IntRotateD, |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 462 | [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 463 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 464 | def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 465 | "srad $rA, $rS, $rB", IntRotateD, |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 466 | [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 467 | } |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 468 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 469 | def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 470 | "extsb $rA, $rS", IntSimple, |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 471 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 472 | def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 473 | "extsh $rA, $rS", IntSimple, |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 474 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>; |
| 475 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 476 | def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 477 | "extsw $rA, $rS", IntSimple, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 478 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64; |
| 479 | /// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 480 | def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 481 | "extsw $rA, $rS", IntSimple, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 482 | [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 483 | def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 484 | "extsw $rA, $rS", IntSimple, |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 485 | [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 486 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 487 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 488 | def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 489 | "sradi $rA, $rS, $SH", IntRotateDI, |
Chris Lattner | e4172be | 2006-06-27 20:07:26 +0000 | [diff] [blame] | 490 | [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 491 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 492 | def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS), |
Chris Lattner | b6ead97 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 493 | "cntlzd $rA, $rS", IntGeneral, |
| 494 | [(set G8RC:$rA, (ctlz G8RC:$rS))]>; |
| 495 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 496 | def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 497 | "divd $rT, $rA, $rB", IntDivD, |
| 498 | [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
| 499 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 500 | def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 501 | "divdu $rT, $rA, $rB", IntDivD, |
| 502 | [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
| 503 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 504 | def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 505 | "mulld $rT, $rA, $rB", IntMulHD, |
| 506 | [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64; |
| 507 | |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 508 | |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 509 | let isCommutable = 1 in { |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 510 | def RLDIMI : MDForm_1<30, 3, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 511 | (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 512 | "rldimi $rA, $rS, $SH, $MB", IntRotateDI, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 513 | []>, isPPC64, RegConstraint<"$rSi = $rA">, |
| 514 | NoEncode<"$rSi">; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | // Rotate instructions. |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 518 | def RLDCL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 519 | (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE), |
| 520 | "rldcl $rA, $rS, $rB, $MBE", IntRotateD, |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 521 | []>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 522 | def RLDICL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 523 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 524 | "rldicl $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 525 | []>, isPPC64; |
| 526 | def RLDICR : MDForm_1<30, 1, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 527 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 528 | "rldicr $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 529 | []>, isPPC64; |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 530 | |
| 531 | def RLWINM8 : MForm_2<21, |
| 532 | (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 533 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
| 534 | []>; |
| 535 | |
Ulrich Weigand | bc40df3 | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 536 | def ISEL8 : AForm_4<31, 15, |
Hal Finkel | 009f7af | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 537 | (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB, pred:$cond), |
| 538 | "isel $rT, $rA, $rB, $cond", IntGeneral, |
| 539 | []>; |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 540 | } // End FXU Operations. |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 541 | |
| 542 | |
| 543 | //===----------------------------------------------------------------------===// |
| 544 | // Load/Store instructions. |
| 545 | // |
| 546 | |
| 547 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 548 | // Sign extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 549 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 550 | def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 551 | "lha $rD, $src", LdStLHA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 552 | [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 553 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 554 | def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 555 | "lwa $rD, $src", LdStLWA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 556 | [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64, |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 557 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 558 | def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 559 | "lhax $rD, $src", LdStLHA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 560 | [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 561 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 562 | def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 563 | "lwax $rD, $src", LdStLHA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 564 | [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 565 | PPC970_DGroup_Cracked; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 566 | |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 567 | // Update forms. |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 568 | let mayLoad = 1 in |
Chris Lattner | b7035d0 | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 569 | def LHAU8 : DForm_1a<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp, |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 570 | ptr_rc:$rA), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 571 | "lhau $rD, $disp($rA)", LdStLHAU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 572 | []>, RegConstraint<"$rA = $ea_result">, |
| 573 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 574 | // NO LWAU! |
| 575 | |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 576 | def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result), |
| 577 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 578 | "lhaux $rD, $addr", LdStLHAU, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 579 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 580 | NoEncode<"$ea_result">; |
Ulrich Weigand | 8f88736 | 2012-11-13 19:21:31 +0000 | [diff] [blame] | 581 | def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 582 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 583 | "lwaux $rD, $addr", LdStLHAU, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 584 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 585 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 586 | } |
| 587 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 588 | // Zero extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 589 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 590 | def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 591 | "lbz $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 592 | [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 593 | def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 594 | "lhz $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 595 | [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 596 | def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 597 | "lwz $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 598 | [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 599 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 600 | def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 601 | "lbzx $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 602 | [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 603 | def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 604 | "lhzx $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 605 | [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 606 | def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 607 | "lwzx $rD, $src", LdStLoad, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 608 | [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 609 | |
| 610 | |
| 611 | // Update forms. |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 612 | let mayLoad = 1 in { |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 613 | def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 614 | "lbzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 615 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 616 | NoEncode<"$ea_result">; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 617 | def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 618 | "lhzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 619 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 620 | NoEncode<"$ea_result">; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 621 | def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 622 | "lwzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 623 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 624 | NoEncode<"$ea_result">; |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 625 | |
| 626 | def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc:$ea_result), |
| 627 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 628 | "lbzux $rD, $addr", LdStLoadUpd, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 629 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 630 | NoEncode<"$ea_result">; |
Ulrich Weigand | 8f88736 | 2012-11-13 19:21:31 +0000 | [diff] [blame] | 631 | def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 632 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 633 | "lhzux $rD, $addr", LdStLoadUpd, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 634 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 635 | NoEncode<"$ea_result">; |
| 636 | def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc:$ea_result), |
| 637 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 638 | "lwzux $rD, $addr", LdStLoadUpd, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 639 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 640 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 641 | } |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 642 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 643 | |
| 644 | |
| 645 | // Full 8-byte loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 646 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 647 | def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 648 | "ld $rD, $src", LdStLD, |
| 649 | [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 650 | def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src), |
| 651 | "ld $rD, $src", LdStLD, |
| 652 | []>, isPPC64; |
| 653 | // The following three definitions are selected for small code model only. |
| 654 | // Otherwise, we need to create two instructions to form a 32-bit offset, |
| 655 | // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select(). |
Chris Lattner | ab63864 | 2010-11-15 03:48:58 +0000 | [diff] [blame] | 656 | def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 657 | "#LDtoc", |
Chris Lattner | ab63864 | 2010-11-15 03:48:58 +0000 | [diff] [blame] | 658 | [(set G8RC:$rD, |
Tilmann Scheller | 6b16eff | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 659 | (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64; |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 660 | def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 661 | "#LDtocJTI", |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 662 | [(set G8RC:$rD, |
| 663 | (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64; |
| 664 | def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 665 | "#LDtocCPT", |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 666 | [(set G8RC:$rD, |
| 667 | (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 668 | |
| 669 | let hasSideEffects = 1 in { |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 670 | let RST = 2, DS = 2 in |
| 671 | def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 672 | "ld 2, 8($reg)", LdStLD, |
| 673 | [(PPCload_toc G8RC:$reg)]>, isPPC64; |
Chris Lattner | 142b531 | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 674 | |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 675 | let RST = 2, DS = 10, RA = 1 in |
| 676 | def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 677 | "ld 2, 40(1)", LdStLD, |
Chris Lattner | 6135a96 | 2010-11-14 22:22:59 +0000 | [diff] [blame] | 678 | [(PPCtoc_restore)]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 679 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 680 | def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 681 | "ldx $rD, $src", LdStLD, |
| 682 | [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 683 | |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 684 | let mayLoad = 1 in |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 685 | def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 686 | "ldu $rD, $addr", LdStLDU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 687 | []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64, |
| 688 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 689 | |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 690 | def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc:$ea_result), |
| 691 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 692 | "ldux $rD, $addr", LdStLDU, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 693 | []>, RegConstraint<"$addr.offreg = $ea_result">, |
| 694 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 695 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 696 | |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 697 | def : Pat<(PPCload ixaddr:$src), |
| 698 | (LD ixaddr:$src)>; |
| 699 | def : Pat<(PPCload xaddr:$src), |
| 700 | (LDX xaddr:$src)>; |
| 701 | |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 702 | // Support for medium code model. |
| 703 | def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp), |
| 704 | "#ADDIStocHA", |
| 705 | [(set G8RC:$rD, |
| 706 | (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>, |
| 707 | isPPC64; |
| 708 | def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
| 709 | "#LDtocL", |
| 710 | [(set G8RC:$rD, |
| 711 | (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64; |
| 712 | def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp), |
| 713 | "#ADDItocL", |
| 714 | [(set G8RC:$rD, |
| 715 | (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64; |
| 716 | |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 717 | // Support for thread-local storage. |
| 718 | def LDgotTPREL: Pseudo<(outs G8RC:$rD), (ins tlsaddr:$disp, G8RC:$reg), |
| 719 | "#LDgotTPREL", |
| 720 | [(set G8RC:$rD, |
| 721 | (PPCldGotTprel G8RC:$reg, tglobaltlsaddr:$disp))]>, |
| 722 | isPPC64; |
| 723 | def : Pat<(PPCaddTls G8RC:$in, tglobaltlsaddr:$g), |
| 724 | (ADD8TLS G8RC:$in, tglobaltlsaddr:$g)>; |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame^] | 725 | def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp), |
| 726 | "#ADDIStlsgdHA", |
| 727 | [(set G8RC:$rD, |
| 728 | (PPCaddisTlsgdHA G8RC:$reg, tglobaladdr:$disp))]>, |
| 729 | isPPC64; |
| 730 | def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp), |
| 731 | "#ADDItlsgdL", |
| 732 | [(set G8RC:$rD, |
| 733 | (PPCaddiTlsgdL G8RC:$reg, tglobaladdr:$disp))]>, |
| 734 | isPPC64; |
| 735 | def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym), |
| 736 | "#GETtlsADDR", |
| 737 | [(set G8RC:$rD, |
| 738 | (PPCgetTlsAddr G8RC:$reg, tglobaladdr:$sym))]>, |
| 739 | isPPC64; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 740 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 741 | let PPC970_Unit = 2 in { |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 742 | // Truncating stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 743 | def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 744 | "stb $rS, $src", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 745 | [(truncstorei8 G8RC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 746 | def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 747 | "sth $rS, $src", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 748 | [(truncstorei16 G8RC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 749 | def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 750 | "stw $rS, $src", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 751 | [(truncstorei32 G8RC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 752 | def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 753 | "stbx $rS, $dst", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 754 | [(truncstorei8 G8RC:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 755 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 756 | def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 757 | "sthx $rS, $dst", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 758 | [(truncstorei16 G8RC:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 759 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 760 | def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 761 | "stwx $rS, $dst", LdStStore, |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 762 | [(truncstorei32 G8RC:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 763 | PPC970_DGroup_Cracked; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 764 | // Normal 8-byte stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 765 | def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 766 | "std $rS, $dst", LdStSTD, |
| 767 | [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 768 | def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 769 | "stdx $rS, $dst", LdStSTD, |
| 770 | [(store G8RC:$rS, xaddr:$dst)]>, isPPC64, |
| 771 | PPC970_DGroup_Cracked; |
| 772 | } |
| 773 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 774 | let PPC970_Unit = 2 in { |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 775 | |
Ulrich Weigand | 8f88736 | 2012-11-13 19:21:31 +0000 | [diff] [blame] | 776 | def STBU8 : DForm_1a<39, (outs ptr_rc:$ea_res), (ins G8RC:$rS, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 777 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 778 | "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 779 | [(set ptr_rc:$ea_res, |
| 780 | (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg, |
| 781 | iaddroff:$ptroff))]>, |
| 782 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | b7035d0 | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 783 | def STHU8 : DForm_1a<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 784 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 785 | "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 786 | [(set ptr_rc:$ea_res, |
| 787 | (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg, |
| 788 | iaddroff:$ptroff))]>, |
| 789 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 790 | |
Hal Finkel | 2e8e5c0 | 2012-05-20 17:11:24 +0000 | [diff] [blame] | 791 | def STWU8 : DForm_1a<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS, |
| 792 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 793 | "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd, |
Hal Finkel | 2e8e5c0 | 2012-05-20 17:11:24 +0000 | [diff] [blame] | 794 | [(set ptr_rc:$ea_res, |
| 795 | (pre_truncsti32 G8RC:$rS, ptr_rc:$ptrreg, |
| 796 | iaddroff:$ptroff))]>, |
| 797 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 798 | |
Chris Lattner | 17e2c18 | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 799 | def STDU : DSForm_1a<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS, |
| 800 | s16immX4:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 801 | "stdu $rS, $ptroff($ptrreg)", LdStSTDU, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 802 | [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg, |
| 803 | iaddroff:$ptroff))]>, |
| 804 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">, |
| 805 | isPPC64; |
| 806 | |
Hal Finkel | ac81cc3 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 807 | |
| 808 | def STBUX8 : XForm_8<31, 247, (outs ptr_rc:$ea_res), |
| 809 | (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 810 | "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd, |
Hal Finkel | ac81cc3 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 811 | [(set ptr_rc:$ea_res, |
| 812 | (pre_truncsti8 G8RC:$rS, |
| 813 | ptr_rc:$ptrreg, xaddroff:$ptroff))]>, |
| 814 | RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">, |
| 815 | PPC970_DGroup_Cracked; |
| 816 | |
| 817 | def STHUX8 : XForm_8<31, 439, (outs ptr_rc:$ea_res), |
| 818 | (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 819 | "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd, |
Hal Finkel | ac81cc3 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 820 | [(set ptr_rc:$ea_res, |
| 821 | (pre_truncsti16 G8RC:$rS, |
| 822 | ptr_rc:$ptrreg, xaddroff:$ptroff))]>, |
| 823 | RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">, |
| 824 | PPC970_DGroup_Cracked; |
| 825 | |
| 826 | def STWUX8 : XForm_8<31, 183, (outs ptr_rc:$ea_res), |
| 827 | (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 828 | "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd, |
Hal Finkel | ac81cc3 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 829 | [(set ptr_rc:$ea_res, |
| 830 | (pre_truncsti32 G8RC:$rS, |
| 831 | ptr_rc:$ptrreg, xaddroff:$ptroff))]>, |
| 832 | RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">, |
| 833 | PPC970_DGroup_Cracked; |
| 834 | |
| 835 | def STDUX : XForm_8<31, 181, (outs ptr_rc:$ea_res), |
| 836 | (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 837 | "stdux $rS, $ptroff, $ptrreg", LdStSTDU, |
Hal Finkel | ac81cc3 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 838 | [(set ptr_rc:$ea_res, |
| 839 | (pre_store G8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>, |
| 840 | RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">, |
| 841 | PPC970_DGroup_Cracked, isPPC64; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 842 | |
| 843 | // STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 844 | def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 845 | "std $rT, $dst", LdStSTD, |
| 846 | [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 847 | def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 848 | "stdx $rT, $dst", LdStSTD, |
| 849 | [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64, |
| 850 | PPC970_DGroup_Cracked; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 851 | } |
| 852 | |
| 853 | |
| 854 | |
| 855 | //===----------------------------------------------------------------------===// |
| 856 | // Floating point instructions. |
| 857 | // |
| 858 | |
| 859 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 860 | let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 861 | def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 862 | "fcfid $frD, $frB", FPGeneral, |
| 863 | [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 864 | def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 865 | "fctidz $frD, $frB", FPGeneral, |
| 866 | [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64; |
| 867 | } |
| 868 | |
| 869 | |
| 870 | //===----------------------------------------------------------------------===// |
| 871 | // Instruction Patterns |
| 872 | // |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 873 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 874 | // Extensions and truncates to/from 32-bit regs. |
| 875 | def : Pat<(i64 (zext GPRC:$in)), |
Hal Finkel | 0a3e33b | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 876 | (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32), |
| 877 | 0, 32)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 878 | def : Pat<(i64 (anyext GPRC:$in)), |
Hal Finkel | 0a3e33b | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 879 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 880 | def : Pat<(i32 (trunc G8RC:$in)), |
Hal Finkel | 0a3e33b | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 881 | (EXTRACT_SUBREG G8RC:$in, sub_32)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 882 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 883 | // Extending loads with i64 targets. |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 884 | def : Pat<(zextloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 885 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 886 | def : Pat<(zextloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 887 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 888 | def : Pat<(extloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 889 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 890 | def : Pat<(extloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 891 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 892 | def : Pat<(extloadi8 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 893 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 894 | def : Pat<(extloadi8 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 895 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 896 | def : Pat<(extloadi16 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 897 | (LHZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 898 | def : Pat<(extloadi16 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 899 | (LHZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 900 | def : Pat<(extloadi32 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 901 | (LWZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 902 | def : Pat<(extloadi32 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 903 | (LWZX8 xaddr:$src)>; |
| 904 | |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 905 | // Standard shifts. These are represented separately from the real shifts above |
| 906 | // so that we can distinguish between shifts that allow 6-bit and 7-bit shift |
| 907 | // amounts. |
| 908 | def : Pat<(sra G8RC:$rS, GPRC:$rB), |
| 909 | (SRAD G8RC:$rS, GPRC:$rB)>; |
| 910 | def : Pat<(srl G8RC:$rS, GPRC:$rB), |
| 911 | (SRD G8RC:$rS, GPRC:$rB)>; |
| 912 | def : Pat<(shl G8RC:$rS, GPRC:$rB), |
| 913 | (SLD G8RC:$rS, GPRC:$rB)>; |
| 914 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 915 | // SHL/SRL |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 916 | def : Pat<(shl G8RC:$in, (i32 imm:$imm)), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 917 | (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>; |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 918 | def : Pat<(srl G8RC:$in, (i32 imm:$imm)), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 919 | (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 920 | |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 921 | // ROTL |
| 922 | def : Pat<(rotl G8RC:$in, GPRC:$sh), |
| 923 | (RLDCL G8RC:$in, GPRC:$sh, 0)>; |
| 924 | def : Pat<(rotl G8RC:$in, (i32 imm:$imm)), |
| 925 | (RLDICL G8RC:$in, imm:$imm, 0)>; |
| 926 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 927 | // Hi and Lo for Darwin Global Addresses. |
| 928 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; |
| 929 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>; |
| 930 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; |
| 931 | def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>; |
| 932 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; |
| 933 | def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>; |
Bob Wilson | 3d90dbe | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 934 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>; |
| 935 | def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>; |
Roman Divacky | fd42ed6 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 936 | def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in), |
| 937 | (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>; |
| 938 | def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in), |
| 939 | (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 940 | def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)), |
| 941 | (ADDIS8 G8RC:$in, tglobaladdr:$g)>; |
| 942 | def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)), |
| 943 | (ADDIS8 G8RC:$in, tconstpool:$g)>; |
| 944 | def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)), |
| 945 | (ADDIS8 G8RC:$in, tjumptable:$g)>; |
Bob Wilson | 3d90dbe | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 946 | def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)), |
| 947 | (ADDIS8 G8RC:$in, tblockaddress:$g)>; |