blob: 447ac815ca03678aceff5a0de7812e2421449d65 [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000109}
110
111
Chris Lattner87be16a2010-10-05 06:04:14 +0000112
113//===----------------------------------------------------------------------===//
114// EH Pseudo Instructions
115//
116let isTerminator = 1, isReturn = 1, isBarrier = 1,
117 hasCtrlDep = 1, isCodeGenOnly = 1 in {
118def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
119 "ret\t#eh_return, addr: $addr",
120 [(X86ehret GR32:$addr)]>;
121
122}
123
124let isTerminator = 1, isReturn = 1, isBarrier = 1,
125 hasCtrlDep = 1, isCodeGenOnly = 1 in {
126def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
127 "ret\t#eh_return, addr: $addr",
128 [(X86ehret GR64:$addr)]>;
129
130}
131
Chris Lattner8af88ef2010-10-05 06:10:16 +0000132//===----------------------------------------------------------------------===//
133// Alias Instructions
134//===----------------------------------------------------------------------===//
135
136// Alias instructions that map movr0 to xor.
137// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
138// FIXME: Set encoding to pseudo.
139let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
140 isCodeGenOnly = 1 in {
141def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
142 [(set GR8:$dst, 0)]>;
143
144// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
145// encoding and avoids a partial-register update sometimes, but doing so
146// at isel time interferes with rematerialization in the current register
147// allocator. For now, this is rewritten when the instruction is lowered
148// to an MCInst.
149def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
150 "",
151 [(set GR16:$dst, 0)]>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000152
Chris Lattner8af88ef2010-10-05 06:10:16 +0000153// FIXME: Set encoding to pseudo.
154def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
155 [(set GR32:$dst, 0)]>;
156}
157
Chris Lattner010496c2010-10-05 06:22:35 +0000158// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
159// smaller encoding, but doing so at isel time interferes with rematerialization
160// in the current register allocator. For now, this is rewritten when the
161// instruction is lowered to an MCInst.
162// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
163// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000164let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000165 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
166def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
167 [(set GR64:$dst, 0)]>;
168
169// Materialize i64 constant where top 32-bits are zero. This could theoretically
170// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
171// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000172let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
173 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000174def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
175 "", [(set GR64:$dst, i64immZExt32:$src)]>;
176
Chris Lattner2c383d82010-10-05 21:18:04 +0000177// Use sbb to materialize carry bit.
178let Uses = [EFLAGS], Defs = [EFLAGS], isCodeGenOnly = 1 in {
179// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000180// However, Pat<> can't replicate the destination reg into the inputs of the
181// result.
Chris Lattner2c383d82010-10-05 21:18:04 +0000182// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
Chris Lattner35649fc2010-10-05 06:33:16 +0000183// X86CodeEmitter.
Chris Lattner2c383d82010-10-05 21:18:04 +0000184def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
185 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
186def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
187 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
188 OpSize;
189def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
190 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000191def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
192 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000193} // isCodeGenOnly
194
Chris Lattner35649fc2010-10-05 06:33:16 +0000195
196def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
197 (SETB_C64r)>;
198
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000199
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000200//===----------------------------------------------------------------------===//
201// String Pseudo Instructions
202//
203let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
204def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
205 [(X86rep_movs i8)]>, REP;
206def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
207 [(X86rep_movs i16)]>, REP, OpSize;
208def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
209 [(X86rep_movs i32)]>, REP;
210}
211
212let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in
213def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
214 [(X86rep_movs i64)]>, REP;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000215
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000216
217// FIXME: Should use "(X86rep_stos AL)" as the pattern.
218let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
219def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
220 [(X86rep_stos i8)]>, REP;
221let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
222def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
223 [(X86rep_stos i16)]>, REP, OpSize;
224let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
225def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
226 [(X86rep_stos i32)]>, REP;
227
228let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI], isCodeGenOnly = 1 in
229def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
230 [(X86rep_stos i64)]>, REP;
Chris Lattner010496c2010-10-05 06:22:35 +0000231
232
Chris Lattner8af88ef2010-10-05 06:10:16 +0000233//===----------------------------------------------------------------------===//
234// Thread Local Storage Instructions
235//
236
237// ELF TLS Support
238// All calls clobber the non-callee saved registers. ESP is marked as
239// a use to prevent stack-pointer assignments that appear immediately
240// before calls from potentially appearing dead.
241let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
242 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
243 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
244 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000245 Uses = [ESP],
246 usesCustomInserter = 1 in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000247def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000248 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000249 [(X86tlsaddr tls32addr:$sym)]>,
250 Requires<[In32BitMode]>;
251
252// All calls clobber the non-callee saved registers. RSP is marked as
253// a use to prevent stack-pointer assignments that appear immediately
254// before calls from potentially appearing dead.
255let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
256 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
257 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
258 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
259 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000260 Uses = [RSP],
261 usesCustomInserter = 1 in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000262def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000263 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000264 [(X86tlsaddr tls64addr:$sym)]>,
265 Requires<[In64BitMode]>;
266
267// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000268// For i386, the address of the thunk is passed on the stack, on return the
269// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000270// call. All other registers are preserved.
271let Defs = [EAX, ECX],
272 Uses = [ESP],
273 usesCustomInserter = 1 in
274def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
275 "# TLSCall_32",
276 [(X86TLSCall addr:$sym)]>,
277 Requires<[In32BitMode]>;
278
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000279// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000280// the address of the variable is in %rax. All other registers are preserved.
281let Defs = [RAX],
282 Uses = [RDI],
283 usesCustomInserter = 1 in
284def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
285 "# TLSCall_64",
286 [(X86TLSCall addr:$sym)]>,
287 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000288
Chris Lattner6dbbff92010-10-05 23:09:10 +0000289
290//===----------------------------------------------------------------------===//
291// Conditional Move Pseudo Instructions
292
293let Constraints = "$src1 = $dst" in {
294
295// Conditional moves
296let Uses = [EFLAGS] in {
297
298// X86 doesn't have 8-bit conditional moves. Use a customInserter to
299// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
300// however that requires promoting the operands, and can induce additional
301// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
302// clobber EFLAGS, because if one of the operands is zero, the expansion
303// could involve an xor.
304let usesCustomInserter = 1, Constraints = "", Defs = [EFLAGS] in {
305def CMOV_GR8 : I<0, Pseudo,
306 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
307 "#CMOV_GR8 PSEUDO!",
308 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
309 imm:$cond, EFLAGS))]>;
310
311let Predicates = [NoCMov] in {
312def CMOV_GR32 : I<0, Pseudo,
313 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
314 "#CMOV_GR32* PSEUDO!",
315 [(set GR32:$dst,
316 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
317def CMOV_GR16 : I<0, Pseudo,
318 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
319 "#CMOV_GR16* PSEUDO!",
320 [(set GR16:$dst,
321 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
322def CMOV_RFP32 : I<0, Pseudo,
323 (outs RFP32:$dst),
324 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
325 "#CMOV_RFP32 PSEUDO!",
326 [(set RFP32:$dst,
327 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
328 EFLAGS))]>;
329def CMOV_RFP64 : I<0, Pseudo,
330 (outs RFP64:$dst),
331 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
332 "#CMOV_RFP64 PSEUDO!",
333 [(set RFP64:$dst,
334 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
335 EFLAGS))]>;
336def CMOV_RFP80 : I<0, Pseudo,
337 (outs RFP80:$dst),
338 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
339 "#CMOV_RFP80 PSEUDO!",
340 [(set RFP80:$dst,
341 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
342 EFLAGS))]>;
343} // Predicates = [NoCMov]
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000344} // UsesCustomInserter = 1, Constraints = "", Defs = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000345} // Uses = [EFLAGS]
346
347} // Constraints = "$src1 = $dst" in
348
349
Chris Lattner87be16a2010-10-05 06:04:14 +0000350//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000351// Atomic Instruction Pseudo Instructions
352//===----------------------------------------------------------------------===//
353
354// Atomic exchange, and, or, xor
355let Constraints = "$val = $dst", Defs = [EFLAGS],
356 usesCustomInserter = 1 in {
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000357
Chris Lattner010496c2010-10-05 06:22:35 +0000358def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000359 "#ATOMAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000360 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
361def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000362 "#ATOMOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000363 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
364def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000365 "#ATOMXOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000366 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
367def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000368 "#ATOMNAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000369 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
370
371def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000372 "#ATOMAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000373 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
374def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000375 "#ATOMOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000376 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
377def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000378 "#ATOMXOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000379 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
380def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000381 "#ATOMNAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000382 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
383def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000384 "#ATOMMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000385 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
386def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000387 "#ATOMMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000388 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
389def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000390 "#ATOMUMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000391 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
392def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000393 "#ATOMUMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000394 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
395
396
397def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000398 "#ATOMAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000399 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
400def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000401 "#ATOMOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000402 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
403def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000404 "#ATOMXOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000405 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
406def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000407 "#ATOMNAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000408 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
409def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000410 "#ATOMMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000411 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
412def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000413 "#ATOMMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000414 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
415def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000416 "#ATOMUMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000417 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
418def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000419 "#ATOMUMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000420 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
421
422
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000423
Chris Lattner010496c2010-10-05 06:22:35 +0000424def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000425 "#ATOMAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000426 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
427def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000428 "#ATOMOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000429 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
430def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000431 "#ATOMXOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000432 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
433def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000434 "#ATOMNAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000435 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
436def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000437 "#ATOMMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000438 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
439def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000440 "#ATOMMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000441 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
442def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000443 "#ATOMUMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000444 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
445def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000446 "#ATOMUMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000447 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
448}
449
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000450let Constraints = "$val1 = $dst1, $val2 = $dst2",
Chris Lattner010496c2010-10-05 06:22:35 +0000451 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
452 Uses = [EAX, EBX, ECX, EDX],
453 mayLoad = 1, mayStore = 1,
454 usesCustomInserter = 1 in {
455def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
456 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
457 "#ATOMAND6432 PSEUDO!", []>;
458def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
459 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
460 "#ATOMOR6432 PSEUDO!", []>;
461def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
462 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
463 "#ATOMXOR6432 PSEUDO!", []>;
464def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
465 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
466 "#ATOMNAND6432 PSEUDO!", []>;
467def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
468 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
469 "#ATOMADD6432 PSEUDO!", []>;
470def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
471 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
472 "#ATOMSUB6432 PSEUDO!", []>;
473def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
474 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
475 "#ATOMSWAP6432 PSEUDO!", []>;
476}
477
478//===----------------------------------------------------------------------===//
479// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
480//===----------------------------------------------------------------------===//
481
482// FIXME: Use normal instructions and add lock prefix dynamically.
483
484// Memory barriers
485
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000486// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000487let isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000488def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
489 "lock\n\t"
490 "or{l}\t{$zero, $dst|$dst, $zero}",
491 []>, Requires<[In32BitMode]>, LOCK;
492
493let hasSideEffects = 1 in
494def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
495 "#MEMBARRIER",
496 [(X86MemBarrier)]>, Requires<[HasSSE2]>;
497
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000498// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000499let hasSideEffects = 1, Defs = [ESP], isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000500def Int_MemBarrierNoSSE64 : RI<0x09, MRM1r, (outs), (ins GR64:$zero),
501 "lock\n\t"
502 "or{q}\t{$zero, (%rsp)|(%rsp), $zero}",
503 [(X86MemBarrierNoSSE GR64:$zero)]>,
504 Requires<[In64BitMode]>, LOCK;
505
506
507// Optimized codegen when the non-memory output is not used.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000508let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000509def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
510 "lock\n\t"
511 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
512def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
513 "lock\n\t"
514 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
515def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
516 "lock\n\t"
517 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
518def LOCK_ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
519 "lock\n\t"
520 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000521
Chris Lattner010496c2010-10-05 06:22:35 +0000522def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
523 "lock\n\t"
524 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
525def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
526 "lock\n\t"
527 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
528def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
529 "lock\n\t"
530 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
531def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
532 (ins i64mem:$dst, i64i32imm :$src2),
533 "lock\n\t"
534 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
535
536def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
537 "lock\n\t"
538 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
539def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
540 "lock\n\t"
541 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
542def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
543 (ins i64mem:$dst, i64i8imm :$src2),
544 "lock\n\t"
545 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
546
547def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
548 "lock\n\t"
549 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
550def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
551 "lock\n\t"
552 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000553def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000554 "lock\n\t"
555 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000556def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000557 "lock\n\t"
558 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
559
560
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000561def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000562 "lock\n\t"
563 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000564def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000565 "lock\n\t"
566 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000567def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000568 "lock\n\t"
569 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
570def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
571 (ins i64mem:$dst, i64i32imm:$src2),
572 "lock\n\t"
573 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
574
575
576def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
577 "lock\n\t"
578 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
579def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
580 "lock\n\t"
581 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
582def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000583 (ins i64mem:$dst, i64i8imm :$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000584 "lock\n\t"
585 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
586
587def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
588 "lock\n\t"
589 "inc{b}\t$dst", []>, LOCK;
590def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
591 "lock\n\t"
592 "inc{w}\t$dst", []>, OpSize, LOCK;
593def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
594 "lock\n\t"
595 "inc{l}\t$dst", []>, LOCK;
596def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
597 "lock\n\t"
598 "inc{q}\t$dst", []>, LOCK;
599
600def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
601 "lock\n\t"
602 "dec{b}\t$dst", []>, LOCK;
603def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
604 "lock\n\t"
605 "dec{w}\t$dst", []>, OpSize, LOCK;
606def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
607 "lock\n\t"
608 "dec{l}\t$dst", []>, LOCK;
609def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
610 "lock\n\t"
611 "dec{q}\t$dst", []>, LOCK;
612}
613
614// Atomic compare and swap.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000615let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX],
616 isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000617def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
618 "lock\n\t"
619 "cmpxchg8b\t$ptr",
620 [(X86cas8 addr:$ptr)]>, TB, LOCK;
621}
Chris Lattner4d1189f2010-11-01 00:46:16 +0000622let Defs = [AL, EFLAGS], Uses = [AL], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000623def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
624 "lock\n\t"
625 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
626 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
627}
628
Chris Lattner4d1189f2010-11-01 00:46:16 +0000629let Defs = [AX, EFLAGS], Uses = [AX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000630def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
631 "lock\n\t"
632 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
633 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
634}
635
Chris Lattner4d1189f2010-11-01 00:46:16 +0000636let Defs = [EAX, EFLAGS], Uses = [EAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000637def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
638 "lock\n\t"
639 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
640 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
641}
642
Chris Lattner4d1189f2010-11-01 00:46:16 +0000643let Defs = [RAX, EFLAGS], Uses = [RAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000644def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
645 "lock\n\t"
646 "cmpxchgq\t$swap,$ptr",
647 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
648}
649
650// Atomic exchange and add
Chris Lattner4d1189f2010-11-01 00:46:16 +0000651let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000652def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
653 "lock\n\t"
654 "xadd{b}\t{$val, $ptr|$ptr, $val}",
655 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
656 TB, LOCK;
657def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
658 "lock\n\t"
659 "xadd{w}\t{$val, $ptr|$ptr, $val}",
660 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
661 TB, OpSize, LOCK;
662def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
663 "lock\n\t"
664 "xadd{l}\t{$val, $ptr|$ptr, $val}",
665 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
666 TB, LOCK;
667def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
668 "lock\n\t"
669 "xadd\t$val, $ptr",
670 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
671 TB, LOCK;
672}
673
Chris Lattner5673e1d2010-10-05 06:41:40 +0000674//===----------------------------------------------------------------------===//
675// Conditional Move Pseudo Instructions.
676//===----------------------------------------------------------------------===//
677
678
679// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
680// instruction selection into a branch sequence.
681let Uses = [EFLAGS], usesCustomInserter = 1 in {
682 def CMOV_FR32 : I<0, Pseudo,
683 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
684 "#CMOV_FR32 PSEUDO!",
685 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
686 EFLAGS))]>;
687 def CMOV_FR64 : I<0, Pseudo,
688 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
689 "#CMOV_FR64 PSEUDO!",
690 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
691 EFLAGS))]>;
692 def CMOV_V4F32 : I<0, Pseudo,
693 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
694 "#CMOV_V4F32 PSEUDO!",
695 [(set VR128:$dst,
696 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
697 EFLAGS)))]>;
698 def CMOV_V2F64 : I<0, Pseudo,
699 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
700 "#CMOV_V2F64 PSEUDO!",
701 [(set VR128:$dst,
702 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
703 EFLAGS)))]>;
704 def CMOV_V2I64 : I<0, Pseudo,
705 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
706 "#CMOV_V2I64 PSEUDO!",
707 [(set VR128:$dst,
708 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
709 EFLAGS)))]>;
710}
711
Chris Lattner010496c2010-10-05 06:22:35 +0000712
713//===----------------------------------------------------------------------===//
714// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000715//===----------------------------------------------------------------------===//
716
717// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
718def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
719def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
720def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
721def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
722def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
723def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
724
725def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
726 (ADD32ri GR32:$src1, tconstpool:$src2)>;
727def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
728 (ADD32ri GR32:$src1, tjumptable:$src2)>;
729def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
730 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
731def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
732 (ADD32ri GR32:$src1, texternalsym:$src2)>;
733def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
734 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
735
736def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
737 (MOV32mi addr:$dst, tglobaladdr:$src)>;
738def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
739 (MOV32mi addr:$dst, texternalsym:$src)>;
740def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
741 (MOV32mi addr:$dst, tblockaddress:$src)>;
742
743
744
745// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
746// code model mode, should use 'movabs'. FIXME: This is really a hack, the
747// 'movabs' predicate should handle this sort of thing.
748def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
749 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
750def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
751 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
752def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
753 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
754def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
755 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
756def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
757 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
758
759// In static codegen with small code model, we can get the address of a label
760// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
761// the MOV64ri64i32 should accept these.
762def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
763 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
764def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
765 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
766def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
767 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
768def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
769 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
770def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
771 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
772
773// In kernel code model, we can get the address of a label
774// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
775// the MOV64ri32 should accept these.
776def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
777 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
778def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
779 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
780def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
781 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
782def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
783 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
784def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
785 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
786
787// If we have small model and -static mode, it is safe to store global addresses
788// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
789// for MOV64mi32 should handle this sort of thing.
790def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
791 (MOV64mi32 addr:$dst, tconstpool:$src)>,
792 Requires<[NearData, IsStatic]>;
793def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
794 (MOV64mi32 addr:$dst, tjumptable:$src)>,
795 Requires<[NearData, IsStatic]>;
796def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
797 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
798 Requires<[NearData, IsStatic]>;
799def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
800 (MOV64mi32 addr:$dst, texternalsym:$src)>,
801 Requires<[NearData, IsStatic]>;
802def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
803 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
804 Requires<[NearData, IsStatic]>;
805
806
807
808// Calls
809
810// tls has some funny stuff here...
811// This corresponds to movabs $foo@tpoff, %rax
812def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
813 (MOV64ri tglobaltlsaddr :$dst)>;
814// This corresponds to add $foo@tpoff, %rax
815def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
816 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
817// This corresponds to mov foo@tpoff(%rbx), %eax
818def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
819 (MOV64rm tglobaltlsaddr :$dst)>;
820
821
822// Direct PC relative function call for small code model. 32-bit displacement
823// sign extended to 64-bit.
824def : Pat<(X86call (i64 tglobaladdr:$dst)),
825 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
826def : Pat<(X86call (i64 texternalsym:$dst)),
827 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
828
829def : Pat<(X86call (i64 tglobaladdr:$dst)),
830 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
831def : Pat<(X86call (i64 texternalsym:$dst)),
832 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
833
834// tailcall stuff
835def : Pat<(X86tcret GR32_TC:$dst, imm:$off),
836 (TCRETURNri GR32_TC:$dst, imm:$off)>,
837 Requires<[In32BitMode]>;
838
839// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000840// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +0000841// callee-saved register.
842def : Pat<(X86tcret (load addr:$dst), imm:$off),
843 (TCRETURNmi addr:$dst, imm:$off)>,
844 Requires<[In32BitMode, IsNotPIC]>;
845
846def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
847 (TCRETURNdi texternalsym:$dst, imm:$off)>,
848 Requires<[In32BitMode]>;
849
850def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
851 (TCRETURNdi texternalsym:$dst, imm:$off)>,
852 Requires<[In32BitMode]>;
853
854def : Pat<(X86tcret GR64_TC:$dst, imm:$off),
855 (TCRETURNri64 GR64_TC:$dst, imm:$off)>,
856 Requires<[In64BitMode]>;
857
858def : Pat<(X86tcret (load addr:$dst), imm:$off),
859 (TCRETURNmi64 addr:$dst, imm:$off)>,
860 Requires<[In64BitMode]>;
861
862def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
863 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
864 Requires<[In64BitMode]>;
865
866def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
867 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
868 Requires<[In64BitMode]>;
869
870// Normal calls, with various flavors of addresses.
871def : Pat<(X86call (i32 tglobaladdr:$dst)),
872 (CALLpcrel32 tglobaladdr:$dst)>;
873def : Pat<(X86call (i32 texternalsym:$dst)),
874 (CALLpcrel32 texternalsym:$dst)>;
875def : Pat<(X86call (i32 imm:$dst)),
876 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
877
878// X86 specific add which produces a flag.
879def : Pat<(addc GR32:$src1, GR32:$src2),
880 (ADD32rr GR32:$src1, GR32:$src2)>;
881def : Pat<(addc GR32:$src1, (load addr:$src2)),
882 (ADD32rm GR32:$src1, addr:$src2)>;
883def : Pat<(addc GR32:$src1, imm:$src2),
884 (ADD32ri GR32:$src1, imm:$src2)>;
885def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
886 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
887
888def : Pat<(addc GR64:$src1, GR64:$src2),
889 (ADD64rr GR64:$src1, GR64:$src2)>;
890def : Pat<(addc GR64:$src1, (load addr:$src2)),
891 (ADD64rm GR64:$src1, addr:$src2)>;
892def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
893 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
894def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
895 (ADD64ri32 GR64:$src1, imm:$src2)>;
896
897def : Pat<(subc GR32:$src1, GR32:$src2),
898 (SUB32rr GR32:$src1, GR32:$src2)>;
899def : Pat<(subc GR32:$src1, (load addr:$src2)),
900 (SUB32rm GR32:$src1, addr:$src2)>;
901def : Pat<(subc GR32:$src1, imm:$src2),
902 (SUB32ri GR32:$src1, imm:$src2)>;
903def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
904 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
905
906def : Pat<(subc GR64:$src1, GR64:$src2),
907 (SUB64rr GR64:$src1, GR64:$src2)>;
908def : Pat<(subc GR64:$src1, (load addr:$src2)),
909 (SUB64rm GR64:$src1, addr:$src2)>;
910def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
911 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
912def : Pat<(subc GR64:$src1, imm:$src2),
913 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
914
915// Comparisons.
916
917// TEST R,R is smaller than CMP R,0
918def : Pat<(X86cmp GR8:$src1, 0),
919 (TEST8rr GR8:$src1, GR8:$src1)>;
920def : Pat<(X86cmp GR16:$src1, 0),
921 (TEST16rr GR16:$src1, GR16:$src1)>;
922def : Pat<(X86cmp GR32:$src1, 0),
923 (TEST32rr GR32:$src1, GR32:$src1)>;
924def : Pat<(X86cmp GR64:$src1, 0),
925 (TEST64rr GR64:$src1, GR64:$src1)>;
926
927// Conditional moves with folded loads with operands swapped and conditions
928// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +0000929multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
930 Instruction Inst64> {
931 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
932 (Inst16 GR16:$src2, addr:$src1)>;
933 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
934 (Inst32 GR32:$src2, addr:$src1)>;
935 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
936 (Inst64 GR64:$src2, addr:$src1)>;
937}
Chris Lattner87be16a2010-10-05 06:04:14 +0000938
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000939defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
940defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
941defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
942defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
943defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +0000944defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000945defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
946defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
947defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
948defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
949defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
950defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
951defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
952defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
953defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
954defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000955
956// zextload bool -> zextload byte
957def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
958def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
959def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
960def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
961
962// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000963// When extloading from 16-bit and smaller memory locations into 64-bit
964// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +0000965// defined, avoiding partial-register updates.
966
967def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
968def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
969def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
970def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
971def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
972def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
973
974def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
975def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
976def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
977// For other extloads, use subregs, since the high contents of the register are
978// defined after an extload.
979def : Pat<(extloadi64i32 addr:$src),
980 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
981 sub_32bit)>;
982
983// anyext. Define these to do an explicit zero-extend to
984// avoid partial-register updates.
985def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
986def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
987
988// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
989def : Pat<(i32 (anyext GR16:$src)),
990 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
991
992def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
993def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
994def : Pat<(i64 (anyext GR32:$src)),
995 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
996
Chris Lattnerd8cc2722010-10-05 06:47:35 +0000997
998// Any instruction that defines a 32-bit result leaves the high half of the
999// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
1000// be copying from a truncate. And x86's cmov doesn't do anything if the
1001// condition is false. But any other 32-bit operation will zero-extend
1002// up to 64 bits.
1003def def32 : PatLeaf<(i32 GR32:$src), [{
1004 return N->getOpcode() != ISD::TRUNCATE &&
1005 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1006 N->getOpcode() != ISD::CopyFromReg &&
1007 N->getOpcode() != X86ISD::CMOV;
1008}]>;
1009
1010// In the case of a 32-bit def that is known to implicitly zero-extend,
1011// we can use a SUBREG_TO_REG.
1012def : Pat<(i64 (zext def32:$src)),
1013 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1014
Chris Lattner87be16a2010-10-05 06:04:14 +00001015//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001016// Pattern match OR as ADD
1017//===----------------------------------------------------------------------===//
1018
1019// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1020// 3-addressified into an LEA instruction to avoid copies. However, we also
1021// want to finally emit these instructions as an or at the end of the code
1022// generator to make the generated code easier to read. To do this, we select
1023// into "disjoint bits" pseudo ops.
1024
1025// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1026def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1027 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1028 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1029
1030 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
1031 APInt Mask = APInt::getAllOnesValue(BitWidth);
1032 APInt KnownZero0, KnownOne0;
1033 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
1034 APInt KnownZero1, KnownOne1;
1035 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
1036 return (~KnownZero0 & ~KnownZero1) == 0;
1037}]>;
1038
1039
1040// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1041let AddedComplexity = 5 in { // Try this before the selecting to OR
1042
1043let isCommutable = 1, isConvertibleToThreeAddress = 1,
1044 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
1045def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1046 "", // orw/addw REG, REG
1047 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1048def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1049 "", // orl/addl REG, REG
1050 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1051def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1052 "", // orq/addq REG, REG
1053 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001054
1055// NOTE: These are order specific, we want the ri8 forms to be listed
1056// first so that they are slightly preferred to the ri forms.
1057
Chris Lattner15df55d2010-10-08 03:57:25 +00001058def ADD16ri8_DB : I<0, Pseudo,
1059 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1060 "", // orw/addw REG, imm8
1061 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001062def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1063 "", // orw/addw REG, imm
1064 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1065
Chris Lattner15df55d2010-10-08 03:57:25 +00001066def ADD32ri8_DB : I<0, Pseudo,
1067 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1068 "", // orl/addl REG, imm8
1069 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001070def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1071 "", // orl/addl REG, imm
1072 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1073
1074
Chris Lattner15df55d2010-10-08 03:57:25 +00001075def ADD64ri8_DB : I<0, Pseudo,
1076 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1077 "", // orq/addq REG, imm8
1078 [(set GR64:$dst, (or_is_add GR64:$src1,
1079 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001080def ADD64ri32_DB : I<0, Pseudo,
1081 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1082 "", // orq/addq REG, imm
1083 [(set GR64:$dst, (or_is_add GR64:$src1,
1084 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001085}
Chris Lattner99ae6652010-10-08 03:54:52 +00001086} // AddedComplexity
1087
1088
1089//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001090// Some peepholes
1091//===----------------------------------------------------------------------===//
1092
1093// Odd encoding trick: -128 fits into an 8-bit immediate field while
1094// +128 doesn't, so in this special case use a sub instead of an add.
1095def : Pat<(add GR16:$src1, 128),
1096 (SUB16ri8 GR16:$src1, -128)>;
1097def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1098 (SUB16mi8 addr:$dst, -128)>;
1099
1100def : Pat<(add GR32:$src1, 128),
1101 (SUB32ri8 GR32:$src1, -128)>;
1102def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1103 (SUB32mi8 addr:$dst, -128)>;
1104
1105def : Pat<(add GR64:$src1, 128),
1106 (SUB64ri8 GR64:$src1, -128)>;
1107def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1108 (SUB64mi8 addr:$dst, -128)>;
1109
1110// The same trick applies for 32-bit immediate fields in 64-bit
1111// instructions.
1112def : Pat<(add GR64:$src1, 0x0000000080000000),
1113 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1114def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1115 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1116
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001117// To avoid needing to materialize an immediate in a register, use a 32-bit and
1118// with implicit zero-extension instead of a 64-bit and if the immediate has at
1119// least 32 bits of leading zeros. If in addition the last 32 bits can be
1120// represented with a sign extension of a 8 bit constant, use that.
1121
1122def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1123 (SUBREG_TO_REG
1124 (i64 0),
1125 (AND32ri8
1126 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1127 (i32 (GetLo8XForm imm:$imm))),
1128 sub_32bit)>;
1129
Chris Lattner87be16a2010-10-05 06:04:14 +00001130def : Pat<(and GR64:$src, i64immZExt32:$imm),
1131 (SUBREG_TO_REG
1132 (i64 0),
1133 (AND32ri
1134 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1135 (i32 (GetLo32XForm imm:$imm))),
1136 sub_32bit)>;
1137
1138
1139// r & (2^16-1) ==> movz
1140def : Pat<(and GR32:$src1, 0xffff),
1141 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1142// r & (2^8-1) ==> movz
1143def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001144 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001145 GR32_ABCD)),
1146 sub_8bit))>,
1147 Requires<[In32BitMode]>;
1148// r & (2^8-1) ==> movz
1149def : Pat<(and GR16:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001150 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001151 GR16_ABCD)),
1152 sub_8bit))>,
1153 Requires<[In32BitMode]>;
1154
1155// r & (2^32-1) ==> movz
1156def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1157 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1158// r & (2^16-1) ==> movz
1159def : Pat<(and GR64:$src, 0xffff),
1160 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1161// r & (2^8-1) ==> movz
1162def : Pat<(and GR64:$src, 0xff),
1163 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1164// r & (2^8-1) ==> movz
1165def : Pat<(and GR32:$src1, 0xff),
1166 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1167 Requires<[In64BitMode]>;
1168// r & (2^8-1) ==> movz
1169def : Pat<(and GR16:$src1, 0xff),
1170 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, sub_8bit)))>,
1171 Requires<[In64BitMode]>;
1172
1173
1174// sext_inreg patterns
1175def : Pat<(sext_inreg GR32:$src, i16),
1176 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1177def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001178 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001179 GR32_ABCD)),
1180 sub_8bit))>,
1181 Requires<[In32BitMode]>;
1182def : Pat<(sext_inreg GR16:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001183 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001184 GR16_ABCD)),
1185 sub_8bit))>,
1186 Requires<[In32BitMode]>;
1187
1188def : Pat<(sext_inreg GR64:$src, i32),
1189 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1190def : Pat<(sext_inreg GR64:$src, i16),
1191 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1192def : Pat<(sext_inreg GR64:$src, i8),
1193 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1194def : Pat<(sext_inreg GR32:$src, i8),
1195 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1196 Requires<[In64BitMode]>;
1197def : Pat<(sext_inreg GR16:$src, i8),
1198 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, sub_8bit)))>,
1199 Requires<[In64BitMode]>;
1200
1201
1202// trunc patterns
1203def : Pat<(i16 (trunc GR32:$src)),
1204 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1205def : Pat<(i8 (trunc GR32:$src)),
1206 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1207 sub_8bit)>,
1208 Requires<[In32BitMode]>;
1209def : Pat<(i8 (trunc GR16:$src)),
1210 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1211 sub_8bit)>,
1212 Requires<[In32BitMode]>;
1213def : Pat<(i32 (trunc GR64:$src)),
1214 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1215def : Pat<(i16 (trunc GR64:$src)),
1216 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1217def : Pat<(i8 (trunc GR64:$src)),
1218 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1219def : Pat<(i8 (trunc GR32:$src)),
1220 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1221 Requires<[In64BitMode]>;
1222def : Pat<(i8 (trunc GR16:$src)),
1223 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1224 Requires<[In64BitMode]>;
1225
1226// h-register tricks
1227def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1228 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1229 sub_8bit_hi)>,
1230 Requires<[In32BitMode]>;
1231def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1232 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1233 sub_8bit_hi)>,
1234 Requires<[In32BitMode]>;
1235def : Pat<(srl GR16:$src, (i8 8)),
1236 (EXTRACT_SUBREG
1237 (MOVZX32rr8
1238 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1239 sub_8bit_hi)),
1240 sub_16bit)>,
1241 Requires<[In32BitMode]>;
1242def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001243 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001244 GR16_ABCD)),
1245 sub_8bit_hi))>,
1246 Requires<[In32BitMode]>;
1247def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001248 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001249 GR16_ABCD)),
1250 sub_8bit_hi))>,
1251 Requires<[In32BitMode]>;
1252def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001253 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001254 GR32_ABCD)),
1255 sub_8bit_hi))>,
1256 Requires<[In32BitMode]>;
1257def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001258 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001259 GR32_ABCD)),
1260 sub_8bit_hi))>,
1261 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001262
Chris Lattner87be16a2010-10-05 06:04:14 +00001263// h-register tricks.
1264// For now, be conservative on x86-64 and use an h-register extract only if the
1265// value is immediately zero-extended or stored, which are somewhat common
1266// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1267// from being allocated in the same instruction as the h register, as there's
1268// currently no way to describe this requirement to the register allocator.
1269
1270// h-register extract and zero-extend.
1271def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1272 (SUBREG_TO_REG
1273 (i64 0),
1274 (MOVZX32_NOREXrr8
1275 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1276 sub_8bit_hi)),
1277 sub_32bit)>;
1278def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1279 (MOVZX32_NOREXrr8
1280 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1281 sub_8bit_hi))>,
1282 Requires<[In64BitMode]>;
1283def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001284 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001285 GR32_ABCD)),
1286 sub_8bit_hi))>,
1287 Requires<[In64BitMode]>;
1288def : Pat<(srl GR16:$src, (i8 8)),
1289 (EXTRACT_SUBREG
1290 (MOVZX32_NOREXrr8
1291 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1292 sub_8bit_hi)),
1293 sub_16bit)>,
1294 Requires<[In64BitMode]>;
1295def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1296 (MOVZX32_NOREXrr8
1297 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1298 sub_8bit_hi))>,
1299 Requires<[In64BitMode]>;
1300def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1301 (MOVZX32_NOREXrr8
1302 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1303 sub_8bit_hi))>,
1304 Requires<[In64BitMode]>;
1305def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1306 (SUBREG_TO_REG
1307 (i64 0),
1308 (MOVZX32_NOREXrr8
1309 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1310 sub_8bit_hi)),
1311 sub_32bit)>;
1312def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1313 (SUBREG_TO_REG
1314 (i64 0),
1315 (MOVZX32_NOREXrr8
1316 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1317 sub_8bit_hi)),
1318 sub_32bit)>;
1319
1320// h-register extract and store.
1321def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1322 (MOV8mr_NOREX
1323 addr:$dst,
1324 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1325 sub_8bit_hi))>;
1326def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1327 (MOV8mr_NOREX
1328 addr:$dst,
1329 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1330 sub_8bit_hi))>,
1331 Requires<[In64BitMode]>;
1332def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1333 (MOV8mr_NOREX
1334 addr:$dst,
1335 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1336 sub_8bit_hi))>,
1337 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001338
1339
Chris Lattner87be16a2010-10-05 06:04:14 +00001340// (shl x, 1) ==> (add x, x)
1341def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1342def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1343def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1344def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1345
1346// (shl x (and y, 31)) ==> (shl x, y)
1347def : Pat<(shl GR8:$src1, (and CL, 31)),
1348 (SHL8rCL GR8:$src1)>;
1349def : Pat<(shl GR16:$src1, (and CL, 31)),
1350 (SHL16rCL GR16:$src1)>;
1351def : Pat<(shl GR32:$src1, (and CL, 31)),
1352 (SHL32rCL GR32:$src1)>;
1353def : Pat<(store (shl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1354 (SHL8mCL addr:$dst)>;
1355def : Pat<(store (shl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1356 (SHL16mCL addr:$dst)>;
1357def : Pat<(store (shl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1358 (SHL32mCL addr:$dst)>;
1359
1360def : Pat<(srl GR8:$src1, (and CL, 31)),
1361 (SHR8rCL GR8:$src1)>;
1362def : Pat<(srl GR16:$src1, (and CL, 31)),
1363 (SHR16rCL GR16:$src1)>;
1364def : Pat<(srl GR32:$src1, (and CL, 31)),
1365 (SHR32rCL GR32:$src1)>;
1366def : Pat<(store (srl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1367 (SHR8mCL addr:$dst)>;
1368def : Pat<(store (srl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1369 (SHR16mCL addr:$dst)>;
1370def : Pat<(store (srl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1371 (SHR32mCL addr:$dst)>;
1372
1373def : Pat<(sra GR8:$src1, (and CL, 31)),
1374 (SAR8rCL GR8:$src1)>;
1375def : Pat<(sra GR16:$src1, (and CL, 31)),
1376 (SAR16rCL GR16:$src1)>;
1377def : Pat<(sra GR32:$src1, (and CL, 31)),
1378 (SAR32rCL GR32:$src1)>;
1379def : Pat<(store (sra (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1380 (SAR8mCL addr:$dst)>;
1381def : Pat<(store (sra (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1382 (SAR16mCL addr:$dst)>;
1383def : Pat<(store (sra (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1384 (SAR32mCL addr:$dst)>;
1385
1386// (shl x (and y, 63)) ==> (shl x, y)
1387def : Pat<(shl GR64:$src1, (and CL, 63)),
1388 (SHL64rCL GR64:$src1)>;
1389def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1390 (SHL64mCL addr:$dst)>;
1391
1392def : Pat<(srl GR64:$src1, (and CL, 63)),
1393 (SHR64rCL GR64:$src1)>;
1394def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1395 (SHR64mCL addr:$dst)>;
1396
1397def : Pat<(sra GR64:$src1, (and CL, 63)),
1398 (SAR64rCL GR64:$src1)>;
1399def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1400 (SAR64mCL addr:$dst)>;
1401
1402
1403// (anyext (setcc_carry)) -> (setcc_carry)
1404def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1405 (SETB_C16r)>;
1406def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1407 (SETB_C32r)>;
1408def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1409 (SETB_C32r)>;
1410
Chris Lattner99ae6652010-10-08 03:54:52 +00001411
1412
Chris Lattner87be16a2010-10-05 06:04:14 +00001413
1414//===----------------------------------------------------------------------===//
1415// EFLAGS-defining Patterns
1416//===----------------------------------------------------------------------===//
1417
1418// add reg, reg
1419def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1420def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1421def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1422
1423// add reg, mem
1424def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1425 (ADD8rm GR8:$src1, addr:$src2)>;
1426def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1427 (ADD16rm GR16:$src1, addr:$src2)>;
1428def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1429 (ADD32rm GR32:$src1, addr:$src2)>;
1430
1431// add reg, imm
1432def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1433def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1434def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1435def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1436 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1437def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1438 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1439
1440// sub reg, reg
1441def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1442def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1443def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1444
1445// sub reg, mem
1446def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1447 (SUB8rm GR8:$src1, addr:$src2)>;
1448def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1449 (SUB16rm GR16:$src1, addr:$src2)>;
1450def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1451 (SUB32rm GR32:$src1, addr:$src2)>;
1452
1453// sub reg, imm
1454def : Pat<(sub GR8:$src1, imm:$src2),
1455 (SUB8ri GR8:$src1, imm:$src2)>;
1456def : Pat<(sub GR16:$src1, imm:$src2),
1457 (SUB16ri GR16:$src1, imm:$src2)>;
1458def : Pat<(sub GR32:$src1, imm:$src2),
1459 (SUB32ri GR32:$src1, imm:$src2)>;
1460def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1461 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1462def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1463 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1464
1465// mul reg, reg
1466def : Pat<(mul GR16:$src1, GR16:$src2),
1467 (IMUL16rr GR16:$src1, GR16:$src2)>;
1468def : Pat<(mul GR32:$src1, GR32:$src2),
1469 (IMUL32rr GR32:$src1, GR32:$src2)>;
1470
1471// mul reg, mem
1472def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1473 (IMUL16rm GR16:$src1, addr:$src2)>;
1474def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1475 (IMUL32rm GR32:$src1, addr:$src2)>;
1476
1477// mul reg, imm
1478def : Pat<(mul GR16:$src1, imm:$src2),
1479 (IMUL16rri GR16:$src1, imm:$src2)>;
1480def : Pat<(mul GR32:$src1, imm:$src2),
1481 (IMUL32rri GR32:$src1, imm:$src2)>;
1482def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1483 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1484def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1485 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1486
1487// reg = mul mem, imm
1488def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1489 (IMUL16rmi addr:$src1, imm:$src2)>;
1490def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1491 (IMUL32rmi addr:$src1, imm:$src2)>;
1492def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1493 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1494def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1495 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1496
1497// Optimize multiply by 2 with EFLAGS result.
1498let AddedComplexity = 2 in {
1499def : Pat<(X86smul_flag GR16:$src1, 2), (ADD16rr GR16:$src1, GR16:$src1)>;
1500def : Pat<(X86smul_flag GR32:$src1, 2), (ADD32rr GR32:$src1, GR32:$src1)>;
1501}
1502
1503// Patterns for nodes that do not produce flags, for instructions that do.
1504
1505// addition
1506def : Pat<(add GR64:$src1, GR64:$src2),
1507 (ADD64rr GR64:$src1, GR64:$src2)>;
1508def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1509 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1510def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1511 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1512def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1513 (ADD64rm GR64:$src1, addr:$src2)>;
1514
1515// subtraction
1516def : Pat<(sub GR64:$src1, GR64:$src2),
1517 (SUB64rr GR64:$src1, GR64:$src2)>;
1518def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1519 (SUB64rm GR64:$src1, addr:$src2)>;
1520def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1521 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1522def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1523 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1524
1525// Multiply
1526def : Pat<(mul GR64:$src1, GR64:$src2),
1527 (IMUL64rr GR64:$src1, GR64:$src2)>;
1528def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1529 (IMUL64rm GR64:$src1, addr:$src2)>;
1530def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1531 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1532def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1533 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1534def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1535 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1536def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1537 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1538
1539// Increment reg.
1540def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1541def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1542def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1543def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1544def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1545def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1546
1547// Decrement reg.
1548def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1549def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1550def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1551def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1552def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1553def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1554
1555// or reg/reg.
1556def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1557def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1558def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1559def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1560
1561// or reg/mem
1562def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1563 (OR8rm GR8:$src1, addr:$src2)>;
1564def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1565 (OR16rm GR16:$src1, addr:$src2)>;
1566def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1567 (OR32rm GR32:$src1, addr:$src2)>;
1568def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1569 (OR64rm GR64:$src1, addr:$src2)>;
1570
1571// or reg/imm
1572def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1573def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1574def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1575def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1576 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1577def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1578 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1579def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1580 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1581def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1582 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1583
1584// xor reg/reg
1585def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1586def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1587def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1588def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1589
1590// xor reg/mem
1591def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1592 (XOR8rm GR8:$src1, addr:$src2)>;
1593def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1594 (XOR16rm GR16:$src1, addr:$src2)>;
1595def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1596 (XOR32rm GR32:$src1, addr:$src2)>;
1597def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1598 (XOR64rm GR64:$src1, addr:$src2)>;
1599
1600// xor reg/imm
1601def : Pat<(xor GR8:$src1, imm:$src2),
1602 (XOR8ri GR8:$src1, imm:$src2)>;
1603def : Pat<(xor GR16:$src1, imm:$src2),
1604 (XOR16ri GR16:$src1, imm:$src2)>;
1605def : Pat<(xor GR32:$src1, imm:$src2),
1606 (XOR32ri GR32:$src1, imm:$src2)>;
1607def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1608 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1609def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1610 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1611def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1612 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1613def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1614 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1615
1616// and reg/reg
1617def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1618def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1619def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1620def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1621
1622// and reg/mem
1623def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1624 (AND8rm GR8:$src1, addr:$src2)>;
1625def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1626 (AND16rm GR16:$src1, addr:$src2)>;
1627def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1628 (AND32rm GR32:$src1, addr:$src2)>;
1629def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1630 (AND64rm GR64:$src1, addr:$src2)>;
1631
1632// and reg/imm
1633def : Pat<(and GR8:$src1, imm:$src2),
1634 (AND8ri GR8:$src1, imm:$src2)>;
1635def : Pat<(and GR16:$src1, imm:$src2),
1636 (AND16ri GR16:$src1, imm:$src2)>;
1637def : Pat<(and GR32:$src1, imm:$src2),
1638 (AND32ri GR32:$src1, imm:$src2)>;
1639def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1640 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1641def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1642 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1643def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1644 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1645def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1646 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001647