blob: ac90357038b2abd714bf1dc61ba2444b96fdd49e [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner357a0ca2009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
27}
28
29
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030// 64-bits but only 8 bits are significant.
Daniel Dunbaraa097b62009-08-10 21:06:41 +000031def i64i8imm : Operand<i64> {
32 let ParserMatchClass = ImmSExt8AsmOperand;
33}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35def lea64mem : Operand<i64> {
Rafael Espindolabca99f72009-04-08 21:14:34 +000036 let PrintMethod = "printlea64mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000037 let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000038 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039}
40
41def lea64_32mem : Operand<i32> {
42 let PrintMethod = "printlea64_32mem";
Chris Lattnerf5da5902009-06-20 07:03:18 +000043 let AsmOperandLowerMethod = "lower_lea64_32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000044 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000045 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046}
47
48//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000049// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050//
51def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +000052 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattnerc04cd042009-07-11 23:17:29 +000053 X86WrapperRIP], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
Chris Lattnerf1940742009-06-20 20:38:48 +000055def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
56 [tglobaltlsaddr], []>;
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000059// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060//
61
Dan Gohmand16fdc02008-12-19 18:25:21 +000062def i64immSExt8 : PatLeaf<(i64 imm), [{
63 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
64 // sign extended field.
65 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
66}]>;
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068def i64immSExt32 : PatLeaf<(i64 imm), [{
69 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
70 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000071 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072}]>;
73
74def i64immZExt32 : PatLeaf<(i64 imm), [{
75 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
76 // unsignedsign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000077 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078}]>;
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
81def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
82def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
83
84def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
85def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
86def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
87def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
88
89def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
90def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
91def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
92def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
93
94//===----------------------------------------------------------------------===//
95// Instruction list...
96//
97
Dan Gohman01c9f772008-10-01 18:28:06 +000098// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
99// a stack adjustment and the codegen must know that they may modify the stack
100// pointer before prolog-epilog rewriting occurs.
101// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
102// sub / add which can clobber EFLAGS.
103let Defs = [RSP, EFLAGS], Uses = [RSP] in {
104def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
105 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000106 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000107 Requires<[In64BitMode]>;
108def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
109 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000110 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000111 Requires<[In64BitMode]>;
112}
113
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114//===----------------------------------------------------------------------===//
115// Call Instructions...
116//
Evan Cheng37e7c752007-07-21 00:34:19 +0000117let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000118 // All calls clobber the non-callee saved registers. RSP is marked as
119 // a use to prevent stack-pointer assignments that appear immediately
120 // before calls from potentially appearing dead. Uses for argument
121 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +0000123 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
125 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman9499cfe2008-10-01 04:14:30 +0000126 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
127 Uses = [RSP] in {
Chris Lattner79552392009-03-18 00:43:52 +0000128
129 // NOTE: this pattern doesn't match "X86call imm", because we do not know
130 // that the offset between an arbitrary immediate and the call will fit in
131 // the 32-bit pcrel field that we have.
Evan Chengfa4b3bd2009-06-16 19:44:27 +0000132 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner357a0ca2009-06-20 19:34:09 +0000133 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
134 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000135 Requires<[In64BitMode, NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000137 "call\t{*}$dst", [(X86call GR64:$dst)]>,
138 Requires<[NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000139 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000140 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
141 Requires<[NotWin64]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000142
143 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
144 "lcall{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 }
146
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000147 // FIXME: We need to teach codegen about single list of call-clobbered registers.
148let isCall = 1 in
149 // All calls clobber the non-callee saved registers. RSP is marked as
150 // a use to prevent stack-pointer assignments that appear immediately
151 // before calls from potentially appearing dead. Uses for argument
152 // registers are added manually.
153 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
154 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
155 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
156 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
157 Uses = [RSP] in {
158 def WINCALL64pcrel32 : I<0xE8, RawFrm,
Anton Korobeynikov1c95afc2009-08-07 23:59:21 +0000159 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
160 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000161 Requires<[IsWin64]>;
162 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
163 "call\t{*}$dst",
164 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
165 def WINCALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
166 "call\t{*}$dst",
167 [(X86call (loadi64 addr:$dst))]>, Requires<[IsWin64]>;
168 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000169
170
171let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000172def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset,
173 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000174 "#TC_RETURN $dst $offset",
175 []>;
176
177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000178def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset,
179 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000180 "#TC_RETURN $dst $offset",
181 []>;
182
183
184let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000185 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst),
186 "jmp{q}\t{*}$dst # TAILCALL",
187 []>;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000190let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000191 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000193 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 [(brind (loadi64 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000195 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
196 "ljmp{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197}
198
199//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000200// EH Pseudo Instructions
201//
202let isTerminator = 1, isReturn = 1, isBarrier = 1,
203 hasCtrlDep = 1 in {
204def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
205 "ret\t#eh_return, addr: $addr",
206 [(X86ehret GR64:$addr)]>;
207
208}
209
210//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211// Miscellaneous Instructions...
212//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000213let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000215 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000216let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000217let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000219 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000220def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
221def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>;
222}
223let mayStore = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000225 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000226def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
227def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>;
228}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000229}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
Bill Wendling4c2638c2009-06-15 19:39:04 +0000231let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
232def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000233 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000234def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000235 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000236def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000237 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000238}
239
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000240let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000241def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000242let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000243def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000246 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000247 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
249
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000250let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000251def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000252 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 [(set GR64:$dst, lea64addr:$src)]>;
254
255let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000256def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000257 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng48679f42007-12-14 02:13:44 +0000260// Bit scan instructions.
261let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000262def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000263 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000264 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000265def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000266 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000267 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
268 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000269
Evan Cheng4e33de92007-12-14 18:49:43 +0000270def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000271 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000272 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000273def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000274 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000275 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
276 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000277} // Defs = [EFLAGS]
278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000280let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000281def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000282 [(X86rep_movs i64)]>, REP;
283let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000284def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000285 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
Sean Callanan481f06d2009-09-12 00:37:19 +0000287def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>;
288
Sean Callanan25220d62009-09-12 02:25:20 +0000289def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>;
290
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000291// Fast system-call instructions
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000292def SYSEXIT64 : RI<0x35, RawFrm,
293 (outs), (ins), "sysexit", []>, TB;
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000294
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295//===----------------------------------------------------------------------===//
296// Move Instructions...
297//
298
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000299let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000300def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000301 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Chengd2b9d302008-06-25 01:16:38 +0000303let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000304def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000305 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000307def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000308 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000310}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
Dan Gohman5574cc72008-12-03 18:15:48 +0000312let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000313def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR64:$dst, (load addr:$src))]>;
316
Evan Chengb783fa32007-07-19 01:14:50 +0000317def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000318 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000320def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000321 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 [(store i64immSExt32:$src, addr:$dst)]>;
323
Sean Callanan70953a52009-09-10 18:33:42 +0000324def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins i8imm:$src),
325 "mov{q}\t{$src, %rax|%rax, $src}", []>;
326def MOV64o32a : RIi32<0xA1, RawFrm, (outs), (ins i32imm:$src),
327 "mov{q}\t{$src, %rax|%rax, $src}", []>;
328def MOV64ao8 : RIi8<0xA2, RawFrm, (outs i8imm:$dst), (ins),
329 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
330def MOV64ao32 : RIi32<0xA3, RawFrm, (outs i32imm:$dst), (ins),
331 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
332
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333// Sign/Zero extenders
334
Dan Gohmanedde1992009-04-13 15:13:28 +0000335// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
336// operand, which makes it a rare instruction with an 8-bit register
337// operand that can never access an h register. If support for h registers
338// were generalized, this would require a special register class.
Evan Chengb783fa32007-07-19 01:14:50 +0000339def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000342def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000343 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000345def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000348def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000349 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000351def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000352 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000354def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000355 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
357
Dan Gohman9203ab42008-07-30 18:09:17 +0000358// Use movzbl instead of movzbq when the destination is a register; it's
359// equivalent due to implicit zero-extending, and it has a smaller encoding.
360def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
361 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
362 [(set GR64:$dst, (zext GR8:$src))]>, TB;
363def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
364 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
365 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
366// Use movzwl instead of movzwq when the destination is a register; it's
367// equivalent due to implicit zero-extending, and it has a smaller encoding.
368def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
369 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
370 [(set GR64:$dst, (zext GR16:$src))]>, TB;
371def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
372 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
373 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374
Dan Gohman47a419d2008-08-07 02:54:50 +0000375// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000376// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
377// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
378// zero-extension, however this isn't possible when the 32-bit value is
379// defined by a truncate or is copied from something where the high bits aren't
380// necessarily all zero. In such cases, we fall back to these explicit zext
381// instructions.
Dan Gohman47a419d2008-08-07 02:54:50 +0000382def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
383 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
384 [(set GR64:$dst, (zext GR32:$src))]>;
385def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
386 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
387 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
388
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000389// Any instruction that defines a 32-bit result leaves the high half of the
Dan Gohman5d38ee42009-09-15 00:14:11 +0000390// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
391// be copying from a truncate. And x86's cmov doesn't do anything if the
392// condition is false. But any other 32-bit operation will zero-extend
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000393// up to 64 bits.
394def def32 : PatLeaf<(i32 GR32:$src), [{
395 return N->getOpcode() != ISD::TRUNCATE &&
396 N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG &&
Dan Gohman5d38ee42009-09-15 00:14:11 +0000397 N->getOpcode() != ISD::CopyFromReg &&
398 N->getOpcode() != X86ISD::CMOV;
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000399}]>;
400
401// In the case of a 32-bit def that is known to implicitly zero-extend,
402// we can use a SUBREG_TO_REG.
403def : Pat<(i64 (zext def32:$src)),
404 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
405
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000406let neverHasSideEffects = 1 in {
407 let Defs = [RAX], Uses = [EAX] in
408 def CDQE : RI<0x98, RawFrm, (outs), (ins),
409 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000411 let Defs = [RAX,RDX], Uses = [RAX] in
412 def CQO : RI<0x99, RawFrm, (outs), (ins),
413 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
414}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
416//===----------------------------------------------------------------------===//
417// Arithmetic Instructions...
418//
419
Evan Cheng55687072007-09-14 21:48:26 +0000420let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000421
422def ADD64i32 : RI<0x05, RawFrm, (outs), (ins i32imm:$src),
423 "add{q}\t{$src, %rax|%rax, $src}", []>;
424
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425let isTwoAddress = 1 in {
426let isConvertibleToThreeAddress = 1 in {
427let isCommutable = 1 in
Bill Wendlingae034ed2008-12-12 00:56:36 +0000428// Register-Register Addition
429def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
430 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000431 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000432 (implicit EFLAGS)]>;
433
434// Register-Integer Addition
Bill Wendlingae034ed2008-12-12 00:56:36 +0000435def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
436 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000437 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
438 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000439def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
440 "add{q}\t{$src2, $dst|$dst, $src2}",
441 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
442 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443} // isConvertibleToThreeAddress
444
Bill Wendlingae034ed2008-12-12 00:56:36 +0000445// Register-Memory Addition
446def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
447 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000448 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000449 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450} // isTwoAddress
451
Bill Wendlingae034ed2008-12-12 00:56:36 +0000452// Memory-Register Addition
Evan Chengb783fa32007-07-19 01:14:50 +0000453def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000454 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000455 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
456 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000457def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000458 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000459 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
460 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000461def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
462 "add{q}\t{$src2, $dst|$dst, $src2}",
463 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
464 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465
Evan Cheng259471d2007-10-05 17:59:57 +0000466let Uses = [EFLAGS] in {
Sean Callanan8562bef2009-09-11 19:01:56 +0000467
468def ADC64i32 : RI<0x15, RawFrm, (outs), (ins i32imm:$src),
469 "adc{q}\t{$src, %rax|%rax, $src}", []>;
470
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471let isTwoAddress = 1 in {
472let isCommutable = 1 in
Dale Johannesen747fe522009-06-02 03:12:52 +0000473def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000475 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
Dale Johannesen747fe522009-06-02 03:12:52 +0000477def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000479 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
Dale Johannesen747fe522009-06-02 03:12:52 +0000481def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000483 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
484def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000485 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000486 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487} // isTwoAddress
488
Evan Chengb783fa32007-07-19 01:14:50 +0000489def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000491 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000492def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000494 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000495def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
496 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000497 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000498} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499
500let isTwoAddress = 1 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +0000501// Register-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000502def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000503 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000504 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
505 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000506
507// Register-Memory Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000508def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000510 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
511 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000512
513// Register-Integer Subtraction
Bill Wendlingae034ed2008-12-12 00:56:36 +0000514def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
515 (ins GR64:$src1, i64i8imm:$src2),
516 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000517 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
518 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000519def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
520 (ins GR64:$src1, i64i32imm:$src2),
521 "sub{q}\t{$src2, $dst|$dst, $src2}",
522 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
523 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524} // isTwoAddress
525
Sean Callanan8562bef2009-09-11 19:01:56 +0000526def SUB64i32 : RI<0x2D, RawFrm, (outs), (ins i32imm:$src),
527 "sub{q}\t{$src, %rax|%rax, $src}", []>;
528
Bill Wendlingae034ed2008-12-12 00:56:36 +0000529// Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000530def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000531 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000532 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
533 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000534
535// Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000536def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000538 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +0000539 addr:$dst),
540 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000541def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
542 "sub{q}\t{$src2, $dst|$dst, $src2}",
543 [(store (sub (load addr:$dst), i64immSExt32:$src2),
544 addr:$dst),
545 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546
Evan Cheng259471d2007-10-05 17:59:57 +0000547let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548let isTwoAddress = 1 in {
Dale Johannesen747fe522009-06-02 03:12:52 +0000549def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000551 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552
Dale Johannesen747fe522009-06-02 03:12:52 +0000553def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000555 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556
Dale Johannesen747fe522009-06-02 03:12:52 +0000557def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000558 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000559 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
560def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000561 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000562 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563} // isTwoAddress
564
Sean Callanan8562bef2009-09-11 19:01:56 +0000565def SBB64i32 : RI<0x1D, RawFrm, (outs), (ins i32imm:$src),
566 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
567
Evan Chengb783fa32007-07-19 01:14:50 +0000568def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000569 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000570 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000571def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000573 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000574def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
575 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000576 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000577} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000578} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579
580// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000581let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000582def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000583 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000584let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000585def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000586 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587
588// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000589def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000590 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000591let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000592def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000593 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
594}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
Evan Cheng55687072007-09-14 21:48:26 +0000596let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597let isTwoAddress = 1 in {
598let isCommutable = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000599// Register-Register Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000600def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
601 (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000603 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
604 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605
Bill Wendlingf5399032008-12-12 21:15:41 +0000606// Register-Memory Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000607def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
608 (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000610 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
611 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612} // isTwoAddress
613
614// Suprisingly enough, these are not two address instructions!
Bill Wendlingae034ed2008-12-12 00:56:36 +0000615
Bill Wendlingf5399032008-12-12 21:15:41 +0000616// Register-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000618 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000619 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000620 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
621 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000622def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
623 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
624 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
625 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
626 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000627
Bill Wendlingf5399032008-12-12 21:15:41 +0000628// Memory-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000630 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000632 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +0000633 i64immSExt8:$src2)),
634 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000635def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
636 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
637 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
638 [(set GR64:$dst, (mul (load addr:$src1),
639 i64immSExt32:$src2)),
640 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000641} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
643// Unsigned division / remainder
Evan Cheng55687072007-09-14 21:48:26 +0000644let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000645def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000646 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000648def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000649 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000650let mayLoad = 1 in {
651def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
652 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000653def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000654 "idiv{q}\t$src", []>;
655}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000656}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657
658// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000659let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000661def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000662 [(set GR64:$dst, (ineg GR64:$src)),
663 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000664def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000665 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
666 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667
668let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000669def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000670 [(set GR64:$dst, (add GR64:$src, 1)),
671 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000672def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000673 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
674 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
676let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000677def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000678 [(set GR64:$dst, (add GR64:$src, -1)),
679 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000680def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000681 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
682 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683
684// In 64-bit mode, single byte INC and DEC cannot be encoded.
685let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
686// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000687def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000688 [(set GR16:$dst, (add GR16:$src, 1)),
689 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000691def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000692 [(set GR32:$dst, (add GR32:$src, 1)),
693 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000695def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000696 [(set GR16:$dst, (add GR16:$src, -1)),
697 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000699def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000700 [(set GR32:$dst, (add GR32:$src, -1)),
701 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 Requires<[In64BitMode]>;
703} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000704
705// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
706// how to unfold them.
707let isTwoAddress = 0, CodeSize = 2 in {
708 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000709 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
710 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000711 OpSize, Requires<[In64BitMode]>;
712 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000713 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
714 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000715 Requires<[In64BitMode]>;
716 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000717 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
718 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000719 OpSize, Requires<[In64BitMode]>;
720 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000721 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
722 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000723 Requires<[In64BitMode]>;
724}
Evan Cheng55687072007-09-14 21:48:26 +0000725} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726
727
Evan Cheng55687072007-09-14 21:48:26 +0000728let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729// Shift instructions
730let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000731let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000732def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000733 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000734 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000735let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000736def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000737 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000739// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
740// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741} // isTwoAddress
742
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000743let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000744def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000746 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000747def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000748 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000750def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000751 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
753
754let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000755let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000756def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000757 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000758 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000759def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000760 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000762def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
765} // isTwoAddress
766
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000768def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000769 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000770 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000771def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000772 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000774def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000775 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
777
778let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000779let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000780def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000781 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000782 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000783def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000784 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000786def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000787 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
789} // isTwoAddress
790
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000791let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000792def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000794 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000795def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000796 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000798def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000799 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
801
802// Rotate instructions
803let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000804let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000805def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000807 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000808def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000811def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
814} // isTwoAddress
815
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000816let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000817def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000819 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000820def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000823def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
826
827let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000828let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000829def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000830 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000831 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000832def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000835def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000836 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
838} // isTwoAddress
839
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000840let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000841def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000843 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000847def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000848 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
850
851// Double shift instructions (generalizations of rotate)
852let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000853let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000854def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000855 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
856 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000857def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000858 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
859 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000860}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861
862let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
863def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000864 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000865 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
866 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
867 (i8 imm:$src3)))]>,
868 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000871 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
872 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
873 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 TB;
875} // isCommutable
876} // isTwoAddress
877
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000878let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000879def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000880 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
881 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
882 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000883def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000884 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
885 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
886 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000887}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000889 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000890 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
891 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
892 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 TB;
894def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000895 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000896 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
897 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
898 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000900} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901
902//===----------------------------------------------------------------------===//
903// Logical Instructions...
904//
905
Evan Cheng5b51c242009-01-21 19:45:31 +0000906let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohman91888f02007-07-31 20:11:57 +0000907def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000909def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
911
Evan Cheng55687072007-09-14 21:48:26 +0000912let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000913def AND64i32 : RI<0x25, RawFrm, (outs), (ins i32imm:$src),
914 "and{q}\t{$src, %rax|%rax, $src}", []>;
915
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916let isTwoAddress = 1 in {
917let isCommutable = 1 in
918def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000919 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000920 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000921 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
922 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000926 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
927 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000931 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
932 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000933def AND64ri32 : RIi32<0x81, MRM4r,
934 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
935 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000936 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
937 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938} // isTwoAddress
939
940def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000941 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000943 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
944 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000946 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000947 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000948 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
949 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000950def AND64mi32 : RIi32<0x81, MRM4m,
951 (outs), (ins i64mem:$dst, i64i32imm:$src),
952 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000953 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
954 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
956let isTwoAddress = 1 in {
957let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000958def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000959 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000960 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
961 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000962def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000964 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
965 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000966def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000967 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000968 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
969 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000970def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
971 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000972 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
973 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974} // isTwoAddress
975
Evan Chengb783fa32007-07-19 01:14:50 +0000976def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000978 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
979 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000980def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000982 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
983 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000984def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
985 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000986 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
987 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988
Sean Callanan8562bef2009-09-11 19:01:56 +0000989def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src),
990 "or{q}\t{$src, %rax|%rax, $src}", []>;
991
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +0000993let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000994def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000996 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
997 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001000 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
1001 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001002def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1003 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001004 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
1005 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001009 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
1010 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011} // isTwoAddress
1012
Evan Chengb783fa32007-07-19 01:14:50 +00001013def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001015 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1016 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001017def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001019 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1020 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001021def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1022 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001023 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1024 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00001025
1026def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src),
1027 "xor{q}\t{$src, %rax|%rax, $src}", []>;
1028
Evan Cheng55687072007-09-14 21:48:26 +00001029} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030
1031//===----------------------------------------------------------------------===//
1032// Comparison Instructions...
1033//
1034
1035// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +00001036let Defs = [EFLAGS] in {
Sean Callanan3e4b1a32009-09-01 18:14:18 +00001037def TEST64i32 : RI<0xa9, RawFrm, (outs), (ins i32imm:$src),
1038 "test{q}\t{$src, %rax|%rax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001040def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001042 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
1043 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001046 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
1047 (implicit EFLAGS)]>;
1048def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1049 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001051 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1052 (implicit EFLAGS)]>;
1053def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1054 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001056 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1057 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
Sean Callanan251676e2009-09-02 00:55:49 +00001059
1060def CMP64i32 : RI<0x3D, RawFrm, (outs), (ins i32imm:$src),
1061 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001062def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001064 [(X86cmp GR64:$src1, GR64:$src2),
1065 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001066def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001068 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1069 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001070def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001072 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1073 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001074def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1075 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1076 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1077 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001080 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001081 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +00001082def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001083 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001084 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001085 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001086def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1087 (ins i64mem:$src1, i64i32imm:$src2),
1088 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1089 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1090 (implicit EFLAGS)]>;
Evan Cheng950aac02007-09-25 01:57:46 +00001091} // Defs = [EFLAGS]
1092
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001093// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001094// TODO: BTC, BTR, and BTS
1095let Defs = [EFLAGS] in {
Chris Lattner5a95cde2008-12-25 01:32:49 +00001096def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001097 "bt{q}\t{$src2, $src1|$src1, $src2}",
1098 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00001099 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00001100
1101// Unlike with the register+register form, the memory+register form of the
1102// bt instruction does not ignore the high bits of the index. From ISel's
1103// perspective, this is pretty bizarre. Disable these instructions for now.
1104//def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1105// "bt{q}\t{$src2, $src1|$src1, $src2}",
1106// [(X86bt (loadi64 addr:$src1), GR64:$src2),
1107// (implicit EFLAGS)]>, TB;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00001108
1109def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1110 "bt{q}\t{$src2, $src1|$src1, $src2}",
1111 [(X86bt GR64:$src1, i64immSExt8:$src2),
1112 (implicit EFLAGS)]>, TB;
1113// Note that these instructions don't need FastBTMem because that
1114// only applies when the other operand is in a register. When it's
1115// an immediate, bt is still fast.
1116def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1117 "bt{q}\t{$src2, $src1|$src1, $src2}",
1118 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1119 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001120} // Defs = [EFLAGS]
1121
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001123let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +00001124let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001126 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001127 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001129 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001131 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001134 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001136 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001137 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001139 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001141 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001144 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001146 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001147 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001149 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001151 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001154 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001156 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001159 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001161 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001164 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001166 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001169 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001171 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001174 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001179 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001181 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001182 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001183 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001184 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001186 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001187 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001189 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001191 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001192 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001194 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001195def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1196 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1197 "cmovo\t{$src2, $dst|$dst, $src2}",
1198 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1199 X86_COND_O, EFLAGS))]>, TB;
1200def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1201 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1202 "cmovno\t{$src2, $dst|$dst, $src2}",
1203 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1204 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +00001205} // isCommutable = 1
1206
1207def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1208 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1209 "cmovb\t{$src2, $dst|$dst, $src2}",
1210 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1211 X86_COND_B, EFLAGS))]>, TB;
1212def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1213 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1214 "cmovae\t{$src2, $dst|$dst, $src2}",
1215 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1216 X86_COND_AE, EFLAGS))]>, TB;
1217def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1218 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1219 "cmove\t{$src2, $dst|$dst, $src2}",
1220 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1221 X86_COND_E, EFLAGS))]>, TB;
1222def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1223 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1224 "cmovne\t{$src2, $dst|$dst, $src2}",
1225 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1226 X86_COND_NE, EFLAGS))]>, TB;
1227def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1228 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1229 "cmovbe\t{$src2, $dst|$dst, $src2}",
1230 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1231 X86_COND_BE, EFLAGS))]>, TB;
1232def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1233 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1234 "cmova\t{$src2, $dst|$dst, $src2}",
1235 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1236 X86_COND_A, EFLAGS))]>, TB;
1237def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1238 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1239 "cmovl\t{$src2, $dst|$dst, $src2}",
1240 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1241 X86_COND_L, EFLAGS))]>, TB;
1242def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1243 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1244 "cmovge\t{$src2, $dst|$dst, $src2}",
1245 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1246 X86_COND_GE, EFLAGS))]>, TB;
1247def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1248 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1249 "cmovle\t{$src2, $dst|$dst, $src2}",
1250 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1251 X86_COND_LE, EFLAGS))]>, TB;
1252def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1253 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1254 "cmovg\t{$src2, $dst|$dst, $src2}",
1255 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1256 X86_COND_G, EFLAGS))]>, TB;
1257def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1258 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1259 "cmovs\t{$src2, $dst|$dst, $src2}",
1260 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1261 X86_COND_S, EFLAGS))]>, TB;
1262def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1263 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1264 "cmovns\t{$src2, $dst|$dst, $src2}",
1265 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1266 X86_COND_NS, EFLAGS))]>, TB;
1267def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1268 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1269 "cmovp\t{$src2, $dst|$dst, $src2}",
1270 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1271 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001273 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001274 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001276 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001277def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1278 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1279 "cmovo\t{$src2, $dst|$dst, $src2}",
1280 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1281 X86_COND_O, EFLAGS))]>, TB;
1282def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1283 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1284 "cmovno\t{$src2, $dst|$dst, $src2}",
1285 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1286 X86_COND_NO, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287} // isTwoAddress
1288
1289//===----------------------------------------------------------------------===//
1290// Conversion Instructions...
1291//
1292
1293// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001294def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001295 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001296 [(set GR64:$dst,
1297 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001298def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001299 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001300 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1301 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001302def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001305def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001306 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001308def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001309 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001310 [(set GR64:$dst,
1311 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001312def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001313 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001314 [(set GR64:$dst,
1315 (int_x86_sse2_cvttsd2si64
1316 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317
1318// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001319def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001320 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001322def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001323 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001325
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326let isTwoAddress = 1 in {
1327def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001328 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001329 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001330 [(set VR128:$dst,
1331 (int_x86_sse2_cvtsi642sd VR128:$src1,
1332 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001334 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001335 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001336 [(set VR128:$dst,
1337 (int_x86_sse2_cvtsi642sd VR128:$src1,
1338 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339} // isTwoAddress
1340
1341// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001342def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001343 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001345def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001346 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001348
1349let isTwoAddress = 1 in {
1350 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1351 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1352 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1353 [(set VR128:$dst,
1354 (int_x86_sse_cvtsi642ss VR128:$src1,
1355 GR64:$src2))]>;
1356 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1357 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1358 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1359 [(set VR128:$dst,
1360 (int_x86_sse_cvtsi642ss VR128:$src1,
1361 (loadi64 addr:$src2)))]>;
1362}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363
1364// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001365def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001367 [(set GR64:$dst,
1368 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001369def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001371 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1372 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001373def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001376def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001379def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001380 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001381 [(set GR64:$dst,
1382 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001383def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001385 [(set GR64:$dst,
1386 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1387
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388//===----------------------------------------------------------------------===//
1389// Alias Instructions
1390//===----------------------------------------------------------------------===//
1391
Dan Gohman027cd112007-09-17 14:55:08 +00001392// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1393// equivalent due to implicit zero-extending, and it sometimes has a smaller
1394// encoding.
Chris Lattner17f62252009-07-14 20:19:57 +00001395// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396// when we have a better way to specify isel priority.
Chris Lattner17f62252009-07-14 20:19:57 +00001397let AddedComplexity = 1 in
1398def : Pat<(i64 0),
Chris Lattner3e6fe062009-07-16 06:31:37 +00001399 (SUBREG_TO_REG (i64 0), (MOV32r0), x86_subreg_32bit)>;
Chris Lattner17f62252009-07-14 20:19:57 +00001400
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401
1402// Materialize i64 constant where top 32-bits are zero.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001403let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001404def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001405 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 [(set GR64:$dst, i64immZExt32:$src)]>;
1407
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001408//===----------------------------------------------------------------------===//
1409// Thread Local Storage Instructions
1410//===----------------------------------------------------------------------===//
1411
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00001412// All calls clobber the non-callee saved registers. RSP is marked as
1413// a use to prevent stack-pointer assignments that appear immediately
1414// before calls from potentially appearing dead.
1415let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1416 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1417 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1418 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1419 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1420 Uses = [RSP] in
Chris Lattnerf1940742009-06-20 20:38:48 +00001421def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman70a8a112009-04-27 15:13:28 +00001422 ".byte\t0x66; "
Chris Lattnerf1940742009-06-20 20:38:48 +00001423 "leaq\t$sym(%rip), %rdi; "
Dan Gohman70a8a112009-04-27 15:13:28 +00001424 ".word\t0x6666; "
1425 "rex64; "
1426 "call\t__tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00001427 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00001428 Requires<[In64BitMode]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001429
Daniel Dunbar75a07302009-08-11 22:24:40 +00001430let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00001431def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1432 "movq\t%gs:$src, $dst",
1433 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1434
Daniel Dunbar75a07302009-08-11 22:24:40 +00001435let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00001436def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1437 "movq\t%fs:$src, $dst",
1438 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1439
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001440//===----------------------------------------------------------------------===//
1441// Atomic Instructions
1442//===----------------------------------------------------------------------===//
1443
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001444let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001445def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00001446 "lock\n\t"
1447 "cmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001448 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1449}
1450
Dan Gohmana41a1c092008-08-06 15:52:50 +00001451let Constraints = "$val = $dst" in {
1452let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001453def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00001454 "lock\n\t"
1455 "xadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001456 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001457 TB, LOCK;
Evan Chengb723fb52009-07-30 08:33:02 +00001458
Evan Chenga1e80602008-04-19 02:05:42 +00001459def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001460 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001461 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001462}
1463
Evan Chengb723fb52009-07-30 08:33:02 +00001464// Optimized codegen when the non-memory output is not used.
1465// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1466def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1467 "lock\n\t"
1468 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1469def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1470 (ins i64mem:$dst, i64i8imm :$src2),
1471 "lock\n\t"
1472 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1473def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1474 (ins i64mem:$dst, i64i32imm :$src2),
1475 "lock\n\t"
1476 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1477def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1478 "lock\n\t"
1479 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1480def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1481 (ins i64mem:$dst, i64i8imm :$src2),
1482 "lock\n\t"
1483 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1484def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1485 (ins i64mem:$dst, i64i32imm:$src2),
1486 "lock\n\t"
1487 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1488def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1489 "lock\n\t"
1490 "inc{q}\t$dst", []>, LOCK;
1491def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1492 "lock\n\t"
1493 "dec{q}\t$dst", []>, LOCK;
1494
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001495// Atomic exchange, and, or, xor
1496let Constraints = "$val = $dst", Defs = [EFLAGS],
1497 usesCustomDAGSchedInserter = 1 in {
1498def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001499 "#ATOMAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001500 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001501def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001502 "#ATOMOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001503 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001504def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001505 "#ATOMXOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001506 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001507def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001508 "#ATOMNAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001509 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001510def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001511 "#ATOMMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001512 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001513def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001514 "#ATOMMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001515 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001516def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001517 "#ATOMUMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001518 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001519def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001520 "#ATOMUMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001521 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001522}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001523
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524//===----------------------------------------------------------------------===//
1525// Non-Instruction Patterns
1526//===----------------------------------------------------------------------===//
1527
Chris Lattner0d2dad62009-07-11 22:50:33 +00001528// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1529// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1530// 'movabs' predicate should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001532 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001534 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001536 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001538 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539
Chris Lattnerc04cd042009-07-11 23:17:29 +00001540// In static codegen with small code model, we can get the address of a label
1541// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1542// the MOV64ri64i32 should accept these.
1543def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1544 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1545def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1546 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1547def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1548 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1549def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1550 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
1551
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001552// In kernel code model, we can get the address of a label
1553// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
1554// the MOV64ri32 should accept these.
1555def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1556 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
1557def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1558 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
1559def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1560 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
1561def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1562 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
Chris Lattnerc04cd042009-07-11 23:17:29 +00001563
Chris Lattnerdc6fc472009-06-27 04:16:01 +00001564// If we have small model and -static mode, it is safe to store global addresses
1565// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner0d2dad62009-07-11 22:50:33 +00001566// for MOV64mi32 should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1568 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001569 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1571 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001572 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1574 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001575 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1577 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001578 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579
1580// Calls
1581// Direct PC relative function call for small code model. 32-bit displacement
1582// sign extended to 64-bit.
1583def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001584 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001586 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1587
1588def : Pat<(X86call (i64 tglobaladdr:$dst)),
1589 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1590def : Pat<(X86call (i64 texternalsym:$dst)),
1591 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001593// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001594def : Pat<(X86tcret GR64:$dst, imm:$off),
1595 (TCRETURNri64 GR64:$dst, imm:$off)>;
1596
1597def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1598 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1599
1600def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1601 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1602
Dan Gohmanec596042007-09-17 14:35:24 +00001603// Comparisons.
1604
1605// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001606def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001607 (TEST64rr GR64:$src1, GR64:$src1)>;
1608
Dan Gohman0a3c5222009-01-07 01:00:24 +00001609// Conditional moves with folded loads with operands swapped and conditions
1610// inverted.
1611def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1612 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1613def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1614 (CMOVB64rm GR64:$src2, addr:$src1)>;
1615def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1616 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1617def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1618 (CMOVE64rm GR64:$src2, addr:$src1)>;
1619def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1620 (CMOVA64rm GR64:$src2, addr:$src1)>;
1621def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1622 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1623def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1624 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1625def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1626 (CMOVL64rm GR64:$src2, addr:$src1)>;
1627def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1628 (CMOVG64rm GR64:$src2, addr:$src1)>;
1629def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1630 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1631def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1632 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1633def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1634 (CMOVP64rm GR64:$src2, addr:$src1)>;
1635def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1636 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1637def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1638 (CMOVS64rm GR64:$src2, addr:$src1)>;
1639def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1640 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1641def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1642 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001643
Duncan Sands082524c2008-01-23 20:39:46 +00001644// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1646
1647// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001648// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1649// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1650// partial-register updates.
1651def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1652def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1653def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1654// For other extloads, use subregs, since the high contents of the register are
1655// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001656def : Pat<(extloadi64i32 addr:$src),
Dan Gohman9959b052009-08-26 14:59:13 +00001657 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
Dan Gohmandd612bb2008-08-20 21:27:32 +00001658 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659
Dan Gohman9959b052009-08-26 14:59:13 +00001660// anyext. Define these to do an explicit zero-extend to
1661// avoid partial-register updates.
1662def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1663def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1664def : Pat<(i64 (anyext GR32:$src)),
1665 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666
1667//===----------------------------------------------------------------------===//
1668// Some peepholes
1669//===----------------------------------------------------------------------===//
1670
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001671// Odd encoding trick: -128 fits into an 8-bit immediate field while
1672// +128 doesn't, so in this special case use a sub instead of an add.
1673def : Pat<(add GR64:$src1, 128),
1674 (SUB64ri8 GR64:$src1, -128)>;
1675def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1676 (SUB64mi8 addr:$dst, -128)>;
1677
1678// The same trick applies for 32-bit immediate fields in 64-bit
1679// instructions.
1680def : Pat<(add GR64:$src1, 0x0000000080000000),
1681 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1682def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1683 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1684
Dan Gohman47a419d2008-08-07 02:54:50 +00001685// r & (2^32-1) ==> movz
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001686def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman744d4622009-04-13 16:09:41 +00001687 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001688// r & (2^16-1) ==> movz
1689def : Pat<(and GR64:$src, 0xffff),
1690 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1691// r & (2^8-1) ==> movz
1692def : Pat<(and GR64:$src, 0xff),
1693 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001694// r & (2^8-1) ==> movz
1695def : Pat<(and GR32:$src1, 0xff),
Dan Gohman744d4622009-04-13 16:09:41 +00001696 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman9203ab42008-07-30 18:09:17 +00001697 Requires<[In64BitMode]>;
1698// r & (2^8-1) ==> movz
1699def : Pat<(and GR16:$src1, 0xff),
1700 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1701 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001702
Dan Gohmandd612bb2008-08-20 21:27:32 +00001703// sext_inreg patterns
1704def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman744d4622009-04-13 16:09:41 +00001705 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001706def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00001707 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001708def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001709 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001710def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001711 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001712 Requires<[In64BitMode]>;
1713def : Pat<(sext_inreg GR16:$src, i8),
1714 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1715 Requires<[In64BitMode]>;
1716
1717// trunc patterns
1718def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001719 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001720def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001721 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001722def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001723 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001724def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001725 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001726 Requires<[In64BitMode]>;
1727def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001728 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
1729 Requires<[In64BitMode]>;
1730
1731// h-register tricks.
Dan Gohman3aa0b182009-05-31 17:52:18 +00001732// For now, be conservative on x86-64 and use an h-register extract only if the
1733// value is immediately zero-extended or stored, which are somewhat common
1734// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1735// from being allocated in the same instruction as the h register, as there's
1736// currently no way to describe this requirement to the register allocator.
Dan Gohman744d4622009-04-13 16:09:41 +00001737
1738// h-register extract and zero-extend.
1739def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1740 (SUBREG_TO_REG
1741 (i64 0),
1742 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001743 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001744 x86_subreg_8bit_hi)),
1745 x86_subreg_32bit)>;
1746def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1747 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001748 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001749 x86_subreg_8bit_hi))>,
1750 Requires<[In64BitMode]>;
1751def : Pat<(srl_su GR16:$src, (i8 8)),
1752 (EXTRACT_SUBREG
1753 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001754 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001755 x86_subreg_8bit_hi)),
1756 x86_subreg_16bit)>,
1757 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001758def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1759 (MOVZX32_NOREXrr8
1760 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1761 x86_subreg_8bit_hi))>,
1762 Requires<[In64BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00001763def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1764 (MOVZX32_NOREXrr8
1765 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1766 x86_subreg_8bit_hi))>,
1767 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001768def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1769 (SUBREG_TO_REG
1770 (i64 0),
1771 (MOVZX32_NOREXrr8
1772 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1773 x86_subreg_8bit_hi)),
1774 x86_subreg_32bit)>;
Dan Gohman9959b052009-08-26 14:59:13 +00001775def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1776 (SUBREG_TO_REG
1777 (i64 0),
1778 (MOVZX32_NOREXrr8
1779 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1780 x86_subreg_8bit_hi)),
1781 x86_subreg_32bit)>;
Dan Gohman744d4622009-04-13 16:09:41 +00001782
1783// h-register extract and store.
1784def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1785 (MOV8mr_NOREX
1786 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001787 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001788 x86_subreg_8bit_hi))>;
1789def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1790 (MOV8mr_NOREX
1791 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001792 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001793 x86_subreg_8bit_hi))>,
1794 Requires<[In64BitMode]>;
1795def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1796 (MOV8mr_NOREX
1797 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001798 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001799 x86_subreg_8bit_hi))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001800 Requires<[In64BitMode]>;
1801
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802// (shl x, 1) ==> (add x, x)
1803def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1804
Evan Cheng76a64c72008-08-30 02:03:58 +00001805// (shl x (and y, 63)) ==> (shl x, y)
1806def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1807 (SHL64rCL GR64:$src1)>;
1808def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1809 (SHL64mCL addr:$dst)>;
1810
1811def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1812 (SHR64rCL GR64:$src1)>;
1813def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1814 (SHR64mCL addr:$dst)>;
1815
1816def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1817 (SAR64rCL GR64:$src1)>;
1818def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1819 (SAR64mCL addr:$dst)>;
1820
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1822def : Pat<(or (srl GR64:$src1, CL:$amt),
1823 (shl GR64:$src2, (sub 64, CL:$amt))),
1824 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1825
1826def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1827 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1828 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1829
Dan Gohman921581d2008-10-17 01:23:35 +00001830def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))),
1831 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1832 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1833
1834def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1835 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1836 addr:$dst),
1837 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1838
1839def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1840 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1841
1842def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
1843 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1844 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1847def : Pat<(or (shl GR64:$src1, CL:$amt),
1848 (srl GR64:$src2, (sub 64, CL:$amt))),
1849 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1850
1851def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1852 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1853 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1854
Dan Gohman921581d2008-10-17 01:23:35 +00001855def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))),
1856 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1857 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1858
1859def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1860 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1861 addr:$dst),
1862 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1863
1864def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1865 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1866
1867def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
1868 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1869 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1870
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871// X86 specific add which produces a flag.
1872def : Pat<(addc GR64:$src1, GR64:$src2),
1873 (ADD64rr GR64:$src1, GR64:$src2)>;
1874def : Pat<(addc GR64:$src1, (load addr:$src2)),
1875 (ADD64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001876def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1877 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001878def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1879 (ADD64ri32 GR64:$src1, imm:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880
1881def : Pat<(subc GR64:$src1, GR64:$src2),
1882 (SUB64rr GR64:$src1, GR64:$src2)>;
1883def : Pat<(subc GR64:$src1, (load addr:$src2)),
1884 (SUB64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1886 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001887def : Pat<(subc GR64:$src1, imm:$src2),
1888 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889
Bill Wendlingf5399032008-12-12 21:15:41 +00001890//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00001891// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00001892//===----------------------------------------------------------------------===//
1893
Dan Gohman99a12192009-03-04 19:44:21 +00001894// Register-Register Addition with EFLAGS result
1895def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001896 (implicit EFLAGS)),
1897 (ADD64rr GR64:$src1, GR64:$src2)>;
1898
Dan Gohman99a12192009-03-04 19:44:21 +00001899// Register-Integer Addition with EFLAGS result
1900def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001901 (implicit EFLAGS)),
1902 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001903def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001904 (implicit EFLAGS)),
1905 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001906
Dan Gohman99a12192009-03-04 19:44:21 +00001907// Register-Memory Addition with EFLAGS result
1908def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001909 (implicit EFLAGS)),
1910 (ADD64rm GR64:$src1, addr:$src2)>;
1911
Dan Gohman99a12192009-03-04 19:44:21 +00001912// Memory-Register Addition with EFLAGS result
1913def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001914 addr:$dst),
1915 (implicit EFLAGS)),
1916 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001917def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001918 addr:$dst),
1919 (implicit EFLAGS)),
1920 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001921def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001922 addr:$dst),
1923 (implicit EFLAGS)),
1924 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001925
Dan Gohman99a12192009-03-04 19:44:21 +00001926// Register-Register Subtraction with EFLAGS result
1927def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001928 (implicit EFLAGS)),
1929 (SUB64rr GR64:$src1, GR64:$src2)>;
1930
Dan Gohman99a12192009-03-04 19:44:21 +00001931// Register-Memory Subtraction with EFLAGS result
1932def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001933 (implicit EFLAGS)),
1934 (SUB64rm GR64:$src1, addr:$src2)>;
1935
Dan Gohman99a12192009-03-04 19:44:21 +00001936// Register-Integer Subtraction with EFLAGS result
1937def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001938 (implicit EFLAGS)),
1939 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001940def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001941 (implicit EFLAGS)),
1942 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001943
Dan Gohman99a12192009-03-04 19:44:21 +00001944// Memory-Register Subtraction with EFLAGS result
1945def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001946 addr:$dst),
1947 (implicit EFLAGS)),
1948 (SUB64mr addr:$dst, GR64:$src2)>;
1949
Dan Gohman99a12192009-03-04 19:44:21 +00001950// Memory-Integer Subtraction with EFLAGS result
1951def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001952 addr:$dst),
1953 (implicit EFLAGS)),
1954 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001955def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001956 addr:$dst),
1957 (implicit EFLAGS)),
1958 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001959
Dan Gohman99a12192009-03-04 19:44:21 +00001960// Register-Register Signed Integer Multiplication with EFLAGS result
1961def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001962 (implicit EFLAGS)),
1963 (IMUL64rr GR64:$src1, GR64:$src2)>;
1964
Dan Gohman99a12192009-03-04 19:44:21 +00001965// Register-Memory Signed Integer Multiplication with EFLAGS result
1966def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001967 (implicit EFLAGS)),
1968 (IMUL64rm GR64:$src1, addr:$src2)>;
1969
Dan Gohman99a12192009-03-04 19:44:21 +00001970// Register-Integer Signed Integer Multiplication with EFLAGS result
1971def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001972 (implicit EFLAGS)),
1973 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001974def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001975 (implicit EFLAGS)),
1976 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001977
Dan Gohman99a12192009-03-04 19:44:21 +00001978// Memory-Integer Signed Integer Multiplication with EFLAGS result
1979def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001980 (implicit EFLAGS)),
1981 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001982def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001983 (implicit EFLAGS)),
1984 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985
Dan Gohman99a12192009-03-04 19:44:21 +00001986// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohmaneebcac72009-03-05 21:32:23 +00001987def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
1988 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1989def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
1990 (implicit EFLAGS)),
1991 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1992def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
1993 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1994def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
1995 (implicit EFLAGS)),
1996 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1997
1998def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
1999 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2000def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
2001 (implicit EFLAGS)),
2002 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2003def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
2004 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2005def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
2006 (implicit EFLAGS)),
2007 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2008
Dan Gohman99a12192009-03-04 19:44:21 +00002009def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
2010 (INC64r GR64:$src)>;
2011def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
2012 (implicit EFLAGS)),
2013 (INC64m addr:$dst)>;
2014def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
2015 (DEC64r GR64:$src)>;
2016def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
2017 (implicit EFLAGS)),
2018 (DEC64m addr:$dst)>;
2019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020//===----------------------------------------------------------------------===//
2021// X86-64 SSE Instructions
2022//===----------------------------------------------------------------------===//
2023
2024// Move instructions...
2025
Evan Chengb783fa32007-07-19 01:14:50 +00002026def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002027 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 [(set VR128:$dst,
2029 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002030def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002031 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2033 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034
Evan Chengb783fa32007-07-19 01:14:50 +00002035def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002038def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002039 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2041
Evan Chengb783fa32007-07-19 01:14:50 +00002042def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002045def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002046 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00002048
2049//===----------------------------------------------------------------------===//
2050// X86-64 SSE4.1 Instructions
2051//===----------------------------------------------------------------------===//
2052
Nate Begeman4294c1f2008-02-12 22:51:28 +00002053/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2054multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman0050ab52008-10-29 23:07:17 +00002055 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002056 (ins VR128:$src1, i32i8imm:$src2),
2057 !strconcat(OpcodeStr,
2058 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2059 [(set GR64:$dst,
2060 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002061 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002062 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2063 !strconcat(OpcodeStr,
2064 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2065 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2066 addr:$dst)]>, OpSize, REX_W;
2067}
2068
2069defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2070
2071let isTwoAddress = 1 in {
2072 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00002073 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002074 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2075 !strconcat(OpcodeStr,
2076 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2077 [(set VR128:$dst,
2078 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2079 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002080 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002081 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2082 !strconcat(OpcodeStr,
2083 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2084 [(set VR128:$dst,
2085 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2086 imm:$src3)))]>, OpSize, REX_W;
2087 }
2088}
2089
2090defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;
Dan Gohmane84197b2009-09-03 17:18:51 +00002091
2092// -disable-16bit support.
2093def : Pat<(truncstorei16 (i64 imm:$src), addr:$dst),
2094 (MOV16mi addr:$dst, imm:$src)>;
2095def : Pat<(truncstorei16 GR64:$src, addr:$dst),
2096 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
2097def : Pat<(i64 (sextloadi16 addr:$dst)),
2098 (MOVSX64rm16 addr:$dst)>;
2099def : Pat<(i64 (zextloadi16 addr:$dst)),
2100 (MOVZX64rm16 addr:$dst)>;
2101def : Pat<(i64 (extloadi16 addr:$dst)),
2102 (MOVZX64rm16 addr:$dst)>;