blob: 258adb583ac7f6378efdb495d9008d51db77f927 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Bob Wilson5bafff32009-06-22 23:27:02 +000035static const unsigned arm_dsubreg_0 = 5;
36static const unsigned arm_dsubreg_1 = 6;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000052 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000053 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054 }
55
Evan Chenga8e29892007-01-19 07:51:42 +000056 virtual const char *getPassName() const {
57 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000058 }
59
60 /// getI32Imm - Return a target constant with the specified value, of type i32.
61 inline SDValue getI32Imm(unsigned Imm) {
62 return CurDAG->getTargetConstant(Imm, MVT::i32);
63 }
64
Dan Gohman475871a2008-07-27 21:46:04 +000065 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000066 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000067 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
68 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000069 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
70 SDValue &Offset, SDValue &Opc);
71 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000079
Dan Gohman475871a2008-07-27 21:46:04 +000080 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
81 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000082
Dan Gohman475871a2008-07-27 21:46:04 +000083 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &Offset);
85 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
86 SDValue &Base, SDValue &OffImm,
87 SDValue &Offset);
88 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
89 SDValue &OffImm, SDValue &Offset);
90 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &OffImm, SDValue &Offset);
92 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
93 SDValue &OffImm, SDValue &Offset);
94 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000096
Evan Cheng9cb9e672009-06-27 02:26:13 +000097 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
98 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +000099 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm);
101 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000103 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
104 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffReg, SDValue &ShImm);
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000109 // Include the pieces autogenerated from the target description.
110#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000111
112private:
113 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
114 /// inline asm expressions.
115 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
116 char ConstraintCode,
117 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118};
Evan Chenga8e29892007-01-19 07:51:42 +0000119}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000120
Dan Gohmanf350b272008-08-23 02:25:05 +0000121void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000122 DEBUG(BB->dump());
123
David Greene8ad4c002008-10-27 21:56:29 +0000124 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000125 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000126}
127
Evan Cheng055b0312009-06-29 07:51:04 +0000128bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
129 SDValue N,
130 SDValue &BaseReg,
131 SDValue &ShReg,
132 SDValue &Opc) {
133 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
134
135 // Don't match base register only case. That is matched to a separate
136 // lower complexity pattern with explicit register operand.
137 if (ShOpcVal == ARM_AM::no_shift) return false;
138
139 BaseReg = N.getOperand(0);
140 unsigned ShImmVal = 0;
141 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
142 ShReg = CurDAG->getRegister(0, MVT::i32);
143 ShImmVal = RHS->getZExtValue() & 31;
144 } else {
145 ShReg = N.getOperand(1);
146 }
147 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
148 MVT::i32);
149 return true;
150}
151
Dan Gohman475871a2008-07-27 21:46:04 +0000152bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
153 SDValue &Base, SDValue &Offset,
154 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000155 if (N.getOpcode() == ISD::MUL) {
156 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
157 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000158 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000159 if (RHSC & 1) {
160 RHSC = RHSC & ~1;
161 ARM_AM::AddrOpc AddSub = ARM_AM::add;
162 if (RHSC < 0) {
163 AddSub = ARM_AM::sub;
164 RHSC = - RHSC;
165 }
166 if (isPowerOf2_32(RHSC)) {
167 unsigned ShAmt = Log2_32(RHSC);
168 Base = Offset = N.getOperand(0);
169 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
170 ARM_AM::lsl),
171 MVT::i32);
172 return true;
173 }
174 }
175 }
176 }
177
Evan Chenga8e29892007-01-19 07:51:42 +0000178 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
179 Base = N;
180 if (N.getOpcode() == ISD::FrameIndex) {
181 int FI = cast<FrameIndexSDNode>(N)->getIndex();
182 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
183 } else if (N.getOpcode() == ARMISD::Wrapper) {
184 Base = N.getOperand(0);
185 }
186 Offset = CurDAG->getRegister(0, MVT::i32);
187 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
188 ARM_AM::no_shift),
189 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000190 return true;
191 }
Evan Chenga8e29892007-01-19 07:51:42 +0000192
193 // Match simple R +/- imm12 operands.
194 if (N.getOpcode() == ISD::ADD)
195 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000196 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000197 if ((RHSC >= 0 && RHSC < 0x1000) ||
198 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000199 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000200 if (Base.getOpcode() == ISD::FrameIndex) {
201 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
202 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
203 }
Evan Chenga8e29892007-01-19 07:51:42 +0000204 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000205
206 ARM_AM::AddrOpc AddSub = ARM_AM::add;
207 if (RHSC < 0) {
208 AddSub = ARM_AM::sub;
209 RHSC = - RHSC;
210 }
211 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000212 ARM_AM::no_shift),
213 MVT::i32);
214 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
218 // Otherwise this is R +/- [possibly shifted] R
219 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
220 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
221 unsigned ShAmt = 0;
222
223 Base = N.getOperand(0);
224 Offset = N.getOperand(1);
225
226 if (ShOpcVal != ARM_AM::no_shift) {
227 // Check to see if the RHS of the shift is a constant, if not, we can't fold
228 // it.
229 if (ConstantSDNode *Sh =
230 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000231 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000232 Offset = N.getOperand(1).getOperand(0);
233 } else {
234 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000235 }
236 }
Evan Chenga8e29892007-01-19 07:51:42 +0000237
238 // Try matching (R shl C) + (R).
239 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
240 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
241 if (ShOpcVal != ARM_AM::no_shift) {
242 // Check to see if the RHS of the shift is a constant, if not, we can't
243 // fold it.
244 if (ConstantSDNode *Sh =
245 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000246 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000247 Offset = N.getOperand(0).getOperand(0);
248 Base = N.getOperand(1);
249 } else {
250 ShOpcVal = ARM_AM::no_shift;
251 }
252 }
253 }
254
255 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
256 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000257 return true;
258}
259
Dan Gohman475871a2008-07-27 21:46:04 +0000260bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
261 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000262 unsigned Opcode = Op.getOpcode();
263 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
264 ? cast<LoadSDNode>(Op)->getAddressingMode()
265 : cast<StoreSDNode>(Op)->getAddressingMode();
266 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
267 ? ARM_AM::add : ARM_AM::sub;
268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000269 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000270 if (Val >= 0 && Val < 0x1000) { // 12 bits.
271 Offset = CurDAG->getRegister(0, MVT::i32);
272 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
273 ARM_AM::no_shift),
274 MVT::i32);
275 return true;
276 }
277 }
278
279 Offset = N;
280 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
281 unsigned ShAmt = 0;
282 if (ShOpcVal != ARM_AM::no_shift) {
283 // Check to see if the RHS of the shift is a constant, if not, we can't fold
284 // it.
285 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000286 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000287 Offset = N.getOperand(0);
288 } else {
289 ShOpcVal = ARM_AM::no_shift;
290 }
291 }
292
293 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
294 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000295 return true;
296}
297
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Dan Gohman475871a2008-07-27 21:46:04 +0000299bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
300 SDValue &Base, SDValue &Offset,
301 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000302 if (N.getOpcode() == ISD::SUB) {
303 // X - C is canonicalize to X + -C, no need to handle it here.
304 Base = N.getOperand(0);
305 Offset = N.getOperand(1);
306 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
307 return true;
308 }
309
310 if (N.getOpcode() != ISD::ADD) {
311 Base = N;
312 if (N.getOpcode() == ISD::FrameIndex) {
313 int FI = cast<FrameIndexSDNode>(N)->getIndex();
314 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
315 }
316 Offset = CurDAG->getRegister(0, MVT::i32);
317 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
318 return true;
319 }
320
321 // If the RHS is +/- imm8, fold into addr mode.
322 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000323 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000324 if ((RHSC >= 0 && RHSC < 256) ||
325 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000326 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000327 if (Base.getOpcode() == ISD::FrameIndex) {
328 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
329 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
330 }
Evan Chenga8e29892007-01-19 07:51:42 +0000331 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000332
333 ARM_AM::AddrOpc AddSub = ARM_AM::add;
334 if (RHSC < 0) {
335 AddSub = ARM_AM::sub;
336 RHSC = - RHSC;
337 }
338 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 return true;
340 }
341 }
342
343 Base = N.getOperand(0);
344 Offset = N.getOperand(1);
345 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
346 return true;
347}
348
Dan Gohman475871a2008-07-27 21:46:04 +0000349bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
350 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000351 unsigned Opcode = Op.getOpcode();
352 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
353 ? cast<LoadSDNode>(Op)->getAddressingMode()
354 : cast<StoreSDNode>(Op)->getAddressingMode();
355 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
356 ? ARM_AM::add : ARM_AM::sub;
357 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000359 if (Val >= 0 && Val < 256) {
360 Offset = CurDAG->getRegister(0, MVT::i32);
361 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
362 return true;
363 }
364 }
365
366 Offset = N;
367 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
368 return true;
369}
370
371
Dan Gohman475871a2008-07-27 21:46:04 +0000372bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
373 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000374 if (N.getOpcode() != ISD::ADD) {
375 Base = N;
376 if (N.getOpcode() == ISD::FrameIndex) {
377 int FI = cast<FrameIndexSDNode>(N)->getIndex();
378 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
379 } else if (N.getOpcode() == ARMISD::Wrapper) {
380 Base = N.getOperand(0);
381 }
382 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
383 MVT::i32);
384 return true;
385 }
386
387 // If the RHS is +/- imm8, fold into addr mode.
388 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000389 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000390 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
391 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000392 if ((RHSC >= 0 && RHSC < 256) ||
393 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000394 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000395 if (Base.getOpcode() == ISD::FrameIndex) {
396 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
397 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
398 }
399
400 ARM_AM::AddrOpc AddSub = ARM_AM::add;
401 if (RHSC < 0) {
402 AddSub = ARM_AM::sub;
403 RHSC = - RHSC;
404 }
405 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000406 MVT::i32);
407 return true;
408 }
409 }
410 }
411
412 Base = N;
413 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
414 MVT::i32);
415 return true;
416}
417
Dan Gohman475871a2008-07-27 21:46:04 +0000418bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
419 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000420 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
421 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000422 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000423 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000424 MVT::i32);
425 return true;
426 }
427 return false;
428}
429
Dan Gohman475871a2008-07-27 21:46:04 +0000430bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
431 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000432 // FIXME dl should come from the parent load or store, not the address
433 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000434 if (N.getOpcode() != ISD::ADD) {
435 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000436 // We must materialize a zero in a reg! Returning a constant here
437 // wouldn't work without additional code to position the node within
438 // ISel's topological ordering in a place where ISel will process it
439 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000440 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000441 CurDAG->getTargetConstant(0, MVT::i32)), 0);
442 return true;
443 }
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 Base = N.getOperand(0);
446 Offset = N.getOperand(1);
447 return true;
448}
449
Evan Cheng79d43262007-01-24 02:21:22 +0000450bool
Dan Gohman475871a2008-07-27 21:46:04 +0000451ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
452 unsigned Scale, SDValue &Base,
453 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000454 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000455 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000456 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
457 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000458 if (N.getOpcode() == ARMISD::Wrapper &&
459 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
460 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000461 }
462
Evan Chenga8e29892007-01-19 07:51:42 +0000463 if (N.getOpcode() != ISD::ADD) {
464 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000465 Offset = CurDAG->getRegister(0, MVT::i32);
466 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000467 return true;
468 }
469
Evan Chengad0e4652007-02-06 00:22:06 +0000470 // Thumb does not have [sp, r] address mode.
471 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
472 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
473 if ((LHSR && LHSR->getReg() == ARM::SP) ||
474 (RHSR && RHSR->getReg() == ARM::SP)) {
475 Base = N;
476 Offset = CurDAG->getRegister(0, MVT::i32);
477 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
478 return true;
479 }
480
Evan Chenga8e29892007-01-19 07:51:42 +0000481 // If the RHS is + imm5 * scale, fold into addr mode.
482 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000483 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000484 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
485 RHSC /= Scale;
486 if (RHSC >= 0 && RHSC < 32) {
487 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000488 Offset = CurDAG->getRegister(0, MVT::i32);
489 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000490 return true;
491 }
492 }
493 }
494
Evan Chengc38f2bc2007-01-23 22:59:13 +0000495 Base = N.getOperand(0);
496 Offset = N.getOperand(1);
497 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
498 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
Dan Gohman475871a2008-07-27 21:46:04 +0000501bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
502 SDValue &Base, SDValue &OffImm,
503 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000504 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000505}
506
Dan Gohman475871a2008-07-27 21:46:04 +0000507bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
508 SDValue &Base, SDValue &OffImm,
509 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000510 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Dan Gohman475871a2008-07-27 21:46:04 +0000513bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
514 SDValue &Base, SDValue &OffImm,
515 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000516 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000517}
518
Dan Gohman475871a2008-07-27 21:46:04 +0000519bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
520 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000521 if (N.getOpcode() == ISD::FrameIndex) {
522 int FI = cast<FrameIndexSDNode>(N)->getIndex();
523 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000524 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000525 return true;
526 }
Evan Cheng79d43262007-01-24 02:21:22 +0000527
Evan Chengad0e4652007-02-06 00:22:06 +0000528 if (N.getOpcode() != ISD::ADD)
529 return false;
530
531 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000532 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
533 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000534 // If the RHS is + imm8 * scale, fold into addr mode.
535 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000536 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000537 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
538 RHSC >>= 2;
539 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000540 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000541 if (Base.getOpcode() == ISD::FrameIndex) {
542 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
543 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
544 }
Evan Cheng79d43262007-01-24 02:21:22 +0000545 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
546 return true;
547 }
548 }
549 }
550 }
Evan Chenga8e29892007-01-19 07:51:42 +0000551
552 return false;
553}
554
Evan Cheng9cb9e672009-06-27 02:26:13 +0000555bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
556 SDValue &BaseReg,
557 SDValue &Opc) {
558 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
559
560 // Don't match base register only case. That is matched to a separate
561 // lower complexity pattern with explicit register operand.
562 if (ShOpcVal == ARM_AM::no_shift) return false;
563
564 BaseReg = N.getOperand(0);
565 unsigned ShImmVal = 0;
566 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
567 ShImmVal = RHS->getZExtValue() & 31;
568 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
569 return true;
570 }
571
572 return false;
573}
574
Evan Cheng055b0312009-06-29 07:51:04 +0000575bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
576 SDValue &Base, SDValue &OffImm) {
577 // Match simple R + imm12 operands.
578 if (N.getOpcode() != ISD::ADD)
579 return false;
580
581 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
582 int RHSC = (int)RHS->getZExtValue();
583 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits.
584 Base = N.getOperand(0);
585 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
586 return true;
587 }
588 }
589
590 return false;
591}
592
593bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
594 SDValue &Base, SDValue &OffImm) {
595 if (N.getOpcode() == ISD::ADD) {
596 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
597 int RHSC = (int)RHS->getZExtValue();
598 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
599 Base = N.getOperand(0);
600 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
601 return true;
602 }
603 }
604 } else if (N.getOpcode() == ISD::SUB) {
605 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
606 int RHSC = (int)RHS->getZExtValue();
607 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
608 Base = N.getOperand(0);
609 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
610 return true;
611 }
612 }
613 }
614
615 return false;
616}
617
David Goodwin6647cea2009-06-30 22:50:01 +0000618bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
619 SDValue &Base, SDValue &OffImm) {
620 if (N.getOpcode() == ISD::ADD) {
621 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
622 int RHSC = (int)RHS->getZExtValue();
623 if (((RHSC & 0x3) == 0) && (RHSC < 0 && RHSC > -0x400)) { // 8 bits.
624 Base = N.getOperand(0);
625 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
626 return true;
627 }
628 }
629 } else if (N.getOpcode() == ISD::SUB) {
630 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
631 int RHSC = (int)RHS->getZExtValue();
632 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
633 Base = N.getOperand(0);
634 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
635 return true;
636 }
637 }
638 }
639
640 return false;
641}
642
Evan Cheng055b0312009-06-29 07:51:04 +0000643bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
644 SDValue &Base,
645 SDValue &OffReg, SDValue &ShImm) {
646 // Base only.
647 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
648 Base = N;
649 if (N.getOpcode() == ISD::FrameIndex) {
650 int FI = cast<FrameIndexSDNode>(N)->getIndex();
651 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
652 } else if (N.getOpcode() == ARMISD::Wrapper) {
653 Base = N.getOperand(0);
654 if (Base.getOpcode() == ISD::TargetConstantPool)
655 return false; // We want to select t2LDRpci instead.
656 }
657 OffReg = CurDAG->getRegister(0, MVT::i32);
658 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
659 return true;
660 }
661
662 // Look for (R + R) or (R + (R << [1,2,3])).
663 unsigned ShAmt = 0;
664 Base = N.getOperand(0);
665 OffReg = N.getOperand(1);
666
667 // Swap if it is ((R << c) + R).
668 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
669 if (ShOpcVal != ARM_AM::lsl) {
670 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
671 if (ShOpcVal == ARM_AM::lsl)
672 std::swap(Base, OffReg);
673 }
674
675 if (ShOpcVal == ARM_AM::lsl) {
676 // Check to see if the RHS of the shift is a constant, if not, we can't fold
677 // it.
678 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
679 ShAmt = Sh->getZExtValue();
680 if (ShAmt >= 4) {
681 ShAmt = 0;
682 ShOpcVal = ARM_AM::no_shift;
683 } else
684 OffReg = OffReg.getOperand(0);
685 } else {
686 ShOpcVal = ARM_AM::no_shift;
687 }
688 } else if (SelectT2AddrModeImm12(Op, N, Base, ShImm) ||
689 SelectT2AddrModeImm8 (Op, N, Base, ShImm))
690 // Don't match if it's possible to match to one of the r +/- imm cases.
691 return false;
692
693 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
694
695 return true;
696}
697
698//===--------------------------------------------------------------------===//
699
Evan Chengee568cf2007-07-05 07:15:27 +0000700/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000701static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000702 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
703}
704
Evan Chenga8e29892007-01-19 07:51:42 +0000705
Dan Gohman475871a2008-07-27 21:46:04 +0000706SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000708 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000709
Dan Gohmane8be6c62008-07-17 19:10:17 +0000710 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000711 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000712
713 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000714 default: break;
715 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000716 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000717 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000718 if (Subtarget->isThumb()) {
719 if (Subtarget->hasThumb2())
720 // Thumb2 has the MOVT instruction, so all immediates can
721 // be done with MOV + MOVT, at worst.
722 UseCP = 0;
723 else
724 UseCP = (Val > 255 && // MOV
725 ~Val > 255 && // MOV + MVN
726 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
727 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000728 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
729 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
730 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
731 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000733 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
734 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000735
736 SDNode *ResNode;
737 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000738 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000739 CPIdx, CurDAG->getEntryNode());
740 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000741 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000742 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000743 CurDAG->getRegister(0, MVT::i32),
744 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000745 getAL(CurDAG),
746 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000747 CurDAG->getEntryNode()
748 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000749 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
750 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000751 }
Dan Gohman475871a2008-07-27 21:46:04 +0000752 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000753 return NULL;
754 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000755
Evan Chenga8e29892007-01-19 07:51:42 +0000756 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000757 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000758 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000759 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000760 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000761 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000762 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000763 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000764 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
765 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000766 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000767 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000768 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
769 CurDAG->getRegister(0, MVT::i32) };
770 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000771 }
Evan Chenga8e29892007-01-19 07:51:42 +0000772 }
Evan Chengad0e4652007-02-06 00:22:06 +0000773 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000774 if (!Subtarget->isThumb())
775 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000776 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000777 SDValue N0 = Op.getOperand(0);
778 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000779 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
780 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
781 if (LHSR && LHSR->getReg() == ARM::SP) {
782 std::swap(N0, N1);
783 std::swap(LHSR, RHSR);
784 }
785 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000786 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
787 Op.getValueType(), N0, N0), 0);
788 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000789 }
790 break;
791 }
Evan Chenga8e29892007-01-19 07:51:42 +0000792 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000793 if (Subtarget->isThumb())
794 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000795 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000796 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000797 if (!RHSV) break;
798 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000799 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000800 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000801 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000802 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000803 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
804 CurDAG->getRegister(0, MVT::i32) };
805 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000806 }
807 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000808 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000809 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000811 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000812 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000813 CurDAG->getRegister(0, MVT::i32) };
814 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000815 }
816 }
817 break;
818 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000819 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000820 Op.getOperand(0), getAL(CurDAG),
821 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000822 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000824 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
825 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000826 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000827 }
Dan Gohman525178c2007-10-08 18:33:35 +0000828 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000829 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000830 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
831 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000832 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000833 }
Evan Chenga8e29892007-01-19 07:51:42 +0000834 case ISD::LOAD: {
835 LoadSDNode *LD = cast<LoadSDNode>(Op);
836 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000837 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000838 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000839 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000840 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
841 unsigned Opcode = 0;
842 bool Match = false;
843 if (LoadedVT == MVT::i32 &&
844 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
845 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
846 Match = true;
847 } else if (LoadedVT == MVT::i16 &&
848 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
849 Match = true;
850 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
851 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
852 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
853 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
854 if (LD->getExtensionType() == ISD::SEXTLOAD) {
855 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
856 Match = true;
857 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
858 }
859 } else {
860 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
861 Match = true;
862 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
863 }
864 }
865 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000866
Evan Chenga8e29892007-01-19 07:51:42 +0000867 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000868 SDValue Chain = LD->getChain();
869 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000870 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000871 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000872 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000873 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000874 }
875 }
876 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000877 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000878 }
Evan Chengee568cf2007-07-05 07:15:27 +0000879 case ARMISD::BRCOND: {
880 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
881 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
882 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000883
Evan Chengee568cf2007-07-05 07:15:27 +0000884 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
885 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
886 // Pattern complexity = 6 cost = 1 size = 0
887
David Goodwin5e47a9a2009-06-30 18:04:13 +0000888 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
889 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
890 // Pattern complexity = 6 cost = 1 size = 0
891
892 unsigned Opc = Subtarget->isThumb() ?
893 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000894 SDValue Chain = Op.getOperand(0);
895 SDValue N1 = Op.getOperand(1);
896 SDValue N2 = Op.getOperand(2);
897 SDValue N3 = Op.getOperand(3);
898 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000899 assert(N1.getOpcode() == ISD::BasicBlock);
900 assert(N2.getOpcode() == ISD::Constant);
901 assert(N3.getOpcode() == ISD::Register);
902
Dan Gohman475871a2008-07-27 21:46:04 +0000903 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000904 cast<ConstantSDNode>(N2)->getZExtValue()),
905 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000906 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000907 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
908 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000909 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000911 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000912 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000913 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000914 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000915 return NULL;
916 }
917 case ARMISD::CMOV: {
918 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000919 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000920 SDValue N0 = Op.getOperand(0);
921 SDValue N1 = Op.getOperand(1);
922 SDValue N2 = Op.getOperand(2);
923 SDValue N3 = Op.getOperand(3);
924 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000925 assert(N2.getOpcode() == ISD::Constant);
926 assert(N3.getOpcode() == ISD::Register);
927
928 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
929 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
930 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000931 SDValue CPTmp0;
932 SDValue CPTmp1;
933 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000934 if (!isThumb && VT == MVT::i32 &&
935 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000936 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000937 cast<ConstantSDNode>(N2)->getZExtValue()),
938 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000939 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000940 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000941 }
942
943 // Pattern: (ARMcmov:i32 GPR:i32:$false,
944 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
945 // (imm:i32):$cc)
946 // Emits: (MOVCCi:i32 GPR:i32:$false,
947 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
948 // Pattern complexity = 10 cost = 1 size = 0
949 if (VT == MVT::i32 &&
950 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000951 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000952 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000953 cast<ConstantSDNode>(N1)->getZExtValue()),
954 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000955 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000956 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000957 cast<ConstantSDNode>(N2)->getZExtValue()),
958 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000960 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000961 }
962
963 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
964 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
965 // Pattern complexity = 6 cost = 1 size = 0
966 //
967 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
968 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
969 // Pattern complexity = 6 cost = 11 size = 0
970 //
971 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000973 cast<ConstantSDNode>(N2)->getZExtValue()),
974 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000975 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000976 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000977 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000978 default: assert(false && "Illegal conditional move type!");
979 break;
980 case MVT::i32:
981 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
982 break;
983 case MVT::f32:
984 Opc = ARM::FCPYScc;
985 break;
986 case MVT::f64:
987 Opc = ARM::FCPYDcc;
988 break;
989 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000990 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000991 }
992 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000993 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue N0 = Op.getOperand(0);
995 SDValue N1 = Op.getOperand(1);
996 SDValue N2 = Op.getOperand(2);
997 SDValue N3 = Op.getOperand(3);
998 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000999 assert(N2.getOpcode() == ISD::Constant);
1000 assert(N3.getOpcode() == ISD::Register);
1001
Dan Gohman475871a2008-07-27 21:46:04 +00001002 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001003 cast<ConstantSDNode>(N2)->getZExtValue()),
1004 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001005 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001006 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001007 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001008 default: assert(false && "Illegal conditional move type!");
1009 break;
1010 case MVT::f32:
1011 Opc = ARM::FNEGScc;
1012 break;
1013 case MVT::f64:
1014 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001015 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001016 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001017 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001018 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001019
1020 case ISD::DECLARE: {
1021 SDValue Chain = Op.getOperand(0);
1022 SDValue N1 = Op.getOperand(1);
1023 SDValue N2 = Op.getOperand(2);
1024 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001025 // FIXME: handle VLAs.
1026 if (!FINode) {
1027 ReplaceUses(Op.getValue(0), Chain);
1028 return NULL;
1029 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001030 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1031 N2 = N2.getOperand(0);
1032 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001033 if (!Ld) {
1034 ReplaceUses(Op.getValue(0), Chain);
1035 return NULL;
1036 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001037 SDValue BasePtr = Ld->getBasePtr();
1038 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1039 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1040 "llvm.dbg.variable should be a constantpool node");
1041 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1042 GlobalValue *GV = 0;
1043 if (CP->isMachineConstantPoolEntry()) {
1044 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1045 GV = ACPV->getGV();
1046 } else
1047 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001048 if (!GV) {
1049 ReplaceUses(Op.getValue(0), Chain);
1050 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001051 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001052
1053 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1054 TLI.getPointerTy());
1055 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1056 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1057 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1058 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001059 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001060
1061 case ISD::CONCAT_VECTORS: {
1062 MVT VT = Op.getValueType();
1063 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
1064 "unexpected CONCAT_VECTORS");
1065 SDValue N0 = Op.getOperand(0);
1066 SDValue N1 = Op.getOperand(1);
1067 SDNode *Result =
1068 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
1069 if (N0.getOpcode() != ISD::UNDEF)
1070 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1071 SDValue(Result, 0), N0,
1072 CurDAG->getTargetConstant(arm_dsubreg_0,
1073 MVT::i32));
1074 if (N1.getOpcode() != ISD::UNDEF)
1075 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1076 SDValue(Result, 0), N1,
1077 CurDAG->getTargetConstant(arm_dsubreg_1,
1078 MVT::i32));
1079 return Result;
1080 }
1081
1082 case ISD::VECTOR_SHUFFLE: {
1083 MVT VT = Op.getValueType();
1084
1085 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1086 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1087 // transformed first into a lane number and then to both a subregister
1088 // index and an adjusted lane number.) If the source operand is a
1089 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1090 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1091 if (VT.is128BitVector() && SVOp->isSplat() &&
1092 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1093 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1094 unsigned LaneVal = SVOp->getSplatIndex();
1095
1096 MVT HalfVT;
1097 unsigned Opc = 0;
1098 switch (VT.getVectorElementType().getSimpleVT()) {
1099 default: assert(false && "unhandled VDUP splat type");
1100 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1101 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1102 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1103 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1104 }
1105
1106 // The source operand needs to be changed to a subreg of the original
1107 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1108 unsigned NumElts = VT.getVectorNumElements() / 2;
1109 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1110 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1111 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1112 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1113 dl, HalfVT, N->getOperand(0), SR);
1114 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1115 }
1116
1117 break;
1118 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001119 }
1120
Evan Chenga8e29892007-01-19 07:51:42 +00001121 return SelectCode(Op);
1122}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001123
Bob Wilson224c2442009-05-19 05:53:42 +00001124bool ARMDAGToDAGISel::
1125SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1126 std::vector<SDValue> &OutOps) {
1127 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1128
1129 SDValue Base, Offset, Opc;
1130 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1131 return true;
1132
1133 OutOps.push_back(Base);
1134 OutOps.push_back(Offset);
1135 OutOps.push_back(Opc);
1136 return false;
1137}
1138
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001139/// createARMISelDag - This pass converts a legalized DAG into a
1140/// ARM-specific DAG, ready for instruction scheduling.
1141///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001142FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001143 return new ARMDAGToDAGISel(TM);
1144}