blob: a07b15ac86e2db81cd546f1c5f16e43c94c8c6b6 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/Compiler.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000029#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000030using namespace llvm;
31
32namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000033 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Christopher Lambbab24742007-07-26 08:18:32 +000034 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000035 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000036
37 const char *getPassName() const {
38 return "Subregister lowering instruction pass";
39 }
40
Evan Chengbbeeb2a2008-09-22 20:58:04 +000041 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000042 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000043 AU.addPreservedID(MachineLoopInfoID);
44 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000045 MachineFunctionPass::getAnalysisUsage(AU);
46 }
47
Christopher Lambbab24742007-07-26 08:18:32 +000048 /// runOnMachineFunction - pass entry point
49 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000050
51 bool LowerExtract(MachineInstr *MI);
52 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000053 bool LowerSubregToReg(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000054
55 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
56 const TargetRegisterInfo &TRI);
57 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000058 const TargetRegisterInfo &TRI,
59 bool AddIfNotFound = false);
Christopher Lambbab24742007-07-26 08:18:32 +000060 };
61
62 char LowerSubregsInstructionPass::ID = 0;
63}
64
65FunctionPass *llvm::createLowerSubregsPass() {
66 return new LowerSubregsInstructionPass();
67}
68
Dan Gohmana5b2fee2008-12-18 22:14:08 +000069/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
70/// and the lowered replacement instructions immediately precede it.
71/// Mark the replacement instructions with the dead flag.
72void
73LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
74 unsigned DstReg,
75 const TargetRegisterInfo &TRI) {
76 for (MachineBasicBlock::iterator MII =
77 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
78 if (MII->addRegisterDead(DstReg, &TRI))
79 break;
80 assert(MII != MI->getParent()->begin() &&
81 "copyRegToReg output doesn't reference destination register!");
82 }
83}
84
85/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
86/// and the lowered replacement instructions immediately precede it.
87/// Mark the replacement instructions with the kill flag.
88void
89LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
90 unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000091 const TargetRegisterInfo &TRI,
92 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000093 for (MachineBasicBlock::iterator MII =
94 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengb018a1e2009-08-05 02:25:11 +000095 if (MII->addRegisterKilled(SrcReg, &TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000096 break;
97 assert(MII != MI->getParent()->begin() &&
98 "copyRegToReg output doesn't reference source register!");
99 }
100}
101
Christopher Lamb98363222007-08-06 16:33:56 +0000102bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000103 MachineBasicBlock *MBB = MI->getParent();
104 MachineFunction &MF = *MBB->getParent();
105 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
106 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000107
Dan Gohman07af7652008-12-18 22:06:01 +0000108 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
109 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
110 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000111
Dan Gohman07af7652008-12-18 22:06:01 +0000112 unsigned DstReg = MI->getOperand(0).getReg();
113 unsigned SuperReg = MI->getOperand(1).getReg();
114 unsigned SubIdx = MI->getOperand(2).getImm();
115 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000116
Dan Gohman07af7652008-12-18 22:06:01 +0000117 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
118 "Extract supperg source must be a physical register");
119 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000120 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000121 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000122
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000123 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000124
Dan Gohman98c20692008-12-18 22:11:34 +0000125 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000126 // No need to insert an identity copy instruction.
127 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000128 // We must make sure the super-register gets killed. Replace the
129 // instruction with KILL.
130 MI->setDesc(TII.get(TargetInstrInfo::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000131 MI->RemoveOperand(2); // SubIdx
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000132 DEBUG(errs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000133 return true;
134 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000135
136 DEBUG(errs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000137 } else {
138 // Insert copy
Anton Korobeynikovd5197562009-07-16 13:55:26 +0000139 const TargetRegisterClass *TRCS = TRI.getPhysicalRegisterRegClass(DstReg);
140 const TargetRegisterClass *TRCD = TRI.getPhysicalRegisterRegClass(SrcReg);
141 bool Emitted = TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS);
142 (void)Emitted;
143 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000144 // Transfer the kill/dead flags, if needed.
145 if (MI->getOperand(0).isDead())
146 TransferDeadFlag(MI, DstReg, TRI);
147 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000148 TransferKillFlag(MI, SuperReg, TRI, true);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000149 DEBUG({
150 MachineBasicBlock::iterator dMI = MI;
151 errs() << "subreg: " << *(--dMI);
152 });
Dan Gohman07af7652008-12-18 22:06:01 +0000153 }
Christopher Lamb98363222007-08-06 16:33:56 +0000154
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000155 DEBUG(errs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000156 MBB->erase(MI);
157 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000158}
159
Christopher Lambc9298232008-03-16 03:12:01 +0000160bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
161 MachineBasicBlock *MBB = MI->getParent();
162 MachineFunction &MF = *MBB->getParent();
163 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
164 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000165 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
166 MI->getOperand(1).isImm() &&
167 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
168 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000169
170 unsigned DstReg = MI->getOperand(0).getReg();
171 unsigned InsReg = MI->getOperand(2).getReg();
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000172 unsigned InsSIdx = MI->getOperand(2).getSubReg();
173 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000174
175 assert(SubIdx != 0 && "Invalid index for insert_subreg");
176 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000177
Christopher Lambc9298232008-03-16 03:12:01 +0000178 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
179 "Insert destination must be in a physical register");
180 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
181 "Inserted value must be in a physical register");
182
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000183 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000184
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000185 if (DstSubReg == InsReg && InsSIdx == 0) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000186 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000187 // Watch out for case like this:
188 // %RAX<def> = ...
189 // %RAX<def> = SUBREG_TO_REG 0, %EAX:3<kill>, 3
190 // The first def is defining RAX, not EAX so the top bits were not
191 // zero extended.
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000192 DEBUG(errs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000193 } else {
194 // Insert sub-register copy
195 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
196 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000197 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
198 (void)Emitted;
199 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000200 // Transfer the kill/dead flags, if needed.
201 if (MI->getOperand(0).isDead())
202 TransferDeadFlag(MI, DstSubReg, TRI);
203 if (MI->getOperand(2).isKill())
204 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000205 DEBUG({
206 MachineBasicBlock::iterator dMI = MI;
207 errs() << "subreg: " << *(--dMI);
208 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000209 }
Christopher Lambc9298232008-03-16 03:12:01 +0000210
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000211 DEBUG(errs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000212 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000213 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000214}
Christopher Lamb98363222007-08-06 16:33:56 +0000215
216bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
217 MachineBasicBlock *MBB = MI->getParent();
218 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000219 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000220 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000221 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
222 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
223 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
224 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000225
226 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000227#ifndef NDEBUG
Christopher Lambc9298232008-03-16 03:12:01 +0000228 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000229#endif
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000230 unsigned InsReg = MI->getOperand(2).getReg();
231 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000232
Christopher Lambc9298232008-03-16 03:12:01 +0000233 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
234 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000235 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000236 assert(DstSubReg && "invalid subregister index for register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000237 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000238 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000239 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000240 "Inserted value must be in a physical register");
241
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000242 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000243
Evan Chengc3de8022008-06-16 22:52:53 +0000244 if (DstSubReg == InsReg) {
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000245 // No need to insert an identity copy instruction. If the SrcReg was
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000246 // <undef>, we need to make sure it is alive by inserting a KILL
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000247 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
Evan Chenga72dfb52009-08-05 01:57:22 +0000248 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000249 TII.get(TargetInstrInfo::KILL), DstReg);
Evan Chenga72dfb52009-08-05 01:57:22 +0000250 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000251 MIB.addReg(InsReg, RegState::Undef);
Evan Chenga72dfb52009-08-05 01:57:22 +0000252 else
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000253 MIB.addReg(InsReg, RegState::Kill);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000254 } else {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000255 DEBUG(errs() << "subreg: eliminated!\n");
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000256 MBB->erase(MI);
257 return true;
258 }
Evan Chengc3de8022008-06-16 22:52:53 +0000259 } else {
260 // Insert sub-register copy
261 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
262 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Evan Cheng518ad1a2009-08-05 01:29:24 +0000263 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000264 // If the source register being inserted is undef, then this becomes a
265 // KILL.
Evan Cheng518ad1a2009-08-05 01:29:24 +0000266 BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000267 TII.get(TargetInstrInfo::KILL), DstSubReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000268 else {
269 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
270 (void)Emitted;
271 assert(Emitted && "Subreg and Dst must be of compatible register class");
272 }
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000273 MachineBasicBlock::iterator CopyMI = MI;
274 --CopyMI;
275
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000276 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
277 if (!MI->getOperand(1).isUndef())
278 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
279
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000280 // Transfer the kill/dead flags, if needed.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000281 if (MI->getOperand(0).isDead()) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000282 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000283 } else {
284 // Make sure the full DstReg is live after this replacement.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000285 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
286 }
287
288 // Make sure the inserted register gets killed
Evan Cheng518ad1a2009-08-05 01:29:24 +0000289 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000290 TransferKillFlag(MI, InsReg, TRI);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000291 }
Dan Gohman98c20692008-12-18 22:11:34 +0000292
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000293 DEBUG({
294 MachineBasicBlock::iterator dMI = MI;
295 errs() << "subreg: " << *(--dMI) << "\n";
296 });
Christopher Lamb98363222007-08-06 16:33:56 +0000297
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000298 MBB->erase(MI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000299 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000300}
Christopher Lambbab24742007-07-26 08:18:32 +0000301
302/// runOnMachineFunction - Reduce subregister inserts and extracts to register
303/// copies.
304///
305bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000306 DEBUG(errs() << "Machine Function\n"
307 << "********** LOWERING SUBREG INSTRS **********\n"
308 << "********** Function: "
309 << MF.getFunction()->getName() << '\n');
Christopher Lambbab24742007-07-26 08:18:32 +0000310
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000311 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000312
313 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
314 mbbi != mbbe; ++mbbi) {
315 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000316 mi != me;) {
317 MachineInstr *MI = mi++;
318
319 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
320 MadeChange |= LowerExtract(MI);
321 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
322 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000323 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
324 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000325 }
326 }
327 }
328
329 return MadeChange;
330}