blob: 8263b2795a7b156036e0112db5c47d316892708d [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000128 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
131 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
137def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
138
139def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000141def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
142 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
145 [SDNPHasChain]>;
146
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000147def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
148 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
Dan Gohman99a12192009-03-04 19:44:21 +0000150def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
151def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
152def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
153def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
154def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
155def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000156
Evan Chengc3495762009-03-30 21:36:47 +0000157def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159//===----------------------------------------------------------------------===//
160// X86 Operand Definitions.
161//
162
Chris Lattner357a0ca2009-06-20 19:34:09 +0000163def i32imm_pcrel : Operand<i32> {
164 let PrintMethod = "print_pcrel_imm";
165}
166
Dan Gohmanfe606822009-07-30 01:56:29 +0000167// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
168// the index operand of an address, to conform to x86 encoding restrictions.
169def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171// *mem - Operand definitions for the funky X86 addressing mode operands.
172//
173class X86MemOperand<string printMethod> : Operand<iPTR> {
174 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000175 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176}
177
178def i8mem : X86MemOperand<"printi8mem">;
179def i16mem : X86MemOperand<"printi16mem">;
180def i32mem : X86MemOperand<"printi32mem">;
181def i64mem : X86MemOperand<"printi64mem">;
182def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000183def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184def f32mem : X86MemOperand<"printf32mem">;
185def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000186def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000188def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Dan Gohman744d4622009-04-13 16:09:41 +0000190// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
191// plain GR64, so that it doesn't potentially require a REX prefix.
192def i8mem_NOREX : Operand<i64> {
193 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000194 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Dan Gohman744d4622009-04-13 16:09:41 +0000195}
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000198 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000199 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200}
201
202def SSECC : Operand<i8> {
203 let PrintMethod = "printSSECC";
204}
205
206def piclabel: Operand<i32> {
207 let PrintMethod = "printPICLabel";
208}
209
210// A couple of more descriptive operand definitions.
211// 16-bits but only 8 bits are significant.
212def i16i8imm : Operand<i16>;
213// 32-bits but only 8 bits are significant.
214def i32i8imm : Operand<i32>;
215
Chris Lattner357a0ca2009-06-20 19:34:09 +0000216// Branch targets have OtherVT type and print as pc-relative values.
217def brtarget : Operand<OtherVT> {
218 let PrintMethod = "print_pcrel_imm";
219}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220
Evan Chengd11052b2009-07-21 06:00:18 +0000221def brtarget8 : Operand<OtherVT> {
222 let PrintMethod = "print_pcrel_imm";
223}
224
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225//===----------------------------------------------------------------------===//
226// X86 Complex Pattern Definitions.
227//
228
229// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000230def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000232 [add, sub, mul, X86mul_imm, shl, or, frameindex],
233 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000234def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
235 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238// X86 Instruction Predicate Definitions.
239def HasMMX : Predicate<"Subtarget->hasMMX()">;
240def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
241def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
242def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
243def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000244def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
245def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000246def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
247def HasAVX : Predicate<"Subtarget->hasAVX()">;
248def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
249def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000250def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
251def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
253def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000254def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
255def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000256def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
257def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
258def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000259 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000260def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
261 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000263def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000264def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000265def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266
267//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000268// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269//
270
Evan Cheng86ab7d32007-07-31 08:04:03 +0000271include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272
273//===----------------------------------------------------------------------===//
274// Pattern fragments...
275//
276
277// X86 specific condition code. These correspond to CondCode in
278// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000279def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
280def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
281def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
282def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
283def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
284def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
285def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
286def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
287def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
288def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000290def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000292def X86_COND_O : PatLeaf<(i8 13)>;
293def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
294def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295
296def i16immSExt8 : PatLeaf<(i16 imm), [{
297 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
298 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000299 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300}]>;
301
302def i32immSExt8 : PatLeaf<(i32 imm), [{
303 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
304 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000305 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306}]>;
307
308// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000309// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
310// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000311def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000312 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000313 if (const Value *Src = LD->getSrcValue())
314 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000315 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000316 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000317 ISD::LoadExtType ExtType = LD->getExtensionType();
318 if (ExtType == ISD::NON_EXTLOAD)
319 return true;
320 if (ExtType == ISD::EXTLOAD)
321 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000322 return false;
323}]>;
324
Dan Gohman2a174122008-10-15 06:50:19 +0000325def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000326 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000327 if (const Value *Src = LD->getSrcValue())
328 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000329 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000330 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000331 ISD::LoadExtType ExtType = LD->getExtensionType();
332 if (ExtType == ISD::EXTLOAD)
333 return LD->getAlignment() >= 2 && !LD->isVolatile();
334 return false;
335}]>;
336
Dan Gohman2a174122008-10-15 06:50:19 +0000337def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000338 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000339 if (const Value *Src = LD->getSrcValue())
340 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000341 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000342 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000343 ISD::LoadExtType ExtType = LD->getExtensionType();
344 if (ExtType == ISD::NON_EXTLOAD)
345 return true;
346 if (ExtType == ISD::EXTLOAD)
347 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000348 return false;
349}]>;
350
Dan Gohman2a174122008-10-15 06:50:19 +0000351def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000352 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000353 if (const Value *Src = LD->getSrcValue())
354 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000355 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000356 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000357 if (LD->isVolatile())
358 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000359 ISD::LoadExtType ExtType = LD->getExtensionType();
360 if (ExtType == ISD::NON_EXTLOAD)
361 return true;
362 if (ExtType == ISD::EXTLOAD)
363 return LD->getAlignment() >= 4;
364 return false;
365}]>;
366
sampo9cc09a32009-01-26 01:24:32 +0000367def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000368 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
369 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
370 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000371 return false;
372}]>;
373
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000374def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
375 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
376 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
377 return PT->getAddressSpace() == 257;
378 return false;
379}]>;
380
Chris Lattner12208612009-04-10 00:16:23 +0000381def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
382 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
383 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000384 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000385 return false;
386 return true;
387}]>;
388def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
389 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
390 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000391 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000392 return false;
393 return true;
394}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395
Chris Lattner12208612009-04-10 00:16:23 +0000396def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
397 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
398 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000399 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000400 return false;
401 return true;
402}]>;
403def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
404 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000406 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000407 return false;
408 return true;
409}]>;
410def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
411 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
412 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000413 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000414 return false;
415 return true;
416}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
419def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
420def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
421
422def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
423def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
424def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
425def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
426def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
427def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
428
429def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
430def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
431def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
432def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
433def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
434def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
435
Chris Lattner21da6382008-02-19 17:37:35 +0000436
437// An 'and' node with a single use.
438def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000439 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000440}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000441// An 'srl' node with a single use.
442def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
443 return N->hasOneUse();
444}]>;
445// An 'trunc' node with a single use.
446def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
447 return N->hasOneUse();
448}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000449
Dan Gohman921581d2008-10-17 01:23:35 +0000450// 'shld' and 'shrd' instruction patterns. Note that even though these have
451// the srl and shl in their patterns, the C++ code must still check for them,
452// because predicates are tested before children nodes are explored.
453
454def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
455 (or (srl node:$src1, node:$amt1),
456 (shl node:$src2, node:$amt2)), [{
457 assert(N->getOpcode() == ISD::OR);
458 return N->getOperand(0).getOpcode() == ISD::SRL &&
459 N->getOperand(1).getOpcode() == ISD::SHL &&
460 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
461 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
462 N->getOperand(0).getConstantOperandVal(1) ==
463 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
464}]>;
465
466def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
467 (or (shl node:$src1, node:$amt1),
468 (srl node:$src2, node:$amt2)), [{
469 assert(N->getOpcode() == ISD::OR);
470 return N->getOperand(0).getOpcode() == ISD::SHL &&
471 N->getOperand(1).getOpcode() == ISD::SRL &&
472 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
473 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
474 N->getOperand(0).getConstantOperandVal(1) ==
475 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
476}]>;
477
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479// Instruction list...
480//
481
482// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
483// a stack adjustment and the codegen must know that they may modify the stack
484// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000485// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
486// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000487let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000488def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
489 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000490 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000491 Requires<[In32BitMode]>;
492def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
493 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000494 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000495 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000496}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497
498// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000499let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000500 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000501 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
502 "nopl\t$zero", []>, TB;
503}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504
Evan Cheng0729ccf2008-01-05 00:41:47 +0000505// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000506let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000507 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000508 "call\t$label\n\t"
509 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
511//===----------------------------------------------------------------------===//
512// Control Flow Instructions...
513//
514
515// Return instructions.
516let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000517 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000518 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000519 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000520 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000521 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
522 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 [(X86retflag imm:$amt)]>;
524}
525
526// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000527let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000528 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
529 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530
Sean Callananc0608152009-07-22 01:05:20 +0000531let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000532 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000533 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
534}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535
Owen Andersonf8053082007-11-12 07:39:39 +0000536// Indirect branches
537let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000538 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000540 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 [(brind (loadi32 addr:$dst))]>;
542}
543
544// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000545let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000546// Short conditional jumps
547def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
548def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
549def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
550def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
551def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
552def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
553def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
554def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
555def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
556def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
557def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
558def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
559def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
560def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
561def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
562def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
563
564def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
565
Dan Gohman91888f02007-07-31 20:11:57 +0000566def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000567 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000568def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000569 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000570def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000571 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000572def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000573 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000574def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000575 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000576def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000577 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578
Dan Gohman91888f02007-07-31 20:11:57 +0000579def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000580 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000581def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000582 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000583def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000584 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000585def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000586 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587
Dan Gohman91888f02007-07-31 20:11:57 +0000588def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000589 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000590def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000591 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000592def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000593 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000594def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000595 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000596def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000597 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000598def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000599 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000600} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601
602//===----------------------------------------------------------------------===//
603// Call Instructions...
604//
Evan Cheng37e7c752007-07-21 00:34:19 +0000605let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000606 // All calls clobber the non-callee saved registers. ESP is marked as
607 // a use to prevent stack-pointer assignments that appear immediately
608 // before calls from potentially appearing dead. Uses for argument
609 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
611 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000612 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
613 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000614 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000615 def CALLpcrel32 : Ii32<0xE8, RawFrm,
616 (outs), (ins i32imm_pcrel:$dst,variable_ops),
617 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000618 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000619 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000620 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000621 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 }
623
624// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000625
Evan Cheng37e7c752007-07-21 00:34:19 +0000626let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000627def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000628 "#TC_RETURN $dst $offset",
629 []>;
630
631let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000632def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000633 "#TC_RETURN $dst $offset",
634 []>;
635
636let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000637
Chris Lattner357a0ca2009-06-20 19:34:09 +0000638 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000640let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000641 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
642 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000643let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000644 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000645 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646
647//===----------------------------------------------------------------------===//
648// Miscellaneous Instructions...
649//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000650let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000652 (outs), (ins), "leave", []>;
653
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000654let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
655let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000656def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000658let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000659def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000660}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661
Bill Wendling4c2638c2009-06-15 19:39:04 +0000662let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
663def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000664 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000665def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000666 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000667def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000668 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000669}
670
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000671let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000672def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000673let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000674def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000675
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676let isTwoAddress = 1 in // GR32 = bswap GR32
677 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000678 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
681
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
Evan Cheng48679f42007-12-14 02:13:44 +0000683// Bit scan instructions.
684let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000685def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000686 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000687 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000688def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000689 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000690 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
691 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000692def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000693 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000694 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000695def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000696 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000697 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
698 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000699
Evan Cheng4e33de92007-12-14 18:49:43 +0000700def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000701 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000702 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000703def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000704 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000705 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
706 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000707def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000708 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000709 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000710def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000711 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000712 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
713 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000714} // Defs = [EFLAGS]
715
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000716let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000718 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000720let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000722 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000723 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
725
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000726let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000727def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000728 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000729def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000730 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000731def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000732 [(X86rep_movs i32)]>, REP;
733}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000735let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000736def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000737 [(X86rep_stos i8)]>, REP;
738let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000739def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000740 [(X86rep_stos i16)]>, REP, OpSize;
741let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000742def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000743 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000745let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000746def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000747 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000749let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000750def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000751}
752
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753//===----------------------------------------------------------------------===//
754// Input/Output Instructions...
755//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000756let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000757def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000758 "in{b}\t{%dx, %al|%AL, %DX}", []>;
759let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000760def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000761 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
762let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000763def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000764 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000766let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000767def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000768 "in{b}\t{$port, %al|%AL, $port}", []>;
769let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000770def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000771 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
772let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000773def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000774 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000776let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000777def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000778 "out{b}\t{%al, %dx|%DX, %AL}", []>;
779let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000780def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000781 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
782let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000783def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000784 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000786let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000787def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000788 "out{b}\t{%al, $port|$port, %AL}", []>;
789let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000790def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000791 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
792let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000793def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000794 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795
796//===----------------------------------------------------------------------===//
797// Move Instructions...
798//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000799let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000800def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000802def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000804def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000806}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000807let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000808def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000811def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000814def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set GR32:$dst, imm:$src)]>;
817}
Evan Chengb783fa32007-07-19 01:14:50 +0000818def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000819 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000821def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000824def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000825 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 [(store (i32 imm:$src), addr:$dst)]>;
827
Dan Gohman5574cc72008-12-03 18:15:48 +0000828let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000829def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000830 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000831 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000832def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000834 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000835def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000836 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000837 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000838}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839
Evan Chengb783fa32007-07-19 01:14:50 +0000840def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000841 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000843def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000846def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000849
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000850// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
851// that they can be used for copying and storing h registers, which can't be
852// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000853let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000854def MOV8rr_NOREX : I<0x88, MRMDestReg,
855 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000856 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000857let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000858def MOV8mr_NOREX : I<0x88, MRMDestMem,
859 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
860 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000861let mayLoad = 1,
862 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000863def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
864 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
865 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000866
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867//===----------------------------------------------------------------------===//
868// Fixed-Register Multiplication and Division Instructions...
869//
870
871// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000872let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000873def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
875 // This probably ought to be moved to a def : Pat<> if the
876 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000877 [(set AL, (mul AL, GR8:$src)),
878 (implicit EFLAGS)]>; // AL,AH = AL*GR8
879
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000880let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000881def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
882 "mul{w}\t$src",
883 []>, OpSize; // AX,DX = AX*GR16
884
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000885let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000886def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
887 "mul{l}\t$src",
888 []>; // EAX,EDX = EAX*GR32
889
Evan Cheng55687072007-09-14 21:48:26 +0000890let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000891def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
894 // This probably ought to be moved to a def : Pat<> if the
895 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000896 [(set AL, (mul AL, (loadi8 addr:$src))),
897 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
898
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000899let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000900let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000901def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000902 "mul{w}\t$src",
903 []>, OpSize; // AX,DX = AX*[mem16]
904
Evan Cheng55687072007-09-14 21:48:26 +0000905let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000906def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000907 "mul{l}\t$src",
908 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000909}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000911let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000912let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000913def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
914 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000915let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000916def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000917 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000918let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000919def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
920 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000921let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000922let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000923def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000924 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000925let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000926def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000927 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
928let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000929def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000930 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000931}
Dan Gohmand44572d2008-11-18 21:29:14 +0000932} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933
934// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000935let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000936def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000937 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000938let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000939def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000940 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000941let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000942def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000943 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000944let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000945let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000946def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000947 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000948let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000949def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000950 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000951let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000952def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000953 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000954}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
956// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000957let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000958def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000959 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000960let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000961def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000962 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000963let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000964def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000965 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000966let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000967let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000968def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000969 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000970let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000971def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000972 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000973let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000974def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000975 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000976}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977
978//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000979// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980//
981let isTwoAddress = 1 in {
982
983// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000984let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000985let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000987 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000990 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000993 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000994 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000996 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000999 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001002 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001005 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001006 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001008 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001011 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001014 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001017 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001020 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001023 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001026 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001029 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001030 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001032 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001035 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001038 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001041 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001044 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001047 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001050 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001053 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001054 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001056 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001059 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001060 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001062 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001065 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001068 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001071 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001074 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001077 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001080 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001083 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001084 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001086 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001089 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001092 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001095 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001098 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001101 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001104 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001107 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001108 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001110 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001113 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001114 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001116 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001119 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001122 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001125 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001126 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001128 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001131 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001134 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001137 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001138 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001140 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001143 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001146 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001149 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001152 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001154def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1155 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1156 "cmovo\t{$src2, $dst|$dst, $src2}",
1157 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1158 X86_COND_O, EFLAGS))]>,
1159 TB, OpSize;
1160def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1161 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1162 "cmovo\t{$src2, $dst|$dst, $src2}",
1163 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1164 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001165 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001166def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1167 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1168 "cmovno\t{$src2, $dst|$dst, $src2}",
1169 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1170 X86_COND_NO, EFLAGS))]>,
1171 TB, OpSize;
1172def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1173 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1174 "cmovno\t{$src2, $dst|$dst, $src2}",
1175 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1176 X86_COND_NO, EFLAGS))]>,
1177 TB;
1178} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001179
1180def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1181 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1182 "cmovb\t{$src2, $dst|$dst, $src2}",
1183 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1184 X86_COND_B, EFLAGS))]>,
1185 TB, OpSize;
1186def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1187 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1188 "cmovb\t{$src2, $dst|$dst, $src2}",
1189 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1190 X86_COND_B, EFLAGS))]>,
1191 TB;
1192def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1193 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1194 "cmovae\t{$src2, $dst|$dst, $src2}",
1195 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1196 X86_COND_AE, EFLAGS))]>,
1197 TB, OpSize;
1198def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1199 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1200 "cmovae\t{$src2, $dst|$dst, $src2}",
1201 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1202 X86_COND_AE, EFLAGS))]>,
1203 TB;
1204def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1205 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1206 "cmove\t{$src2, $dst|$dst, $src2}",
1207 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1208 X86_COND_E, EFLAGS))]>,
1209 TB, OpSize;
1210def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1211 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1212 "cmove\t{$src2, $dst|$dst, $src2}",
1213 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1214 X86_COND_E, EFLAGS))]>,
1215 TB;
1216def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1217 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1218 "cmovne\t{$src2, $dst|$dst, $src2}",
1219 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1220 X86_COND_NE, EFLAGS))]>,
1221 TB, OpSize;
1222def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1223 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1224 "cmovne\t{$src2, $dst|$dst, $src2}",
1225 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1226 X86_COND_NE, EFLAGS))]>,
1227 TB;
1228def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1229 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1230 "cmovbe\t{$src2, $dst|$dst, $src2}",
1231 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1232 X86_COND_BE, EFLAGS))]>,
1233 TB, OpSize;
1234def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1235 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1236 "cmovbe\t{$src2, $dst|$dst, $src2}",
1237 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1238 X86_COND_BE, EFLAGS))]>,
1239 TB;
1240def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1241 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1242 "cmova\t{$src2, $dst|$dst, $src2}",
1243 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1244 X86_COND_A, EFLAGS))]>,
1245 TB, OpSize;
1246def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1247 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1248 "cmova\t{$src2, $dst|$dst, $src2}",
1249 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1250 X86_COND_A, EFLAGS))]>,
1251 TB;
1252def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1253 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1254 "cmovl\t{$src2, $dst|$dst, $src2}",
1255 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1256 X86_COND_L, EFLAGS))]>,
1257 TB, OpSize;
1258def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1259 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1260 "cmovl\t{$src2, $dst|$dst, $src2}",
1261 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1262 X86_COND_L, EFLAGS))]>,
1263 TB;
1264def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1265 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1266 "cmovge\t{$src2, $dst|$dst, $src2}",
1267 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1268 X86_COND_GE, EFLAGS))]>,
1269 TB, OpSize;
1270def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1271 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1272 "cmovge\t{$src2, $dst|$dst, $src2}",
1273 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1274 X86_COND_GE, EFLAGS))]>,
1275 TB;
1276def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1277 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1278 "cmovle\t{$src2, $dst|$dst, $src2}",
1279 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1280 X86_COND_LE, EFLAGS))]>,
1281 TB, OpSize;
1282def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1283 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1284 "cmovle\t{$src2, $dst|$dst, $src2}",
1285 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1286 X86_COND_LE, EFLAGS))]>,
1287 TB;
1288def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1289 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1290 "cmovg\t{$src2, $dst|$dst, $src2}",
1291 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1292 X86_COND_G, EFLAGS))]>,
1293 TB, OpSize;
1294def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1295 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1296 "cmovg\t{$src2, $dst|$dst, $src2}",
1297 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1298 X86_COND_G, EFLAGS))]>,
1299 TB;
1300def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1301 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1302 "cmovs\t{$src2, $dst|$dst, $src2}",
1303 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1304 X86_COND_S, EFLAGS))]>,
1305 TB, OpSize;
1306def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1307 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1308 "cmovs\t{$src2, $dst|$dst, $src2}",
1309 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1310 X86_COND_S, EFLAGS))]>,
1311 TB;
1312def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1313 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1314 "cmovns\t{$src2, $dst|$dst, $src2}",
1315 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1316 X86_COND_NS, EFLAGS))]>,
1317 TB, OpSize;
1318def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1319 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1320 "cmovns\t{$src2, $dst|$dst, $src2}",
1321 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1322 X86_COND_NS, EFLAGS))]>,
1323 TB;
1324def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1325 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1326 "cmovp\t{$src2, $dst|$dst, $src2}",
1327 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1328 X86_COND_P, EFLAGS))]>,
1329 TB, OpSize;
1330def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1331 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1332 "cmovp\t{$src2, $dst|$dst, $src2}",
1333 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1334 X86_COND_P, EFLAGS))]>,
1335 TB;
1336def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1337 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1338 "cmovnp\t{$src2, $dst|$dst, $src2}",
1339 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1340 X86_COND_NP, EFLAGS))]>,
1341 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001342def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1343 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1344 "cmovnp\t{$src2, $dst|$dst, $src2}",
1345 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1346 X86_COND_NP, EFLAGS))]>,
1347 TB;
1348def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1349 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1350 "cmovo\t{$src2, $dst|$dst, $src2}",
1351 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1352 X86_COND_O, EFLAGS))]>,
1353 TB, OpSize;
1354def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1355 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1356 "cmovo\t{$src2, $dst|$dst, $src2}",
1357 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1358 X86_COND_O, EFLAGS))]>,
1359 TB;
1360def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1361 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1362 "cmovno\t{$src2, $dst|$dst, $src2}",
1363 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1364 X86_COND_NO, EFLAGS))]>,
1365 TB, OpSize;
1366def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1367 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1368 "cmovno\t{$src2, $dst|$dst, $src2}",
1369 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1370 X86_COND_NO, EFLAGS))]>,
1371 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001372} // Uses = [EFLAGS]
1373
1374
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375// unary instructions
1376let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001377let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001378def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001379 [(set GR8:$dst, (ineg GR8:$src)),
1380 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001381def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001382 [(set GR16:$dst, (ineg GR16:$src)),
1383 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001384def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001385 [(set GR32:$dst, (ineg GR32:$src)),
1386 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001388 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001389 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1390 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001391 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001392 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1393 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001394 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001395 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1396 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397}
Evan Cheng55687072007-09-14 21:48:26 +00001398} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399
Evan Chengc6cee682009-01-21 02:09:05 +00001400// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1401let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001402def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001404def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001406def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001408}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001409let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001410 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001412 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001414 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1416}
1417} // CodeSize
1418
1419// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001420let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001422def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001423 [(set GR8:$dst, (add GR8:$src, 1)),
1424 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001426def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001427 [(set GR16:$dst, (add GR16:$src, 1)),
1428 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001430def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001431 [(set GR32:$dst, (add GR32:$src, 1)),
1432 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433}
1434let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001435 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001436 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1437 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001438 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001439 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1440 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001441 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001442 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001443 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1444 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001445 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446}
1447
1448let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001449def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001450 [(set GR8:$dst, (add GR8:$src, -1)),
1451 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001453def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001454 [(set GR16:$dst, (add GR16:$src, -1)),
1455 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001457def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001458 [(set GR32:$dst, (add GR32:$src, -1)),
1459 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460}
1461
1462let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001463 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001464 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1465 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001466 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001467 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1468 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001469 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001470 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001471 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1472 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001473 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474}
Evan Cheng55687072007-09-14 21:48:26 +00001475} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476
1477// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001478let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1480def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001481 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001482 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001483 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1484 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001486 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001488 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1489 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001491 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001492 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001493 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1494 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495}
1496
1497def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001498 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001500 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001501 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001503 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001504 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001505 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001506 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001508 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001509 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001510 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001511 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512
1513def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001514 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001516 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1517 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001519 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001520 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001521 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1522 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001524 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001526 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1527 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001529 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001530 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001531 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1532 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 OpSize;
1534def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001535 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001536 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001537 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1538 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539
1540let isTwoAddress = 0 in {
1541 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001542 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001543 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001544 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1545 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001547 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001548 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001549 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1550 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551 OpSize;
1552 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001553 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001554 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001555 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1556 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001558 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001559 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001560 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1561 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001563 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001564 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001565 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1566 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 OpSize;
1568 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001569 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001570 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001571 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1572 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001574 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001575 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001576 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1577 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 OpSize;
1579 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001580 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001581 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001582 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1583 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584}
1585
1586
1587let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001588def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001590 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1591 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001592def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001593 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001594 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1595 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001596def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001597 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001598 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1599 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001600}
Evan Chengb783fa32007-07-19 01:14:50 +00001601def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001603 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1604 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001605def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001607 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1608 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001609def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001610 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001611 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1612 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613
Evan Chengb783fa32007-07-19 01:14:50 +00001614def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001616 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1617 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001618def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001620 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1621 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001622def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001624 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1625 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626
Evan Chengb783fa32007-07-19 01:14:50 +00001627def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001629 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1630 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001631def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001633 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1634 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001638 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1639 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001640 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001642 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1643 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001644 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001646 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1647 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001648 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001650 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1651 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001652 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001653 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001654 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1655 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001657 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001659 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1660 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001661 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001662 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001663 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1664 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001666 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001667 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001668 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1669 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001670} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671
1672
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001673let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001674 def XOR8rr : I<0x30, MRMDestReg,
1675 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1676 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001677 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1678 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001679 def XOR16rr : I<0x31, MRMDestReg,
1680 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1681 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001682 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1683 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001684 def XOR32rr : I<0x31, MRMDestReg,
1685 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1686 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001687 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1688 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001689} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690
1691def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001692 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001694 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1695 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001697 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001699 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1700 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001701 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001703 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001705 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1706 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001708def XOR8ri : Ii8<0x80, MRM6r,
1709 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1710 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001711 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1712 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001713def XOR16ri : Ii16<0x81, MRM6r,
1714 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1715 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001716 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1717 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001718def XOR32ri : Ii32<0x81, MRM6r,
1719 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1720 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001721 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1722 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001723def XOR16ri8 : Ii8<0x83, MRM6r,
1724 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1725 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001726 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1727 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001728 OpSize;
1729def XOR32ri8 : Ii8<0x83, MRM6r,
1730 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1731 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001732 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1733 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001734
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735let isTwoAddress = 0 in {
1736 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001737 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001738 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001739 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1740 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001742 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001744 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1745 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 OpSize;
1747 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001748 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001749 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001750 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1751 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001753 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001755 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1756 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001758 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001760 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1761 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 OpSize;
1763 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001764 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001765 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001766 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1767 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001771 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1772 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773 OpSize;
1774 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001775 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001777 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1778 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001779} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001780} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781
1782// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001783let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001784let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001785def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001786 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001787 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001788def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001789 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001790 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001791def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001792 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001793 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001794} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795
Evan Chengb783fa32007-07-19 01:14:50 +00001796def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001798 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1799let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001800def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001801 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001803def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001806// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1807// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001808} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809
1810let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001811 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001812 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001813 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001814 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001815 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001816 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001817 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001818 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001819 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001820 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1821 }
Evan Chengb783fa32007-07-19 01:14:50 +00001822 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001823 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001825 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1828 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001829 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001830 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001831 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1832
1833 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001834 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001835 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001837 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001838 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1840 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001841 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001842 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1844}
1845
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001846let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001847def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001848 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001849 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001850def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001851 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001852 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001853def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001854 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001855 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1856}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857
Evan Chengb783fa32007-07-19 01:14:50 +00001858def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001861def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001864def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1867
1868// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001869def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001872def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001873 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001875def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001876 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1878
1879let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001880 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001881 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001882 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001883 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001884 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001885 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001887 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001888 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001889 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001890 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1891 }
Evan Chengb783fa32007-07-19 01:14:50 +00001892 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001893 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001895 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001896 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1898 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001899 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001900 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1902
1903 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001904 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001905 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001907 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001908 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001910 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001911 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1913}
1914
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001915let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001916def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001917 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001918 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001919def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001920 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001921 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001922def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001923 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001924 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1925}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001926
Evan Chengb783fa32007-07-19 01:14:50 +00001927def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001928 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001930def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1933 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001934def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1937
1938// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001939def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001942def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001943 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001945def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001946 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001947 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1948
1949let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001950 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001951 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001952 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001953 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001954 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001955 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001956 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001957 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001958 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001959 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1960 }
Evan Chengb783fa32007-07-19 01:14:50 +00001961 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001962 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001964 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001965 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1967 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001968 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001969 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1971
1972 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001973 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001976 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1979 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001980 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1983}
1984
1985// Rotate instructions
1986// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001987let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001988def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001989 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001990 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001991def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001992 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001993 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001994def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001995 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001996 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1997}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998
Evan Chengb783fa32007-07-19 01:14:50 +00001999def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002000 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002002def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002003 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002005def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002006 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2008
2009// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002010def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002011 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002013def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002014 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002016def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002017 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2019
2020let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002021 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002022 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002023 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002024 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002025 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002026 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002027 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002028 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002029 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002030 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2031 }
Evan Chengb783fa32007-07-19 01:14:50 +00002032 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002033 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002035 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2038 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002039 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002040 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2042
2043 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002044 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002045 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002047 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2050 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002051 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002052 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2054}
2055
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002056let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002057def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002058 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002059 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002060def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002061 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002062 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002063def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002064 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002065 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2066}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067
Evan Chengb783fa32007-07-19 01:14:50 +00002068def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002069 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002071def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002074def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002075 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2077
2078// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002079def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002082def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002085def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002086 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2088
2089let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002090 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002091 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002092 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002093 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002094 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002095 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002096 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002097 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002098 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002099 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2100 }
Evan Chengb783fa32007-07-19 01:14:50 +00002101 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002102 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002104 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2107 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002108 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002109 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2111
2112 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002113 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002116 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2119 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002120 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002121 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2123}
2124
2125
2126
2127// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002128let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002129def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002130 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002131 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002132def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002133 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002134 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002135def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002136 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002138 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002139def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002140 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002142 TB, OpSize;
2143}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144
2145let isCommutable = 1 in { // These instructions commute to each other.
2146def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002147 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002148 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2150 (i8 imm:$src3)))]>,
2151 TB;
2152def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002153 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002154 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2156 (i8 imm:$src3)))]>,
2157 TB;
2158def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002159 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002160 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2162 (i8 imm:$src3)))]>,
2163 TB, OpSize;
2164def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002165 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2168 (i8 imm:$src3)))]>,
2169 TB, OpSize;
2170}
2171
2172let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002173 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002174 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002175 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002177 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002178 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002179 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002181 addr:$dst)]>, TB;
2182 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002184 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002185 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2187 (i8 imm:$src3)), addr:$dst)]>,
2188 TB;
2189 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002190 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2193 (i8 imm:$src3)), addr:$dst)]>,
2194 TB;
2195
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002196 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002197 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002198 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002200 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002201 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002202 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002204 addr:$dst)]>, TB, OpSize;
2205 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002207 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002208 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2210 (i8 imm:$src3)), addr:$dst)]>,
2211 TB, OpSize;
2212 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002213 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2216 (i8 imm:$src3)), addr:$dst)]>,
2217 TB, OpSize;
2218}
Evan Cheng55687072007-09-14 21:48:26 +00002219} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220
2221
2222// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002223let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002225// Register-Register Addition
2226def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2227 (ins GR8 :$src1, GR8 :$src2),
2228 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002229 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002230 (implicit EFLAGS)]>;
2231
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002233// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002234def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2235 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002237 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2238 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002239def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2240 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002242 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2243 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244} // end isConvertibleToThreeAddress
2245} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002246
2247// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002248def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2249 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002251 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2252 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002253def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2254 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002256 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2257 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002258def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2259 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002261 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2262 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263
Bill Wendlingae034ed2008-12-12 00:56:36 +00002264// Register-Integer Addition
2265def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2266 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002267 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2268 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002269
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002271// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002272def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2273 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002274 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002275 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2276 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002277def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2278 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002280 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2281 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002282def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2283 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002285 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2286 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002287def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2288 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002290 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2291 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292}
2293
2294let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002295 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002296 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002298 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2299 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002302 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2303 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002304 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002306 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2307 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002310 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2311 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002314 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2315 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002316 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002318 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2319 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002320 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002322 [(store (add (load addr:$dst), i16immSExt8:$src2),
2323 addr:$dst),
2324 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002325 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002327 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002328 addr:$dst),
2329 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330}
2331
Evan Cheng259471d2007-10-05 17:59:57 +00002332let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002334def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002335 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002336 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002337def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2338 (ins GR16:$src1, GR16:$src2),
2339 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002340 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002341def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2342 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002343 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002344 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002346def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2347 (ins GR8:$src1, i8mem:$src2),
2348 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002349 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002350def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2351 (ins GR16:$src1, i16mem:$src2),
2352 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002353 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002354 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002355def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2356 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002357 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002358 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2359def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002360 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002361 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002362def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2363 (ins GR16:$src1, i16imm:$src2),
2364 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002365 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002366def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2367 (ins GR16:$src1, i16i8imm:$src2),
2368 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002369 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2370 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002371def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2372 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002373 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002374 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002375def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2376 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002377 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002378 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002379
2380let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002381 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002382 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002383 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2384 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002385 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002386 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2387 OpSize;
2388 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002389 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002390 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2391 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002392 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002393 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2394 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002395 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002396 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2397 OpSize;
2398 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002399 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002400 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2401 OpSize;
2402 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002403 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002404 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2405 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002406 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002407 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2408}
Evan Cheng259471d2007-10-05 17:59:57 +00002409} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002410
Bill Wendlingae034ed2008-12-12 00:56:36 +00002411// Register-Register Subtraction
2412def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2413 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002414 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2415 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002416def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2417 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002418 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2419 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002420def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2421 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002422 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2423 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002424
2425// Register-Memory Subtraction
2426def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2427 (ins GR8 :$src1, i8mem :$src2),
2428 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002429 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2430 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002431def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2432 (ins GR16:$src1, i16mem:$src2),
2433 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002434 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2435 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002436def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2437 (ins GR32:$src1, i32mem:$src2),
2438 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002439 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2440 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002441
2442// Register-Integer Subtraction
2443def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2444 (ins GR8:$src1, i8imm:$src2),
2445 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002446 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2447 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002448def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2449 (ins GR16:$src1, i16imm:$src2),
2450 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002451 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2452 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002453def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2454 (ins GR32:$src1, i32imm:$src2),
2455 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002456 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2457 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002458def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2459 (ins GR16:$src1, i16i8imm:$src2),
2460 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002461 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2462 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002463def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2464 (ins GR32:$src1, i32i8imm:$src2),
2465 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002466 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2467 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002468
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002470 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002471 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002473 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2474 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002475 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002477 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2478 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002479 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002481 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2482 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002483
2484 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002485 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002487 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2488 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002489 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002491 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2492 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002493 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002495 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2496 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002497 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002499 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002500 addr:$dst),
2501 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002502 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002504 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002505 addr:$dst),
2506 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507}
2508
Evan Cheng259471d2007-10-05 17:59:57 +00002509let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002510def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2511 (ins GR8:$src1, GR8:$src2),
2512 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002513 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002514def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2515 (ins GR16:$src1, GR16:$src2),
2516 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002517 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002518def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2519 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002520 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002521 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522
2523let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002524 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2525 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002526 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002527 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2528 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002529 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002530 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002531 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002532 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002533 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002534 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002535 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002536 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002537 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2538 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002539 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002540 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002541 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2542 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002543 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002544 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002545 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002546 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002547 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002548 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002549 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002550 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002551}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002552def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2553 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002554 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002555def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2556 (ins GR16:$src1, i16mem:$src2),
2557 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002558 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002559 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002560def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2561 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002562 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002563 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002564def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2565 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002566 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002567def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2568 (ins GR16:$src1, i16imm:$src2),
2569 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002570 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002571def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2572 (ins GR16:$src1, i16i8imm:$src2),
2573 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002574 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2575 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002576def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2577 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002578 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002579 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002580def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2581 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002582 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002583 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002584} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002585} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002586
Evan Cheng55687072007-09-14 21:48:26 +00002587let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002589// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002590def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002591 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002592 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2593 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002594def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002595 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002596 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2597 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002599
Bill Wendlingf5399032008-12-12 21:15:41 +00002600// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002601def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2602 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002603 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002604 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2605 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002606def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002607 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002608 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2609 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002610} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611} // end Two Address instructions
2612
2613// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002614let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002615// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002616def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002617 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002618 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002619 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2620 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002622 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002623 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002624 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2625 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002626def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002627 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002628 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002629 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2630 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002631def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002632 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002633 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002634 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2635 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636
Bill Wendlingf5399032008-12-12 21:15:41 +00002637// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002639 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002640 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002641 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2642 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002644 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002645 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002646 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2647 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002649 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002650 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002651 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002652 i16immSExt8:$src2)),
2653 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002654def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002655 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002656 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002657 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002658 i32immSExt8:$src2)),
2659 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002660} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002661
2662//===----------------------------------------------------------------------===//
2663// Test instructions are just like AND, except they don't generate a result.
2664//
Evan Cheng950aac02007-09-25 01:57:46 +00002665let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002666let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002667def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002668 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002669 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002670 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002671def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002672 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002673 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002674 (implicit EFLAGS)]>,
2675 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002676def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002677 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002678 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002679 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002680}
2681
Evan Chengb783fa32007-07-19 01:14:50 +00002682def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002683 "test{b}\t{$src2, $src1|$src1, $src2}",
2684 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2685 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002686def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002687 "test{w}\t{$src2, $src1|$src1, $src2}",
2688 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2689 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002690def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002691 "test{l}\t{$src2, $src1|$src1, $src2}",
2692 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2693 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002694
2695def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002696 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002697 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002698 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002699 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002701 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002702 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002703 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002704 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002705def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002706 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002707 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002708 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002709 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710
Evan Cheng621216e2007-09-29 00:00:36 +00002711def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002712 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002713 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002714 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2715 (implicit EFLAGS)]>;
2716def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002717 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002718 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002719 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2720 (implicit EFLAGS)]>, OpSize;
2721def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002722 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002723 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002724 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002725 (implicit EFLAGS)]>;
2726} // Defs = [EFLAGS]
2727
2728
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002730let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002731def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002732let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002733def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002734
Evan Cheng950aac02007-09-25 01:57:46 +00002735let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002736def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002737 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002738 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002739 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740 TB; // GR8 = ==
2741def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002742 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002743 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002744 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002745 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002746
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002748 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002749 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002750 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751 TB; // GR8 = !=
2752def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002753 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002754 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002755 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002757
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002758def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002759 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002760 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002761 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002762 TB; // GR8 = < signed
2763def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002764 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002765 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002766 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002768
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002770 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002771 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002772 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002773 TB; // GR8 = >= signed
2774def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002775 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002776 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002777 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002779
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002780def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002781 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002782 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002783 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784 TB; // GR8 = <= signed
2785def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002786 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002787 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002788 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002790
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002792 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002793 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002794 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002795 TB; // GR8 = > signed
2796def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002797 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002798 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002799 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002800 TB; // [mem8] = > signed
2801
2802def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002803 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002804 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002805 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806 TB; // GR8 = < unsign
2807def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002808 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002809 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002810 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002812
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002814 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002815 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002816 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817 TB; // GR8 = >= unsign
2818def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002819 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002820 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002821 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002823
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002825 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002826 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002827 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828 TB; // GR8 = <= unsign
2829def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002830 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002831 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002832 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002834
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002835def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002836 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002837 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002838 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839 TB; // GR8 = > signed
2840def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002841 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002842 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002843 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844 TB; // [mem8] = > signed
2845
2846def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002847 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002848 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002849 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850 TB; // GR8 = <sign bit>
2851def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002852 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002853 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002854 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855 TB; // [mem8] = <sign bit>
2856def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002857 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002858 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002859 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 TB; // GR8 = !<sign bit>
2861def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002862 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002863 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002864 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002866
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002868 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002869 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002870 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 TB; // GR8 = parity
2872def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002873 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002874 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002875 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 TB; // [mem8] = parity
2877def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002878 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002879 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002880 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881 TB; // GR8 = not parity
2882def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002883 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002884 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002885 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002887
2888def SETOr : I<0x90, MRM0r,
2889 (outs GR8 :$dst), (ins),
2890 "seto\t$dst",
2891 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2892 TB; // GR8 = overflow
2893def SETOm : I<0x90, MRM0m,
2894 (outs), (ins i8mem:$dst),
2895 "seto\t$dst",
2896 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2897 TB; // [mem8] = overflow
2898def SETNOr : I<0x91, MRM0r,
2899 (outs GR8 :$dst), (ins),
2900 "setno\t$dst",
2901 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2902 TB; // GR8 = not overflow
2903def SETNOm : I<0x91, MRM0m,
2904 (outs), (ins i8mem:$dst),
2905 "setno\t$dst",
2906 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2907 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002908} // Uses = [EFLAGS]
2909
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002910
2911// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002912let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002914 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002915 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002916 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002918 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002919 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002920 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002922 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002923 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002924 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002926 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002927 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002928 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2929 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002931 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002932 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002933 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2934 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002935def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002936 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002937 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002938 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2939 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002941 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002942 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002943 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2944 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002945def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002946 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002947 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002948 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2949 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002951 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002952 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002953 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2954 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002956 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002957 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002958 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002959def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002960 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002961 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002962 [(X86cmp GR16:$src1, imm:$src2),
2963 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002965 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002966 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002967 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002969 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002970 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002971 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2972 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002974 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002975 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002976 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2977 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002979 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002980 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002981 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2982 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002984 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002985 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002986 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2987 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002989 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002990 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002991 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2992 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002994 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002995 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002996 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2997 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002998def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002999 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003000 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003001 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003002 (implicit EFLAGS)]>;
3003} // Defs = [EFLAGS]
3004
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003005// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003006// TODO: BTC, BTR, and BTS
3007let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003008def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003009 "bt{w}\t{$src2, $src1|$src1, $src2}",
3010 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003011 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003012def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003013 "bt{l}\t{$src2, $src1|$src1, $src2}",
3014 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003015 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003016
3017// Unlike with the register+register form, the memory+register form of the
3018// bt instruction does not ignore the high bits of the index. From ISel's
3019// perspective, this is pretty bizarre. Disable these instructions for now.
3020//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3021// "bt{w}\t{$src2, $src1|$src1, $src2}",
3022// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3023// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3024//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3025// "bt{l}\t{$src2, $src1|$src1, $src2}",
3026// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3027// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003028
3029def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3030 "bt{w}\t{$src2, $src1|$src1, $src2}",
3031 [(X86bt GR16:$src1, i16immSExt8:$src2),
3032 (implicit EFLAGS)]>, OpSize, TB;
3033def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3034 "bt{l}\t{$src2, $src1|$src1, $src2}",
3035 [(X86bt GR32:$src1, i32immSExt8:$src2),
3036 (implicit EFLAGS)]>, TB;
3037// Note that these instructions don't need FastBTMem because that
3038// only applies when the other operand is in a register. When it's
3039// an immediate, bt is still fast.
3040def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3041 "bt{w}\t{$src2, $src1|$src1, $src2}",
3042 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3043 (implicit EFLAGS)]>, OpSize, TB;
3044def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3045 "bt{l}\t{$src2, $src1|$src1, $src2}",
3046 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3047 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003048} // Defs = [EFLAGS]
3049
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003051// Use movsbl intead of movsbw; we don't care about the high 16 bits
3052// of the register here. This has a smaller encoding and avoids a
3053// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003054def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003055 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3056 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003057def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003058 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3059 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003060def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003061 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003063def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003064 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003066def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003067 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003068 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003069def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003070 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3072
Dan Gohman9203ab42008-07-30 18:09:17 +00003073// Use movzbl intead of movzbw; we don't care about the high 16 bits
3074// of the register here. This has a smaller encoding and avoids a
3075// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003076def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003077 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3078 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003079def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003080 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3081 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003082def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003083 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003085def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003086 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003088def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003089 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003090 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003091def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003092 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3094
Dan Gohman744d4622009-04-13 16:09:41 +00003095// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3096// except that they use GR32_NOREX for the output operand register class
3097// instead of GR32. This allows them to operate on h registers on x86-64.
3098def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3099 (outs GR32_NOREX:$dst), (ins GR8:$src),
3100 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3101 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003102let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003103def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3104 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3105 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3106 []>, TB;
3107
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003108let neverHasSideEffects = 1 in {
3109 let Defs = [AX], Uses = [AL] in
3110 def CBW : I<0x98, RawFrm, (outs), (ins),
3111 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3112 let Defs = [EAX], Uses = [AX] in
3113 def CWDE : I<0x98, RawFrm, (outs), (ins),
3114 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003116 let Defs = [AX,DX], Uses = [AX] in
3117 def CWD : I<0x99, RawFrm, (outs), (ins),
3118 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3119 let Defs = [EAX,EDX], Uses = [EAX] in
3120 def CDQ : I<0x99, RawFrm, (outs), (ins),
3121 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3122}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123
3124//===----------------------------------------------------------------------===//
3125// Alias Instructions
3126//===----------------------------------------------------------------------===//
3127
3128// Alias instructions that map movr0 to xor.
3129// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003130let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003131def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003132 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003133 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003134// Use xorl instead of xorw since we don't care about the high 16 bits,
3135// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003136def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003137 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3138 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003139def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003140 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003142}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144//===----------------------------------------------------------------------===//
3145// Thread Local Storage Instructions
3146//
3147
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003148// All calls clobber the non-callee saved registers. ESP is marked as
3149// a use to prevent stack-pointer assignments that appear immediately
3150// before calls from potentially appearing dead.
3151let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3152 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3153 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3154 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003155 Uses = [ESP] in
3156def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3157 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003158 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003159 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003160 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161
sampo9cc09a32009-01-26 01:24:32 +00003162let AddedComplexity = 5 in
3163def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3164 "movl\t%gs:$src, $dst",
3165 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3166
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003167let AddedComplexity = 5 in
3168def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3169 "movl\t%fs:$src, $dst",
3170 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3171
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003172//===----------------------------------------------------------------------===//
3173// DWARF Pseudo Instructions
3174//
3175
Evan Chengb783fa32007-07-19 01:14:50 +00003176def DWARF_LOC : I<0, Pseudo, (outs),
3177 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003178 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3180 (i32 imm:$file))]>;
3181
3182//===----------------------------------------------------------------------===//
3183// EH Pseudo Instructions
3184//
3185let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003186 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003187def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003188 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189 [(X86ehret GR32:$addr)]>;
3190
3191}
3192
3193//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003194// Atomic support
3195//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003196
Evan Cheng3e171562008-04-19 01:20:30 +00003197// Atomic swap. These are just normal xchg instructions. But since a memory
3198// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003199let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003200def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3201 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3202 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3203def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3204 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3205 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3206 OpSize;
3207def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3208 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3209 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3210}
3211
Evan Chengd49dbb82008-04-18 20:55:36 +00003212// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003213let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003214def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003215 "lock\n\t"
3216 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003217 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003218}
Dale Johannesenf160d802008-10-02 18:53:47 +00003219let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003220def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003221 "lock\n\t"
3222 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003223 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3224}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003225
3226let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003227def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003228 "lock\n\t"
3229 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003230 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003231}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003232let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003233def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003234 "lock\n\t"
3235 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003236 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003237}
3238
Evan Chengd49dbb82008-04-18 20:55:36 +00003239// Atomic exchange and add
3240let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3241def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003242 "lock\n\t"
3243 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003244 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003245 TB, LOCK;
3246def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003247 "lock\n\t"
3248 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003249 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003250 TB, OpSize, LOCK;
3251def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003252 "lock\n\t"
3253 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003254 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003255 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003256}
3257
Evan Chengb723fb52009-07-30 08:33:02 +00003258// Optimized codegen when the non-memory output is not used.
3259// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3260def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3261 "lock\n\t"
3262 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3263def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3264 "lock\n\t"
3265 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3266def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3267 "lock\n\t"
3268 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3269def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3270 "lock\n\t"
3271 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3272def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3273 "lock\n\t"
3274 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3275def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3276 "lock\n\t"
3277 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3278def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3279 "lock\n\t"
3280 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3281def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3282 "lock\n\t"
3283 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3284
3285def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3286 "lock\n\t"
3287 "inc{b}\t$dst", []>, LOCK;
3288def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3289 "lock\n\t"
3290 "inc{w}\t$dst", []>, OpSize, LOCK;
3291def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3292 "lock\n\t"
3293 "inc{l}\t$dst", []>, LOCK;
3294
3295def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3296 "lock\n\t"
3297 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3298def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3299 "lock\n\t"
3300 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3301def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3302 "lock\n\t"
3303 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3304def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3305 "lock\n\t"
3306 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3307def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3308 "lock\n\t"
3309 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3310def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3311 "lock\n\t"
3312 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3313def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3314 "lock\n\t"
3315 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3316def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3317 "lock\n\t"
3318 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3319
3320def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3321 "lock\n\t"
3322 "dec{b}\t$dst", []>, LOCK;
3323def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3324 "lock\n\t"
3325 "dec{w}\t$dst", []>, OpSize, LOCK;
3326def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3327 "lock\n\t"
3328 "dec{l}\t$dst", []>, LOCK;
3329
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003330// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003331let Constraints = "$val = $dst", Defs = [EFLAGS],
3332 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003333def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003334 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003335 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003336def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003337 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003338 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003339def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003340 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003341 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003342def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003343 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003344 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003345def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003346 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003347 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003348def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003349 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003350 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003351def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003352 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003353 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003354def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003355 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003356 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003357
3358def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003359 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003360 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003361def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003362 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003363 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003364def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003365 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003366 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003367def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003368 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003369 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003370def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003371 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003372 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003373def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003374 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003375 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003376def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003377 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003378 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003379def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003380 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003381 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003382
3383def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003384 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003385 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003386def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003387 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003388 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003389def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003390 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003391 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003392def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003393 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003394 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003395}
3396
Dale Johannesenf160d802008-10-02 18:53:47 +00003397let Constraints = "$val1 = $dst1, $val2 = $dst2",
3398 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3399 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003400 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003401 usesCustomDAGSchedInserter = 1 in {
3402def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3403 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003404 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003405def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3406 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003407 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003408def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3409 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003410 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003411def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3412 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003413 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003414def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3415 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003416 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003417def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3418 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003419 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003420def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3421 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003422 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003423}
3424
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003425//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426// Non-Instruction Patterns
3427//===----------------------------------------------------------------------===//
3428
Bill Wendlingfef06052008-09-16 21:48:12 +00003429// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003430def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3431def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003432def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003433def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3434def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3435
3436def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3437 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3438def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3439 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3440def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3441 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3442def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3443 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3444
3445def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3446 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3447def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3448 (MOV32mi addr:$dst, texternalsym:$src)>;
3449
3450// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003451// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003452def : Pat<(X86tcret GR32:$dst, imm:$off),
3453 (TCRETURNri GR32:$dst, imm:$off)>;
3454
3455def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3456 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3457
3458def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3459 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460
Dan Gohmance5dbff2009-08-02 16:10:01 +00003461// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003462def : Pat<(X86call (i32 tglobaladdr:$dst)),
3463 (CALLpcrel32 tglobaladdr:$dst)>;
3464def : Pat<(X86call (i32 texternalsym:$dst)),
3465 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003466def : Pat<(X86call (i32 imm:$dst)),
3467 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003468
3469// X86 specific add which produces a flag.
3470def : Pat<(addc GR32:$src1, GR32:$src2),
3471 (ADD32rr GR32:$src1, GR32:$src2)>;
3472def : Pat<(addc GR32:$src1, (load addr:$src2)),
3473 (ADD32rm GR32:$src1, addr:$src2)>;
3474def : Pat<(addc GR32:$src1, imm:$src2),
3475 (ADD32ri GR32:$src1, imm:$src2)>;
3476def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3477 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3478
3479def : Pat<(subc GR32:$src1, GR32:$src2),
3480 (SUB32rr GR32:$src1, GR32:$src2)>;
3481def : Pat<(subc GR32:$src1, (load addr:$src2)),
3482 (SUB32rm GR32:$src1, addr:$src2)>;
3483def : Pat<(subc GR32:$src1, imm:$src2),
3484 (SUB32ri GR32:$src1, imm:$src2)>;
3485def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3486 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3487
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003488// Comparisons.
3489
3490// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003491def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003492 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003493def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003494 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003495def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003496 (TEST32rr GR32:$src1, GR32:$src1)>;
3497
Dan Gohman0a3c5222009-01-07 01:00:24 +00003498// Conditional moves with folded loads with operands swapped and conditions
3499// inverted.
3500def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3501 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3502def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3503 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3504def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3505 (CMOVB16rm GR16:$src2, addr:$src1)>;
3506def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3507 (CMOVB32rm GR32:$src2, addr:$src1)>;
3508def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3509 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3510def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3511 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3512def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3513 (CMOVE16rm GR16:$src2, addr:$src1)>;
3514def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3515 (CMOVE32rm GR32:$src2, addr:$src1)>;
3516def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3517 (CMOVA16rm GR16:$src2, addr:$src1)>;
3518def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3519 (CMOVA32rm GR32:$src2, addr:$src1)>;
3520def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3521 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3522def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3523 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3524def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3525 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3526def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3527 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3528def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3529 (CMOVL16rm GR16:$src2, addr:$src1)>;
3530def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3531 (CMOVL32rm GR32:$src2, addr:$src1)>;
3532def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3533 (CMOVG16rm GR16:$src2, addr:$src1)>;
3534def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3535 (CMOVG32rm GR32:$src2, addr:$src1)>;
3536def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3537 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3538def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3539 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3540def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3541 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3542def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3543 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3544def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3545 (CMOVP16rm GR16:$src2, addr:$src1)>;
3546def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3547 (CMOVP32rm GR32:$src2, addr:$src1)>;
3548def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3549 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3550def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3551 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3552def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3553 (CMOVS16rm GR16:$src2, addr:$src1)>;
3554def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3555 (CMOVS32rm GR32:$src2, addr:$src1)>;
3556def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3557 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3558def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3559 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3560def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3561 (CMOVO16rm GR16:$src2, addr:$src1)>;
3562def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3563 (CMOVO32rm GR32:$src2, addr:$src1)>;
3564
Duncan Sands082524c2008-01-23 20:39:46 +00003565// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003566def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3567def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3568def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3569
3570// extload bool -> extload byte
3571def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003572def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3573 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003574def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003575def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3576 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003577def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3578def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3579
Dan Gohmandd612bb2008-08-20 21:27:32 +00003580// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003581def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3582 Requires<[In32BitMode]>;
3583def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3584 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003585def : Pat<(i32 (anyext GR16:$src)),
3586 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003587
Evan Chengf2abee72007-12-13 00:43:27 +00003588// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003589def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3590 (MOVZX32rm8 addr:$src)>;
3591def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3592 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003593
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003594//===----------------------------------------------------------------------===//
3595// Some peepholes
3596//===----------------------------------------------------------------------===//
3597
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003598// Odd encoding trick: -128 fits into an 8-bit immediate field while
3599// +128 doesn't, so in this special case use a sub instead of an add.
3600def : Pat<(add GR16:$src1, 128),
3601 (SUB16ri8 GR16:$src1, -128)>;
3602def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3603 (SUB16mi8 addr:$dst, -128)>;
3604def : Pat<(add GR32:$src1, 128),
3605 (SUB32ri8 GR32:$src1, -128)>;
3606def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3607 (SUB32mi8 addr:$dst, -128)>;
3608
Dan Gohman9203ab42008-07-30 18:09:17 +00003609// r & (2^16-1) ==> movz
3610def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003611 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003612// r & (2^8-1) ==> movz
3613def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003614 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003615 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003616 Requires<[In32BitMode]>;
3617// r & (2^8-1) ==> movz
3618def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003619 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003620 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003621 Requires<[In32BitMode]>;
3622
3623// sext_inreg patterns
3624def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003625 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003626def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003627 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003628 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003629 Requires<[In32BitMode]>;
3630def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003631 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003632 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003633 Requires<[In32BitMode]>;
3634
3635// trunc patterns
3636def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003637 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003638def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003639 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003640 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003641 Requires<[In32BitMode]>;
3642def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003643 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003644 x86_subreg_8bit)>,
3645 Requires<[In32BitMode]>;
3646
3647// h-register tricks
3648def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003649 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003650 x86_subreg_8bit_hi)>,
3651 Requires<[In32BitMode]>;
3652def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003653 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003654 x86_subreg_8bit_hi)>,
3655 Requires<[In32BitMode]>;
3656def : Pat<(srl_su GR16:$src, (i8 8)),
3657 (EXTRACT_SUBREG
3658 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003659 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003660 x86_subreg_8bit_hi)),
3661 x86_subreg_16bit)>,
3662 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003663def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3664 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3665 x86_subreg_8bit_hi))>,
3666 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003667def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003668 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003669 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003670 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003671
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003672// (shl x, 1) ==> (add x, x)
3673def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3674def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3675def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3676
Evan Cheng76a64c72008-08-30 02:03:58 +00003677// (shl x (and y, 31)) ==> (shl x, y)
3678def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3679 (SHL8rCL GR8:$src1)>;
3680def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3681 (SHL16rCL GR16:$src1)>;
3682def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3683 (SHL32rCL GR32:$src1)>;
3684def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3685 (SHL8mCL addr:$dst)>;
3686def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3687 (SHL16mCL addr:$dst)>;
3688def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3689 (SHL32mCL addr:$dst)>;
3690
3691def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3692 (SHR8rCL GR8:$src1)>;
3693def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3694 (SHR16rCL GR16:$src1)>;
3695def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3696 (SHR32rCL GR32:$src1)>;
3697def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHR8mCL addr:$dst)>;
3699def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3700 (SHR16mCL addr:$dst)>;
3701def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3702 (SHR32mCL addr:$dst)>;
3703
3704def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3705 (SAR8rCL GR8:$src1)>;
3706def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3707 (SAR16rCL GR16:$src1)>;
3708def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3709 (SAR32rCL GR32:$src1)>;
3710def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SAR8mCL addr:$dst)>;
3712def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3713 (SAR16mCL addr:$dst)>;
3714def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3715 (SAR32mCL addr:$dst)>;
3716
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003717// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3718def : Pat<(or (srl GR32:$src1, CL:$amt),
3719 (shl GR32:$src2, (sub 32, CL:$amt))),
3720 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3721
3722def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3723 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3724 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3725
Dan Gohman921581d2008-10-17 01:23:35 +00003726def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3727 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3728 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3729
3730def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3731 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3732 addr:$dst),
3733 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3734
3735def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3736 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3737
3738def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3739 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3740 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3741
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003742// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3743def : Pat<(or (shl GR32:$src1, CL:$amt),
3744 (srl GR32:$src2, (sub 32, CL:$amt))),
3745 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3746
3747def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3748 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3749 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3750
Dan Gohman921581d2008-10-17 01:23:35 +00003751def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3752 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3753 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3754
3755def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3756 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3757 addr:$dst),
3758 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3759
3760def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3761 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3762
3763def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3764 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3765 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3766
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003767// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3768def : Pat<(or (srl GR16:$src1, CL:$amt),
3769 (shl GR16:$src2, (sub 16, CL:$amt))),
3770 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3771
3772def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3773 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3774 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3775
Dan Gohman921581d2008-10-17 01:23:35 +00003776def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3777 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3778 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3779
3780def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3781 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3782 addr:$dst),
3783 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3784
3785def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3786 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3787
3788def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3789 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3790 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3791
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003792// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3793def : Pat<(or (shl GR16:$src1, CL:$amt),
3794 (srl GR16:$src2, (sub 16, CL:$amt))),
3795 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3796
3797def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3798 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3799 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3800
Dan Gohman921581d2008-10-17 01:23:35 +00003801def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3802 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3803 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3804
3805def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3806 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3807 addr:$dst),
3808 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3809
3810def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3811 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3812
3813def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3814 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3815 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3816
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003817//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003818// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003819//===----------------------------------------------------------------------===//
3820
Dan Gohman99a12192009-03-04 19:44:21 +00003821// Register-Register Addition with EFLAGS result
3822def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003823 (implicit EFLAGS)),
3824 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003825def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003826 (implicit EFLAGS)),
3827 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003828def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003829 (implicit EFLAGS)),
3830 (ADD32rr GR32:$src1, GR32:$src2)>;
3831
Dan Gohman99a12192009-03-04 19:44:21 +00003832// Register-Memory Addition with EFLAGS result
3833def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003834 (implicit EFLAGS)),
3835 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003836def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003837 (implicit EFLAGS)),
3838 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003839def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003840 (implicit EFLAGS)),
3841 (ADD32rm GR32:$src1, addr:$src2)>;
3842
Dan Gohman99a12192009-03-04 19:44:21 +00003843// Register-Integer Addition with EFLAGS result
3844def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003845 (implicit EFLAGS)),
3846 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003847def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003848 (implicit EFLAGS)),
3849 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003850def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003851 (implicit EFLAGS)),
3852 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003853def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003854 (implicit EFLAGS)),
3855 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003856def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003857 (implicit EFLAGS)),
3858 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3859
Dan Gohman99a12192009-03-04 19:44:21 +00003860// Memory-Register Addition with EFLAGS result
3861def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003862 addr:$dst),
3863 (implicit EFLAGS)),
3864 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003865def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003866 addr:$dst),
3867 (implicit EFLAGS)),
3868 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003869def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003870 addr:$dst),
3871 (implicit EFLAGS)),
3872 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003873
3874// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003875def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003876 addr:$dst),
3877 (implicit EFLAGS)),
3878 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003879def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003880 addr:$dst),
3881 (implicit EFLAGS)),
3882 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003883def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003884 addr:$dst),
3885 (implicit EFLAGS)),
3886 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003887def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003888 addr:$dst),
3889 (implicit EFLAGS)),
3890 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003891def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003892 addr:$dst),
3893 (implicit EFLAGS)),
3894 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3895
Dan Gohman99a12192009-03-04 19:44:21 +00003896// Register-Register Subtraction with EFLAGS result
3897def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003898 (implicit EFLAGS)),
3899 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003900def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003901 (implicit EFLAGS)),
3902 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003903def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003904 (implicit EFLAGS)),
3905 (SUB32rr GR32:$src1, GR32:$src2)>;
3906
Dan Gohman99a12192009-03-04 19:44:21 +00003907// Register-Memory Subtraction with EFLAGS result
3908def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003909 (implicit EFLAGS)),
3910 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003911def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003912 (implicit EFLAGS)),
3913 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003914def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003915 (implicit EFLAGS)),
3916 (SUB32rm GR32:$src1, addr:$src2)>;
3917
Dan Gohman99a12192009-03-04 19:44:21 +00003918// Register-Integer Subtraction with EFLAGS result
3919def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003920 (implicit EFLAGS)),
3921 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003922def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003923 (implicit EFLAGS)),
3924 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003925def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003926 (implicit EFLAGS)),
3927 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003928def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003929 (implicit EFLAGS)),
3930 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003931def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003932 (implicit EFLAGS)),
3933 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3934
Dan Gohman99a12192009-03-04 19:44:21 +00003935// Memory-Register Subtraction with EFLAGS result
3936def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003937 addr:$dst),
3938 (implicit EFLAGS)),
3939 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003940def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003941 addr:$dst),
3942 (implicit EFLAGS)),
3943 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003944def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003945 addr:$dst),
3946 (implicit EFLAGS)),
3947 (SUB32mr addr:$dst, GR32:$src2)>;
3948
Dan Gohman99a12192009-03-04 19:44:21 +00003949// Memory-Integer Subtraction with EFLAGS result
3950def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003951 addr:$dst),
3952 (implicit EFLAGS)),
3953 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003954def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003955 addr:$dst),
3956 (implicit EFLAGS)),
3957 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003958def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003959 addr:$dst),
3960 (implicit EFLAGS)),
3961 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003962def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003963 addr:$dst),
3964 (implicit EFLAGS)),
3965 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003966def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003967 addr:$dst),
3968 (implicit EFLAGS)),
3969 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3970
3971
Dan Gohman99a12192009-03-04 19:44:21 +00003972// Register-Register Signed Integer Multiply with EFLAGS result
3973def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003974 (implicit EFLAGS)),
3975 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003976def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003977 (implicit EFLAGS)),
3978 (IMUL32rr GR32:$src1, GR32:$src2)>;
3979
Dan Gohman99a12192009-03-04 19:44:21 +00003980// Register-Memory Signed Integer Multiply with EFLAGS result
3981def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003982 (implicit EFLAGS)),
3983 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003984def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003985 (implicit EFLAGS)),
3986 (IMUL32rm GR32:$src1, addr:$src2)>;
3987
Dan Gohman99a12192009-03-04 19:44:21 +00003988// Register-Integer Signed Integer Multiply with EFLAGS result
3989def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003990 (implicit EFLAGS)),
3991 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003992def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003993 (implicit EFLAGS)),
3994 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003995def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003996 (implicit EFLAGS)),
3997 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003998def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003999 (implicit EFLAGS)),
4000 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4001
Dan Gohman99a12192009-03-04 19:44:21 +00004002// Memory-Integer Signed Integer Multiply with EFLAGS result
4003def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004004 (implicit EFLAGS)),
4005 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004006def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004007 (implicit EFLAGS)),
4008 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004009def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004010 (implicit EFLAGS)),
4011 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004012def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004013 (implicit EFLAGS)),
4014 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4015
Dan Gohman99a12192009-03-04 19:44:21 +00004016// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004017let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004018def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004019 (implicit EFLAGS)),
4020 (ADD16rr GR16:$src1, GR16:$src1)>;
4021
Dan Gohman99a12192009-03-04 19:44:21 +00004022def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004023 (implicit EFLAGS)),
4024 (ADD32rr GR32:$src1, GR32:$src1)>;
4025}
4026
Dan Gohman99a12192009-03-04 19:44:21 +00004027// INC and DEC with EFLAGS result. Note that these do not set CF.
4028def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4029 (INC8r GR8:$src)>;
4030def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4031 (implicit EFLAGS)),
4032 (INC8m addr:$dst)>;
4033def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4034 (DEC8r GR8:$src)>;
4035def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4036 (implicit EFLAGS)),
4037 (DEC8m addr:$dst)>;
4038
4039def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004040 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004041def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4042 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004043 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004044def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004045 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004046def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4047 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004048 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004049
4050def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004051 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004052def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4053 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004054 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004055def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004056 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004057def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4058 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004059 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004060
Bill Wendlingf5399032008-12-12 21:15:41 +00004061//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004062// Floating Point Stack Support
4063//===----------------------------------------------------------------------===//
4064
4065include "X86InstrFPStack.td"
4066
4067//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004068// X86-64 Support
4069//===----------------------------------------------------------------------===//
4070
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004071include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004072
4073//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004074// XMM Floating point support (requires SSE / SSE2)
4075//===----------------------------------------------------------------------===//
4076
4077include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004078
4079//===----------------------------------------------------------------------===//
4080// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4081//===----------------------------------------------------------------------===//
4082
4083include "X86InstrMMX.td"