blob: 880074e02738f159c7b773bbab4edaad215fa230 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000128 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
131 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
137def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
138
139def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000141def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
142 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
145 [SDNPHasChain]>;
146
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000147def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
148 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
Dan Gohman99a12192009-03-04 19:44:21 +0000150def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
151def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
152def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
153def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
154def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
155def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000156
Evan Chengc3495762009-03-30 21:36:47 +0000157def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159//===----------------------------------------------------------------------===//
160// X86 Operand Definitions.
161//
162
Chris Lattner357a0ca2009-06-20 19:34:09 +0000163def i32imm_pcrel : Operand<i32> {
164 let PrintMethod = "print_pcrel_imm";
165}
166
Dan Gohmanfe606822009-07-30 01:56:29 +0000167// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
168// the index operand of an address, to conform to x86 encoding restrictions.
169def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171// *mem - Operand definitions for the funky X86 addressing mode operands.
172//
173class X86MemOperand<string printMethod> : Operand<iPTR> {
174 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000175 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176}
177
178def i8mem : X86MemOperand<"printi8mem">;
179def i16mem : X86MemOperand<"printi16mem">;
180def i32mem : X86MemOperand<"printi32mem">;
181def i64mem : X86MemOperand<"printi64mem">;
182def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000183def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184def f32mem : X86MemOperand<"printf32mem">;
185def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000186def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000188def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Dan Gohman744d4622009-04-13 16:09:41 +0000190// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
191// plain GR64, so that it doesn't potentially require a REX prefix.
192def i8mem_NOREX : Operand<i64> {
193 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000194 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Dan Gohman744d4622009-04-13 16:09:41 +0000195}
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000198 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000199 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200}
201
202def SSECC : Operand<i8> {
203 let PrintMethod = "printSSECC";
204}
205
206def piclabel: Operand<i32> {
207 let PrintMethod = "printPICLabel";
208}
209
210// A couple of more descriptive operand definitions.
211// 16-bits but only 8 bits are significant.
212def i16i8imm : Operand<i16>;
213// 32-bits but only 8 bits are significant.
214def i32i8imm : Operand<i32>;
215
Chris Lattner357a0ca2009-06-20 19:34:09 +0000216// Branch targets have OtherVT type and print as pc-relative values.
217def brtarget : Operand<OtherVT> {
218 let PrintMethod = "print_pcrel_imm";
219}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220
Evan Chengd11052b2009-07-21 06:00:18 +0000221def brtarget8 : Operand<OtherVT> {
222 let PrintMethod = "print_pcrel_imm";
223}
224
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225//===----------------------------------------------------------------------===//
226// X86 Complex Pattern Definitions.
227//
228
229// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000230def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000232 [add, sub, mul, X86mul_imm, shl, or, frameindex],
233 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000234def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
235 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238// X86 Instruction Predicate Definitions.
239def HasMMX : Predicate<"Subtarget->hasMMX()">;
240def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
241def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
242def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
243def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000244def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
245def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000246def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
247def HasAVX : Predicate<"Subtarget->hasAVX()">;
248def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
249def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000250def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
251def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
253def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000254def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
255def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000256def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
257 "TM.getCodeModel() == CodeModel::Kernel">;
258def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
259 "TM.getCodeModel() != CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000261def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000262def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000263def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264
265//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000266// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267//
268
Evan Cheng86ab7d32007-07-31 08:04:03 +0000269include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270
271//===----------------------------------------------------------------------===//
272// Pattern fragments...
273//
274
275// X86 specific condition code. These correspond to CondCode in
276// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000277def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
278def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
279def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
280def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
281def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
282def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
283def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
284def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
285def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
286def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000288def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000290def X86_COND_O : PatLeaf<(i8 13)>;
291def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
292def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293
294def i16immSExt8 : PatLeaf<(i16 imm), [{
295 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
296 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000297 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298}]>;
299
300def i32immSExt8 : PatLeaf<(i32 imm), [{
301 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
302 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000303 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304}]>;
305
306// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000307// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
308// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000309def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000310 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000311 if (const Value *Src = LD->getSrcValue())
312 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000313 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000314 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000315 ISD::LoadExtType ExtType = LD->getExtensionType();
316 if (ExtType == ISD::NON_EXTLOAD)
317 return true;
318 if (ExtType == ISD::EXTLOAD)
319 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000320 return false;
321}]>;
322
Dan Gohman2a174122008-10-15 06:50:19 +0000323def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000324 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000325 if (const Value *Src = LD->getSrcValue())
326 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000327 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000328 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000329 ISD::LoadExtType ExtType = LD->getExtensionType();
330 if (ExtType == ISD::EXTLOAD)
331 return LD->getAlignment() >= 2 && !LD->isVolatile();
332 return false;
333}]>;
334
Dan Gohman2a174122008-10-15 06:50:19 +0000335def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000336 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000337 if (const Value *Src = LD->getSrcValue())
338 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000339 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000340 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000341 ISD::LoadExtType ExtType = LD->getExtensionType();
342 if (ExtType == ISD::NON_EXTLOAD)
343 return true;
344 if (ExtType == ISD::EXTLOAD)
345 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000346 return false;
347}]>;
348
Dan Gohman2a174122008-10-15 06:50:19 +0000349def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000350 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000351 if (const Value *Src = LD->getSrcValue())
352 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000353 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000354 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000355 if (LD->isVolatile())
356 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000357 ISD::LoadExtType ExtType = LD->getExtensionType();
358 if (ExtType == ISD::NON_EXTLOAD)
359 return true;
360 if (ExtType == ISD::EXTLOAD)
361 return LD->getAlignment() >= 4;
362 return false;
363}]>;
364
sampo9cc09a32009-01-26 01:24:32 +0000365def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000366 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
367 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
368 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000369 return false;
370}]>;
371
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000372def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
373 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
374 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
375 return PT->getAddressSpace() == 257;
376 return false;
377}]>;
378
Chris Lattner12208612009-04-10 00:16:23 +0000379def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
380 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
381 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000382 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000383 return false;
384 return true;
385}]>;
386def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
387 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
388 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000389 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000390 return false;
391 return true;
392}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393
Chris Lattner12208612009-04-10 00:16:23 +0000394def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
395 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
396 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000397 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000398 return false;
399 return true;
400}]>;
401def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
402 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
403 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000404 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000405 return false;
406 return true;
407}]>;
408def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
409 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
410 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000411 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000412 return false;
413 return true;
414}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
417def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
418def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
419
420def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
421def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
422def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
423def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
424def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
425def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
426
427def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
428def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
429def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
430def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
431def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
432def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
433
Chris Lattner21da6382008-02-19 17:37:35 +0000434
435// An 'and' node with a single use.
436def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000437 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000438}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000439// An 'srl' node with a single use.
440def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
441 return N->hasOneUse();
442}]>;
443// An 'trunc' node with a single use.
444def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
445 return N->hasOneUse();
446}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000447
Dan Gohman921581d2008-10-17 01:23:35 +0000448// 'shld' and 'shrd' instruction patterns. Note that even though these have
449// the srl and shl in their patterns, the C++ code must still check for them,
450// because predicates are tested before children nodes are explored.
451
452def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
453 (or (srl node:$src1, node:$amt1),
454 (shl node:$src2, node:$amt2)), [{
455 assert(N->getOpcode() == ISD::OR);
456 return N->getOperand(0).getOpcode() == ISD::SRL &&
457 N->getOperand(1).getOpcode() == ISD::SHL &&
458 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
459 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
460 N->getOperand(0).getConstantOperandVal(1) ==
461 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
462}]>;
463
464def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
465 (or (shl node:$src1, node:$amt1),
466 (srl node:$src2, node:$amt2)), [{
467 assert(N->getOpcode() == ISD::OR);
468 return N->getOperand(0).getOpcode() == ISD::SHL &&
469 N->getOperand(1).getOpcode() == ISD::SRL &&
470 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
471 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
472 N->getOperand(0).getConstantOperandVal(1) ==
473 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
474}]>;
475
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477// Instruction list...
478//
479
480// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
481// a stack adjustment and the codegen must know that they may modify the stack
482// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000483// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
484// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000485let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000486def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
487 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000488 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000489 Requires<[In32BitMode]>;
490def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
491 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000492 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000493 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000494}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495
496// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000497let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000498 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000499 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
500 "nopl\t$zero", []>, TB;
501}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502
Evan Cheng0729ccf2008-01-05 00:41:47 +0000503// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000504let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000505 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000506 "call\t$label\n\t"
507 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508
509//===----------------------------------------------------------------------===//
510// Control Flow Instructions...
511//
512
513// Return instructions.
514let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000515 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000516 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000517 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000518 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000519 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
520 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 [(X86retflag imm:$amt)]>;
522}
523
524// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000525let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000526 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
527 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
Sean Callananc0608152009-07-22 01:05:20 +0000529let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000530 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000531 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
532}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533
Owen Andersonf8053082007-11-12 07:39:39 +0000534// Indirect branches
535let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000536 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000538 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 [(brind (loadi32 addr:$dst))]>;
540}
541
542// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000543let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000544// Short conditional jumps
545def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
546def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
547def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
548def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
549def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
550def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
551def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
552def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
553def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
554def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
555def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
556def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
557def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
558def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
559def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
560def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
561
562def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
563
Dan Gohman91888f02007-07-31 20:11:57 +0000564def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000565 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000566def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000567 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000568def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000569 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000570def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000571 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000572def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000573 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000574def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000575 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576
Dan Gohman91888f02007-07-31 20:11:57 +0000577def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000578 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000579def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000580 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000581def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000582 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000583def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000584 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
Dan Gohman91888f02007-07-31 20:11:57 +0000586def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000587 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000588def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000589 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000590def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000591 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000592def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000593 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000594def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000595 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000596def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000597 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000598} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599
600//===----------------------------------------------------------------------===//
601// Call Instructions...
602//
Evan Cheng37e7c752007-07-21 00:34:19 +0000603let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000604 // All calls clobber the non-callee saved registers. ESP is marked as
605 // a use to prevent stack-pointer assignments that appear immediately
606 // before calls from potentially appearing dead. Uses for argument
607 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
609 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000610 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
611 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000612 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000613 def CALLpcrel32 : Ii32<0xE8, RawFrm,
614 (outs), (ins i32imm_pcrel:$dst,variable_ops),
615 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000616 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000618 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000619 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 }
621
622// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000623
Evan Cheng37e7c752007-07-21 00:34:19 +0000624let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000625def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000626 "#TC_RETURN $dst $offset",
627 []>;
628
629let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000630def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000631 "#TC_RETURN $dst $offset",
632 []>;
633
634let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000635
Chris Lattner357a0ca2009-06-20 19:34:09 +0000636 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000638let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000639 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
640 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000641let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000642 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000643 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
645//===----------------------------------------------------------------------===//
646// Miscellaneous Instructions...
647//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000648let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000650 (outs), (ins), "leave", []>;
651
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000652let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
653let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000654def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000656let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000657def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000658}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659
Bill Wendling4c2638c2009-06-15 19:39:04 +0000660let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
661def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000662 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000663def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000664 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000665def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000666 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000667}
668
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000669let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000670def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000671let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000672def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000673
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674let isTwoAddress = 1 in // GR32 = bswap GR32
675 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000676 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
679
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680
Evan Cheng48679f42007-12-14 02:13:44 +0000681// Bit scan instructions.
682let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000683def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000684 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000685 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000686def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000687 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000688 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
689 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000690def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000691 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000692 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000693def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000694 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000695 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
696 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000697
Evan Cheng4e33de92007-12-14 18:49:43 +0000698def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000699 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000700 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000701def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000702 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000703 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
704 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000705def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000706 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000707 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000708def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000709 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000710 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
711 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000712} // Defs = [EFLAGS]
713
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000714let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000716 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000718let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000720 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
723
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000724let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000725def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000726 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000727def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000728 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000729def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000730 [(X86rep_movs i32)]>, REP;
731}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000733let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000734def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000735 [(X86rep_stos i8)]>, REP;
736let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000737def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000738 [(X86rep_stos i16)]>, REP, OpSize;
739let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000740def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000741 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000743let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000744def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000745 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000747let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000748def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000749}
750
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751//===----------------------------------------------------------------------===//
752// Input/Output Instructions...
753//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000754let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000755def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000756 "in{b}\t{%dx, %al|%AL, %DX}", []>;
757let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000758def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000759 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
760let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000761def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000764let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000765def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000766 "in{b}\t{$port, %al|%AL, $port}", []>;
767let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000768def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000769 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
770let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000771def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000772 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000774let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000775def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000776 "out{b}\t{%al, %dx|%DX, %AL}", []>;
777let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000778def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000779 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
780let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000781def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000782 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000784let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000785def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000786 "out{b}\t{%al, $port|$port, %AL}", []>;
787let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000788def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000789 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
790let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000791def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000792 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
794//===----------------------------------------------------------------------===//
795// Move Instructions...
796//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000797let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000798def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000799 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000800def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000802def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000804}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000805let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000806def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000807 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000809def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000812def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 [(set GR32:$dst, imm:$src)]>;
815}
Evan Chengb783fa32007-07-19 01:14:50 +0000816def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000819def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000822def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000823 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 [(store (i32 imm:$src), addr:$dst)]>;
825
Dan Gohman5574cc72008-12-03 18:15:48 +0000826let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000827def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000828 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000829 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000830def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000831 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000832 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000833def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000834 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000835 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000836}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837
Evan Chengb783fa32007-07-19 01:14:50 +0000838def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000841def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000847
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000848// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
849// that they can be used for copying and storing h registers, which can't be
850// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000851let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000852def MOV8rr_NOREX : I<0x88, MRMDestReg,
853 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000854 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000855let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000856def MOV8mr_NOREX : I<0x88, MRMDestMem,
857 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
858 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000859let mayLoad = 1,
860 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000861def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
862 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
863 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000864
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865//===----------------------------------------------------------------------===//
866// Fixed-Register Multiplication and Division Instructions...
867//
868
869// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000870let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000871def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
873 // This probably ought to be moved to a def : Pat<> if the
874 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000875 [(set AL, (mul AL, GR8:$src)),
876 (implicit EFLAGS)]>; // AL,AH = AL*GR8
877
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000878let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000879def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
880 "mul{w}\t$src",
881 []>, OpSize; // AX,DX = AX*GR16
882
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000883let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000884def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
885 "mul{l}\t$src",
886 []>; // EAX,EDX = EAX*GR32
887
Evan Cheng55687072007-09-14 21:48:26 +0000888let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000889def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000890 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
892 // This probably ought to be moved to a def : Pat<> if the
893 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000894 [(set AL, (mul AL, (loadi8 addr:$src))),
895 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
896
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000897let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000898let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000899def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000900 "mul{w}\t$src",
901 []>, OpSize; // AX,DX = AX*[mem16]
902
Evan Cheng55687072007-09-14 21:48:26 +0000903let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000904def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000905 "mul{l}\t$src",
906 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000907}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000909let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000910let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000911def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
912 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000913let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000914def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000915 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000916let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000917def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
918 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000919let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000920let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000921def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000922 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000923let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000924def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000925 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
926let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000927def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000928 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000929}
Dan Gohmand44572d2008-11-18 21:29:14 +0000930} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931
932// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000933let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000934def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000935 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000936let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000937def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000938 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000939let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000940def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000941 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000942let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000943let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000944def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000945 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000946let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000947def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000948 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000949let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000950def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000951 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000952}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953
954// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000955let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000956def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000957 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000958let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000959def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000960 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000961let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000962def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000963 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000964let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000965let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000966def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000967 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000968let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000969def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000970 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000971let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000972def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000973 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000974}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
976//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000977// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978//
979let isTwoAddress = 1 in {
980
981// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000982let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000983let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000985 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000986 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000988 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000991 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000994 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000997 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000998 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001000 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001003 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001004 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001006 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001009 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001010 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001012 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001015 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001018 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001021 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001024 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001027 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001030 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001033 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001034 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001036 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001039 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001040 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001042 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001045 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001048 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001051 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001054 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001057 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001058 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001060 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001063 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001064 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001066 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001069 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001072 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001075 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001078 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001081 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001084 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001087 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001090 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001093 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001096 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001099 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001102 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001105 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001108 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001111 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001114 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001117 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001118 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001120 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001123 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001124 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001126 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001129 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001130 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001132 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001135 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001138 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001141 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001144 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001147 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001150 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001152def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1153 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1154 "cmovo\t{$src2, $dst|$dst, $src2}",
1155 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1156 X86_COND_O, EFLAGS))]>,
1157 TB, OpSize;
1158def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1159 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1160 "cmovo\t{$src2, $dst|$dst, $src2}",
1161 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1162 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001163 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001164def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1165 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1166 "cmovno\t{$src2, $dst|$dst, $src2}",
1167 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1168 X86_COND_NO, EFLAGS))]>,
1169 TB, OpSize;
1170def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1171 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1172 "cmovno\t{$src2, $dst|$dst, $src2}",
1173 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1174 X86_COND_NO, EFLAGS))]>,
1175 TB;
1176} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001177
1178def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1179 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1180 "cmovb\t{$src2, $dst|$dst, $src2}",
1181 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1182 X86_COND_B, EFLAGS))]>,
1183 TB, OpSize;
1184def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1185 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1186 "cmovb\t{$src2, $dst|$dst, $src2}",
1187 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1188 X86_COND_B, EFLAGS))]>,
1189 TB;
1190def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1191 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1192 "cmovae\t{$src2, $dst|$dst, $src2}",
1193 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1194 X86_COND_AE, EFLAGS))]>,
1195 TB, OpSize;
1196def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1197 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1198 "cmovae\t{$src2, $dst|$dst, $src2}",
1199 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1200 X86_COND_AE, EFLAGS))]>,
1201 TB;
1202def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1203 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1204 "cmove\t{$src2, $dst|$dst, $src2}",
1205 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1206 X86_COND_E, EFLAGS))]>,
1207 TB, OpSize;
1208def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1209 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1210 "cmove\t{$src2, $dst|$dst, $src2}",
1211 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1212 X86_COND_E, EFLAGS))]>,
1213 TB;
1214def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1215 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1216 "cmovne\t{$src2, $dst|$dst, $src2}",
1217 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1218 X86_COND_NE, EFLAGS))]>,
1219 TB, OpSize;
1220def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1221 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1222 "cmovne\t{$src2, $dst|$dst, $src2}",
1223 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1224 X86_COND_NE, EFLAGS))]>,
1225 TB;
1226def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1227 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1228 "cmovbe\t{$src2, $dst|$dst, $src2}",
1229 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1230 X86_COND_BE, EFLAGS))]>,
1231 TB, OpSize;
1232def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1233 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1234 "cmovbe\t{$src2, $dst|$dst, $src2}",
1235 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1236 X86_COND_BE, EFLAGS))]>,
1237 TB;
1238def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1239 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1240 "cmova\t{$src2, $dst|$dst, $src2}",
1241 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1242 X86_COND_A, EFLAGS))]>,
1243 TB, OpSize;
1244def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1245 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1246 "cmova\t{$src2, $dst|$dst, $src2}",
1247 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1248 X86_COND_A, EFLAGS))]>,
1249 TB;
1250def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1251 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1252 "cmovl\t{$src2, $dst|$dst, $src2}",
1253 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1254 X86_COND_L, EFLAGS))]>,
1255 TB, OpSize;
1256def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1257 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1258 "cmovl\t{$src2, $dst|$dst, $src2}",
1259 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1260 X86_COND_L, EFLAGS))]>,
1261 TB;
1262def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1263 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1264 "cmovge\t{$src2, $dst|$dst, $src2}",
1265 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1266 X86_COND_GE, EFLAGS))]>,
1267 TB, OpSize;
1268def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1269 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1270 "cmovge\t{$src2, $dst|$dst, $src2}",
1271 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1272 X86_COND_GE, EFLAGS))]>,
1273 TB;
1274def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1275 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1276 "cmovle\t{$src2, $dst|$dst, $src2}",
1277 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1278 X86_COND_LE, EFLAGS))]>,
1279 TB, OpSize;
1280def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1281 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1282 "cmovle\t{$src2, $dst|$dst, $src2}",
1283 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1284 X86_COND_LE, EFLAGS))]>,
1285 TB;
1286def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1287 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1288 "cmovg\t{$src2, $dst|$dst, $src2}",
1289 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1290 X86_COND_G, EFLAGS))]>,
1291 TB, OpSize;
1292def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1293 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1294 "cmovg\t{$src2, $dst|$dst, $src2}",
1295 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1296 X86_COND_G, EFLAGS))]>,
1297 TB;
1298def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1299 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1300 "cmovs\t{$src2, $dst|$dst, $src2}",
1301 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1302 X86_COND_S, EFLAGS))]>,
1303 TB, OpSize;
1304def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1305 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1306 "cmovs\t{$src2, $dst|$dst, $src2}",
1307 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1308 X86_COND_S, EFLAGS))]>,
1309 TB;
1310def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1311 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1312 "cmovns\t{$src2, $dst|$dst, $src2}",
1313 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1314 X86_COND_NS, EFLAGS))]>,
1315 TB, OpSize;
1316def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1317 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1318 "cmovns\t{$src2, $dst|$dst, $src2}",
1319 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1320 X86_COND_NS, EFLAGS))]>,
1321 TB;
1322def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1323 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1324 "cmovp\t{$src2, $dst|$dst, $src2}",
1325 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1326 X86_COND_P, EFLAGS))]>,
1327 TB, OpSize;
1328def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1329 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1330 "cmovp\t{$src2, $dst|$dst, $src2}",
1331 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1332 X86_COND_P, EFLAGS))]>,
1333 TB;
1334def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1335 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1336 "cmovnp\t{$src2, $dst|$dst, $src2}",
1337 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1338 X86_COND_NP, EFLAGS))]>,
1339 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001340def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1341 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1342 "cmovnp\t{$src2, $dst|$dst, $src2}",
1343 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1344 X86_COND_NP, EFLAGS))]>,
1345 TB;
1346def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1347 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1348 "cmovo\t{$src2, $dst|$dst, $src2}",
1349 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1350 X86_COND_O, EFLAGS))]>,
1351 TB, OpSize;
1352def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1353 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1354 "cmovo\t{$src2, $dst|$dst, $src2}",
1355 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1356 X86_COND_O, EFLAGS))]>,
1357 TB;
1358def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1359 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1360 "cmovno\t{$src2, $dst|$dst, $src2}",
1361 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1362 X86_COND_NO, EFLAGS))]>,
1363 TB, OpSize;
1364def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1365 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1366 "cmovno\t{$src2, $dst|$dst, $src2}",
1367 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1368 X86_COND_NO, EFLAGS))]>,
1369 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001370} // Uses = [EFLAGS]
1371
1372
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373// unary instructions
1374let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001375let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001376def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001377 [(set GR8:$dst, (ineg GR8:$src)),
1378 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001379def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001380 [(set GR16:$dst, (ineg GR16:$src)),
1381 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001382def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001383 [(set GR32:$dst, (ineg GR32:$src)),
1384 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001386 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001387 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1388 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001389 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001390 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1391 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001392 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001393 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1394 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395}
Evan Cheng55687072007-09-14 21:48:26 +00001396} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397
Evan Chengc6cee682009-01-21 02:09:05 +00001398// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1399let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001400def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001402def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001404def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001406}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001408 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001409 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001410 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001412 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1414}
1415} // CodeSize
1416
1417// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001418let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001420def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001421 [(set GR8:$dst, (add GR8:$src, 1)),
1422 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001424def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001425 [(set GR16:$dst, (add GR16:$src, 1)),
1426 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001428def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001429 [(set GR32:$dst, (add GR32:$src, 1)),
1430 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431}
1432let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001433 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001434 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1435 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001436 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001437 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1438 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001439 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001440 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001441 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1442 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001443 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444}
1445
1446let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001447def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001448 [(set GR8:$dst, (add GR8:$src, -1)),
1449 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001451def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001452 [(set GR16:$dst, (add GR16:$src, -1)),
1453 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001455def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001456 [(set GR32:$dst, (add GR32:$src, -1)),
1457 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458}
1459
1460let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001461 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001462 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1463 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001464 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001465 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1466 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001467 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001468 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001469 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1470 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001471 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472}
Evan Cheng55687072007-09-14 21:48:26 +00001473} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474
1475// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001476let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1478def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001479 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001480 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001481 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1482 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001484 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001485 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001486 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1487 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001489 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001490 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001491 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1492 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493}
1494
1495def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001496 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001498 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001499 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001501 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001502 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001503 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001504 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001506 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001507 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001508 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001509 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510
1511def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001512 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001513 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001514 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1515 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001517 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001519 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1520 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001522 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001524 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1525 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001527 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001529 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1530 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 OpSize;
1532def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001533 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001535 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1536 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537
1538let isTwoAddress = 0 in {
1539 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001540 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001542 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1543 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001545 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001547 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1548 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549 OpSize;
1550 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001551 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001553 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1554 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001556 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001557 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001558 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1559 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001561 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001562 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001563 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1564 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 OpSize;
1566 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001569 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1570 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001574 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1575 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 OpSize;
1577 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001580 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1581 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582}
1583
1584
1585let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001586def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001587 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001588 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1589 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001590def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001591 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001592 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1593 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001594def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001596 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1597 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598}
Evan Chengb783fa32007-07-19 01:14:50 +00001599def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001600 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001601 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1602 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001603def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001604 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001605 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1606 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001607def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001608 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001609 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1610 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611
Evan Chengb783fa32007-07-19 01:14:50 +00001612def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001614 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1615 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001616def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001618 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1619 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001620def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001622 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1623 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624
Evan Chengb783fa32007-07-19 01:14:50 +00001625def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001627 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1628 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001629def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001631 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1632 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001634 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001636 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1637 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001638 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001640 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1641 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001642 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001644 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1645 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001646 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001648 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1649 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001650 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001652 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1653 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001655 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001656 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001657 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1658 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001659 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001661 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1662 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001664 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001666 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1667 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001668} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669
1670
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001671let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001672 def XOR8rr : I<0x30, MRMDestReg,
1673 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1674 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001675 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1676 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001677 def XOR16rr : I<0x31, MRMDestReg,
1678 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1679 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001680 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1681 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001682 def XOR32rr : I<0x31, MRMDestReg,
1683 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1684 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001685 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1686 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001687} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688
1689def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001690 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001691 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001692 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1693 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001697 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1698 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001699 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001703 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1704 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001706def XOR8ri : Ii8<0x80, MRM6r,
1707 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1708 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001709 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1710 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001711def XOR16ri : Ii16<0x81, MRM6r,
1712 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1713 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001714 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1715 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001716def XOR32ri : Ii32<0x81, MRM6r,
1717 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1718 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001719 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1720 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001721def XOR16ri8 : Ii8<0x83, MRM6r,
1722 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1723 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001724 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1725 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001726 OpSize;
1727def XOR32ri8 : Ii8<0x83, MRM6r,
1728 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1729 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001730 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1731 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001732
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733let isTwoAddress = 0 in {
1734 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001735 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001736 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001737 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1738 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001740 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001741 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001742 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1743 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 OpSize;
1745 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001746 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001748 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1749 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001751 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001753 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1754 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001756 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001757 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001758 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1759 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 OpSize;
1761 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001762 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001764 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1765 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001767 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001769 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1770 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 OpSize;
1772 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001773 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001774 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001775 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1776 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001777} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001778} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779
1780// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001781let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001782let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001783def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001784 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001785 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001786def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001787 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001788 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001789def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001790 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001791 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001792} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793
Evan Chengb783fa32007-07-19 01:14:50 +00001794def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1797let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001798def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001799 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001801def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001804// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1805// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001806} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807
1808let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001809 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001810 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001811 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001812 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001813 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001814 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001815 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001816 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001817 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001818 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1819 }
Evan Chengb783fa32007-07-19 01:14:50 +00001820 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1826 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001827 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001828 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1830
1831 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001832 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001833 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001835 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001836 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1838 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001839 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001840 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1842}
1843
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001844let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001845def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001846 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001847 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001848def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001849 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001850 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001851def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001852 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001853 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1854}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855
Evan Chengb783fa32007-07-19 01:14:50 +00001856def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001857 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001859def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001860 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001862def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001863 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1865
1866// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001867def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001868 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001870def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001873def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1876
1877let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001878 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001879 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001880 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001881 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001882 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001883 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001885 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001886 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001887 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001888 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1889 }
Evan Chengb783fa32007-07-19 01:14:50 +00001890 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001891 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001892 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001893 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001894 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1896 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001897 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001898 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1900
1901 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001902 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001903 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001905 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001906 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001908 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1911}
1912
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001913let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001914def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001915 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001916 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001917def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001918 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001919 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001920def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001921 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001922 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1923}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924
Evan Chengb783fa32007-07-19 01:14:50 +00001925def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001926 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001928def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001929 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1931 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001932def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001933 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1935
1936// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001937def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001938 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001940def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001941 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001943def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1946
1947let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001948 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001949 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001950 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001951 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001952 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001953 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001954 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001955 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001956 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001957 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1958 }
Evan Chengb783fa32007-07-19 01:14:50 +00001959 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001960 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001962 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001963 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1965 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001966 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1969
1970 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001971 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001972 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001973 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001974 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001975 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1977 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001978 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001979 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1981}
1982
1983// Rotate instructions
1984// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001985let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001986def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001987 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001988 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001989def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001990 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001991 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001992def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001993 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001994 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1995}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996
Evan Chengb783fa32007-07-19 01:14:50 +00001997def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001998 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002000def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002001 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002003def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002004 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2006
2007// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002008def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002009 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002011def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002014def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2017
2018let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002019 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002020 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002021 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002022 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002023 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002024 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002025 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002026 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002027 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002028 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2029 }
Evan Chengb783fa32007-07-19 01:14:50 +00002030 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002031 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002033 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2036 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002037 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002038 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2040
2041 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002042 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002045 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2048 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002049 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2052}
2053
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002054let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002055def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002056 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002057 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002058def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002059 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002060 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002061def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002062 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002063 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2064}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065
Evan Chengb783fa32007-07-19 01:14:50 +00002066def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002069def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002072def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002073 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2075
2076// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002077def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002080def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002083def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2086
2087let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002088 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002089 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002090 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002091 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002092 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002093 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002094 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002095 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002096 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002097 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2098 }
Evan Chengb783fa32007-07-19 01:14:50 +00002099 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002102 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002103 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2105 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002106 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002107 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2109
2110 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002111 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002112 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002114 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002115 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2117 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002118 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2121}
2122
2123
2124
2125// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002126let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002127def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002128 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002129 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002130def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002131 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002132 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002133def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002134 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002136 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002137def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002138 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002140 TB, OpSize;
2141}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142
2143let isCommutable = 1 in { // These instructions commute to each other.
2144def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002145 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2148 (i8 imm:$src3)))]>,
2149 TB;
2150def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002151 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2154 (i8 imm:$src3)))]>,
2155 TB;
2156def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002157 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002158 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2160 (i8 imm:$src3)))]>,
2161 TB, OpSize;
2162def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002163 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2166 (i8 imm:$src3)))]>,
2167 TB, OpSize;
2168}
2169
2170let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002171 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002172 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002173 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002175 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002176 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002177 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002179 addr:$dst)]>, TB;
2180 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002182 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002183 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2185 (i8 imm:$src3)), addr:$dst)]>,
2186 TB;
2187 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002188 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002189 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2191 (i8 imm:$src3)), addr:$dst)]>,
2192 TB;
2193
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002194 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002195 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002196 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002198 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002199 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002200 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002202 addr:$dst)]>, TB, OpSize;
2203 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002205 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2208 (i8 imm:$src3)), addr:$dst)]>,
2209 TB, OpSize;
2210 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002211 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002212 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2214 (i8 imm:$src3)), addr:$dst)]>,
2215 TB, OpSize;
2216}
Evan Cheng55687072007-09-14 21:48:26 +00002217} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218
2219
2220// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002221let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002223// Register-Register Addition
2224def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2225 (ins GR8 :$src1, GR8 :$src2),
2226 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002227 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002228 (implicit EFLAGS)]>;
2229
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002231// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002232def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2233 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002235 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2236 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002237def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2238 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002239 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002240 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2241 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242} // end isConvertibleToThreeAddress
2243} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002244
2245// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002246def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2247 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002248 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002249 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2250 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002251def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2252 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002253 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002254 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2255 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002256def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2257 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002258 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002259 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2260 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261
Bill Wendlingae034ed2008-12-12 00:56:36 +00002262// Register-Integer Addition
2263def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2264 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002265 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2266 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002267
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002269// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002270def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2271 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002272 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002273 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2274 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002275def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2276 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002277 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002278 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2279 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002280def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2281 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002282 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002283 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2284 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002285def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2286 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002287 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002288 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2289 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290}
2291
2292let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002293 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002294 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002296 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2297 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002298 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002299 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002300 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2301 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002302 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002303 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002304 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2305 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002306 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002307 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002308 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2309 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002310 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002311 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002312 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2313 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002314 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002315 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002316 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2317 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002318 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002320 [(store (add (load addr:$dst), i16immSExt8:$src2),
2321 addr:$dst),
2322 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002323 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002324 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002325 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002326 addr:$dst),
2327 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328}
2329
Evan Cheng259471d2007-10-05 17:59:57 +00002330let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002331let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002332def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002333 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002334 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002335def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2336 (ins GR16:$src1, GR16:$src2),
2337 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002338 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002339def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2340 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002342 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002344def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2345 (ins GR8:$src1, i8mem:$src2),
2346 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002347 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002348def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2349 (ins GR16:$src1, i16mem:$src2),
2350 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002351 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002352 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002353def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2354 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002355 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002356 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2357def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002358 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002359 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002360def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2361 (ins GR16:$src1, i16imm:$src2),
2362 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002363 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002364def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2365 (ins GR16:$src1, i16i8imm:$src2),
2366 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002367 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2368 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002369def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2370 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002371 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002372 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002373def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2374 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002375 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002376 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377
2378let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002379 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002380 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002381 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2382 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002383 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002384 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2385 OpSize;
2386 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002387 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002388 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2389 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002390 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002391 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2392 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002393 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002394 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2395 OpSize;
2396 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002397 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002398 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2399 OpSize;
2400 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002401 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002402 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2403 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002404 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002405 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2406}
Evan Cheng259471d2007-10-05 17:59:57 +00002407} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002408
Bill Wendlingae034ed2008-12-12 00:56:36 +00002409// Register-Register Subtraction
2410def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2411 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002412 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2413 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002414def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2415 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002416 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2417 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002418def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2419 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002420 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2421 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002422
2423// Register-Memory Subtraction
2424def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2425 (ins GR8 :$src1, i8mem :$src2),
2426 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002427 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2428 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002429def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2430 (ins GR16:$src1, i16mem:$src2),
2431 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002432 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2433 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002434def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2435 (ins GR32:$src1, i32mem:$src2),
2436 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002437 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2438 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002439
2440// Register-Integer Subtraction
2441def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2442 (ins GR8:$src1, i8imm:$src2),
2443 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002444 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2445 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002446def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2447 (ins GR16:$src1, i16imm:$src2),
2448 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002449 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2450 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002451def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2452 (ins GR32:$src1, i32imm:$src2),
2453 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002454 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2455 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002456def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2457 (ins GR16:$src1, i16i8imm:$src2),
2458 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002459 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2460 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002461def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2462 (ins GR32:$src1, i32i8imm:$src2),
2463 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002464 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2465 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002466
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002468 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002469 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002471 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2472 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002473 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002474 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002475 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2476 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002477 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002479 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2480 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002481
2482 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002483 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002485 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2486 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002487 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002489 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2490 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002491 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002493 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2494 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002495 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002496 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002497 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002498 addr:$dst),
2499 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002500 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002502 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002503 addr:$dst),
2504 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505}
2506
Evan Cheng259471d2007-10-05 17:59:57 +00002507let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002508def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2509 (ins GR8:$src1, GR8:$src2),
2510 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002511 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002512def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2513 (ins GR16:$src1, GR16:$src2),
2514 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002515 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002516def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2517 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002519 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002520
2521let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002522 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2523 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002524 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002525 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2526 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002527 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002528 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002529 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002531 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002532 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002533 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002534 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002535 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2536 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002537 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002538 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002539 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2540 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002541 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002542 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002543 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002544 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002545 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002546 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002547 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002548 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002550def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2551 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002552 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002553def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2554 (ins GR16:$src1, i16mem:$src2),
2555 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002556 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002557 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002558def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2559 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002560 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002561 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002562def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2563 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002564 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002565def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2566 (ins GR16:$src1, i16imm:$src2),
2567 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002568 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002569def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2570 (ins GR16:$src1, i16i8imm:$src2),
2571 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002572 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2573 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002574def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2575 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002576 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002577 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002578def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2579 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002580 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002581 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002582} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002583} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584
Evan Cheng55687072007-09-14 21:48:26 +00002585let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002586let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002587// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002588def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002589 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002590 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2591 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002592def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002593 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002594 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2595 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002597
Bill Wendlingf5399032008-12-12 21:15:41 +00002598// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002599def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2600 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002601 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002602 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2603 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002604def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002605 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002606 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2607 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002608} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002609} // end Two Address instructions
2610
2611// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002612let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002613// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002614def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002615 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002616 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002617 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2618 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002620 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002621 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002622 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2623 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002624def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002625 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002626 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002627 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2628 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002629def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002630 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002631 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002632 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2633 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634
Bill Wendlingf5399032008-12-12 21:15:41 +00002635// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002637 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002638 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002639 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2640 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002641def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002642 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002643 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002644 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2645 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002647 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002648 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002649 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002650 i16immSExt8:$src2)),
2651 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002652def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002653 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002654 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002655 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002656 i32immSExt8:$src2)),
2657 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002658} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002659
2660//===----------------------------------------------------------------------===//
2661// Test instructions are just like AND, except they don't generate a result.
2662//
Evan Cheng950aac02007-09-25 01:57:46 +00002663let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002665def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002666 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002667 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002668 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002669def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002670 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002671 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002672 (implicit EFLAGS)]>,
2673 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002674def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002675 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002676 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002677 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002678}
2679
Evan Chengb783fa32007-07-19 01:14:50 +00002680def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002681 "test{b}\t{$src2, $src1|$src1, $src2}",
2682 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2683 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002684def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002685 "test{w}\t{$src2, $src1|$src1, $src2}",
2686 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2687 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002688def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002689 "test{l}\t{$src2, $src1|$src1, $src2}",
2690 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2691 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692
2693def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002694 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002695 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002696 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002697 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002698def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002699 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002700 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002701 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002702 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002704 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002705 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002706 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002707 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002708
Evan Cheng621216e2007-09-29 00:00:36 +00002709def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002710 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002711 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002712 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2713 (implicit EFLAGS)]>;
2714def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002715 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002716 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002717 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2718 (implicit EFLAGS)]>, OpSize;
2719def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002720 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002721 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002722 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002723 (implicit EFLAGS)]>;
2724} // Defs = [EFLAGS]
2725
2726
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002727// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002728let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002729def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002730let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002731def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002732
Evan Cheng950aac02007-09-25 01:57:46 +00002733let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002734def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002735 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002736 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002737 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738 TB; // GR8 = ==
2739def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002740 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002741 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002742 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002744
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002745def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002746 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002747 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002748 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002749 TB; // GR8 = !=
2750def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002751 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002752 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002753 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002755
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002757 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002759 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 TB; // GR8 = < signed
2761def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002762 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002763 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002764 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002766
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002768 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002769 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002770 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771 TB; // GR8 = >= signed
2772def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002773 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002775 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002779 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002780 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002781 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782 TB; // GR8 = <= signed
2783def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002784 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002785 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002786 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002790 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002792 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793 TB; // GR8 = > signed
2794def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002795 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002796 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002797 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798 TB; // [mem8] = > signed
2799
2800def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002801 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002802 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002803 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804 TB; // GR8 = < unsign
2805def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002806 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002808 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002810
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002812 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002813 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002814 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 TB; // GR8 = >= unsign
2816def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002817 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002818 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002819 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002823 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002824 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002825 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002826 TB; // GR8 = <= unsign
2827def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002828 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002829 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002830 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002834 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002835 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002836 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 TB; // GR8 = > signed
2838def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002839 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002840 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002841 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 TB; // [mem8] = > signed
2843
2844def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002845 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002846 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002847 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 TB; // GR8 = <sign bit>
2849def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002850 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002851 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002852 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853 TB; // [mem8] = <sign bit>
2854def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002855 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002856 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002857 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 TB; // GR8 = !<sign bit>
2859def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002860 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002861 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002862 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002864
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002866 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002867 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002868 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869 TB; // GR8 = parity
2870def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002871 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002872 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002873 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 TB; // [mem8] = parity
2875def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002876 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002877 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002878 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879 TB; // GR8 = not parity
2880def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002881 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002882 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002883 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002884 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002885
2886def SETOr : I<0x90, MRM0r,
2887 (outs GR8 :$dst), (ins),
2888 "seto\t$dst",
2889 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2890 TB; // GR8 = overflow
2891def SETOm : I<0x90, MRM0m,
2892 (outs), (ins i8mem:$dst),
2893 "seto\t$dst",
2894 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2895 TB; // [mem8] = overflow
2896def SETNOr : I<0x91, MRM0r,
2897 (outs GR8 :$dst), (ins),
2898 "setno\t$dst",
2899 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2900 TB; // GR8 = not overflow
2901def SETNOm : I<0x91, MRM0m,
2902 (outs), (ins i8mem:$dst),
2903 "setno\t$dst",
2904 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2905 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002906} // Uses = [EFLAGS]
2907
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908
2909// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002910let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002912 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002913 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002914 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002916 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002917 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002918 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002920 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002921 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002922 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002924 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002925 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002926 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2927 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002929 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002930 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002931 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2932 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002934 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002935 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002936 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2937 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002938def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002939 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002940 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002941 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2942 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002944 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002945 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002946 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2947 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002949 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002950 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002951 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2952 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002954 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002955 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002956 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002957def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002958 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002959 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002960 [(X86cmp GR16:$src1, imm:$src2),
2961 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002963 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002964 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002965 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002967 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002968 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002969 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2970 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002972 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002973 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002974 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2975 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002977 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002978 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002979 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2980 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002982 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002983 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002984 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2985 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002987 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002988 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002989 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2990 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002992 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002993 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002994 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2995 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002996def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002997 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002998 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002999 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003000 (implicit EFLAGS)]>;
3001} // Defs = [EFLAGS]
3002
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003003// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003004// TODO: BTC, BTR, and BTS
3005let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003006def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003007 "bt{w}\t{$src2, $src1|$src1, $src2}",
3008 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003009 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003010def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003011 "bt{l}\t{$src2, $src1|$src1, $src2}",
3012 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003013 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003014
3015// Unlike with the register+register form, the memory+register form of the
3016// bt instruction does not ignore the high bits of the index. From ISel's
3017// perspective, this is pretty bizarre. Disable these instructions for now.
3018//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3019// "bt{w}\t{$src2, $src1|$src1, $src2}",
3020// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3021// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3022//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3023// "bt{l}\t{$src2, $src1|$src1, $src2}",
3024// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3025// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003026
3027def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3028 "bt{w}\t{$src2, $src1|$src1, $src2}",
3029 [(X86bt GR16:$src1, i16immSExt8:$src2),
3030 (implicit EFLAGS)]>, OpSize, TB;
3031def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3032 "bt{l}\t{$src2, $src1|$src1, $src2}",
3033 [(X86bt GR32:$src1, i32immSExt8:$src2),
3034 (implicit EFLAGS)]>, TB;
3035// Note that these instructions don't need FastBTMem because that
3036// only applies when the other operand is in a register. When it's
3037// an immediate, bt is still fast.
3038def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3039 "bt{w}\t{$src2, $src1|$src1, $src2}",
3040 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3041 (implicit EFLAGS)]>, OpSize, TB;
3042def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3043 "bt{l}\t{$src2, $src1|$src1, $src2}",
3044 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3045 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003046} // Defs = [EFLAGS]
3047
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003049// Use movsbl intead of movsbw; we don't care about the high 16 bits
3050// of the register here. This has a smaller encoding and avoids a
3051// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003052def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003053 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3054 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003055def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003056 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3057 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003058def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003059 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003061def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003062 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003064def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003065 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003067def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003068 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3070
Dan Gohman9203ab42008-07-30 18:09:17 +00003071// Use movzbl intead of movzbw; we don't care about the high 16 bits
3072// of the register here. This has a smaller encoding and avoids a
3073// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003074def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003075 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3076 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003077def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003078 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3079 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003080def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003081 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003083def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003084 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003085 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003086def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003087 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003089def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003090 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3092
Dan Gohman744d4622009-04-13 16:09:41 +00003093// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3094// except that they use GR32_NOREX for the output operand register class
3095// instead of GR32. This allows them to operate on h registers on x86-64.
3096def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3097 (outs GR32_NOREX:$dst), (ins GR8:$src),
3098 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3099 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003100let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003101def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3102 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3103 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3104 []>, TB;
3105
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003106let neverHasSideEffects = 1 in {
3107 let Defs = [AX], Uses = [AL] in
3108 def CBW : I<0x98, RawFrm, (outs), (ins),
3109 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3110 let Defs = [EAX], Uses = [AX] in
3111 def CWDE : I<0x98, RawFrm, (outs), (ins),
3112 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003114 let Defs = [AX,DX], Uses = [AX] in
3115 def CWD : I<0x99, RawFrm, (outs), (ins),
3116 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3117 let Defs = [EAX,EDX], Uses = [EAX] in
3118 def CDQ : I<0x99, RawFrm, (outs), (ins),
3119 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3120}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003121
3122//===----------------------------------------------------------------------===//
3123// Alias Instructions
3124//===----------------------------------------------------------------------===//
3125
3126// Alias instructions that map movr0 to xor.
3127// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003128let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003129def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003130 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003132// Use xorl instead of xorw since we don't care about the high 16 bits,
3133// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003134def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003135 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3136 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003137def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003138 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003140}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142//===----------------------------------------------------------------------===//
3143// Thread Local Storage Instructions
3144//
3145
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003146// All calls clobber the non-callee saved registers. ESP is marked as
3147// a use to prevent stack-pointer assignments that appear immediately
3148// before calls from potentially appearing dead.
3149let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3150 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3151 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3152 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003153 Uses = [ESP] in
3154def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3155 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003156 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003157 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003158 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003159
sampo9cc09a32009-01-26 01:24:32 +00003160let AddedComplexity = 5 in
3161def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3162 "movl\t%gs:$src, $dst",
3163 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3164
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003165let AddedComplexity = 5 in
3166def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3167 "movl\t%fs:$src, $dst",
3168 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170//===----------------------------------------------------------------------===//
3171// DWARF Pseudo Instructions
3172//
3173
Evan Chengb783fa32007-07-19 01:14:50 +00003174def DWARF_LOC : I<0, Pseudo, (outs),
3175 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003176 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003177 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3178 (i32 imm:$file))]>;
3179
3180//===----------------------------------------------------------------------===//
3181// EH Pseudo Instructions
3182//
3183let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003184 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003185def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003186 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003187 [(X86ehret GR32:$addr)]>;
3188
3189}
3190
3191//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003192// Atomic support
3193//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003194
Evan Cheng3e171562008-04-19 01:20:30 +00003195// Atomic swap. These are just normal xchg instructions. But since a memory
3196// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003197let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003198def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3199 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3200 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3201def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3202 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3203 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3204 OpSize;
3205def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3206 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3207 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3208}
3209
Evan Chengd49dbb82008-04-18 20:55:36 +00003210// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003211let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003212def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003213 "lock\n\t"
3214 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003215 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003216}
Dale Johannesenf160d802008-10-02 18:53:47 +00003217let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003218def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003219 "lock\n\t"
3220 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003221 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3222}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003223
3224let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003225def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003226 "lock\n\t"
3227 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003228 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003229}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003230let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003231def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003232 "lock\n\t"
3233 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003234 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003235}
3236
Evan Chengd49dbb82008-04-18 20:55:36 +00003237// Atomic exchange and add
3238let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3239def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003240 "lock\n\t"
3241 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003242 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003243 TB, LOCK;
3244def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003245 "lock\n\t"
3246 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003247 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003248 TB, OpSize, LOCK;
3249def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003250 "lock\n\t"
3251 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003252 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003253 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003254}
3255
Evan Chengb723fb52009-07-30 08:33:02 +00003256// Optimized codegen when the non-memory output is not used.
3257// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3258def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3259 "lock\n\t"
3260 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3261def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3262 "lock\n\t"
3263 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3264def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3265 "lock\n\t"
3266 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3267def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3268 "lock\n\t"
3269 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3270def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3271 "lock\n\t"
3272 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3273def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3274 "lock\n\t"
3275 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3276def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3277 "lock\n\t"
3278 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3279def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3280 "lock\n\t"
3281 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3282
3283def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3284 "lock\n\t"
3285 "inc{b}\t$dst", []>, LOCK;
3286def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3287 "lock\n\t"
3288 "inc{w}\t$dst", []>, OpSize, LOCK;
3289def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3290 "lock\n\t"
3291 "inc{l}\t$dst", []>, LOCK;
3292
3293def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3294 "lock\n\t"
3295 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3296def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3297 "lock\n\t"
3298 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3299def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3300 "lock\n\t"
3301 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3302def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3303 "lock\n\t"
3304 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3305def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3306 "lock\n\t"
3307 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3308def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3309 "lock\n\t"
3310 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3311def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3312 "lock\n\t"
3313 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3314def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3315 "lock\n\t"
3316 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3317
3318def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3319 "lock\n\t"
3320 "dec{b}\t$dst", []>, LOCK;
3321def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3322 "lock\n\t"
3323 "dec{w}\t$dst", []>, OpSize, LOCK;
3324def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3325 "lock\n\t"
3326 "dec{l}\t$dst", []>, LOCK;
3327
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003328// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003329let Constraints = "$val = $dst", Defs = [EFLAGS],
3330 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003331def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003332 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003333 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003334def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003335 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003336 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003337def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003338 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003339 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003340def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003341 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003342 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003343def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003344 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003345 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003346def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003347 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003348 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003349def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003350 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003351 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003352def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003353 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003354 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003355
3356def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003357 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003358 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003359def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003360 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003361 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003362def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003363 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003364 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003365def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003366 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003367 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003368def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003369 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003370 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003371def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003372 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003373 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003374def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003375 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003376 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003377def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003378 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003379 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003380
3381def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003382 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003383 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003384def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003385 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003386 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003387def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003388 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003389 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003390def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003391 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003392 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003393}
3394
Dale Johannesenf160d802008-10-02 18:53:47 +00003395let Constraints = "$val1 = $dst1, $val2 = $dst2",
3396 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3397 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003398 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003399 usesCustomDAGSchedInserter = 1 in {
3400def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3401 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003402 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003403def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3404 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003405 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003406def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3407 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003408 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003409def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3410 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003411 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003412def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3413 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003414 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003415def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3416 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003417 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003418def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3419 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003420 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003421}
3422
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003423//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003424// Non-Instruction Patterns
3425//===----------------------------------------------------------------------===//
3426
Bill Wendlingfef06052008-09-16 21:48:12 +00003427// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3429def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003430def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3432def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3433
3434def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3435 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3436def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3437 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3438def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3439 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3440def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3441 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3442
3443def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3444 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3445def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3446 (MOV32mi addr:$dst, texternalsym:$src)>;
3447
3448// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003449// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003450def : Pat<(X86tcret GR32:$dst, imm:$off),
3451 (TCRETURNri GR32:$dst, imm:$off)>;
3452
3453def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3454 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3455
3456def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3457 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458
Dan Gohmance5dbff2009-08-02 16:10:01 +00003459// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460def : Pat<(X86call (i32 tglobaladdr:$dst)),
3461 (CALLpcrel32 tglobaladdr:$dst)>;
3462def : Pat<(X86call (i32 texternalsym:$dst)),
3463 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003464def : Pat<(X86call (i32 imm:$dst)),
3465 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466
3467// X86 specific add which produces a flag.
3468def : Pat<(addc GR32:$src1, GR32:$src2),
3469 (ADD32rr GR32:$src1, GR32:$src2)>;
3470def : Pat<(addc GR32:$src1, (load addr:$src2)),
3471 (ADD32rm GR32:$src1, addr:$src2)>;
3472def : Pat<(addc GR32:$src1, imm:$src2),
3473 (ADD32ri GR32:$src1, imm:$src2)>;
3474def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3475 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3476
3477def : Pat<(subc GR32:$src1, GR32:$src2),
3478 (SUB32rr GR32:$src1, GR32:$src2)>;
3479def : Pat<(subc GR32:$src1, (load addr:$src2)),
3480 (SUB32rm GR32:$src1, addr:$src2)>;
3481def : Pat<(subc GR32:$src1, imm:$src2),
3482 (SUB32ri GR32:$src1, imm:$src2)>;
3483def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3484 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3485
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003486// Comparisons.
3487
3488// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003489def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003491def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003492 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003493def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003494 (TEST32rr GR32:$src1, GR32:$src1)>;
3495
Dan Gohman0a3c5222009-01-07 01:00:24 +00003496// Conditional moves with folded loads with operands swapped and conditions
3497// inverted.
3498def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3499 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3500def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3501 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3502def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3503 (CMOVB16rm GR16:$src2, addr:$src1)>;
3504def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3505 (CMOVB32rm GR32:$src2, addr:$src1)>;
3506def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3507 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3508def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3509 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3510def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3511 (CMOVE16rm GR16:$src2, addr:$src1)>;
3512def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3513 (CMOVE32rm GR32:$src2, addr:$src1)>;
3514def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3515 (CMOVA16rm GR16:$src2, addr:$src1)>;
3516def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3517 (CMOVA32rm GR32:$src2, addr:$src1)>;
3518def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3519 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3520def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3521 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3522def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3523 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3524def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3525 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3526def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3527 (CMOVL16rm GR16:$src2, addr:$src1)>;
3528def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3529 (CMOVL32rm GR32:$src2, addr:$src1)>;
3530def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3531 (CMOVG16rm GR16:$src2, addr:$src1)>;
3532def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3533 (CMOVG32rm GR32:$src2, addr:$src1)>;
3534def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3535 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3536def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3537 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3538def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3539 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3540def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3541 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3542def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3543 (CMOVP16rm GR16:$src2, addr:$src1)>;
3544def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3545 (CMOVP32rm GR32:$src2, addr:$src1)>;
3546def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3547 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3548def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3549 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3550def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3551 (CMOVS16rm GR16:$src2, addr:$src1)>;
3552def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3553 (CMOVS32rm GR32:$src2, addr:$src1)>;
3554def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3555 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3556def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3557 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3558def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3559 (CMOVO16rm GR16:$src2, addr:$src1)>;
3560def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3561 (CMOVO32rm GR32:$src2, addr:$src1)>;
3562
Duncan Sands082524c2008-01-23 20:39:46 +00003563// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003564def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3565def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3566def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3567
3568// extload bool -> extload byte
3569def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003570def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3571 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003572def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003573def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3574 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3576def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3577
Dan Gohmandd612bb2008-08-20 21:27:32 +00003578// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003579def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3580 Requires<[In32BitMode]>;
3581def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3582 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003583def : Pat<(i32 (anyext GR16:$src)),
3584 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003585
Evan Chengf2abee72007-12-13 00:43:27 +00003586// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003587def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3588 (MOVZX32rm8 addr:$src)>;
3589def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3590 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003591
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003592//===----------------------------------------------------------------------===//
3593// Some peepholes
3594//===----------------------------------------------------------------------===//
3595
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003596// Odd encoding trick: -128 fits into an 8-bit immediate field while
3597// +128 doesn't, so in this special case use a sub instead of an add.
3598def : Pat<(add GR16:$src1, 128),
3599 (SUB16ri8 GR16:$src1, -128)>;
3600def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3601 (SUB16mi8 addr:$dst, -128)>;
3602def : Pat<(add GR32:$src1, 128),
3603 (SUB32ri8 GR32:$src1, -128)>;
3604def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3605 (SUB32mi8 addr:$dst, -128)>;
3606
Dan Gohman9203ab42008-07-30 18:09:17 +00003607// r & (2^16-1) ==> movz
3608def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003609 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003610// r & (2^8-1) ==> movz
3611def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003612 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003613 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003614 Requires<[In32BitMode]>;
3615// r & (2^8-1) ==> movz
3616def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003617 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003618 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003619 Requires<[In32BitMode]>;
3620
3621// sext_inreg patterns
3622def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003623 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003624def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003625 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003626 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003627 Requires<[In32BitMode]>;
3628def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003629 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003630 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003631 Requires<[In32BitMode]>;
3632
3633// trunc patterns
3634def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003635 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003636def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003637 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003638 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003639 Requires<[In32BitMode]>;
3640def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003641 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003642 x86_subreg_8bit)>,
3643 Requires<[In32BitMode]>;
3644
3645// h-register tricks
3646def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003647 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003648 x86_subreg_8bit_hi)>,
3649 Requires<[In32BitMode]>;
3650def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003651 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003652 x86_subreg_8bit_hi)>,
3653 Requires<[In32BitMode]>;
3654def : Pat<(srl_su GR16:$src, (i8 8)),
3655 (EXTRACT_SUBREG
3656 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003657 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003658 x86_subreg_8bit_hi)),
3659 x86_subreg_16bit)>,
3660 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003661def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3662 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3663 x86_subreg_8bit_hi))>,
3664 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003665def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003666 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003667 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003668 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003669
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003670// (shl x, 1) ==> (add x, x)
3671def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3672def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3673def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3674
Evan Cheng76a64c72008-08-30 02:03:58 +00003675// (shl x (and y, 31)) ==> (shl x, y)
3676def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3677 (SHL8rCL GR8:$src1)>;
3678def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3679 (SHL16rCL GR16:$src1)>;
3680def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3681 (SHL32rCL GR32:$src1)>;
3682def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3683 (SHL8mCL addr:$dst)>;
3684def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3685 (SHL16mCL addr:$dst)>;
3686def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3687 (SHL32mCL addr:$dst)>;
3688
3689def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3690 (SHR8rCL GR8:$src1)>;
3691def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3692 (SHR16rCL GR16:$src1)>;
3693def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3694 (SHR32rCL GR32:$src1)>;
3695def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3696 (SHR8mCL addr:$dst)>;
3697def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHR16mCL addr:$dst)>;
3699def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3700 (SHR32mCL addr:$dst)>;
3701
3702def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3703 (SAR8rCL GR8:$src1)>;
3704def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3705 (SAR16rCL GR16:$src1)>;
3706def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3707 (SAR32rCL GR32:$src1)>;
3708def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SAR8mCL addr:$dst)>;
3710def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SAR16mCL addr:$dst)>;
3712def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3713 (SAR32mCL addr:$dst)>;
3714
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003715// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3716def : Pat<(or (srl GR32:$src1, CL:$amt),
3717 (shl GR32:$src2, (sub 32, CL:$amt))),
3718 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3719
3720def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3721 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3722 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3723
Dan Gohman921581d2008-10-17 01:23:35 +00003724def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3725 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3726 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3727
3728def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3729 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3730 addr:$dst),
3731 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3732
3733def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3734 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3735
3736def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3737 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3738 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3739
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003740// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3741def : Pat<(or (shl GR32:$src1, CL:$amt),
3742 (srl GR32:$src2, (sub 32, CL:$amt))),
3743 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3744
3745def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3746 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3747 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3748
Dan Gohman921581d2008-10-17 01:23:35 +00003749def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3750 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3751 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3752
3753def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3754 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3755 addr:$dst),
3756 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3757
3758def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3759 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3760
3761def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3762 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3763 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3764
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003765// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3766def : Pat<(or (srl GR16:$src1, CL:$amt),
3767 (shl GR16:$src2, (sub 16, CL:$amt))),
3768 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3769
3770def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3771 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3772 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3773
Dan Gohman921581d2008-10-17 01:23:35 +00003774def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3775 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3776 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3777
3778def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3779 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3780 addr:$dst),
3781 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3782
3783def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3784 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3785
3786def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3787 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3788 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3789
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003790// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3791def : Pat<(or (shl GR16:$src1, CL:$amt),
3792 (srl GR16:$src2, (sub 16, CL:$amt))),
3793 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3794
3795def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3796 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3797 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3798
Dan Gohman921581d2008-10-17 01:23:35 +00003799def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3800 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3801 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3802
3803def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3804 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3805 addr:$dst),
3806 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3807
3808def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3809 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3810
3811def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3812 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3813 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3814
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003815//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003816// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003817//===----------------------------------------------------------------------===//
3818
Dan Gohman99a12192009-03-04 19:44:21 +00003819// Register-Register Addition with EFLAGS result
3820def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003821 (implicit EFLAGS)),
3822 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003823def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003824 (implicit EFLAGS)),
3825 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003826def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003827 (implicit EFLAGS)),
3828 (ADD32rr GR32:$src1, GR32:$src2)>;
3829
Dan Gohman99a12192009-03-04 19:44:21 +00003830// Register-Memory Addition with EFLAGS result
3831def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003832 (implicit EFLAGS)),
3833 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003834def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003835 (implicit EFLAGS)),
3836 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003837def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003838 (implicit EFLAGS)),
3839 (ADD32rm GR32:$src1, addr:$src2)>;
3840
Dan Gohman99a12192009-03-04 19:44:21 +00003841// Register-Integer Addition with EFLAGS result
3842def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003843 (implicit EFLAGS)),
3844 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003845def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003846 (implicit EFLAGS)),
3847 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003848def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003849 (implicit EFLAGS)),
3850 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003851def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003852 (implicit EFLAGS)),
3853 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003854def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003855 (implicit EFLAGS)),
3856 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3857
Dan Gohman99a12192009-03-04 19:44:21 +00003858// Memory-Register Addition with EFLAGS result
3859def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003860 addr:$dst),
3861 (implicit EFLAGS)),
3862 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003863def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003864 addr:$dst),
3865 (implicit EFLAGS)),
3866 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003867def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003868 addr:$dst),
3869 (implicit EFLAGS)),
3870 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003871
3872// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003873def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003874 addr:$dst),
3875 (implicit EFLAGS)),
3876 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003877def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003878 addr:$dst),
3879 (implicit EFLAGS)),
3880 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003881def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003882 addr:$dst),
3883 (implicit EFLAGS)),
3884 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003885def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003886 addr:$dst),
3887 (implicit EFLAGS)),
3888 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003889def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003890 addr:$dst),
3891 (implicit EFLAGS)),
3892 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3893
Dan Gohman99a12192009-03-04 19:44:21 +00003894// Register-Register Subtraction with EFLAGS result
3895def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003896 (implicit EFLAGS)),
3897 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003898def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003899 (implicit EFLAGS)),
3900 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003901def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003902 (implicit EFLAGS)),
3903 (SUB32rr GR32:$src1, GR32:$src2)>;
3904
Dan Gohman99a12192009-03-04 19:44:21 +00003905// Register-Memory Subtraction with EFLAGS result
3906def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003907 (implicit EFLAGS)),
3908 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003909def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003910 (implicit EFLAGS)),
3911 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003912def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003913 (implicit EFLAGS)),
3914 (SUB32rm GR32:$src1, addr:$src2)>;
3915
Dan Gohman99a12192009-03-04 19:44:21 +00003916// Register-Integer Subtraction with EFLAGS result
3917def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003918 (implicit EFLAGS)),
3919 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003920def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003921 (implicit EFLAGS)),
3922 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003923def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003924 (implicit EFLAGS)),
3925 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003926def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003927 (implicit EFLAGS)),
3928 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003929def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003930 (implicit EFLAGS)),
3931 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3932
Dan Gohman99a12192009-03-04 19:44:21 +00003933// Memory-Register Subtraction with EFLAGS result
3934def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003935 addr:$dst),
3936 (implicit EFLAGS)),
3937 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003938def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003939 addr:$dst),
3940 (implicit EFLAGS)),
3941 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003942def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003943 addr:$dst),
3944 (implicit EFLAGS)),
3945 (SUB32mr addr:$dst, GR32:$src2)>;
3946
Dan Gohman99a12192009-03-04 19:44:21 +00003947// Memory-Integer Subtraction with EFLAGS result
3948def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003949 addr:$dst),
3950 (implicit EFLAGS)),
3951 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003952def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003953 addr:$dst),
3954 (implicit EFLAGS)),
3955 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003956def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003957 addr:$dst),
3958 (implicit EFLAGS)),
3959 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003960def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003961 addr:$dst),
3962 (implicit EFLAGS)),
3963 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003964def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003965 addr:$dst),
3966 (implicit EFLAGS)),
3967 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3968
3969
Dan Gohman99a12192009-03-04 19:44:21 +00003970// Register-Register Signed Integer Multiply with EFLAGS result
3971def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003972 (implicit EFLAGS)),
3973 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003974def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003975 (implicit EFLAGS)),
3976 (IMUL32rr GR32:$src1, GR32:$src2)>;
3977
Dan Gohman99a12192009-03-04 19:44:21 +00003978// Register-Memory Signed Integer Multiply with EFLAGS result
3979def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003980 (implicit EFLAGS)),
3981 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003982def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003983 (implicit EFLAGS)),
3984 (IMUL32rm GR32:$src1, addr:$src2)>;
3985
Dan Gohman99a12192009-03-04 19:44:21 +00003986// Register-Integer Signed Integer Multiply with EFLAGS result
3987def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003988 (implicit EFLAGS)),
3989 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003990def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003991 (implicit EFLAGS)),
3992 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003993def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003994 (implicit EFLAGS)),
3995 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003996def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003997 (implicit EFLAGS)),
3998 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
3999
Dan Gohman99a12192009-03-04 19:44:21 +00004000// Memory-Integer Signed Integer Multiply with EFLAGS result
4001def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004002 (implicit EFLAGS)),
4003 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004004def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004005 (implicit EFLAGS)),
4006 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004007def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004008 (implicit EFLAGS)),
4009 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004010def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004011 (implicit EFLAGS)),
4012 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4013
Dan Gohman99a12192009-03-04 19:44:21 +00004014// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004015let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004016def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004017 (implicit EFLAGS)),
4018 (ADD16rr GR16:$src1, GR16:$src1)>;
4019
Dan Gohman99a12192009-03-04 19:44:21 +00004020def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004021 (implicit EFLAGS)),
4022 (ADD32rr GR32:$src1, GR32:$src1)>;
4023}
4024
Dan Gohman99a12192009-03-04 19:44:21 +00004025// INC and DEC with EFLAGS result. Note that these do not set CF.
4026def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4027 (INC8r GR8:$src)>;
4028def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4029 (implicit EFLAGS)),
4030 (INC8m addr:$dst)>;
4031def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4032 (DEC8r GR8:$src)>;
4033def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4034 (implicit EFLAGS)),
4035 (DEC8m addr:$dst)>;
4036
4037def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004038 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004039def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4040 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004041 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004042def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004043 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004044def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4045 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004046 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004047
4048def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004049 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004050def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4051 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004052 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004054 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004055def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4056 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004057 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004058
Bill Wendlingf5399032008-12-12 21:15:41 +00004059//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004060// Floating Point Stack Support
4061//===----------------------------------------------------------------------===//
4062
4063include "X86InstrFPStack.td"
4064
4065//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004066// X86-64 Support
4067//===----------------------------------------------------------------------===//
4068
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004069include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004070
4071//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004072// XMM Floating point support (requires SSE / SSE2)
4073//===----------------------------------------------------------------------===//
4074
4075include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004076
4077//===----------------------------------------------------------------------===//
4078// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4079//===----------------------------------------------------------------------===//
4080
4081include "X86InstrMMX.td"