Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 instruction set, defining the instructions, and |
| 11 | // properties of the instructions which are needed for code generation, machine |
| 12 | // code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // X86 specific DAG Nodes. |
| 18 | // |
| 19 | |
| 20 | def SDTIntShiftDOp: SDTypeProfile<1, 3, |
| 21 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 22 | SDTCisInt<0>, SDTCisInt<3>]>; |
| 23 | |
| 24 | def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 25 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 26 | def SDTX86Cmov : SDTypeProfile<1, 4, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 28 | SDTCisVT<3, i8>, SDTCisVT<4, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 29 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 30 | // Unary and binary operator instructions that set EFLAGS as a side-effect. |
| 31 | def SDTUnaryArithWithFlags : SDTypeProfile<1, 1, |
| 32 | [SDTCisInt<0>]>; |
| 33 | def SDTBinaryArithWithFlags : SDTypeProfile<1, 2, |
| 34 | [SDTCisSameAs<0, 1>, |
| 35 | SDTCisSameAs<0, 2>, |
| 36 | SDTCisInt<0>]>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 37 | def SDTX86BrCond : SDTypeProfile<0, 3, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 38 | [SDTCisVT<0, OtherVT>, |
| 39 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 40 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 41 | def SDTX86SetCC : SDTypeProfile<1, 2, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 42 | [SDTCisVT<0, i8>, |
| 43 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 45 | def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>, |
| 46 | SDTCisVT<2, i8>]>; |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 47 | def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 48 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 49 | def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>, |
| 50 | SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 51 | def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 52 | |
Sean Callanan | 2c8a259 | 2009-06-23 23:25:37 +0000 | [diff] [blame] | 53 | def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 54 | def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, |
| 55 | SDTCisVT<1, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 56 | |
Dan Gohman | 3329ffe | 2008-05-29 19:57:41 +0000 | [diff] [blame] | 57 | def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 58 | |
| 59 | def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>; |
| 60 | |
| 61 | def SDTX86RdTsc : SDTypeProfile<0, 0, []>; |
| 62 | |
| 63 | def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>; |
| 64 | |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 65 | def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 66 | |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 67 | def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 68 | |
| 69 | def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 70 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 71 | def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>; |
| 72 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 73 | def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>; |
| 74 | def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 75 | def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>; |
| 76 | def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>; |
| 77 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 78 | def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 79 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 80 | def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>; |
| 81 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 82 | def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 83 | def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 84 | [SDNPHasChain]>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 85 | def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 86 | |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 87 | def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas, |
| 88 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 89 | SDNPMayLoad]>; |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 90 | def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8, |
| 91 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 92 | SDNPMayLoad]>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 93 | def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary, |
| 94 | [SDNPHasChain, SDNPMayStore, |
| 95 | SDNPMayLoad, SDNPMemOperand]>; |
| 96 | def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary, |
| 97 | [SDNPHasChain, SDNPMayStore, |
| 98 | SDNPMayLoad, SDNPMemOperand]>; |
| 99 | def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary, |
| 100 | [SDNPHasChain, SDNPMayStore, |
| 101 | SDNPMayLoad, SDNPMemOperand]>; |
| 102 | def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary, |
| 103 | [SDNPHasChain, SDNPMayStore, |
| 104 | SDNPMayLoad, SDNPMemOperand]>; |
| 105 | def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary, |
| 106 | [SDNPHasChain, SDNPMayStore, |
| 107 | SDNPMayLoad, SDNPMemOperand]>; |
| 108 | def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary, |
| 109 | [SDNPHasChain, SDNPMayStore, |
| 110 | SDNPMayLoad, SDNPMemOperand]>; |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 111 | def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary, |
| 112 | [SDNPHasChain, SDNPMayStore, |
| 113 | SDNPMayLoad, SDNPMemOperand]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 114 | def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret, |
| 115 | [SDNPHasChain, SDNPOptInFlag]>; |
| 116 | |
| 117 | def X86callseq_start : |
| 118 | SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart, |
| 119 | [SDNPHasChain, SDNPOutFlag]>; |
| 120 | def X86callseq_end : |
| 121 | SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 122 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 123 | |
| 124 | def X86call : SDNode<"X86ISD::CALL", SDT_X86Call, |
| 125 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 126 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 127 | def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr, |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 128 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 129 | def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr, |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 130 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 131 | SDNPMayLoad]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 132 | |
| 133 | def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc, |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 134 | [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 135 | |
| 136 | def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>; |
| 137 | def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>; |
| 138 | |
| 139 | def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR, |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 140 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 141 | def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress", |
| 142 | SDT_X86SegmentBaseAddress, []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 143 | |
| 144 | def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET, |
| 145 | [SDNPHasChain]>; |
| 146 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 147 | def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET, |
| 148 | [SDNPHasChain, SDNPOptInFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 149 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 150 | def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>; |
| 151 | def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>; |
| 152 | def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>; |
| 153 | def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>; |
| 154 | def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>; |
| 155 | def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 156 | |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 157 | def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>; |
| 158 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 159 | //===----------------------------------------------------------------------===// |
| 160 | // X86 Operand Definitions. |
| 161 | // |
| 162 | |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 163 | def i32imm_pcrel : Operand<i32> { |
| 164 | let PrintMethod = "print_pcrel_imm"; |
| 165 | } |
| 166 | |
Dan Gohman | fe60682 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 167 | // A version of ptr_rc which excludes SP, ESP, and RSP. This is used for |
| 168 | // the index operand of an address, to conform to x86 encoding restrictions. |
| 169 | def ptr_rc_nosp : PointerLikeRegClass<1>; |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 170 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 171 | // *mem - Operand definitions for the funky X86 addressing mode operands. |
| 172 | // |
| 173 | class X86MemOperand<string printMethod> : Operand<iPTR> { |
| 174 | let PrintMethod = printMethod; |
Dan Gohman | fe60682 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 175 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | def i8mem : X86MemOperand<"printi8mem">; |
| 179 | def i16mem : X86MemOperand<"printi16mem">; |
| 180 | def i32mem : X86MemOperand<"printi32mem">; |
| 181 | def i64mem : X86MemOperand<"printi64mem">; |
| 182 | def i128mem : X86MemOperand<"printi128mem">; |
David Greene | 6b75fca | 2009-06-30 19:24:59 +0000 | [diff] [blame] | 183 | def i256mem : X86MemOperand<"printi256mem">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 184 | def f32mem : X86MemOperand<"printf32mem">; |
| 185 | def f64mem : X86MemOperand<"printf64mem">; |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 186 | def f80mem : X86MemOperand<"printf80mem">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 187 | def f128mem : X86MemOperand<"printf128mem">; |
David Greene | 6b75fca | 2009-06-30 19:24:59 +0000 | [diff] [blame] | 188 | def f256mem : X86MemOperand<"printf256mem">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 189 | |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 190 | // A version of i8mem for use on x86-64 that uses GR64_NOREX instead of |
| 191 | // plain GR64, so that it doesn't potentially require a REX prefix. |
| 192 | def i8mem_NOREX : Operand<i64> { |
| 193 | let PrintMethod = "printi8mem"; |
Dan Gohman | fe60682 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 194 | let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm); |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 195 | } |
| 196 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 197 | def lea32mem : Operand<i32> { |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 198 | let PrintMethod = "printlea32mem"; |
Dan Gohman | efbd3bc | 2009-08-05 17:40:24 +0000 | [diff] [blame] | 199 | let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 200 | } |
| 201 | |
| 202 | def SSECC : Operand<i8> { |
| 203 | let PrintMethod = "printSSECC"; |
| 204 | } |
| 205 | |
| 206 | def piclabel: Operand<i32> { |
| 207 | let PrintMethod = "printPICLabel"; |
| 208 | } |
| 209 | |
| 210 | // A couple of more descriptive operand definitions. |
| 211 | // 16-bits but only 8 bits are significant. |
| 212 | def i16i8imm : Operand<i16>; |
| 213 | // 32-bits but only 8 bits are significant. |
| 214 | def i32i8imm : Operand<i32>; |
| 215 | |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 216 | // Branch targets have OtherVT type and print as pc-relative values. |
| 217 | def brtarget : Operand<OtherVT> { |
| 218 | let PrintMethod = "print_pcrel_imm"; |
| 219 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 220 | |
Evan Cheng | d11052b | 2009-07-21 06:00:18 +0000 | [diff] [blame] | 221 | def brtarget8 : Operand<OtherVT> { |
| 222 | let PrintMethod = "print_pcrel_imm"; |
| 223 | } |
| 224 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 225 | //===----------------------------------------------------------------------===// |
| 226 | // X86 Complex Pattern Definitions. |
| 227 | // |
| 228 | |
| 229 | // Define X86 specific addressing mode. |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 230 | def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 231 | def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr", |
Dan Gohman | 0c0d741 | 2009-08-02 16:09:17 +0000 | [diff] [blame] | 232 | [add, sub, mul, X86mul_imm, shl, or, frameindex], |
| 233 | []>; |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 234 | def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr", |
| 235 | [tglobaltlsaddr], []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 236 | |
| 237 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 238 | // X86 Instruction Predicate Definitions. |
| 239 | def HasMMX : Predicate<"Subtarget->hasMMX()">; |
| 240 | def HasSSE1 : Predicate<"Subtarget->hasSSE1()">; |
| 241 | def HasSSE2 : Predicate<"Subtarget->hasSSE2()">; |
| 242 | def HasSSE3 : Predicate<"Subtarget->hasSSE3()">; |
| 243 | def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">; |
Nate Begeman | b297556 | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 244 | def HasSSE41 : Predicate<"Subtarget->hasSSE41()">; |
| 245 | def HasSSE42 : Predicate<"Subtarget->hasSSE42()">; |
David Greene | 8bf22bc | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 246 | def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">; |
| 247 | def HasAVX : Predicate<"Subtarget->hasAVX()">; |
| 248 | def HasFMA3 : Predicate<"Subtarget->hasFMA3()">; |
| 249 | def HasFMA4 : Predicate<"Subtarget->hasFMA4()">; |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 250 | def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">; |
| 251 | def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 252 | def In32BitMode : Predicate<"!Subtarget->is64Bit()">; |
| 253 | def In64BitMode : Predicate<"Subtarget->is64Bit()">; |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 254 | def IsWin64 : Predicate<"Subtarget->isTargetWin64()">; |
| 255 | def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">; |
Anton Korobeynikov | 7e1178f | 2009-08-06 09:11:19 +0000 | [diff] [blame^] | 256 | def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small ||" |
| 257 | "TM.getCodeModel() == CodeModel::Kernel">; |
| 258 | def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small &&" |
| 259 | "TM.getCodeModel() != CodeModel::Kernel">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 260 | def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">; |
Evan Cheng | 13559d6 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 261 | def OptForSpeed : Predicate<"!OptForSize">; |
Evan Cheng | 95a77fd | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 262 | def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">; |
Evan Cheng | 6d35a4d | 2009-05-20 04:53:57 +0000 | [diff] [blame] | 263 | def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 264 | |
| 265 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 266 | // X86 Instruction Format Definitions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 267 | // |
| 268 | |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 269 | include "X86InstrFormats.td" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 270 | |
| 271 | //===----------------------------------------------------------------------===// |
| 272 | // Pattern fragments... |
| 273 | // |
| 274 | |
| 275 | // X86 specific condition code. These correspond to CondCode in |
| 276 | // X86InstrInfo.h. They must be kept in synch. |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 277 | def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE |
| 278 | def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC |
| 279 | def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C |
| 280 | def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA |
| 281 | def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z |
| 282 | def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE |
| 283 | def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL |
| 284 | def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE |
| 285 | def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG |
| 286 | def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 287 | def X86_COND_NO : PatLeaf<(i8 10)>; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 288 | def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 289 | def X86_COND_NS : PatLeaf<(i8 12)>; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 290 | def X86_COND_O : PatLeaf<(i8 13)>; |
| 291 | def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE |
| 292 | def X86_COND_S : PatLeaf<(i8 15)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 293 | |
| 294 | def i16immSExt8 : PatLeaf<(i16 imm), [{ |
| 295 | // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit |
| 296 | // sign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 297 | return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 298 | }]>; |
| 299 | |
| 300 | def i32immSExt8 : PatLeaf<(i32 imm), [{ |
| 301 | // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit |
| 302 | // sign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 303 | return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 304 | }]>; |
| 305 | |
| 306 | // Helper fragments for loads. |
Evan Cheng | b3e25ea | 2008-05-13 18:59:59 +0000 | [diff] [blame] | 307 | // It's always safe to treat a anyext i16 load as a i32 load if the i16 is |
| 308 | // known to be 32-bit aligned or better. Ditto for i8 to i16. |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 309 | def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{ |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 310 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 311 | if (const Value *Src = LD->getSrcValue()) |
| 312 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 313 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 314 | return false; |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 315 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 316 | if (ExtType == ISD::NON_EXTLOAD) |
| 317 | return true; |
| 318 | if (ExtType == ISD::EXTLOAD) |
| 319 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
Evan Cheng | 8b765e9 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 320 | return false; |
| 321 | }]>; |
| 322 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 323 | def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Evan Cheng | 56ec77b | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 324 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 325 | if (const Value *Src = LD->getSrcValue()) |
| 326 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 327 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 328 | return false; |
Evan Cheng | 56ec77b | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 329 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 330 | if (ExtType == ISD::EXTLOAD) |
| 331 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
| 332 | return false; |
| 333 | }]>; |
| 334 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 335 | def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 336 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 337 | if (const Value *Src = LD->getSrcValue()) |
| 338 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 339 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 340 | return false; |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 341 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 342 | if (ExtType == ISD::NON_EXTLOAD) |
| 343 | return true; |
| 344 | if (ExtType == ISD::EXTLOAD) |
| 345 | return LD->getAlignment() >= 4 && !LD->isVolatile(); |
Evan Cheng | 8b765e9 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 346 | return false; |
| 347 | }]>; |
| 348 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 349 | def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 350 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 351 | if (const Value *Src = LD->getSrcValue()) |
| 352 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 353 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 354 | return false; |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 355 | if (LD->isVolatile()) |
| 356 | return false; |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 357 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 358 | if (ExtType == ISD::NON_EXTLOAD) |
| 359 | return true; |
| 360 | if (ExtType == ISD::EXTLOAD) |
| 361 | return LD->getAlignment() >= 4; |
| 362 | return false; |
| 363 | }]>; |
| 364 | |
sampo | 9cc09a3 | 2009-01-26 01:24:32 +0000 | [diff] [blame] | 365 | def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 366 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 367 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
| 368 | return PT->getAddressSpace() == 256; |
sampo | 9cc09a3 | 2009-01-26 01:24:32 +0000 | [diff] [blame] | 369 | return false; |
| 370 | }]>; |
| 371 | |
Chris Lattner | a7c2d8a | 2009-05-05 18:52:19 +0000 | [diff] [blame] | 372 | def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 373 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 374 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
| 375 | return PT->getAddressSpace() == 257; |
| 376 | return false; |
| 377 | }]>; |
| 378 | |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 379 | def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{ |
| 380 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 381 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 382 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 383 | return false; |
| 384 | return true; |
| 385 | }]>; |
| 386 | def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{ |
| 387 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 388 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 389 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 390 | return false; |
| 391 | return true; |
| 392 | }]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 393 | |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 394 | def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{ |
| 395 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 396 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 397 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 398 | return false; |
| 399 | return true; |
| 400 | }]>; |
| 401 | def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{ |
| 402 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 403 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 404 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 405 | return false; |
| 406 | return true; |
| 407 | }]>; |
| 408 | def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{ |
| 409 | if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue()) |
| 410 | if (const PointerType *PT = dyn_cast<PointerType>(Src->getType())) |
Mon P Wang | dc97d5a | 2009-04-27 07:22:10 +0000 | [diff] [blame] | 411 | if (PT->getAddressSpace() > 255) |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 412 | return false; |
| 413 | return true; |
| 414 | }]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 415 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 416 | def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>; |
| 417 | def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>; |
| 418 | def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>; |
| 419 | |
| 420 | def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>; |
| 421 | def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>; |
| 422 | def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>; |
| 423 | def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>; |
| 424 | def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>; |
| 425 | def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>; |
| 426 | |
| 427 | def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>; |
| 428 | def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>; |
| 429 | def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>; |
| 430 | def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>; |
| 431 | def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>; |
| 432 | def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>; |
| 433 | |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 434 | |
| 435 | // An 'and' node with a single use. |
| 436 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
Evan Cheng | 9123cfa | 2008-03-04 00:40:35 +0000 | [diff] [blame] | 437 | return N->hasOneUse(); |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 438 | }]>; |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 439 | // An 'srl' node with a single use. |
| 440 | def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{ |
| 441 | return N->hasOneUse(); |
| 442 | }]>; |
| 443 | // An 'trunc' node with a single use. |
| 444 | def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{ |
| 445 | return N->hasOneUse(); |
| 446 | }]>; |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 447 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 448 | // 'shld' and 'shrd' instruction patterns. Note that even though these have |
| 449 | // the srl and shl in their patterns, the C++ code must still check for them, |
| 450 | // because predicates are tested before children nodes are explored. |
| 451 | |
| 452 | def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2), |
| 453 | (or (srl node:$src1, node:$amt1), |
| 454 | (shl node:$src2, node:$amt2)), [{ |
| 455 | assert(N->getOpcode() == ISD::OR); |
| 456 | return N->getOperand(0).getOpcode() == ISD::SRL && |
| 457 | N->getOperand(1).getOpcode() == ISD::SHL && |
| 458 | isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) && |
| 459 | isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) && |
| 460 | N->getOperand(0).getConstantOperandVal(1) == |
| 461 | N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1); |
| 462 | }]>; |
| 463 | |
| 464 | def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2), |
| 465 | (or (shl node:$src1, node:$amt1), |
| 466 | (srl node:$src2, node:$amt2)), [{ |
| 467 | assert(N->getOpcode() == ISD::OR); |
| 468 | return N->getOperand(0).getOpcode() == ISD::SHL && |
| 469 | N->getOperand(1).getOpcode() == ISD::SRL && |
| 470 | isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) && |
| 471 | isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) && |
| 472 | N->getOperand(0).getConstantOperandVal(1) == |
| 473 | N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1); |
| 474 | }]>; |
| 475 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 476 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 477 | // Instruction list... |
| 478 | // |
| 479 | |
| 480 | // ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into |
| 481 | // a stack adjustment and the codegen must know that they may modify the stack |
| 482 | // pointer before prolog-epilog rewriting occurs. |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 483 | // Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become |
| 484 | // sub / add which can clobber EFLAGS. |
Evan Cheng | 037364a | 2007-09-28 01:19:48 +0000 | [diff] [blame] | 485 | let Defs = [ESP, EFLAGS], Uses = [ESP] in { |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 486 | def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt), |
| 487 | "#ADJCALLSTACKDOWN", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 488 | [(X86callseq_start timm:$amt)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 489 | Requires<[In32BitMode]>; |
| 490 | def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 491 | "#ADJCALLSTACKUP", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 492 | [(X86callseq_end timm:$amt1, timm:$amt2)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 493 | Requires<[In32BitMode]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 494 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 495 | |
| 496 | // Nop |
Sean Callanan | f94a054 | 2009-07-23 23:39:34 +0000 | [diff] [blame] | 497 | let neverHasSideEffects = 1 in { |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 498 | def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>; |
Sean Callanan | f94a054 | 2009-07-23 23:39:34 +0000 | [diff] [blame] | 499 | def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero), |
| 500 | "nopl\t$zero", []>, TB; |
| 501 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 502 | |
Evan Cheng | 0729ccf | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 503 | // PIC base |
Dan Gohman | 9499cfe | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 504 | let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 505 | def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 506 | "call\t$label\n\t" |
| 507 | "pop{l}\t$reg", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 508 | |
| 509 | //===----------------------------------------------------------------------===// |
| 510 | // Control Flow Instructions... |
| 511 | // |
| 512 | |
| 513 | // Return instructions. |
| 514 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 515 | hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in { |
Dan Gohman | 2c4be2a | 2008-05-31 02:11:25 +0000 | [diff] [blame] | 516 | def RET : I <0xC3, RawFrm, (outs), (ins variable_ops), |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 517 | "ret", |
Dan Gohman | 2c4be2a | 2008-05-31 02:11:25 +0000 | [diff] [blame] | 518 | [(X86retflag 0)]>; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 519 | def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops), |
| 520 | "ret\t$amt", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 521 | [(X86retflag imm:$amt)]>; |
| 522 | } |
| 523 | |
| 524 | // All branches are RawFrm, Void, Branch, and Terminators |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 525 | let isBranch = 1, isTerminator = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 526 | class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> : |
| 527 | I<opcode, RawFrm, (outs), ins, asm, pattern>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 528 | |
Sean Callanan | c060815 | 2009-07-22 01:05:20 +0000 | [diff] [blame] | 529 | let isBranch = 1, isBarrier = 1 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 530 | def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>; |
Sean Callanan | c060815 | 2009-07-22 01:05:20 +0000 | [diff] [blame] | 531 | def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>; |
| 532 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 533 | |
Owen Anderson | f805308 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 534 | // Indirect branches |
| 535 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 536 | def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 537 | [(brind GR32:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 538 | def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 539 | [(brind (loadi32 addr:$dst))]>; |
| 540 | } |
| 541 | |
| 542 | // Conditional branches |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 543 | let Uses = [EFLAGS] in { |
Evan Cheng | d11052b | 2009-07-21 06:00:18 +0000 | [diff] [blame] | 544 | // Short conditional jumps |
| 545 | def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>; |
| 546 | def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>; |
| 547 | def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>; |
| 548 | def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>; |
| 549 | def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>; |
| 550 | def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>; |
| 551 | def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>; |
| 552 | def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>; |
| 553 | def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>; |
| 554 | def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>; |
| 555 | def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>; |
| 556 | def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>; |
| 557 | def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>; |
| 558 | def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>; |
| 559 | def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>; |
| 560 | def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>; |
| 561 | |
| 562 | def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>; |
| 563 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 564 | def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 565 | [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 566 | def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 567 | [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 568 | def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 569 | [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 570 | def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 571 | [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 572 | def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 573 | [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 574 | def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 575 | [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 576 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 577 | def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 578 | [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 579 | def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 580 | [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 581 | def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 582 | [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 583 | def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 584 | [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 585 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 586 | def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 587 | [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 588 | def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 589 | [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 590 | def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 591 | [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 592 | def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 593 | [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 594 | def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 595 | [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 596 | def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 597 | [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 598 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 599 | |
| 600 | //===----------------------------------------------------------------------===// |
| 601 | // Call Instructions... |
| 602 | // |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 603 | let isCall = 1 in |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 604 | // All calls clobber the non-callee saved registers. ESP is marked as |
| 605 | // a use to prevent stack-pointer assignments that appear immediately |
| 606 | // before calls from potentially appearing dead. Uses for argument |
| 607 | // registers are added manually. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 608 | let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, |
| 609 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
Evan Cheng | 2293b25 | 2008-10-17 21:02:22 +0000 | [diff] [blame] | 610 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 611 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
Dan Gohman | 9499cfe | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 612 | Uses = [ESP] in { |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 613 | def CALLpcrel32 : Ii32<0xE8, RawFrm, |
| 614 | (outs), (ins i32imm_pcrel:$dst,variable_ops), |
| 615 | "call\t$dst", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 616 | def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 617 | "call\t{*}$dst", [(X86call GR32:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 618 | def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops), |
Dan Gohman | ea4faba | 2008-05-29 21:50:34 +0000 | [diff] [blame] | 619 | "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | // Tail call stuff. |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 623 | |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 624 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | 6fd37ac | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 625 | def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 626 | "#TC_RETURN $dst $offset", |
| 627 | []>; |
| 628 | |
| 629 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | 6fd37ac | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 630 | def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 631 | "#TC_RETURN $dst $offset", |
| 632 | []>; |
| 633 | |
| 634 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 635 | |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 636 | def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 637 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 638 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 639 | def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL", |
| 640 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 641 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 642 | def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 643 | "jmp\t{*}$dst # TAILCALL", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 644 | |
| 645 | //===----------------------------------------------------------------------===// |
| 646 | // Miscellaneous Instructions... |
| 647 | // |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 648 | let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 649 | def LEAVE : I<0xC9, RawFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 650 | (outs), (ins), "leave", []>; |
| 651 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 652 | let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in { |
| 653 | let mayLoad = 1 in |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 654 | def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 655 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 656 | let mayStore = 1 in |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 657 | def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 658 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 659 | |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 660 | let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in { |
| 661 | def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 662 | "push{l}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 663 | def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 664 | "push{l}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 665 | def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 666 | "push{l}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 669 | let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 670 | def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 671 | let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 672 | def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>; |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 673 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 674 | let isTwoAddress = 1 in // GR32 = bswap GR32 |
| 675 | def BSWAP32r : I<0xC8, AddRegFrm, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 676 | (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 677 | "bswap{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 678 | [(set GR32:$dst, (bswap GR32:$src))]>, TB; |
| 679 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 680 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 681 | // Bit scan instructions. |
| 682 | let Defs = [EFLAGS] in { |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 683 | def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 684 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 685 | [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 686 | def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 687 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 688 | [(set GR16:$dst, (X86bsf (loadi16 addr:$src))), |
| 689 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 690 | def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 691 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 692 | [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 693 | def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 694 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 695 | [(set GR32:$dst, (X86bsf (loadi32 addr:$src))), |
| 696 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 697 | |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 698 | def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 699 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 700 | [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 701 | def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 702 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 703 | [(set GR16:$dst, (X86bsr (loadi16 addr:$src))), |
| 704 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 705 | def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 706 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 707 | [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 708 | def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 709 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 710 | [(set GR32:$dst, (X86bsr (loadi32 addr:$src))), |
| 711 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 712 | } // Defs = [EFLAGS] |
| 713 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 714 | let neverHasSideEffects = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 715 | def LEA16r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 716 | (outs GR16:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 717 | "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize; |
Evan Cheng | 1ea8e6b | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 718 | let isReMaterializable = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 719 | def LEA32r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 720 | (outs GR32:$dst), (ins lea32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 721 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 722 | [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>; |
| 723 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 724 | let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 725 | def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 726 | [(X86rep_movs i8)]>, REP; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 727 | def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 728 | [(X86rep_movs i16)]>, REP, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 729 | def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 730 | [(X86rep_movs i32)]>, REP; |
| 731 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 732 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 733 | let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 734 | def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 735 | [(X86rep_stos i8)]>, REP; |
| 736 | let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 737 | def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 738 | [(X86rep_stos i16)]>, REP, OpSize; |
| 739 | let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 740 | def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 741 | [(X86rep_stos i32)]>, REP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 742 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 743 | let Defs = [RAX, RDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 744 | def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 745 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 746 | |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 747 | let isBarrier = 1, hasCtrlDep = 1 in { |
Chris Lattner | 56b941f | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 748 | def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB; |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 749 | } |
| 750 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 751 | //===----------------------------------------------------------------------===// |
| 752 | // Input/Output Instructions... |
| 753 | // |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 754 | let Defs = [AL], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 755 | def IN8rr : I<0xEC, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 756 | "in{b}\t{%dx, %al|%AL, %DX}", []>; |
| 757 | let Defs = [AX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 758 | def IN16rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 759 | "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize; |
| 760 | let Defs = [EAX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 761 | def IN32rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 762 | "in{l}\t{%dx, %eax|%EAX, %DX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 763 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 764 | let Defs = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 765 | def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 766 | "in{b}\t{$port, %al|%AL, $port}", []>; |
| 767 | let Defs = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 768 | def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 769 | "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize; |
| 770 | let Defs = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 771 | def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 772 | "in{l}\t{$port, %eax|%EAX, $port}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 773 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 774 | let Uses = [DX, AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 775 | def OUT8rr : I<0xEE, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 776 | "out{b}\t{%al, %dx|%DX, %AL}", []>; |
| 777 | let Uses = [DX, AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 778 | def OUT16rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 779 | "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize; |
| 780 | let Uses = [DX, EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 781 | def OUT32rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 782 | "out{l}\t{%eax, %dx|%DX, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 783 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 784 | let Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 785 | def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 786 | "out{b}\t{%al, $port|$port, %AL}", []>; |
| 787 | let Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 788 | def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 789 | "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize; |
| 790 | let Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 791 | def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 792 | "out{l}\t{%eax, $port|$port, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 793 | |
| 794 | //===----------------------------------------------------------------------===// |
| 795 | // Move Instructions... |
| 796 | // |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 797 | let neverHasSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 798 | def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 799 | "mov{b}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 800 | def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 801 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 802 | def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 803 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 804 | } |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 805 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 806 | def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 807 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 808 | [(set GR8:$dst, imm:$src)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 809 | def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 810 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 811 | [(set GR16:$dst, imm:$src)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 812 | def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 813 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 814 | [(set GR32:$dst, imm:$src)]>; |
| 815 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 816 | def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 817 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 818 | [(store (i8 imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 819 | def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 820 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 821 | [(store (i16 imm:$src), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 822 | def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 823 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 824 | [(store (i32 imm:$src), addr:$dst)]>; |
| 825 | |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 826 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 827 | def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 828 | "mov{b}\t{$src, $dst|$dst, $src}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 829 | [(set GR8:$dst, (loadi8 addr:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 830 | def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 831 | "mov{w}\t{$src, $dst|$dst, $src}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 832 | [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 833 | def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 834 | "mov{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 835 | [(set GR32:$dst, (loadi32 addr:$src))]>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 836 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 837 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 838 | def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 839 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 840 | [(store GR8:$src, addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 841 | def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 842 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 843 | [(store GR16:$src, addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 844 | def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 845 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 846 | [(store GR32:$src, addr:$dst)]>; |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 847 | |
Dan Gohman | 1d8ce9c | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 848 | // Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so |
| 849 | // that they can be used for copying and storing h registers, which can't be |
| 850 | // encoded when a REX prefix is present. |
Dan Gohman | 2da0db3 | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 851 | let neverHasSideEffects = 1 in |
Dan Gohman | 40ddc36 | 2009-04-15 19:48:57 +0000 | [diff] [blame] | 852 | def MOV8rr_NOREX : I<0x88, MRMDestReg, |
| 853 | (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src), |
Dan Gohman | 2da0db3 | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 854 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Evan Cheng | ebc4940 | 2009-04-30 00:58:57 +0000 | [diff] [blame] | 855 | let mayStore = 1 in |
Dan Gohman | 2da0db3 | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 856 | def MOV8mr_NOREX : I<0x88, MRMDestMem, |
| 857 | (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src), |
| 858 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Evan Cheng | ebc4940 | 2009-04-30 00:58:57 +0000 | [diff] [blame] | 859 | let mayLoad = 1, |
| 860 | canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in |
Dan Gohman | 1d8ce9c | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 861 | def MOV8rm_NOREX : I<0x8A, MRMSrcMem, |
| 862 | (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src), |
| 863 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 864 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 865 | //===----------------------------------------------------------------------===// |
| 866 | // Fixed-Register Multiplication and Division Instructions... |
| 867 | // |
| 868 | |
| 869 | // Extra precision multiplication |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 870 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 871 | def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 872 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 873 | // This probably ought to be moved to a def : Pat<> if the |
| 874 | // syntax can be accepted. |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 875 | [(set AL, (mul AL, GR8:$src)), |
| 876 | (implicit EFLAGS)]>; // AL,AH = AL*GR8 |
| 877 | |
Chris Lattner | c7e96e7 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 878 | let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 879 | def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), |
| 880 | "mul{w}\t$src", |
| 881 | []>, OpSize; // AX,DX = AX*GR16 |
| 882 | |
Chris Lattner | c7e96e7 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 883 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 884 | def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), |
| 885 | "mul{l}\t$src", |
| 886 | []>; // EAX,EDX = EAX*GR32 |
| 887 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 888 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 889 | def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 890 | "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 891 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 892 | // This probably ought to be moved to a def : Pat<> if the |
| 893 | // syntax can be accepted. |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 894 | [(set AL, (mul AL, (loadi8 addr:$src))), |
| 895 | (implicit EFLAGS)]>; // AL,AH = AL*[mem8] |
| 896 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 897 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 898 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 899 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 900 | "mul{w}\t$src", |
| 901 | []>, OpSize; // AX,DX = AX*[mem16] |
| 902 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 903 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 904 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 905 | "mul{l}\t$src", |
| 906 | []>; // EAX,EDX = EAX*[mem32] |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 907 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 908 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 909 | let neverHasSideEffects = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 910 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 911 | def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>; |
| 912 | // AL,AH = AL*GR8 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 913 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 914 | def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 915 | OpSize; // AX,DX = AX*GR16 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 916 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 917 | def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>; |
| 918 | // EAX,EDX = EAX*GR32 |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 919 | let mayLoad = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 920 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 921 | def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 922 | "imul{b}\t$src", []>; // AL,AH = AL*[mem8] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 923 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 924 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 925 | "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16] |
| 926 | let Defs = [EAX,EDX], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 927 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 928 | "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32] |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 929 | } |
Dan Gohman | d44572d | 2008-11-18 21:29:14 +0000 | [diff] [blame] | 930 | } // neverHasSideEffects |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 931 | |
| 932 | // unsigned division/remainder |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 933 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 934 | def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 935 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 936 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 937 | def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 938 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 939 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 940 | def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 941 | "div{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 942 | let mayLoad = 1 in { |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 943 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 944 | def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 945 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 946 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 947 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 948 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 949 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 950 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 951 | "div{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 952 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 953 | |
| 954 | // Signed division/remainder. |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 955 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 956 | def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 957 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 958 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 959 | def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 960 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 961 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 962 | def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 963 | "idiv{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 964 | let mayLoad = 1, mayLoad = 1 in { |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 965 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 966 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 967 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 968 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 969 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 970 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 971 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 972 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 973 | "idiv{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 974 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 975 | |
| 976 | //===----------------------------------------------------------------------===// |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 977 | // Two address Instructions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 978 | // |
| 979 | let isTwoAddress = 1 in { |
| 980 | |
| 981 | // Conditional moves |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 982 | let Uses = [EFLAGS] in { |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 983 | let isCommutable = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 984 | def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 985 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 986 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 987 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 988 | X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 989 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 990 | def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 991 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 992 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 993 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 994 | X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 995 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 996 | def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 997 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 998 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 999 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1000 | X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1001 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1002 | def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1003 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1004 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1005 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1006 | X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1007 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1008 | def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1009 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1010 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1011 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1012 | X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1013 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1014 | def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1015 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1016 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1017 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1018 | X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1019 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1020 | def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1021 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1022 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1023 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1024 | X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1025 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1026 | def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1027 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1028 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1029 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1030 | X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1031 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1032 | def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1033 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1034 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1035 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1036 | X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1037 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1038 | def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1039 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1040 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1041 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1042 | X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1043 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1044 | def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1045 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1046 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1047 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1048 | X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1049 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1050 | def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1051 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1052 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1053 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1054 | X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1055 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1056 | def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1057 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1058 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1059 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1060 | X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1061 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1062 | def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1063 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1064 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1065 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1066 | X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1067 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1068 | def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1069 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1070 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1071 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1072 | X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1073 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1074 | def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1075 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1076 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1077 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1078 | X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1079 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1080 | def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1081 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1082 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1083 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1084 | X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1085 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1086 | def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1087 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1088 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1089 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1090 | X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1091 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1092 | def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1093 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1094 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1095 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1096 | X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1097 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1098 | def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1099 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1100 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1101 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1102 | X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1103 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1104 | def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1105 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1106 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1107 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1108 | X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1109 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1110 | def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1111 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1112 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1113 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1114 | X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1115 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1116 | def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1117 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1118 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1119 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1120 | X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1121 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1122 | def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1123 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1124 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1125 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1126 | X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1127 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1128 | def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1129 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1130 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1131 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1132 | X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1133 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1134 | def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1135 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1136 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1137 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1138 | X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1139 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1140 | def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1141 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1142 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1143 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1144 | X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1145 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1146 | def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1147 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1148 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1149 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1150 | X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1151 | TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1152 | def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16 |
| 1153 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1154 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1155 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1156 | X86_COND_O, EFLAGS))]>, |
| 1157 | TB, OpSize; |
| 1158 | def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32 |
| 1159 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1160 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1161 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1162 | X86_COND_O, EFLAGS))]>, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1163 | TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1164 | def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16 |
| 1165 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1166 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1167 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1168 | X86_COND_NO, EFLAGS))]>, |
| 1169 | TB, OpSize; |
| 1170 | def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32 |
| 1171 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1172 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1173 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1174 | X86_COND_NO, EFLAGS))]>, |
| 1175 | TB; |
| 1176 | } // isCommutable = 1 |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1177 | |
| 1178 | def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16] |
| 1179 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1180 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1181 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1182 | X86_COND_B, EFLAGS))]>, |
| 1183 | TB, OpSize; |
| 1184 | def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32] |
| 1185 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1186 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1187 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1188 | X86_COND_B, EFLAGS))]>, |
| 1189 | TB; |
| 1190 | def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16] |
| 1191 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1192 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1193 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1194 | X86_COND_AE, EFLAGS))]>, |
| 1195 | TB, OpSize; |
| 1196 | def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32] |
| 1197 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1198 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1199 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1200 | X86_COND_AE, EFLAGS))]>, |
| 1201 | TB; |
| 1202 | def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16] |
| 1203 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1204 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1205 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1206 | X86_COND_E, EFLAGS))]>, |
| 1207 | TB, OpSize; |
| 1208 | def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32] |
| 1209 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1210 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1211 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1212 | X86_COND_E, EFLAGS))]>, |
| 1213 | TB; |
| 1214 | def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16] |
| 1215 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1216 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1217 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1218 | X86_COND_NE, EFLAGS))]>, |
| 1219 | TB, OpSize; |
| 1220 | def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32] |
| 1221 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1222 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1223 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1224 | X86_COND_NE, EFLAGS))]>, |
| 1225 | TB; |
| 1226 | def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16] |
| 1227 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1228 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1229 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1230 | X86_COND_BE, EFLAGS))]>, |
| 1231 | TB, OpSize; |
| 1232 | def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32] |
| 1233 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1234 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1235 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1236 | X86_COND_BE, EFLAGS))]>, |
| 1237 | TB; |
| 1238 | def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16] |
| 1239 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1240 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1241 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1242 | X86_COND_A, EFLAGS))]>, |
| 1243 | TB, OpSize; |
| 1244 | def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32] |
| 1245 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1246 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1247 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1248 | X86_COND_A, EFLAGS))]>, |
| 1249 | TB; |
| 1250 | def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16] |
| 1251 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1252 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1253 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1254 | X86_COND_L, EFLAGS))]>, |
| 1255 | TB, OpSize; |
| 1256 | def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32] |
| 1257 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1258 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1259 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1260 | X86_COND_L, EFLAGS))]>, |
| 1261 | TB; |
| 1262 | def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16] |
| 1263 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1264 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1265 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1266 | X86_COND_GE, EFLAGS))]>, |
| 1267 | TB, OpSize; |
| 1268 | def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32] |
| 1269 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1270 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1271 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1272 | X86_COND_GE, EFLAGS))]>, |
| 1273 | TB; |
| 1274 | def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16] |
| 1275 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1276 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1277 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1278 | X86_COND_LE, EFLAGS))]>, |
| 1279 | TB, OpSize; |
| 1280 | def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32] |
| 1281 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1282 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1283 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1284 | X86_COND_LE, EFLAGS))]>, |
| 1285 | TB; |
| 1286 | def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16] |
| 1287 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1288 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1289 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1290 | X86_COND_G, EFLAGS))]>, |
| 1291 | TB, OpSize; |
| 1292 | def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32] |
| 1293 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1294 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1295 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1296 | X86_COND_G, EFLAGS))]>, |
| 1297 | TB; |
| 1298 | def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16] |
| 1299 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1300 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1301 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1302 | X86_COND_S, EFLAGS))]>, |
| 1303 | TB, OpSize; |
| 1304 | def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32] |
| 1305 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1306 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1307 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1308 | X86_COND_S, EFLAGS))]>, |
| 1309 | TB; |
| 1310 | def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16] |
| 1311 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1312 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1313 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1314 | X86_COND_NS, EFLAGS))]>, |
| 1315 | TB, OpSize; |
| 1316 | def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32] |
| 1317 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1318 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1319 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1320 | X86_COND_NS, EFLAGS))]>, |
| 1321 | TB; |
| 1322 | def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16] |
| 1323 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1324 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1325 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1326 | X86_COND_P, EFLAGS))]>, |
| 1327 | TB, OpSize; |
| 1328 | def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32] |
| 1329 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1330 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1331 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1332 | X86_COND_P, EFLAGS))]>, |
| 1333 | TB; |
| 1334 | def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16] |
| 1335 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1336 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1337 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1338 | X86_COND_NP, EFLAGS))]>, |
| 1339 | TB, OpSize; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1340 | def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32] |
| 1341 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1342 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1343 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1344 | X86_COND_NP, EFLAGS))]>, |
| 1345 | TB; |
| 1346 | def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16] |
| 1347 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1348 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1349 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1350 | X86_COND_O, EFLAGS))]>, |
| 1351 | TB, OpSize; |
| 1352 | def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32] |
| 1353 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1354 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1355 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1356 | X86_COND_O, EFLAGS))]>, |
| 1357 | TB; |
| 1358 | def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16] |
| 1359 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1360 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1361 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1362 | X86_COND_NO, EFLAGS))]>, |
| 1363 | TB, OpSize; |
| 1364 | def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32] |
| 1365 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1366 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1367 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1368 | X86_COND_NO, EFLAGS))]>, |
| 1369 | TB; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1370 | } // Uses = [EFLAGS] |
| 1371 | |
| 1372 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1373 | // unary instructions |
| 1374 | let CodeSize = 2 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1375 | let Defs = [EFLAGS] in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1376 | def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1377 | [(set GR8:$dst, (ineg GR8:$src)), |
| 1378 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1379 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1380 | [(set GR16:$dst, (ineg GR16:$src)), |
| 1381 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1382 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1383 | [(set GR32:$dst, (ineg GR32:$src)), |
| 1384 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1385 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1386 | def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1387 | [(store (ineg (loadi8 addr:$dst)), addr:$dst), |
| 1388 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1389 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1390 | [(store (ineg (loadi16 addr:$dst)), addr:$dst), |
| 1391 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1392 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1393 | [(store (ineg (loadi32 addr:$dst)), addr:$dst), |
| 1394 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1395 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1396 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1397 | |
Evan Cheng | c6cee68 | 2009-01-21 02:09:05 +0000 | [diff] [blame] | 1398 | // Match xor -1 to not. Favors these over a move imm + xor to save code size. |
| 1399 | let AddedComplexity = 15 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1400 | def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1401 | [(set GR8:$dst, (not GR8:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1402 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1403 | [(set GR16:$dst, (not GR16:$src))]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1404 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1405 | [(set GR32:$dst, (not GR32:$src))]>; |
Evan Cheng | c6cee68 | 2009-01-21 02:09:05 +0000 | [diff] [blame] | 1406 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1407 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1408 | def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1409 | [(store (not (loadi8 addr:$dst)), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1410 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1411 | [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1412 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1413 | [(store (not (loadi32 addr:$dst)), addr:$dst)]>; |
| 1414 | } |
| 1415 | } // CodeSize |
| 1416 | |
| 1417 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1418 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1419 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1420 | def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1421 | [(set GR8:$dst, (add GR8:$src, 1)), |
| 1422 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1423 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1424 | def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1425 | [(set GR16:$dst, (add GR16:$src, 1)), |
| 1426 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1427 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1428 | def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1429 | [(set GR32:$dst, (add GR32:$src, 1)), |
| 1430 | (implicit EFLAGS)]>, Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1431 | } |
| 1432 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1433 | def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1434 | [(store (add (loadi8 addr:$dst), 1), addr:$dst), |
| 1435 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1436 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1437 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
| 1438 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1439 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1440 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1441 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
| 1442 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1443 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1444 | } |
| 1445 | |
| 1446 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1447 | def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1448 | [(set GR8:$dst, (add GR8:$src, -1)), |
| 1449 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1450 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1451 | def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1452 | [(set GR16:$dst, (add GR16:$src, -1)), |
| 1453 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1454 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1455 | def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1456 | [(set GR32:$dst, (add GR32:$src, -1)), |
| 1457 | (implicit EFLAGS)]>, Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1461 | def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1462 | [(store (add (loadi8 addr:$dst), -1), addr:$dst), |
| 1463 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1464 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1465 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
| 1466 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1467 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1468 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1469 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
| 1470 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1471 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1472 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1473 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1474 | |
| 1475 | // Logical operators... |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1476 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1477 | let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y |
| 1478 | def AND8rr : I<0x20, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1479 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1480 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1481 | [(set GR8:$dst, (and GR8:$src1, GR8:$src2)), |
| 1482 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1483 | def AND16rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1484 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1485 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1486 | [(set GR16:$dst, (and GR16:$src1, GR16:$src2)), |
| 1487 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1488 | def AND32rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1489 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1490 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1491 | [(set GR32:$dst, (and GR32:$src1, GR32:$src2)), |
| 1492 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
| 1495 | def AND8rm : I<0x22, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1496 | (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1497 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 1498 | [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))), |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1499 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1500 | def AND16rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1501 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1502 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 1503 | [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))), |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1504 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1505 | def AND32rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1506 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1507 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Chris Lattner | 1220861 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 1508 | [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))), |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1509 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1510 | |
| 1511 | def AND8ri : Ii8<0x80, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1512 | (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1513 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1514 | [(set GR8:$dst, (and GR8:$src1, imm:$src2)), |
| 1515 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1516 | def AND16ri : Ii16<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1517 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1518 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1519 | [(set GR16:$dst, (and GR16:$src1, imm:$src2)), |
| 1520 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1521 | def AND32ri : Ii32<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1522 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1523 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1524 | [(set GR32:$dst, (and GR32:$src1, imm:$src2)), |
| 1525 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1526 | def AND16ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1527 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1528 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1529 | [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)), |
| 1530 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1531 | OpSize; |
| 1532 | def AND32ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1533 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1534 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1535 | [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)), |
| 1536 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1537 | |
| 1538 | let isTwoAddress = 0 in { |
| 1539 | def AND8mr : I<0x20, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1540 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1541 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1542 | [(store (and (load addr:$dst), GR8:$src), addr:$dst), |
| 1543 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1544 | def AND16mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1545 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1546 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1547 | [(store (and (load addr:$dst), GR16:$src), addr:$dst), |
| 1548 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1549 | OpSize; |
| 1550 | def AND32mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1551 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1552 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1553 | [(store (and (load addr:$dst), GR32:$src), addr:$dst), |
| 1554 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1555 | def AND8mi : Ii8<0x80, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1556 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1557 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1558 | [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst), |
| 1559 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1560 | def AND16mi : Ii16<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1561 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1562 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1563 | [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst), |
| 1564 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1565 | OpSize; |
| 1566 | def AND32mi : Ii32<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1567 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1568 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1569 | [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst), |
| 1570 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1571 | def AND16mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1572 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1573 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1574 | [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst), |
| 1575 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1576 | OpSize; |
| 1577 | def AND32mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1578 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1579 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1580 | [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst), |
| 1581 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1582 | } |
| 1583 | |
| 1584 | |
| 1585 | let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1586 | def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1587 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1588 | [(set GR8:$dst, (or GR8:$src1, GR8:$src2)), |
| 1589 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1590 | def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1591 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1592 | [(set GR16:$dst, (or GR16:$src1, GR16:$src2)), |
| 1593 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1594 | def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1595 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1596 | [(set GR32:$dst, (or GR32:$src1, GR32:$src2)), |
| 1597 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1598 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1599 | def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1600 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1601 | [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))), |
| 1602 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1603 | def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1604 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1605 | [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))), |
| 1606 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1607 | def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1608 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1609 | [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))), |
| 1610 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1611 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1612 | def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1613 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1614 | [(set GR8:$dst, (or GR8:$src1, imm:$src2)), |
| 1615 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1616 | def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1617 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1618 | [(set GR16:$dst, (or GR16:$src1, imm:$src2)), |
| 1619 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1620 | def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1621 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1622 | [(set GR32:$dst, (or GR32:$src1, imm:$src2)), |
| 1623 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1624 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1625 | def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1626 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1627 | [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)), |
| 1628 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1629 | def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1630 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1631 | [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)), |
| 1632 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1633 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1634 | def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1635 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1636 | [(store (or (load addr:$dst), GR8:$src), addr:$dst), |
| 1637 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1638 | def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1639 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1640 | [(store (or (load addr:$dst), GR16:$src), addr:$dst), |
| 1641 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1642 | def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1643 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1644 | [(store (or (load addr:$dst), GR32:$src), addr:$dst), |
| 1645 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1646 | def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1647 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1648 | [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst), |
| 1649 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1650 | def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1651 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1652 | [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst), |
| 1653 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1654 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1655 | def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1656 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1657 | [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst), |
| 1658 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1659 | def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1660 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1661 | [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst), |
| 1662 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1663 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1664 | def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1665 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1666 | [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst), |
| 1667 | (implicit EFLAGS)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1668 | } // isTwoAddress = 0 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1669 | |
| 1670 | |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 1671 | let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1672 | def XOR8rr : I<0x30, MRMDestReg, |
| 1673 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
| 1674 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1675 | [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)), |
| 1676 | (implicit EFLAGS)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1677 | def XOR16rr : I<0x31, MRMDestReg, |
| 1678 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1679 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1680 | [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)), |
| 1681 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1682 | def XOR32rr : I<0x31, MRMDestReg, |
| 1683 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1684 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1685 | [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)), |
| 1686 | (implicit EFLAGS)]>; |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 1687 | } // isCommutable = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1688 | |
| 1689 | def XOR8rm : I<0x32, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1690 | (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1691 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1692 | [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))), |
| 1693 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1694 | def XOR16rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1695 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1696 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1697 | [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))), |
| 1698 | (implicit EFLAGS)]>, |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1699 | OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1700 | def XOR32rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1701 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1702 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1703 | [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))), |
| 1704 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1705 | |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1706 | def XOR8ri : Ii8<0x80, MRM6r, |
| 1707 | (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
| 1708 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1709 | [(set GR8:$dst, (xor GR8:$src1, imm:$src2)), |
| 1710 | (implicit EFLAGS)]>; |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1711 | def XOR16ri : Ii16<0x81, MRM6r, |
| 1712 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
| 1713 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1714 | [(set GR16:$dst, (xor GR16:$src1, imm:$src2)), |
| 1715 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1716 | def XOR32ri : Ii32<0x81, MRM6r, |
| 1717 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
| 1718 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1719 | [(set GR32:$dst, (xor GR32:$src1, imm:$src2)), |
| 1720 | (implicit EFLAGS)]>; |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1721 | def XOR16ri8 : Ii8<0x83, MRM6r, |
| 1722 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
| 1723 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1724 | [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)), |
| 1725 | (implicit EFLAGS)]>, |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1726 | OpSize; |
| 1727 | def XOR32ri8 : Ii8<0x83, MRM6r, |
| 1728 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
| 1729 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1730 | [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)), |
| 1731 | (implicit EFLAGS)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1732 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1733 | let isTwoAddress = 0 in { |
| 1734 | def XOR8mr : I<0x30, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1735 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1736 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1737 | [(store (xor (load addr:$dst), GR8:$src), addr:$dst), |
| 1738 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1739 | def XOR16mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1740 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1741 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1742 | [(store (xor (load addr:$dst), GR16:$src), addr:$dst), |
| 1743 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1744 | OpSize; |
| 1745 | def XOR32mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1746 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1747 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1748 | [(store (xor (load addr:$dst), GR32:$src), addr:$dst), |
| 1749 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1750 | def XOR8mi : Ii8<0x80, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1751 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1752 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1753 | [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst), |
| 1754 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1755 | def XOR16mi : Ii16<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1756 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1757 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1758 | [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst), |
| 1759 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1760 | OpSize; |
| 1761 | def XOR32mi : Ii32<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1762 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1763 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1764 | [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst), |
| 1765 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1766 | def XOR16mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1767 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1768 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1769 | [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst), |
| 1770 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1771 | OpSize; |
| 1772 | def XOR32mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1773 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1774 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1775 | [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst), |
| 1776 | (implicit EFLAGS)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1777 | } // isTwoAddress = 0 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1778 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1779 | |
| 1780 | // Shift instructions |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1781 | let Defs = [EFLAGS] in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1782 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1783 | def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1784 | "shl{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1785 | [(set GR8:$dst, (shl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1786 | def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1787 | "shl{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1788 | [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1789 | def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1790 | "shl{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1791 | [(set GR32:$dst, (shl GR32:$src, CL))]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1792 | } // Uses = [CL] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1793 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1794 | def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1795 | "shl{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1796 | [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>; |
| 1797 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1798 | def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1799 | "shl{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1800 | [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1801 | def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1802 | "shl{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1803 | [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>; |
Chris Lattner | f4005a8 | 2008-01-11 18:00:50 +0000 | [diff] [blame] | 1804 | // NOTE: We don't use shifts of a register by one, because 'add reg,reg' is |
| 1805 | // cheaper. |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1806 | } // isConvertibleToThreeAddress = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1807 | |
| 1808 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1809 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1810 | def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1811 | "shl{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1812 | [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1813 | def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1814 | "shl{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1815 | [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1816 | def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1817 | "shl{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1818 | [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1819 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1820 | def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1821 | "shl{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1822 | [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1823 | def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1824 | "shl{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1825 | [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1826 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1827 | def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1828 | "shl{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1829 | [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1830 | |
| 1831 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1832 | def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1833 | "shl{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1834 | [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1835 | def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1836 | "shl{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1837 | [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1838 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1839 | def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1840 | "shl{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1841 | [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1842 | } |
| 1843 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1844 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1845 | def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1846 | "shr{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1847 | [(set GR8:$dst, (srl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1848 | def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1849 | "shr{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1850 | [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1851 | def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1852 | "shr{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1853 | [(set GR32:$dst, (srl GR32:$src, CL))]>; |
| 1854 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1855 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1856 | def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1857 | "shr{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1858 | [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1859 | def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1860 | "shr{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1861 | [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1862 | def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1863 | "shr{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1864 | [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>; |
| 1865 | |
| 1866 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1867 | def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1868 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1869 | [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1870 | def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1871 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1872 | [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1873 | def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1874 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1875 | [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>; |
| 1876 | |
| 1877 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1878 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1879 | def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1880 | "shr{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1881 | [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1882 | def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1883 | "shr{w}\t{%cl, $dst|$dst, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1884 | [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1885 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1886 | def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1887 | "shr{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1888 | [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1889 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1890 | def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1891 | "shr{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1892 | [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1893 | def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1894 | "shr{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1895 | [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1896 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1897 | def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1898 | "shr{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1899 | [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1900 | |
| 1901 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1902 | def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1903 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1904 | [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1905 | def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1906 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1907 | [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1908 | def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1909 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1910 | [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1911 | } |
| 1912 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1913 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1914 | def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1915 | "sar{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1916 | [(set GR8:$dst, (sra GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1917 | def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1918 | "sar{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1919 | [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1920 | def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1921 | "sar{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1922 | [(set GR32:$dst, (sra GR32:$src, CL))]>; |
| 1923 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1924 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1925 | def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1926 | "sar{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1927 | [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1928 | def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1929 | "sar{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1930 | [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>, |
| 1931 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1932 | def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1933 | "sar{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1934 | [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>; |
| 1935 | |
| 1936 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1937 | def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1938 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1939 | [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1940 | def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1941 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1942 | [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1943 | def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1944 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1945 | [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>; |
| 1946 | |
| 1947 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1948 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1949 | def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1950 | "sar{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1951 | [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1952 | def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1953 | "sar{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1954 | [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1955 | def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1956 | "sar{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1957 | [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1958 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1959 | def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1960 | "sar{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1961 | [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1962 | def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1963 | "sar{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1964 | [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1965 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1966 | def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1967 | "sar{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1968 | [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1969 | |
| 1970 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1971 | def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1972 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1973 | [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1974 | def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1975 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1976 | [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1977 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1978 | def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1979 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1980 | [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1981 | } |
| 1982 | |
| 1983 | // Rotate instructions |
| 1984 | // FIXME: provide shorter instructions when imm8 == 1 |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1985 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1986 | def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1987 | "rol{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1988 | [(set GR8:$dst, (rotl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1989 | def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1990 | "rol{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1991 | [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1992 | def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 1993 | "rol{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1994 | [(set GR32:$dst, (rotl GR32:$src, CL))]>; |
| 1995 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1996 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1997 | def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1998 | "rol{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1999 | [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2000 | def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2001 | "rol{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2002 | [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2003 | def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2004 | "rol{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2005 | [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>; |
| 2006 | |
| 2007 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2008 | def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2009 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2010 | [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2011 | def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2012 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2013 | [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2014 | def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2015 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2016 | [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>; |
| 2017 | |
| 2018 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2019 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2020 | def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2021 | "rol{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2022 | [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2023 | def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2024 | "rol{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2025 | [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2026 | def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2027 | "rol{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2028 | [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 2029 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2030 | def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2031 | "rol{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2032 | [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2033 | def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2034 | "rol{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2035 | [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 2036 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2037 | def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2038 | "rol{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2039 | [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 2040 | |
| 2041 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2042 | def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2043 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2044 | [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2045 | def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2046 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2047 | [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 2048 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2049 | def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2050 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2051 | [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 2052 | } |
| 2053 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2054 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2055 | def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2056 | "ror{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2057 | [(set GR8:$dst, (rotr GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2058 | def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2059 | "ror{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2060 | [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2061 | def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2062 | "ror{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2063 | [(set GR32:$dst, (rotr GR32:$src, CL))]>; |
| 2064 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2065 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2066 | def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2067 | "ror{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2068 | [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2069 | def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2070 | "ror{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2071 | [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2072 | def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2073 | "ror{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2074 | [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>; |
| 2075 | |
| 2076 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2077 | def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2078 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2079 | [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2080 | def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2081 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2082 | [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2083 | def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2084 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2085 | [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>; |
| 2086 | |
| 2087 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2088 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2089 | def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2090 | "ror{b}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2091 | [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2092 | def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2093 | "ror{w}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2094 | [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2095 | def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2096 | "ror{l}\t{%cl, $dst|$dst, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2097 | [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 2098 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2099 | def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2100 | "ror{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2101 | [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2102 | def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2103 | "ror{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2104 | [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 2105 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2106 | def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2107 | "ror{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2108 | [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 2109 | |
| 2110 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2111 | def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2112 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2113 | [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2114 | def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2115 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2116 | [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 2117 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2118 | def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2119 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2120 | [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 2121 | } |
| 2122 | |
| 2123 | |
| 2124 | |
| 2125 | // Double shift instructions (generalizations of rotate) |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2126 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2127 | def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2128 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2129 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2130 | def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2131 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2132 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2133 | def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2134 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2135 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2136 | TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2137 | def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2138 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2139 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2140 | TB, OpSize; |
| 2141 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2142 | |
| 2143 | let isCommutable = 1 in { // These instructions commute to each other. |
| 2144 | def SHLD32rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2145 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2146 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2147 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, |
| 2148 | (i8 imm:$src3)))]>, |
| 2149 | TB; |
| 2150 | def SHRD32rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2151 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2152 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2153 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, |
| 2154 | (i8 imm:$src3)))]>, |
| 2155 | TB; |
| 2156 | def SHLD16rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2157 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2158 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2159 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, |
| 2160 | (i8 imm:$src3)))]>, |
| 2161 | TB, OpSize; |
| 2162 | def SHRD16rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2163 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2164 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2165 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, |
| 2166 | (i8 imm:$src3)))]>, |
| 2167 | TB, OpSize; |
| 2168 | } |
| 2169 | |
| 2170 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2171 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2172 | def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2173 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2174 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2175 | addr:$dst)]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2176 | def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2177 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2178 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2179 | addr:$dst)]>, TB; |
| 2180 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2181 | def SHLD32mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2182 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2183 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2184 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, |
| 2185 | (i8 imm:$src3)), addr:$dst)]>, |
| 2186 | TB; |
| 2187 | def SHRD32mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2188 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2189 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2190 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, |
| 2191 | (i8 imm:$src3)), addr:$dst)]>, |
| 2192 | TB; |
| 2193 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2194 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2195 | def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2196 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2197 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2198 | addr:$dst)]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2199 | def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Eli Friedman | 378ea83 | 2009-06-19 04:48:38 +0000 | [diff] [blame] | 2200 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2201 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2202 | addr:$dst)]>, TB, OpSize; |
| 2203 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2204 | def SHLD16mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2205 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2206 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2207 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, |
| 2208 | (i8 imm:$src3)), addr:$dst)]>, |
| 2209 | TB, OpSize; |
| 2210 | def SHRD16mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2211 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2212 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2213 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, |
| 2214 | (i8 imm:$src3)), addr:$dst)]>, |
| 2215 | TB, OpSize; |
| 2216 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2217 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2218 | |
| 2219 | |
| 2220 | // Arithmetic. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2221 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2222 | let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2223 | // Register-Register Addition |
| 2224 | def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst), |
| 2225 | (ins GR8 :$src1, GR8 :$src2), |
| 2226 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2227 | [(set GR8:$dst, (add GR8:$src1, GR8:$src2)), |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2228 | (implicit EFLAGS)]>; |
| 2229 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2230 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2231 | // Register-Register Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2232 | def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst), |
| 2233 | (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2234 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2235 | [(set GR16:$dst, (add GR16:$src1, GR16:$src2)), |
| 2236 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2237 | def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), |
| 2238 | (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2239 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2240 | [(set GR32:$dst, (add GR32:$src1, GR32:$src2)), |
| 2241 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2242 | } // end isConvertibleToThreeAddress |
| 2243 | } // end isCommutable |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2244 | |
| 2245 | // Register-Memory Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2246 | def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst), |
| 2247 | (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2248 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2249 | [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))), |
| 2250 | (implicit EFLAGS)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2251 | def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), |
| 2252 | (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2253 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2254 | [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))), |
| 2255 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2256 | def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), |
| 2257 | (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2258 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2259 | [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))), |
| 2260 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2261 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2262 | // Register-Integer Addition |
| 2263 | def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
| 2264 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2265 | [(set GR8:$dst, (add GR8:$src1, imm:$src2)), |
| 2266 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2267 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2268 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2269 | // Register-Integer Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2270 | def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst), |
| 2271 | (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2272 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2273 | [(set GR16:$dst, (add GR16:$src1, imm:$src2)), |
| 2274 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2275 | def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst), |
| 2276 | (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2277 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2278 | [(set GR32:$dst, (add GR32:$src1, imm:$src2)), |
| 2279 | (implicit EFLAGS)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2280 | def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst), |
| 2281 | (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2282 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2283 | [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)), |
| 2284 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2285 | def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst), |
| 2286 | (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2287 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2288 | [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)), |
| 2289 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2290 | } |
| 2291 | |
| 2292 | let isTwoAddress = 0 in { |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2293 | // Memory-Register Addition |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2294 | def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2295 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2296 | [(store (add (load addr:$dst), GR8:$src2), addr:$dst), |
| 2297 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2298 | def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2299 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2300 | [(store (add (load addr:$dst), GR16:$src2), addr:$dst), |
| 2301 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2302 | def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2303 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2304 | [(store (add (load addr:$dst), GR32:$src2), addr:$dst), |
| 2305 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2306 | def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2307 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2308 | [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst), |
| 2309 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2310 | def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2311 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2312 | [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst), |
| 2313 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2314 | def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2315 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2316 | [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst), |
| 2317 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2318 | def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2319 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2320 | [(store (add (load addr:$dst), i16immSExt8:$src2), |
| 2321 | addr:$dst), |
| 2322 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2323 | def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2324 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2325 | [(store (add (load addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2326 | addr:$dst), |
| 2327 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2328 | } |
| 2329 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2330 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2331 | let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2332 | def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2333 | "adc{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2334 | [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2335 | def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst), |
| 2336 | (ins GR16:$src1, GR16:$src2), |
| 2337 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2338 | [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2339 | def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), |
| 2340 | (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2341 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2342 | [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2343 | } |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2344 | def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst), |
| 2345 | (ins GR8:$src1, i8mem:$src2), |
| 2346 | "adc{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2347 | [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2348 | def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst), |
| 2349 | (ins GR16:$src1, i16mem:$src2), |
| 2350 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2351 | [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>, |
Dale Johannesen | 067cfb2 | 2009-05-18 21:41:59 +0000 | [diff] [blame] | 2352 | OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2353 | def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), |
| 2354 | (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2355 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2356 | [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>; |
| 2357 | def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2358 | "adc{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2359 | [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2360 | def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst), |
| 2361 | (ins GR16:$src1, i16imm:$src2), |
| 2362 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2363 | [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2364 | def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst), |
| 2365 | (ins GR16:$src1, i16i8imm:$src2), |
| 2366 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2367 | [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>, |
| 2368 | OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2369 | def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), |
| 2370 | (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2371 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2372 | [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2373 | def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), |
| 2374 | (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2375 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2376 | [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2377 | |
| 2378 | let isTwoAddress = 0 in { |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2379 | def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2380 | "adc{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2381 | [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>; |
| 2382 | def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2383 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2384 | [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>, |
| 2385 | OpSize; |
| 2386 | def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2387 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2388 | [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>; |
| 2389 | def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2390 | "adc{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2391 | [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
| 2392 | def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2393 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2394 | [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>, |
| 2395 | OpSize; |
| 2396 | def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2397 | "adc{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2398 | [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>, |
| 2399 | OpSize; |
| 2400 | def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2401 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2402 | [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
| 2403 | def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2404 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2405 | [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
| 2406 | } |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2407 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2408 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2409 | // Register-Register Subtraction |
| 2410 | def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2), |
| 2411 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2412 | [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)), |
| 2413 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2414 | def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
| 2415 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2416 | [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)), |
| 2417 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2418 | def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
| 2419 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2420 | [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)), |
| 2421 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2422 | |
| 2423 | // Register-Memory Subtraction |
| 2424 | def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst), |
| 2425 | (ins GR8 :$src1, i8mem :$src2), |
| 2426 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2427 | [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))), |
| 2428 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2429 | def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst), |
| 2430 | (ins GR16:$src1, i16mem:$src2), |
| 2431 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2432 | [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))), |
| 2433 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2434 | def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst), |
| 2435 | (ins GR32:$src1, i32mem:$src2), |
| 2436 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2437 | [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))), |
| 2438 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2439 | |
| 2440 | // Register-Integer Subtraction |
| 2441 | def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst), |
| 2442 | (ins GR8:$src1, i8imm:$src2), |
| 2443 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2444 | [(set GR8:$dst, (sub GR8:$src1, imm:$src2)), |
| 2445 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2446 | def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst), |
| 2447 | (ins GR16:$src1, i16imm:$src2), |
| 2448 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2449 | [(set GR16:$dst, (sub GR16:$src1, imm:$src2)), |
| 2450 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2451 | def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst), |
| 2452 | (ins GR32:$src1, i32imm:$src2), |
| 2453 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2454 | [(set GR32:$dst, (sub GR32:$src1, imm:$src2)), |
| 2455 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2456 | def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst), |
| 2457 | (ins GR16:$src1, i16i8imm:$src2), |
| 2458 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2459 | [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)), |
| 2460 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2461 | def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst), |
| 2462 | (ins GR32:$src1, i32i8imm:$src2), |
| 2463 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2464 | [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)), |
| 2465 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2466 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2467 | let isTwoAddress = 0 in { |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2468 | // Memory-Register Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2469 | def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2470 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2471 | [(store (sub (load addr:$dst), GR8:$src2), addr:$dst), |
| 2472 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2473 | def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2474 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2475 | [(store (sub (load addr:$dst), GR16:$src2), addr:$dst), |
| 2476 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2477 | def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2478 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2479 | [(store (sub (load addr:$dst), GR32:$src2), addr:$dst), |
| 2480 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2481 | |
| 2482 | // Memory-Integer Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2483 | def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2484 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2485 | [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst), |
| 2486 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2487 | def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2488 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2489 | [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst), |
| 2490 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2491 | def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2492 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2493 | [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst), |
| 2494 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2495 | def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2496 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2497 | [(store (sub (load addr:$dst), i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2498 | addr:$dst), |
| 2499 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2500 | def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2501 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2502 | [(store (sub (load addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2503 | addr:$dst), |
| 2504 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2505 | } |
| 2506 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2507 | let Uses = [EFLAGS] in { |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2508 | def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst), |
| 2509 | (ins GR8:$src1, GR8:$src2), |
| 2510 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2511 | [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2512 | def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst), |
| 2513 | (ins GR16:$src1, GR16:$src2), |
| 2514 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2515 | [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2516 | def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), |
| 2517 | (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2518 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2519 | [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2520 | |
| 2521 | let isTwoAddress = 0 in { |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2522 | def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2), |
| 2523 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2524 | [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2525 | def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
| 2526 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2527 | [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>, |
Dale Johannesen | 067cfb2 | 2009-05-18 21:41:59 +0000 | [diff] [blame] | 2528 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2529 | def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2530 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2531 | [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2532 | def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2533 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2534 | [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2535 | def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2), |
| 2536 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2537 | [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>, |
Dale Johannesen | 067cfb2 | 2009-05-18 21:41:59 +0000 | [diff] [blame] | 2538 | OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2539 | def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
| 2540 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2541 | [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>, |
Dale Johannesen | 067cfb2 | 2009-05-18 21:41:59 +0000 | [diff] [blame] | 2542 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2543 | def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2544 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2545 | [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2546 | def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2547 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2548 | [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2549 | } |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2550 | def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2), |
| 2551 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2552 | [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2553 | def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst), |
| 2554 | (ins GR16:$src1, i16mem:$src2), |
| 2555 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2556 | [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>, |
Dale Johannesen | 067cfb2 | 2009-05-18 21:41:59 +0000 | [diff] [blame] | 2557 | OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2558 | def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), |
| 2559 | (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2560 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2561 | [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2562 | def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
| 2563 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2564 | [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2565 | def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst), |
| 2566 | (ins GR16:$src1, i16imm:$src2), |
| 2567 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2568 | [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2569 | def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst), |
| 2570 | (ins GR16:$src1, i16i8imm:$src2), |
| 2571 | "sbb{w}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2572 | [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>, |
| 2573 | OpSize; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2574 | def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), |
| 2575 | (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2576 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2577 | [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 2578 | def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), |
| 2579 | (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2580 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 2581 | [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>; |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2582 | } // Uses = [EFLAGS] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2583 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2584 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2585 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2586 | let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2587 | // Register-Register Signed Integer Multiply |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2588 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2589 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2590 | [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)), |
| 2591 | (implicit EFLAGS)]>, TB, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2592 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2593 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2594 | [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)), |
| 2595 | (implicit EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2596 | } |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2597 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2598 | // Register-Memory Signed Integer Multiply |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2599 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), |
| 2600 | (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2601 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2602 | [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))), |
| 2603 | (implicit EFLAGS)]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2604 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2605 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2606 | [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))), |
| 2607 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2608 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2609 | } // end Two Address instructions |
| 2610 | |
| 2611 | // Suprisingly enough, these are not two address instructions! |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2612 | let Defs = [EFLAGS] in { |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2613 | // Register-Integer Signed Integer Multiply |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2614 | def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2615 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2616 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2617 | [(set GR16:$dst, (mul GR16:$src1, imm:$src2)), |
| 2618 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2619 | def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2620 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2621 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2622 | [(set GR32:$dst, (mul GR32:$src1, imm:$src2)), |
| 2623 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2624 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2625 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2626 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2627 | [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)), |
| 2628 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2629 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2630 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2631 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2632 | [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)), |
| 2633 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2634 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2635 | // Memory-Integer Signed Integer Multiply |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2636 | def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2637 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2638 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2639 | [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)), |
| 2640 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2641 | def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2642 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2643 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2644 | [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)), |
| 2645 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2646 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2647 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2648 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2649 | [(set GR16:$dst, (mul (load addr:$src1), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2650 | i16immSExt8:$src2)), |
| 2651 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2652 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2653 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2654 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2655 | [(set GR32:$dst, (mul (load addr:$src1), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2656 | i32immSExt8:$src2)), |
| 2657 | (implicit EFLAGS)]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2658 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2659 | |
| 2660 | //===----------------------------------------------------------------------===// |
| 2661 | // Test instructions are just like AND, except they don't generate a result. |
| 2662 | // |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2663 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2664 | let isCommutable = 1 in { // TEST X, Y --> TEST Y, X |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2665 | def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2666 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2667 | [(X86cmp (and_su GR8:$src1, GR8:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2668 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2669 | def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2670 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2671 | [(X86cmp (and_su GR16:$src1, GR16:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2672 | (implicit EFLAGS)]>, |
| 2673 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2674 | def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2675 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2676 | [(X86cmp (and_su GR32:$src1, GR32:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2677 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2678 | } |
| 2679 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2680 | def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2681 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2682 | [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0), |
| 2683 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2684 | def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2685 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2686 | [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0), |
| 2687 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2688 | def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2689 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2690 | [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0), |
| 2691 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2692 | |
| 2693 | def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2694 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2695 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2696 | [(X86cmp (and_su GR8:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2697 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2698 | def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2699 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2700 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2701 | [(X86cmp (and_su GR16:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2702 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2703 | def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2704 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2705 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2706 | [(X86cmp (and_su GR32:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2707 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2708 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2709 | def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2710 | (outs), (ins i8mem:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2711 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2712 | [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0), |
| 2713 | (implicit EFLAGS)]>; |
| 2714 | def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2715 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2716 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2717 | [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0), |
| 2718 | (implicit EFLAGS)]>, OpSize; |
| 2719 | def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2720 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2721 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2722 | [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2723 | (implicit EFLAGS)]>; |
| 2724 | } // Defs = [EFLAGS] |
| 2725 | |
| 2726 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2727 | // Condition code ops, incl. set if equal/not equal/... |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2728 | let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2729 | def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2730 | let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2731 | def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2732 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2733 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2734 | def SETEr : I<0x94, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2735 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2736 | "sete\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2737 | [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2738 | TB; // GR8 = == |
| 2739 | def SETEm : I<0x94, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2740 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2741 | "sete\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2742 | [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2743 | TB; // [mem8] = == |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2744 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2745 | def SETNEr : I<0x95, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2746 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2747 | "setne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2748 | [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2749 | TB; // GR8 = != |
| 2750 | def SETNEm : I<0x95, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2751 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2752 | "setne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2753 | [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2754 | TB; // [mem8] = != |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2755 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2756 | def SETLr : I<0x9C, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2757 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2758 | "setl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2759 | [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2760 | TB; // GR8 = < signed |
| 2761 | def SETLm : I<0x9C, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2762 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2763 | "setl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2764 | [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2765 | TB; // [mem8] = < signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2766 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2767 | def SETGEr : I<0x9D, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2768 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2769 | "setge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2770 | [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2771 | TB; // GR8 = >= signed |
| 2772 | def SETGEm : I<0x9D, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2773 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2774 | "setge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2775 | [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2776 | TB; // [mem8] = >= signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2777 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2778 | def SETLEr : I<0x9E, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2779 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2780 | "setle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2781 | [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2782 | TB; // GR8 = <= signed |
| 2783 | def SETLEm : I<0x9E, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2784 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2785 | "setle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2786 | [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2787 | TB; // [mem8] = <= signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2788 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2789 | def SETGr : I<0x9F, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2790 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2791 | "setg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2792 | [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2793 | TB; // GR8 = > signed |
| 2794 | def SETGm : I<0x9F, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2795 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2796 | "setg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2797 | [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2798 | TB; // [mem8] = > signed |
| 2799 | |
| 2800 | def SETBr : I<0x92, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2801 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2802 | "setb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2803 | [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2804 | TB; // GR8 = < unsign |
| 2805 | def SETBm : I<0x92, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2806 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2807 | "setb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2808 | [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2809 | TB; // [mem8] = < unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2810 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2811 | def SETAEr : I<0x93, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2812 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2813 | "setae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2814 | [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2815 | TB; // GR8 = >= unsign |
| 2816 | def SETAEm : I<0x93, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2817 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2818 | "setae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2819 | [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2820 | TB; // [mem8] = >= unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2821 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2822 | def SETBEr : I<0x96, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2823 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2824 | "setbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2825 | [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2826 | TB; // GR8 = <= unsign |
| 2827 | def SETBEm : I<0x96, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2828 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2829 | "setbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2830 | [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2831 | TB; // [mem8] = <= unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2832 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2833 | def SETAr : I<0x97, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2834 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2835 | "seta\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2836 | [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2837 | TB; // GR8 = > signed |
| 2838 | def SETAm : I<0x97, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2839 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2840 | "seta\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2841 | [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2842 | TB; // [mem8] = > signed |
| 2843 | |
| 2844 | def SETSr : I<0x98, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2845 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2846 | "sets\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2847 | [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2848 | TB; // GR8 = <sign bit> |
| 2849 | def SETSm : I<0x98, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2850 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2851 | "sets\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2852 | [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2853 | TB; // [mem8] = <sign bit> |
| 2854 | def SETNSr : I<0x99, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2855 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2856 | "setns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2857 | [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2858 | TB; // GR8 = !<sign bit> |
| 2859 | def SETNSm : I<0x99, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2860 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2861 | "setns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2862 | [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2863 | TB; // [mem8] = !<sign bit> |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2864 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2865 | def SETPr : I<0x9A, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2866 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2867 | "setp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2868 | [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2869 | TB; // GR8 = parity |
| 2870 | def SETPm : I<0x9A, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2871 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2872 | "setp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2873 | [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2874 | TB; // [mem8] = parity |
| 2875 | def SETNPr : I<0x9B, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2876 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2877 | "setnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2878 | [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2879 | TB; // GR8 = not parity |
| 2880 | def SETNPm : I<0x9B, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2881 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2882 | "setnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2883 | [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2884 | TB; // [mem8] = not parity |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2885 | |
| 2886 | def SETOr : I<0x90, MRM0r, |
| 2887 | (outs GR8 :$dst), (ins), |
| 2888 | "seto\t$dst", |
| 2889 | [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>, |
| 2890 | TB; // GR8 = overflow |
| 2891 | def SETOm : I<0x90, MRM0m, |
| 2892 | (outs), (ins i8mem:$dst), |
| 2893 | "seto\t$dst", |
| 2894 | [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>, |
| 2895 | TB; // [mem8] = overflow |
| 2896 | def SETNOr : I<0x91, MRM0r, |
| 2897 | (outs GR8 :$dst), (ins), |
| 2898 | "setno\t$dst", |
| 2899 | [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>, |
| 2900 | TB; // GR8 = not overflow |
| 2901 | def SETNOm : I<0x91, MRM0m, |
| 2902 | (outs), (ins i8mem:$dst), |
| 2903 | "setno\t$dst", |
| 2904 | [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>, |
| 2905 | TB; // [mem8] = not overflow |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2906 | } // Uses = [EFLAGS] |
| 2907 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2908 | |
| 2909 | // Integer comparisons |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2910 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2911 | def CMP8rr : I<0x38, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2912 | (outs), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2913 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2914 | [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2915 | def CMP16rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2916 | (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2917 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2918 | [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2919 | def CMP32rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2920 | (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2921 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2922 | [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2923 | def CMP8mr : I<0x38, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2924 | (outs), (ins i8mem :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2925 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2926 | [(X86cmp (loadi8 addr:$src1), GR8:$src2), |
| 2927 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2928 | def CMP16mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2929 | (outs), (ins i16mem:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2930 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2931 | [(X86cmp (loadi16 addr:$src1), GR16:$src2), |
| 2932 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2933 | def CMP32mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2934 | (outs), (ins i32mem:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2935 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2936 | [(X86cmp (loadi32 addr:$src1), GR32:$src2), |
| 2937 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2938 | def CMP8rm : I<0x3A, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2939 | (outs), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2940 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2941 | [(X86cmp GR8:$src1, (loadi8 addr:$src2)), |
| 2942 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2943 | def CMP16rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2944 | (outs), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2945 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2946 | [(X86cmp GR16:$src1, (loadi16 addr:$src2)), |
| 2947 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2948 | def CMP32rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2949 | (outs), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2950 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2951 | [(X86cmp GR32:$src1, (loadi32 addr:$src2)), |
| 2952 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2953 | def CMP8ri : Ii8<0x80, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2954 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2955 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2956 | [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2957 | def CMP16ri : Ii16<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2958 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2959 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2960 | [(X86cmp GR16:$src1, imm:$src2), |
| 2961 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2962 | def CMP32ri : Ii32<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2963 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2964 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2965 | [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2966 | def CMP8mi : Ii8 <0x80, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2967 | (outs), (ins i8mem :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2968 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2969 | [(X86cmp (loadi8 addr:$src1), imm:$src2), |
| 2970 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2971 | def CMP16mi : Ii16<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2972 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2973 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2974 | [(X86cmp (loadi16 addr:$src1), imm:$src2), |
| 2975 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2976 | def CMP32mi : Ii32<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2977 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2978 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2979 | [(X86cmp (loadi32 addr:$src1), imm:$src2), |
| 2980 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2981 | def CMP16ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2982 | (outs), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2983 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2984 | [(X86cmp GR16:$src1, i16immSExt8:$src2), |
| 2985 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2986 | def CMP16mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2987 | (outs), (ins i16mem:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2988 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2989 | [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2), |
| 2990 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2991 | def CMP32mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2992 | (outs), (ins i32mem:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2993 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2994 | [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2), |
| 2995 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2996 | def CMP32ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2997 | (outs), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2998 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2999 | [(X86cmp GR32:$src1, i32immSExt8:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 3000 | (implicit EFLAGS)]>; |
| 3001 | } // Defs = [EFLAGS] |
| 3002 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 3003 | // Bit tests. |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 3004 | // TODO: BTC, BTR, and BTS |
| 3005 | let Defs = [EFLAGS] in { |
Dan Gohman | fc4eddb | 2009-01-13 20:32:45 +0000 | [diff] [blame] | 3006 | def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 3007 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
| 3008 | [(X86bt GR16:$src1, GR16:$src2), |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 3009 | (implicit EFLAGS)]>, OpSize, TB; |
Dan Gohman | fc4eddb | 2009-01-13 20:32:45 +0000 | [diff] [blame] | 3010 | def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 3011 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
| 3012 | [(X86bt GR32:$src1, GR32:$src2), |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 3013 | (implicit EFLAGS)]>, TB; |
Dan Gohman | 85a228c | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 3014 | |
| 3015 | // Unlike with the register+register form, the memory+register form of the |
| 3016 | // bt instruction does not ignore the high bits of the index. From ISel's |
| 3017 | // perspective, this is pretty bizarre. Disable these instructions for now. |
| 3018 | //def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
| 3019 | // "bt{w}\t{$src2, $src1|$src1, $src2}", |
| 3020 | // [(X86bt (loadi16 addr:$src1), GR16:$src2), |
| 3021 | // (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>; |
| 3022 | //def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
| 3023 | // "bt{l}\t{$src2, $src1|$src1, $src2}", |
| 3024 | // [(X86bt (loadi32 addr:$src1), GR32:$src2), |
| 3025 | // (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>; |
Dan Gohman | 46fb1cf | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 3026 | |
| 3027 | def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 3028 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
| 3029 | [(X86bt GR16:$src1, i16immSExt8:$src2), |
| 3030 | (implicit EFLAGS)]>, OpSize, TB; |
| 3031 | def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 3032 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
| 3033 | [(X86bt GR32:$src1, i32immSExt8:$src2), |
| 3034 | (implicit EFLAGS)]>, TB; |
| 3035 | // Note that these instructions don't need FastBTMem because that |
| 3036 | // only applies when the other operand is in a register. When it's |
| 3037 | // an immediate, bt is still fast. |
| 3038 | def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 3039 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
| 3040 | [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2), |
| 3041 | (implicit EFLAGS)]>, OpSize, TB; |
| 3042 | def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 3043 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
| 3044 | [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2), |
| 3045 | (implicit EFLAGS)]>, TB; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 3046 | } // Defs = [EFLAGS] |
| 3047 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3048 | // Sign/Zero extenders |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3049 | // Use movsbl intead of movsbw; we don't care about the high 16 bits |
| 3050 | // of the register here. This has a smaller encoding and avoids a |
| 3051 | // partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3052 | def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3053 | "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 3054 | [(set GR16:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3055 | def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3056 | "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 3057 | [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3058 | def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3059 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3060 | [(set GR32:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3061 | def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3062 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3063 | [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3064 | def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3065 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3066 | [(set GR32:$dst, (sext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3067 | def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3068 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3069 | [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB; |
| 3070 | |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3071 | // Use movzbl intead of movzbw; we don't care about the high 16 bits |
| 3072 | // of the register here. This has a smaller encoding and avoids a |
| 3073 | // partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3074 | def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3075 | "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 3076 | [(set GR16:$dst, (zext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3077 | def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3078 | "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 3079 | [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3080 | def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3081 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3082 | [(set GR32:$dst, (zext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3083 | def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3084 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3085 | [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3086 | def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3087 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3088 | [(set GR32:$dst, (zext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3089 | def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3090 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3091 | [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB; |
| 3092 | |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3093 | // These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8 |
| 3094 | // except that they use GR32_NOREX for the output operand register class |
| 3095 | // instead of GR32. This allows them to operate on h registers on x86-64. |
| 3096 | def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg, |
| 3097 | (outs GR32_NOREX:$dst), (ins GR8:$src), |
| 3098 | "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX", |
| 3099 | []>, TB; |
Dan Gohman | 89f4cda | 2009-04-30 03:11:48 +0000 | [diff] [blame] | 3100 | let mayLoad = 1 in |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3101 | def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem, |
| 3102 | (outs GR32_NOREX:$dst), (ins i8mem:$src), |
| 3103 | "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX", |
| 3104 | []>, TB; |
| 3105 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 3106 | let neverHasSideEffects = 1 in { |
| 3107 | let Defs = [AX], Uses = [AL] in |
| 3108 | def CBW : I<0x98, RawFrm, (outs), (ins), |
| 3109 | "{cbtw|cbw}", []>, OpSize; // AX = signext(AL) |
| 3110 | let Defs = [EAX], Uses = [AX] in |
| 3111 | def CWDE : I<0x98, RawFrm, (outs), (ins), |
| 3112 | "{cwtl|cwde}", []>; // EAX = signext(AX) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3113 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 3114 | let Defs = [AX,DX], Uses = [AX] in |
| 3115 | def CWD : I<0x99, RawFrm, (outs), (ins), |
| 3116 | "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX) |
| 3117 | let Defs = [EAX,EDX], Uses = [EAX] in |
| 3118 | def CDQ : I<0x99, RawFrm, (outs), (ins), |
| 3119 | "{cltd|cdq}", []>; // EDX:EAX = signext(EAX) |
| 3120 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3121 | |
| 3122 | //===----------------------------------------------------------------------===// |
| 3123 | // Alias Instructions |
| 3124 | //===----------------------------------------------------------------------===// |
| 3125 | |
| 3126 | // Alias instructions that map movr0 to xor. |
| 3127 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 3128 | let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3129 | def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3130 | "xor{b}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3131 | [(set GR8:$dst, 0)]>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3132 | // Use xorl instead of xorw since we don't care about the high 16 bits, |
| 3133 | // it's smaller, and it avoids a partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3134 | def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3135 | "xor{l}\t${dst:subreg32}, ${dst:subreg32}", |
| 3136 | [(set GR16:$dst, 0)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3137 | def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3138 | "xor{l}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3139 | [(set GR32:$dst, 0)]>; |
Dan Gohman | 8aef09b | 2007-09-07 21:32:51 +0000 | [diff] [blame] | 3140 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3141 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3142 | //===----------------------------------------------------------------------===// |
| 3143 | // Thread Local Storage Instructions |
| 3144 | // |
| 3145 | |
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 3146 | // All calls clobber the non-callee saved registers. ESP is marked as |
| 3147 | // a use to prevent stack-pointer assignments that appear immediately |
| 3148 | // before calls from potentially appearing dead. |
| 3149 | let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, |
| 3150 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 3151 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 3152 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 3153 | Uses = [ESP] in |
| 3154 | def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym), |
| 3155 | "leal\t$sym, %eax; " |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3156 | "call\t___tls_get_addr@PLT", |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 3157 | [(X86tlsaddr tls32addr:$sym)]>, |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 3158 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3159 | |
sampo | 9cc09a3 | 2009-01-26 01:24:32 +0000 | [diff] [blame] | 3160 | let AddedComplexity = 5 in |
| 3161 | def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| 3162 | "movl\t%gs:$src, $dst", |
| 3163 | [(set GR32:$dst, (gsload addr:$src))]>, SegGS; |
| 3164 | |
Chris Lattner | a7c2d8a | 2009-05-05 18:52:19 +0000 | [diff] [blame] | 3165 | let AddedComplexity = 5 in |
| 3166 | def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| 3167 | "movl\t%fs:$src, $dst", |
| 3168 | [(set GR32:$dst, (fsload addr:$src))]>, SegFS; |
| 3169 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3170 | //===----------------------------------------------------------------------===// |
| 3171 | // DWARF Pseudo Instructions |
| 3172 | // |
| 3173 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3174 | def DWARF_LOC : I<0, Pseudo, (outs), |
| 3175 | (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Chris Lattner | 64b5455 | 2009-07-10 22:34:11 +0000 | [diff] [blame] | 3176 | ".loc\t$file $line $col", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3177 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
| 3178 | (i32 imm:$file))]>; |
| 3179 | |
| 3180 | //===----------------------------------------------------------------------===// |
| 3181 | // EH Pseudo Instructions |
| 3182 | // |
| 3183 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 3184 | hasCtrlDep = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3185 | def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3186 | "ret\t#eh_return, addr: $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3187 | [(X86ehret GR32:$addr)]>; |
| 3188 | |
| 3189 | } |
| 3190 | |
| 3191 | //===----------------------------------------------------------------------===// |
Andrew Lenharth | e44f390 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 3192 | // Atomic support |
| 3193 | // |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 3194 | |
Evan Cheng | 3e17156 | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 3195 | // Atomic swap. These are just normal xchg instructions. But since a memory |
| 3196 | // operand is referenced, the atomicity is ensured. |
Dan Gohman | a41a1c09 | 2008-08-06 15:52:50 +0000 | [diff] [blame] | 3197 | let Constraints = "$val = $dst" in { |
Evan Cheng | 3e17156 | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 3198 | def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
| 3199 | "xchg{l}\t{$val, $ptr|$ptr, $val}", |
| 3200 | [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>; |
| 3201 | def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
| 3202 | "xchg{w}\t{$val, $ptr|$ptr, $val}", |
| 3203 | [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>, |
| 3204 | OpSize; |
| 3205 | def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val), |
| 3206 | "xchg{b}\t{$val, $ptr|$ptr, $val}", |
| 3207 | [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>; |
| 3208 | } |
| 3209 | |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3210 | // Atomic compare and swap. |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 3211 | let Defs = [EAX, EFLAGS], Uses = [EAX] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3212 | def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3213 | "lock\n\t" |
| 3214 | "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 3215 | [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 3216 | } |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3217 | let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in { |
Anton Korobeynikov | c406739 | 2008-07-22 16:22:48 +0000 | [diff] [blame] | 3218 | def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3219 | "lock\n\t" |
| 3220 | "cmpxchg8b\t$ptr", |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 3221 | [(X86cas8 addr:$ptr)]>, TB, LOCK; |
| 3222 | } |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 3223 | |
| 3224 | let Defs = [AX, EFLAGS], Uses = [AX] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3225 | def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3226 | "lock\n\t" |
| 3227 | "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 3228 | [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 3229 | } |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 3230 | let Defs = [AL, EFLAGS], Uses = [AL] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3231 | def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3232 | "lock\n\t" |
| 3233 | "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 3234 | [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 3235 | } |
| 3236 | |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3237 | // Atomic exchange and add |
| 3238 | let Constraints = "$val = $dst", Defs = [EFLAGS] in { |
| 3239 | def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3240 | "lock\n\t" |
| 3241 | "xadd{l}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 3242 | [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3243 | TB, LOCK; |
| 3244 | def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3245 | "lock\n\t" |
| 3246 | "xadd{w}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 3247 | [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3248 | TB, OpSize, LOCK; |
| 3249 | def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 3250 | "lock\n\t" |
| 3251 | "xadd{b}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 3252 | [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 3253 | TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 3254 | } |
| 3255 | |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3256 | // Optimized codegen when the non-memory output is not used. |
| 3257 | // FIXME: Use normal add / sub instructions and add lock prefix dynamically. |
| 3258 | def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2), |
| 3259 | "lock\n\t" |
| 3260 | "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3261 | def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
| 3262 | "lock\n\t" |
| 3263 | "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK; |
| 3264 | def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
| 3265 | "lock\n\t" |
| 3266 | "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3267 | def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2), |
| 3268 | "lock\n\t" |
| 3269 | "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3270 | def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2), |
| 3271 | "lock\n\t" |
| 3272 | "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3273 | def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2), |
| 3274 | "lock\n\t" |
| 3275 | "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3276 | def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
| 3277 | "lock\n\t" |
| 3278 | "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK; |
| 3279 | def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
| 3280 | "lock\n\t" |
| 3281 | "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3282 | |
| 3283 | def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), |
| 3284 | "lock\n\t" |
| 3285 | "inc{b}\t$dst", []>, LOCK; |
| 3286 | def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), |
| 3287 | "lock\n\t" |
| 3288 | "inc{w}\t$dst", []>, OpSize, LOCK; |
| 3289 | def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), |
| 3290 | "lock\n\t" |
| 3291 | "inc{l}\t$dst", []>, LOCK; |
| 3292 | |
| 3293 | def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2), |
| 3294 | "lock\n\t" |
| 3295 | "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3296 | def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
| 3297 | "lock\n\t" |
| 3298 | "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK; |
| 3299 | def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
| 3300 | "lock\n\t" |
| 3301 | "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3302 | def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2), |
| 3303 | "lock\n\t" |
| 3304 | "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3305 | def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2), |
| 3306 | "lock\n\t" |
| 3307 | "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK; |
| 3308 | def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2), |
| 3309 | "lock\n\t" |
| 3310 | "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3311 | def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
| 3312 | "lock\n\t" |
| 3313 | "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK; |
| 3314 | def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
| 3315 | "lock\n\t" |
| 3316 | "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 3317 | |
| 3318 | def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), |
| 3319 | "lock\n\t" |
| 3320 | "dec{b}\t$dst", []>, LOCK; |
| 3321 | def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), |
| 3322 | "lock\n\t" |
| 3323 | "dec{w}\t$dst", []>, OpSize, LOCK; |
| 3324 | def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), |
| 3325 | "lock\n\t" |
| 3326 | "dec{l}\t$dst", []>, LOCK; |
| 3327 | |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 3328 | // Atomic exchange, and, or, xor |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 3329 | let Constraints = "$val = $dst", Defs = [EFLAGS], |
| 3330 | usesCustomDAGSchedInserter = 1 in { |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3331 | def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3332 | "#ATOMAND32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3333 | [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3334 | def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3335 | "#ATOMOR32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3336 | [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3337 | def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3338 | "#ATOMXOR32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3339 | [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>; |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 3340 | def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3341 | "#ATOMNAND32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3342 | [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3343 | def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3344 | "#ATOMMIN32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3345 | [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3346 | def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3347 | "#ATOMMAX32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3348 | [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3349 | def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3350 | "#ATOMUMIN32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3351 | [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 3352 | def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3353 | "#ATOMUMAX32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3354 | [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3355 | |
| 3356 | def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3357 | "#ATOMAND16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3358 | [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3359 | def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3360 | "#ATOMOR16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3361 | [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3362 | def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3363 | "#ATOMXOR16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3364 | [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3365 | def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3366 | "#ATOMNAND16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3367 | [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3368 | def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3369 | "#ATOMMIN16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3370 | [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3371 | def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3372 | "#ATOMMAX16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3373 | [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3374 | def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3375 | "#ATOMUMIN16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3376 | [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3377 | def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3378 | "#ATOMUMAX16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3379 | [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3380 | |
| 3381 | def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3382 | "#ATOMAND8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3383 | [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3384 | def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3385 | "#ATOMOR8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3386 | [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3387 | def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3388 | "#ATOMXOR8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3389 | [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 3390 | def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3391 | "#ATOMNAND8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 3392 | [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 3393 | } |
| 3394 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3395 | let Constraints = "$val1 = $dst1, $val2 = $dst2", |
| 3396 | Defs = [EFLAGS, EAX, EBX, ECX, EDX], |
| 3397 | Uses = [EAX, EBX, ECX, EDX], |
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 3398 | mayLoad = 1, mayStore = 1, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3399 | usesCustomDAGSchedInserter = 1 in { |
| 3400 | def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3401 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3402 | "#ATOMAND6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3403 | def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3404 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3405 | "#ATOMOR6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3406 | def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3407 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3408 | "#ATOMXOR6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3409 | def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3410 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3411 | "#ATOMNAND6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3412 | def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3413 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3414 | "#ATOMADD6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3415 | def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3416 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3417 | "#ATOMSUB6432 PSEUDO!", []>; |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 3418 | def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 3419 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3420 | "#ATOMSWAP6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3421 | } |
| 3422 | |
Andrew Lenharth | e44f390 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 3423 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3424 | // Non-Instruction Patterns |
| 3425 | //===----------------------------------------------------------------------===// |
| 3426 | |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 3427 | // ConstantPool GlobalAddress, ExternalSymbol, and JumpTable |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3428 | def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>; |
| 3429 | def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>; |
Nate Begeman | b5294897 | 2008-04-12 00:47:57 +0000 | [diff] [blame] | 3430 | def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3431 | def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>; |
| 3432 | def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>; |
| 3433 | |
| 3434 | def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)), |
| 3435 | (ADD32ri GR32:$src1, tconstpool:$src2)>; |
| 3436 | def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)), |
| 3437 | (ADD32ri GR32:$src1, tjumptable:$src2)>; |
| 3438 | def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)), |
| 3439 | (ADD32ri GR32:$src1, tglobaladdr:$src2)>; |
| 3440 | def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)), |
| 3441 | (ADD32ri GR32:$src1, texternalsym:$src2)>; |
| 3442 | |
| 3443 | def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst), |
| 3444 | (MOV32mi addr:$dst, tglobaladdr:$src)>; |
| 3445 | def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst), |
| 3446 | (MOV32mi addr:$dst, texternalsym:$src)>; |
| 3447 | |
| 3448 | // Calls |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3449 | // tailcall stuff |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3450 | def : Pat<(X86tcret GR32:$dst, imm:$off), |
| 3451 | (TCRETURNri GR32:$dst, imm:$off)>; |
| 3452 | |
| 3453 | def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off), |
| 3454 | (TCRETURNdi texternalsym:$dst, imm:$off)>; |
| 3455 | |
| 3456 | def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off), |
| 3457 | (TCRETURNdi texternalsym:$dst, imm:$off)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3458 | |
Dan Gohman | ce5dbff | 2009-08-02 16:10:01 +0000 | [diff] [blame] | 3459 | // Normal calls, with various flavors of addresses. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3460 | def : Pat<(X86call (i32 tglobaladdr:$dst)), |
| 3461 | (CALLpcrel32 tglobaladdr:$dst)>; |
| 3462 | def : Pat<(X86call (i32 texternalsym:$dst)), |
| 3463 | (CALLpcrel32 texternalsym:$dst)>; |
Evan Cheng | 6d35a4d | 2009-05-20 04:53:57 +0000 | [diff] [blame] | 3464 | def : Pat<(X86call (i32 imm:$dst)), |
| 3465 | (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3466 | |
| 3467 | // X86 specific add which produces a flag. |
| 3468 | def : Pat<(addc GR32:$src1, GR32:$src2), |
| 3469 | (ADD32rr GR32:$src1, GR32:$src2)>; |
| 3470 | def : Pat<(addc GR32:$src1, (load addr:$src2)), |
| 3471 | (ADD32rm GR32:$src1, addr:$src2)>; |
| 3472 | def : Pat<(addc GR32:$src1, imm:$src2), |
| 3473 | (ADD32ri GR32:$src1, imm:$src2)>; |
| 3474 | def : Pat<(addc GR32:$src1, i32immSExt8:$src2), |
| 3475 | (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3476 | |
| 3477 | def : Pat<(subc GR32:$src1, GR32:$src2), |
| 3478 | (SUB32rr GR32:$src1, GR32:$src2)>; |
| 3479 | def : Pat<(subc GR32:$src1, (load addr:$src2)), |
| 3480 | (SUB32rm GR32:$src1, addr:$src2)>; |
| 3481 | def : Pat<(subc GR32:$src1, imm:$src2), |
| 3482 | (SUB32ri GR32:$src1, imm:$src2)>; |
| 3483 | def : Pat<(subc GR32:$src1, i32immSExt8:$src2), |
| 3484 | (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3485 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3486 | // Comparisons. |
| 3487 | |
| 3488 | // TEST R,R is smaller than CMP R,0 |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3489 | def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3490 | (TEST8rr GR8:$src1, GR8:$src1)>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3491 | def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3492 | (TEST16rr GR16:$src1, GR16:$src1)>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3493 | def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3494 | (TEST32rr GR32:$src1, GR32:$src1)>; |
| 3495 | |
Dan Gohman | 0a3c522 | 2009-01-07 01:00:24 +0000 | [diff] [blame] | 3496 | // Conditional moves with folded loads with operands swapped and conditions |
| 3497 | // inverted. |
| 3498 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS), |
| 3499 | (CMOVAE16rm GR16:$src2, addr:$src1)>; |
| 3500 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS), |
| 3501 | (CMOVAE32rm GR32:$src2, addr:$src1)>; |
| 3502 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS), |
| 3503 | (CMOVB16rm GR16:$src2, addr:$src1)>; |
| 3504 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS), |
| 3505 | (CMOVB32rm GR32:$src2, addr:$src1)>; |
| 3506 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS), |
| 3507 | (CMOVNE16rm GR16:$src2, addr:$src1)>; |
| 3508 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS), |
| 3509 | (CMOVNE32rm GR32:$src2, addr:$src1)>; |
| 3510 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS), |
| 3511 | (CMOVE16rm GR16:$src2, addr:$src1)>; |
| 3512 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS), |
| 3513 | (CMOVE32rm GR32:$src2, addr:$src1)>; |
| 3514 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS), |
| 3515 | (CMOVA16rm GR16:$src2, addr:$src1)>; |
| 3516 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS), |
| 3517 | (CMOVA32rm GR32:$src2, addr:$src1)>; |
| 3518 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS), |
| 3519 | (CMOVBE16rm GR16:$src2, addr:$src1)>; |
| 3520 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS), |
| 3521 | (CMOVBE32rm GR32:$src2, addr:$src1)>; |
| 3522 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS), |
| 3523 | (CMOVGE16rm GR16:$src2, addr:$src1)>; |
| 3524 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS), |
| 3525 | (CMOVGE32rm GR32:$src2, addr:$src1)>; |
| 3526 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS), |
| 3527 | (CMOVL16rm GR16:$src2, addr:$src1)>; |
| 3528 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS), |
| 3529 | (CMOVL32rm GR32:$src2, addr:$src1)>; |
| 3530 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS), |
| 3531 | (CMOVG16rm GR16:$src2, addr:$src1)>; |
| 3532 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS), |
| 3533 | (CMOVG32rm GR32:$src2, addr:$src1)>; |
| 3534 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS), |
| 3535 | (CMOVLE16rm GR16:$src2, addr:$src1)>; |
| 3536 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS), |
| 3537 | (CMOVLE32rm GR32:$src2, addr:$src1)>; |
| 3538 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS), |
| 3539 | (CMOVNP16rm GR16:$src2, addr:$src1)>; |
| 3540 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS), |
| 3541 | (CMOVNP32rm GR32:$src2, addr:$src1)>; |
| 3542 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS), |
| 3543 | (CMOVP16rm GR16:$src2, addr:$src1)>; |
| 3544 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS), |
| 3545 | (CMOVP32rm GR32:$src2, addr:$src1)>; |
| 3546 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS), |
| 3547 | (CMOVNS16rm GR16:$src2, addr:$src1)>; |
| 3548 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS), |
| 3549 | (CMOVNS32rm GR32:$src2, addr:$src1)>; |
| 3550 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS), |
| 3551 | (CMOVS16rm GR16:$src2, addr:$src1)>; |
| 3552 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS), |
| 3553 | (CMOVS32rm GR32:$src2, addr:$src1)>; |
| 3554 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS), |
| 3555 | (CMOVNO16rm GR16:$src2, addr:$src1)>; |
| 3556 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS), |
| 3557 | (CMOVNO32rm GR32:$src2, addr:$src1)>; |
| 3558 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS), |
| 3559 | (CMOVO16rm GR16:$src2, addr:$src1)>; |
| 3560 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS), |
| 3561 | (CMOVO32rm GR32:$src2, addr:$src1)>; |
| 3562 | |
Duncan Sands | 082524c | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 3563 | // zextload bool -> zextload byte |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3564 | def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
| 3565 | def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>; |
| 3566 | def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3567 | |
| 3568 | // extload bool -> extload byte |
| 3569 | def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3570 | def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>, |
| 3571 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3572 | def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3573 | def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>, |
| 3574 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3575 | def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3576 | def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>; |
| 3577 | |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3578 | // anyext |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3579 | def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>, |
| 3580 | Requires<[In32BitMode]>; |
| 3581 | def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>, |
| 3582 | Requires<[In32BitMode]>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3583 | def : Pat<(i32 (anyext GR16:$src)), |
| 3584 | (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3585 | |
Evan Cheng | f2abee7 | 2007-12-13 00:43:27 +0000 | [diff] [blame] | 3586 | // (and (i32 load), 255) -> (zextload i8) |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 3587 | def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))), |
| 3588 | (MOVZX32rm8 addr:$src)>; |
| 3589 | def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))), |
| 3590 | (MOVZX32rm16 addr:$src)>; |
Evan Cheng | f2abee7 | 2007-12-13 00:43:27 +0000 | [diff] [blame] | 3591 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3592 | //===----------------------------------------------------------------------===// |
| 3593 | // Some peepholes |
| 3594 | //===----------------------------------------------------------------------===// |
| 3595 | |
Dan Gohman | 5a5e6e9 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 3596 | // Odd encoding trick: -128 fits into an 8-bit immediate field while |
| 3597 | // +128 doesn't, so in this special case use a sub instead of an add. |
| 3598 | def : Pat<(add GR16:$src1, 128), |
| 3599 | (SUB16ri8 GR16:$src1, -128)>; |
| 3600 | def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst), |
| 3601 | (SUB16mi8 addr:$dst, -128)>; |
| 3602 | def : Pat<(add GR32:$src1, 128), |
| 3603 | (SUB32ri8 GR32:$src1, -128)>; |
| 3604 | def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst), |
| 3605 | (SUB32mi8 addr:$dst, -128)>; |
| 3606 | |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3607 | // r & (2^16-1) ==> movz |
| 3608 | def : Pat<(and GR32:$src1, 0xffff), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3609 | (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>; |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3610 | // r & (2^8-1) ==> movz |
| 3611 | def : Pat<(and GR32:$src1, 0xff), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3612 | (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3613 | x86_subreg_8bit))>, |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3614 | Requires<[In32BitMode]>; |
| 3615 | // r & (2^8-1) ==> movz |
| 3616 | def : Pat<(and GR16:$src1, 0xff), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3617 | (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3618 | x86_subreg_8bit))>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3619 | Requires<[In32BitMode]>; |
| 3620 | |
| 3621 | // sext_inreg patterns |
| 3622 | def : Pat<(sext_inreg GR32:$src, i16), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3623 | (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3624 | def : Pat<(sext_inreg GR32:$src, i8), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3625 | (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3626 | x86_subreg_8bit))>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3627 | Requires<[In32BitMode]>; |
| 3628 | def : Pat<(sext_inreg GR16:$src, i8), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3629 | (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3630 | x86_subreg_8bit))>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3631 | Requires<[In32BitMode]>; |
| 3632 | |
| 3633 | // trunc patterns |
| 3634 | def : Pat<(i16 (trunc GR32:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3635 | (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3636 | def : Pat<(i8 (trunc GR32:$src)), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3637 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3638 | x86_subreg_8bit)>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3639 | Requires<[In32BitMode]>; |
| 3640 | def : Pat<(i8 (trunc GR16:$src)), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3641 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3642 | x86_subreg_8bit)>, |
| 3643 | Requires<[In32BitMode]>; |
| 3644 | |
| 3645 | // h-register tricks |
| 3646 | def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3647 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3648 | x86_subreg_8bit_hi)>, |
| 3649 | Requires<[In32BitMode]>; |
| 3650 | def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3651 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3652 | x86_subreg_8bit_hi)>, |
| 3653 | Requires<[In32BitMode]>; |
| 3654 | def : Pat<(srl_su GR16:$src, (i8 8)), |
| 3655 | (EXTRACT_SUBREG |
| 3656 | (MOVZX32rr8 |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3657 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3658 | x86_subreg_8bit_hi)), |
| 3659 | x86_subreg_16bit)>, |
| 3660 | Requires<[In32BitMode]>; |
Evan Cheng | 957ca28 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 3661 | def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))), |
| 3662 | (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
| 3663 | x86_subreg_8bit_hi))>, |
| 3664 | Requires<[In32BitMode]>; |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3665 | def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)), |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 3666 | (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 3667 | x86_subreg_8bit_hi))>, |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3668 | Requires<[In32BitMode]>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3669 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3670 | // (shl x, 1) ==> (add x, x) |
| 3671 | def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>; |
| 3672 | def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>; |
| 3673 | def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>; |
| 3674 | |
Evan Cheng | 76a64c7 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 3675 | // (shl x (and y, 31)) ==> (shl x, y) |
| 3676 | def : Pat<(shl GR8:$src1, (and CL:$amt, 31)), |
| 3677 | (SHL8rCL GR8:$src1)>; |
| 3678 | def : Pat<(shl GR16:$src1, (and CL:$amt, 31)), |
| 3679 | (SHL16rCL GR16:$src1)>; |
| 3680 | def : Pat<(shl GR32:$src1, (and CL:$amt, 31)), |
| 3681 | (SHL32rCL GR32:$src1)>; |
| 3682 | def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3683 | (SHL8mCL addr:$dst)>; |
| 3684 | def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3685 | (SHL16mCL addr:$dst)>; |
| 3686 | def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3687 | (SHL32mCL addr:$dst)>; |
| 3688 | |
| 3689 | def : Pat<(srl GR8:$src1, (and CL:$amt, 31)), |
| 3690 | (SHR8rCL GR8:$src1)>; |
| 3691 | def : Pat<(srl GR16:$src1, (and CL:$amt, 31)), |
| 3692 | (SHR16rCL GR16:$src1)>; |
| 3693 | def : Pat<(srl GR32:$src1, (and CL:$amt, 31)), |
| 3694 | (SHR32rCL GR32:$src1)>; |
| 3695 | def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3696 | (SHR8mCL addr:$dst)>; |
| 3697 | def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3698 | (SHR16mCL addr:$dst)>; |
| 3699 | def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3700 | (SHR32mCL addr:$dst)>; |
| 3701 | |
| 3702 | def : Pat<(sra GR8:$src1, (and CL:$amt, 31)), |
| 3703 | (SAR8rCL GR8:$src1)>; |
| 3704 | def : Pat<(sra GR16:$src1, (and CL:$amt, 31)), |
| 3705 | (SAR16rCL GR16:$src1)>; |
| 3706 | def : Pat<(sra GR32:$src1, (and CL:$amt, 31)), |
| 3707 | (SAR32rCL GR32:$src1)>; |
| 3708 | def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3709 | (SAR8mCL addr:$dst)>; |
| 3710 | def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3711 | (SAR16mCL addr:$dst)>; |
| 3712 | def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3713 | (SAR32mCL addr:$dst)>; |
| 3714 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3715 | // (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c) |
| 3716 | def : Pat<(or (srl GR32:$src1, CL:$amt), |
| 3717 | (shl GR32:$src2, (sub 32, CL:$amt))), |
| 3718 | (SHRD32rrCL GR32:$src1, GR32:$src2)>; |
| 3719 | |
| 3720 | def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt), |
| 3721 | (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3722 | (SHRD32mrCL addr:$dst, GR32:$src2)>; |
| 3723 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3724 | def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))), |
| 3725 | (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3726 | (SHRD32rrCL GR32:$src1, GR32:$src2)>; |
| 3727 | |
| 3728 | def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))), |
| 3729 | (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3730 | addr:$dst), |
| 3731 | (SHRD32mrCL addr:$dst, GR32:$src2)>; |
| 3732 | |
| 3733 | def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)), |
| 3734 | (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>; |
| 3735 | |
| 3736 | def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1), |
| 3737 | GR32:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3738 | (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>; |
| 3739 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3740 | // (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c) |
| 3741 | def : Pat<(or (shl GR32:$src1, CL:$amt), |
| 3742 | (srl GR32:$src2, (sub 32, CL:$amt))), |
| 3743 | (SHLD32rrCL GR32:$src1, GR32:$src2)>; |
| 3744 | |
| 3745 | def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt), |
| 3746 | (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3747 | (SHLD32mrCL addr:$dst, GR32:$src2)>; |
| 3748 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3749 | def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))), |
| 3750 | (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3751 | (SHLD32rrCL GR32:$src1, GR32:$src2)>; |
| 3752 | |
| 3753 | def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))), |
| 3754 | (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3755 | addr:$dst), |
| 3756 | (SHLD32mrCL addr:$dst, GR32:$src2)>; |
| 3757 | |
| 3758 | def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)), |
| 3759 | (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>; |
| 3760 | |
| 3761 | def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1), |
| 3762 | GR32:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3763 | (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>; |
| 3764 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3765 | // (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c) |
| 3766 | def : Pat<(or (srl GR16:$src1, CL:$amt), |
| 3767 | (shl GR16:$src2, (sub 16, CL:$amt))), |
| 3768 | (SHRD16rrCL GR16:$src1, GR16:$src2)>; |
| 3769 | |
| 3770 | def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt), |
| 3771 | (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3772 | (SHRD16mrCL addr:$dst, GR16:$src2)>; |
| 3773 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3774 | def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))), |
| 3775 | (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3776 | (SHRD16rrCL GR16:$src1, GR16:$src2)>; |
| 3777 | |
| 3778 | def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))), |
| 3779 | (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3780 | addr:$dst), |
| 3781 | (SHRD16mrCL addr:$dst, GR16:$src2)>; |
| 3782 | |
| 3783 | def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)), |
| 3784 | (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>; |
| 3785 | |
| 3786 | def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1), |
| 3787 | GR16:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3788 | (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>; |
| 3789 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3790 | // (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c) |
| 3791 | def : Pat<(or (shl GR16:$src1, CL:$amt), |
| 3792 | (srl GR16:$src2, (sub 16, CL:$amt))), |
| 3793 | (SHLD16rrCL GR16:$src1, GR16:$src2)>; |
| 3794 | |
| 3795 | def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt), |
| 3796 | (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3797 | (SHLD16mrCL addr:$dst, GR16:$src2)>; |
| 3798 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3799 | def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))), |
| 3800 | (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3801 | (SHLD16rrCL GR16:$src1, GR16:$src2)>; |
| 3802 | |
| 3803 | def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))), |
| 3804 | (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3805 | addr:$dst), |
| 3806 | (SHLD16mrCL addr:$dst, GR16:$src2)>; |
| 3807 | |
| 3808 | def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)), |
| 3809 | (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>; |
| 3810 | |
| 3811 | def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1), |
| 3812 | GR16:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3813 | (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>; |
| 3814 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3815 | //===----------------------------------------------------------------------===// |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3816 | // EFLAGS-defining Patterns |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3817 | //===----------------------------------------------------------------------===// |
| 3818 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3819 | // Register-Register Addition with EFLAGS result |
| 3820 | def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3821 | (implicit EFLAGS)), |
| 3822 | (ADD8rr GR8:$src1, GR8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3823 | def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3824 | (implicit EFLAGS)), |
| 3825 | (ADD16rr GR16:$src1, GR16:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3826 | def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3827 | (implicit EFLAGS)), |
| 3828 | (ADD32rr GR32:$src1, GR32:$src2)>; |
| 3829 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3830 | // Register-Memory Addition with EFLAGS result |
| 3831 | def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3832 | (implicit EFLAGS)), |
| 3833 | (ADD8rm GR8:$src1, addr:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3834 | def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3835 | (implicit EFLAGS)), |
| 3836 | (ADD16rm GR16:$src1, addr:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3837 | def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3838 | (implicit EFLAGS)), |
| 3839 | (ADD32rm GR32:$src1, addr:$src2)>; |
| 3840 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3841 | // Register-Integer Addition with EFLAGS result |
| 3842 | def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3843 | (implicit EFLAGS)), |
| 3844 | (ADD8ri GR8:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3845 | def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3846 | (implicit EFLAGS)), |
| 3847 | (ADD16ri GR16:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3848 | def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3849 | (implicit EFLAGS)), |
| 3850 | (ADD32ri GR32:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3851 | def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3852 | (implicit EFLAGS)), |
| 3853 | (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3854 | def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3855 | (implicit EFLAGS)), |
| 3856 | (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3857 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3858 | // Memory-Register Addition with EFLAGS result |
| 3859 | def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3860 | addr:$dst), |
| 3861 | (implicit EFLAGS)), |
| 3862 | (ADD8mr addr:$dst, GR8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3863 | def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3864 | addr:$dst), |
| 3865 | (implicit EFLAGS)), |
| 3866 | (ADD16mr addr:$dst, GR16:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3867 | def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3868 | addr:$dst), |
| 3869 | (implicit EFLAGS)), |
| 3870 | (ADD32mr addr:$dst, GR32:$src2)>; |
Dale Johannesen | 06b83f1 | 2009-05-18 17:44:15 +0000 | [diff] [blame] | 3871 | |
| 3872 | // Memory-Integer Addition with EFLAGS result |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3873 | def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3874 | addr:$dst), |
| 3875 | (implicit EFLAGS)), |
| 3876 | (ADD8mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3877 | def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3878 | addr:$dst), |
| 3879 | (implicit EFLAGS)), |
| 3880 | (ADD16mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3881 | def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3882 | addr:$dst), |
| 3883 | (implicit EFLAGS)), |
| 3884 | (ADD32mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3885 | def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3886 | addr:$dst), |
| 3887 | (implicit EFLAGS)), |
| 3888 | (ADD16mi8 addr:$dst, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3889 | def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3890 | addr:$dst), |
| 3891 | (implicit EFLAGS)), |
| 3892 | (ADD32mi8 addr:$dst, i32immSExt8:$src2)>; |
| 3893 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3894 | // Register-Register Subtraction with EFLAGS result |
| 3895 | def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3896 | (implicit EFLAGS)), |
| 3897 | (SUB8rr GR8:$src1, GR8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3898 | def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3899 | (implicit EFLAGS)), |
| 3900 | (SUB16rr GR16:$src1, GR16:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3901 | def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3902 | (implicit EFLAGS)), |
| 3903 | (SUB32rr GR32:$src1, GR32:$src2)>; |
| 3904 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3905 | // Register-Memory Subtraction with EFLAGS result |
| 3906 | def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3907 | (implicit EFLAGS)), |
| 3908 | (SUB8rm GR8:$src1, addr:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3909 | def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3910 | (implicit EFLAGS)), |
| 3911 | (SUB16rm GR16:$src1, addr:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3912 | def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3913 | (implicit EFLAGS)), |
| 3914 | (SUB32rm GR32:$src1, addr:$src2)>; |
| 3915 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3916 | // Register-Integer Subtraction with EFLAGS result |
| 3917 | def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3918 | (implicit EFLAGS)), |
| 3919 | (SUB8ri GR8:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3920 | def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3921 | (implicit EFLAGS)), |
| 3922 | (SUB16ri GR16:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3923 | def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3924 | (implicit EFLAGS)), |
| 3925 | (SUB32ri GR32:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3926 | def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3927 | (implicit EFLAGS)), |
| 3928 | (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3929 | def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3930 | (implicit EFLAGS)), |
| 3931 | (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3932 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3933 | // Memory-Register Subtraction with EFLAGS result |
| 3934 | def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3935 | addr:$dst), |
| 3936 | (implicit EFLAGS)), |
| 3937 | (SUB8mr addr:$dst, GR8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3938 | def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3939 | addr:$dst), |
| 3940 | (implicit EFLAGS)), |
| 3941 | (SUB16mr addr:$dst, GR16:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3942 | def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3943 | addr:$dst), |
| 3944 | (implicit EFLAGS)), |
| 3945 | (SUB32mr addr:$dst, GR32:$src2)>; |
| 3946 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3947 | // Memory-Integer Subtraction with EFLAGS result |
| 3948 | def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3949 | addr:$dst), |
| 3950 | (implicit EFLAGS)), |
| 3951 | (SUB8mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3952 | def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3953 | addr:$dst), |
| 3954 | (implicit EFLAGS)), |
| 3955 | (SUB16mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3956 | def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3957 | addr:$dst), |
| 3958 | (implicit EFLAGS)), |
| 3959 | (SUB32mi addr:$dst, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3960 | def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3961 | addr:$dst), |
| 3962 | (implicit EFLAGS)), |
| 3963 | (SUB16mi8 addr:$dst, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3964 | def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3965 | addr:$dst), |
| 3966 | (implicit EFLAGS)), |
| 3967 | (SUB32mi8 addr:$dst, i32immSExt8:$src2)>; |
| 3968 | |
| 3969 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3970 | // Register-Register Signed Integer Multiply with EFLAGS result |
| 3971 | def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3972 | (implicit EFLAGS)), |
| 3973 | (IMUL16rr GR16:$src1, GR16:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3974 | def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3975 | (implicit EFLAGS)), |
| 3976 | (IMUL32rr GR32:$src1, GR32:$src2)>; |
| 3977 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3978 | // Register-Memory Signed Integer Multiply with EFLAGS result |
| 3979 | def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3980 | (implicit EFLAGS)), |
| 3981 | (IMUL16rm GR16:$src1, addr:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3982 | def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3983 | (implicit EFLAGS)), |
| 3984 | (IMUL32rm GR32:$src1, addr:$src2)>; |
| 3985 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3986 | // Register-Integer Signed Integer Multiply with EFLAGS result |
| 3987 | def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3988 | (implicit EFLAGS)), |
| 3989 | (IMUL16rri GR16:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3990 | def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3991 | (implicit EFLAGS)), |
| 3992 | (IMUL32rri GR32:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3993 | def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3994 | (implicit EFLAGS)), |
| 3995 | (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 3996 | def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3997 | (implicit EFLAGS)), |
| 3998 | (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3999 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4000 | // Memory-Integer Signed Integer Multiply with EFLAGS result |
| 4001 | def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 4002 | (implicit EFLAGS)), |
| 4003 | (IMUL16rmi addr:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4004 | def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 4005 | (implicit EFLAGS)), |
| 4006 | (IMUL32rmi addr:$src1, imm:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4007 | def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 4008 | (implicit EFLAGS)), |
| 4009 | (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4010 | def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 4011 | (implicit EFLAGS)), |
| 4012 | (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>; |
| 4013 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4014 | // Optimize multiply by 2 with EFLAGS result. |
Evan Cheng | 00cf793 | 2009-01-27 03:30:42 +0000 | [diff] [blame] | 4015 | let AddedComplexity = 2 in { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4016 | def : Pat<(parallel (X86smul_flag GR16:$src1, 2), |
Evan Cheng | 00cf793 | 2009-01-27 03:30:42 +0000 | [diff] [blame] | 4017 | (implicit EFLAGS)), |
| 4018 | (ADD16rr GR16:$src1, GR16:$src1)>; |
| 4019 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4020 | def : Pat<(parallel (X86smul_flag GR32:$src1, 2), |
Evan Cheng | 00cf793 | 2009-01-27 03:30:42 +0000 | [diff] [blame] | 4021 | (implicit EFLAGS)), |
| 4022 | (ADD32rr GR32:$src1, GR32:$src1)>; |
| 4023 | } |
| 4024 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4025 | // INC and DEC with EFLAGS result. Note that these do not set CF. |
| 4026 | def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)), |
| 4027 | (INC8r GR8:$src)>; |
| 4028 | def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst), |
| 4029 | (implicit EFLAGS)), |
| 4030 | (INC8m addr:$dst)>; |
| 4031 | def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)), |
| 4032 | (DEC8r GR8:$src)>; |
| 4033 | def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst), |
| 4034 | (implicit EFLAGS)), |
| 4035 | (DEC8m addr:$dst)>; |
| 4036 | |
| 4037 | def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4038 | (INC16r GR16:$src)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4039 | def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst), |
| 4040 | (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4041 | (INC16m addr:$dst)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4042 | def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4043 | (DEC16r GR16:$src)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4044 | def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst), |
| 4045 | (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4046 | (DEC16m addr:$dst)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4047 | |
| 4048 | def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4049 | (INC32r GR32:$src)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4050 | def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst), |
| 4051 | (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4052 | (INC32m addr:$dst)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4053 | def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4054 | (DEC32r GR32:$src)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4055 | def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst), |
| 4056 | (implicit EFLAGS)), |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 4057 | (DEC32m addr:$dst)>, Requires<[In32BitMode]>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 4058 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 4059 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4060 | // Floating Point Stack Support |
| 4061 | //===----------------------------------------------------------------------===// |
| 4062 | |
| 4063 | include "X86InstrFPStack.td" |
| 4064 | |
| 4065 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 4066 | // X86-64 Support |
| 4067 | //===----------------------------------------------------------------------===// |
| 4068 | |
Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 4069 | include "X86Instr64bit.td" |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 4070 | |
| 4071 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4072 | // XMM Floating point support (requires SSE / SSE2) |
| 4073 | //===----------------------------------------------------------------------===// |
| 4074 | |
| 4075 | include "X86InstrSSE.td" |
Evan Cheng | 5e4d1e7 | 2008-04-25 18:19:54 +0000 | [diff] [blame] | 4076 | |
| 4077 | //===----------------------------------------------------------------------===// |
| 4078 | // MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2) |
| 4079 | //===----------------------------------------------------------------------===// |
| 4080 | |
| 4081 | include "X86InstrMMX.td" |