blob: 9706bd0950e96f712912ab574d5c97fcef5f6ac5 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +000022def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad,
23 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000027 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000029 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000030def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000031 [SDNPHasChain, SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng017dcc62006-04-21 01:05:10 +0000107def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000109}]>;
110
Evan Chengd9539472006-04-14 21:59:03 +0000111def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSHDUPMask(N);
113}]>;
114
115def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSLDUPMask(N);
117}]>;
118
Evan Cheng0038e592006-03-28 00:39:58 +0000119def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKLMask(N);
121}]>;
122
Evan Cheng4fcb9222006-03-28 02:43:26 +0000123def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKHMask(N);
125}]>;
126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000127def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKL_v_undef_Mask(N);
129}]>;
130
Evan Cheng0188ecb2006-03-22 18:59:22 +0000131def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000132 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000133}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000134
Evan Cheng506d3df2006-03-29 23:07:14 +0000135def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFHWMask(N);
137}], SHUFFLE_get_pshufhw_imm>;
138
139def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFLWMask(N);
141}], SHUFFLE_get_pshuflw_imm>;
142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng3d60df42006-04-10 22:35:16 +0000151def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000153}], SHUFFLE_get_shuf_imm>;
154
Evan Cheng06a8aa12006-03-17 19:55:52 +0000155//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000156// SSE scalar FP Instructions
157//===----------------------------------------------------------------------===//
158
Evan Cheng470a6ad2006-02-22 02:26:30 +0000159// Instruction templates
160// SSI - SSE1 instructions with XS prefix.
161// SDI - SSE2 instructions with XD prefix.
162// PSI - SSE1 instructions with TB prefix.
163// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000164// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
165// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000166// S3I - SSE3 instructions with TB and OpSize prefixes.
167// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000168// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000169class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
171class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
173class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
175class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000180 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
181
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000184class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000185 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
186class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000187 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
188
189//===----------------------------------------------------------------------===//
190// Helpers for defining instructions that directly correspond to intrinsics.
Chris Lattner9498ed82006-10-07 05:09:48 +0000191
Chris Lattner3b837852006-10-07 05:13:26 +0000192multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
193 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
194 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000195 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3b837852006-10-07 05:13:26 +0000196 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
197 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000198 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
199}
200
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000201multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
202 def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
203 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
204 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
205 def m : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
206 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
207 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
208}
Evan Cheng6e967402006-04-04 00:10:53 +0000209
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000210class SS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
211 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
212 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000214class SS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
215 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
216 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000217 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000218class SD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
219 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
220 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000221 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000222class SD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
223 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
224 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng6e967402006-04-04 00:10:53 +0000225 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000226
Chris Lattner845fb752006-10-07 05:50:25 +0000227class PS_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
228 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
229 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000230 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000231class PS_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
232 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
233 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000234 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000235class PD_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
236 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
237 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000238 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000239class PD_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
240 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
241 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000242 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
243
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000244class PS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
245 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
246 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000247 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000248class PS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
249 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
250 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000251 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000252class PD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
253 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
254 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000255 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000256class PD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
257 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
258 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000259 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
260
Evan Cheng4b1734f2006-03-31 21:29:33 +0000261class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
262 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000263 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000264class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
265 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000266 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
267 (loadv4f32 addr:$src2))))]>;
268class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
269 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
270 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
271class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
272 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000273 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
274 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000275
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000276// Some 'special' instructions
277def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
278 "#IMPLICIT_DEF $dst",
279 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
280def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
281 "#IMPLICIT_DEF $dst",
282 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
283
284// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
285// scheduler into a branch sequence.
286let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
287 def CMOV_FR32 : I<0, Pseudo,
288 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
289 "#CMOV_FR32 PSEUDO!",
290 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
291 def CMOV_FR64 : I<0, Pseudo,
292 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
293 "#CMOV_FR64 PSEUDO!",
294 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000295 def CMOV_V4F32 : I<0, Pseudo,
296 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
297 "#CMOV_V4F32 PSEUDO!",
298 [(set VR128:$dst,
299 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
300 def CMOV_V2F64 : I<0, Pseudo,
301 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
302 "#CMOV_V2F64 PSEUDO!",
303 [(set VR128:$dst,
304 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
305 def CMOV_V2I64 : I<0, Pseudo,
306 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
307 "#CMOV_V2I64 PSEUDO!",
308 [(set VR128:$dst,
309 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000310}
311
312// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000313def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
314 "movss {$src, $dst|$dst, $src}", []>;
315def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
316 "movss {$src, $dst|$dst, $src}",
317 [(set FR32:$dst, (loadf32 addr:$src))]>;
318def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
319 "movsd {$src, $dst|$dst, $src}", []>;
320def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
321 "movsd {$src, $dst|$dst, $src}",
322 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000323
Evan Cheng470a6ad2006-02-22 02:26:30 +0000324def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000325 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000326 [(store FR32:$src, addr:$dst)]>;
327def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000328 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000329 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000330
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000331// Arithmetic instructions
332let isTwoAddress = 1 in {
333let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000334def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
337def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
340def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
343def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000344 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000345 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000346}
347
Evan Cheng470a6ad2006-02-22 02:26:30 +0000348def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000349 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000350 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
351def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000352 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000353 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
354def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000355 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000356 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
357def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000360
Evan Cheng470a6ad2006-02-22 02:26:30 +0000361def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000362 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000363 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
364def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000365 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000366 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
367def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000369 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
370def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000371 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000372 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000373
Evan Cheng470a6ad2006-02-22 02:26:30 +0000374def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
377def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
380def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
383def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000384 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000386}
387
Evan Cheng8703be42006-04-04 19:12:30 +0000388def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
389 "sqrtss {$src, $dst|$dst, $src}",
390 [(set FR32:$dst, (fsqrt FR32:$src))]>;
391def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000392 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000393 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000394def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000395 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000396 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000397def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000398 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000399 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
400
Evan Chengc46349d2006-03-28 23:51:43 +0000401// Aliases to match intrinsics which expect XMM operand(s).
402let isTwoAddress = 1 in {
403let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000404def Int_ADDSSrr : SS_Intrr<0x58, "addss", int_x86_sse_add_ss>;
405def Int_ADDSDrr : SD_Intrr<0x58, "addsd", int_x86_sse2_add_sd>;
406def Int_MULSSrr : SS_Intrr<0x59, "mulss", int_x86_sse_mul_ss>;
407def Int_MULSDrr : SD_Intrr<0x59, "mulsd", int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000408}
409
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000410def Int_ADDSSrm : SS_Intrm<0x58, "addss", int_x86_sse_add_ss>;
411def Int_ADDSDrm : SD_Intrm<0x58, "addsd", int_x86_sse2_add_sd>;
412def Int_MULSSrm : SS_Intrm<0x59, "mulss", int_x86_sse_mul_ss>;
413def Int_MULSDrm : SD_Intrm<0x59, "mulsd", int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000414
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000415def Int_DIVSSrr : SS_Intrr<0x5E, "divss", int_x86_sse_div_ss>;
416def Int_DIVSSrm : SS_Intrm<0x5E, "divss", int_x86_sse_div_ss>;
417def Int_DIVSDrr : SD_Intrr<0x5E, "divsd", int_x86_sse2_div_sd>;
418def Int_DIVSDrm : SD_Intrm<0x5E, "divsd", int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000419
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000420def Int_SUBSSrr : SS_Intrr<0x5C, "subss", int_x86_sse_sub_ss>;
421def Int_SUBSSrm : SS_Intrm<0x5C, "subss", int_x86_sse_sub_ss>;
422def Int_SUBSDrr : SD_Intrr<0x5C, "subsd", int_x86_sse2_sub_sd>;
423def Int_SUBSDrm : SD_Intrm<0x5C, "subsd", int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000424}
425
Chris Lattner3b837852006-10-07 05:13:26 +0000426defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000427defm Int_SQRTSD : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>;
Chris Lattner3b837852006-10-07 05:13:26 +0000428defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
429defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
430
Evan Chengc46349d2006-03-28 23:51:43 +0000431let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000432let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000433def Int_MAXSSrr : SS_Intrr<0x5F, "maxss", int_x86_sse_max_ss>;
434def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd", int_x86_sse2_max_sd>;
435def Int_MINSSrr : SS_Intrr<0x5D, "minss", int_x86_sse_min_ss>;
436def Int_MINSDrr : SD_Intrr<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000437}
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000438def Int_MAXSSrm : SS_Intrm<0x5F, "maxss", int_x86_sse_max_ss>;
439def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd", int_x86_sse2_max_sd>;
440def Int_MINSSrm : SS_Intrm<0x5D, "minss", int_x86_sse_min_ss>;
441def Int_MINSDrm : SD_Intrm<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000442}
443
444// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000445def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000446 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000447 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
448def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000449 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000450 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
451def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000452 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000453 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
454def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000455 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000456 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000457def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000458 "cvtsd2ss {$src, $dst|$dst, $src}",
459 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000460def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000461 "cvtsd2ss {$src, $dst|$dst, $src}",
462 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000463def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000464 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000465 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000466def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000467 "cvtsi2ss {$src, $dst|$dst, $src}",
468 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000469def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000470 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000471 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000472def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000473 "cvtsi2sd {$src, $dst|$dst, $src}",
474 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000475
Evan Chengc46349d2006-03-28 23:51:43 +0000476// SSE2 instructions with XS prefix
477def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000478 "cvtss2sd {$src, $dst|$dst, $src}",
479 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000480 Requires<[HasSSE2]>;
481def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000482 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000483 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000484 Requires<[HasSSE2]>;
485
Evan Chengd2a6d542006-04-12 23:42:44 +0000486// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000487def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
488 "cvtss2si {$src, $dst|$dst, $src}",
489 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
490def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
491 "cvtss2si {$src, $dst|$dst, $src}",
492 [(set GR32:$dst, (int_x86_sse_cvtss2si
493 (loadv4f32 addr:$src)))]>;
494def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
495 "cvtsd2si {$src, $dst|$dst, $src}",
496 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
497def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
498 "cvtsd2si {$src, $dst|$dst, $src}",
499 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
500 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000501
502// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000503def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000504 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000505 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
506def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000507 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000508 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000509 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000510def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000511 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000512 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
513def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000514 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000515 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000516 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000517
Evan Chengd2a6d542006-04-12 23:42:44 +0000518let isTwoAddress = 1 in {
519def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000520 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000521 "cvtsi2ss {$src2, $dst|$dst, $src2}",
522 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000523 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000524def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
525 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
526 "cvtsi2ss {$src2, $dst|$dst, $src2}",
527 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
528 (loadi32 addr:$src2)))]>;
529}
Evan Chengd03db7a2006-04-12 05:20:24 +0000530
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000531// Comparison instructions
532let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000533def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000534 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000535 "cmp${cc}ss {$src, $dst|$dst, $src}",
536 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000537def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000538 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000539 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
540def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000541 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000542 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
543def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000544 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000545 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000546}
547
Evan Cheng470a6ad2006-02-22 02:26:30 +0000548def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000549 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000550 [(X86cmp FR32:$src1, FR32:$src2)]>;
551def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000552 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000553 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
554def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000555 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000556 [(X86cmp FR64:$src1, FR64:$src2)]>;
557def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000558 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000559 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000560
Evan Cheng0876aa52006-03-30 06:21:22 +0000561// Aliases to match intrinsics which expect XMM operand(s).
562let isTwoAddress = 1 in {
563def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
564 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
565 "cmp${cc}ss {$src, $dst|$dst, $src}",
566 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
567 VR128:$src, imm:$cc))]>;
568def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
569 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
570 "cmp${cc}ss {$src, $dst|$dst, $src}",
571 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
572 (load addr:$src), imm:$cc))]>;
573def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
574 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
575 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
576def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
577 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
578 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
579}
580
Evan Cheng6be2c582006-04-05 23:38:46 +0000581def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
582 "ucomiss {$src2, $src1|$src1, $src2}",
583 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
584def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
585 "ucomiss {$src2, $src1|$src1, $src2}",
586 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
587def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
588 "ucomisd {$src2, $src1|$src1, $src2}",
589 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
590def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
591 "ucomisd {$src2, $src1|$src1, $src2}",
592 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
593
594def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
595 "comiss {$src2, $src1|$src1, $src2}",
596 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
597def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
598 "comiss {$src2, $src1|$src1, $src2}",
599 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
600def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
601 "comisd {$src2, $src1|$src1, $src2}",
602 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
603def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
604 "comisd {$src2, $src1|$src1, $src2}",
605 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000606
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000607// Aliases of packed instructions for scalar use. These all have names that
608// start with 'Fs'.
609
610// Alias instructions that map fld0 to pxor for sse.
611// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
612def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
613 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
614 Requires<[HasSSE1]>, TB, OpSize;
615def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
616 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
617 Requires<[HasSSE2]>, TB, OpSize;
618
619// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
620// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
622 "movaps {$src, $dst|$dst, $src}", []>;
623def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
624 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000625
626// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
627// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000629 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000630 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
631def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000632 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000633 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000634
635// Alias bitwise logical operations using SSE logical ops on packed FP values.
636let isTwoAddress = 1 in {
637let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000638def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000639 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000640 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
641def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000642 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000643 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
644def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
645 "orps {$src2, $dst|$dst, $src2}", []>;
646def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
647 "orpd {$src2, $dst|$dst, $src2}", []>;
648def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000649 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000650 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
651def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000652 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000653 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000654}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000656 "andps {$src2, $dst|$dst, $src2}",
657 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658 (X86loadpf32 addr:$src2)))]>;
659def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000660 "andpd {$src2, $dst|$dst, $src2}",
661 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 (X86loadpf64 addr:$src2)))]>;
663def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
664 "orps {$src2, $dst|$dst, $src2}", []>;
665def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
666 "orpd {$src2, $dst|$dst, $src2}", []>;
667def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000668 "xorps {$src2, $dst|$dst, $src2}",
669 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000670 (X86loadpf32 addr:$src2)))]>;
671def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000672 "xorpd {$src2, $dst|$dst, $src2}",
673 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
677 "andnps {$src2, $dst|$dst, $src2}", []>;
678def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
679 "andnps {$src2, $dst|$dst, $src2}", []>;
680def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
681 "andnpd {$src2, $dst|$dst, $src2}", []>;
682def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
683 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000684}
685
686//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000687// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000688//===----------------------------------------------------------------------===//
689
Evan Chengc12e6c42006-03-19 09:38:54 +0000690// Some 'special' instructions
691def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
692 "#IMPLICIT_DEF $dst",
693 [(set VR128:$dst, (v4f32 (undef)))]>,
694 Requires<[HasSSE1]>;
695
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000696// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000697def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000698 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000699def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000701 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
702def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000704def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000706 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000707
Evan Cheng2246f842006-03-18 01:23:20 +0000708def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000709 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000710 [(store (v4f32 VR128:$src), addr:$dst)]>;
711def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000713 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Evan Cheng2246f842006-03-18 01:23:20 +0000715def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000716 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000717def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000718 "movups {$src, $dst|$dst, $src}",
719 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000720def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000721 "movups {$src, $dst|$dst, $src}",
722 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000723def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000725def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000726 "movupd {$src, $dst|$dst, $src}",
727 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000728def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000729 "movupd {$src, $dst|$dst, $src}",
730 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000731
Evan Cheng4fcb9222006-03-28 02:43:26 +0000732let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000733let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000734def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000735 "movlps {$src2, $dst|$dst, $src2}",
736 [(set VR128:$dst,
737 (v4f32 (vector_shuffle VR128:$src1,
738 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000739 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000740def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000741 "movlpd {$src2, $dst|$dst, $src2}",
742 [(set VR128:$dst,
743 (v2f64 (vector_shuffle VR128:$src1,
744 (scalar_to_vector (loadf64 addr:$src2)),
745 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000746def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000747 "movhps {$src2, $dst|$dst, $src2}",
748 [(set VR128:$dst,
749 (v4f32 (vector_shuffle VR128:$src1,
750 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000751 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000752def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
753 "movhpd {$src2, $dst|$dst, $src2}",
754 [(set VR128:$dst,
755 (v2f64 (vector_shuffle VR128:$src1,
756 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000757 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000758} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000759}
760
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000761def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000762 "movlps {$src, $dst|$dst, $src}",
763 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000764 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000765def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000766 "movlpd {$src, $dst|$dst, $src}",
767 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000768 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000769
Evan Cheng664ade72006-04-07 21:20:58 +0000770// v2f64 extract element 1 is always custom lowered to unpack high to low
771// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000772def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000773 "movhps {$src, $dst|$dst, $src}",
774 [(store (f64 (vector_extract
775 (v2f64 (vector_shuffle
776 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000777 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000778 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000779def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000780 "movhpd {$src, $dst|$dst, $src}",
781 [(store (f64 (vector_extract
782 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000783 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000784 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000785
Evan Cheng14aed5e2006-03-24 01:18:28 +0000786let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000787let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000788def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000789 "movlhps {$src2, $dst|$dst, $src2}",
790 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000791 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000792 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000793
Evan Cheng14aed5e2006-03-24 01:18:28 +0000794def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000795 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000796 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000797 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000798 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000799} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000800}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000801
Evan Chengd9539472006-04-14 21:59:03 +0000802def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
803 "movshdup {$src, $dst|$dst, $src}",
804 [(set VR128:$dst, (v4f32 (vector_shuffle
805 VR128:$src, (undef),
806 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000807def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000808 "movshdup {$src, $dst|$dst, $src}",
809 [(set VR128:$dst, (v4f32 (vector_shuffle
810 (loadv4f32 addr:$src), (undef),
811 MOVSHDUP_shuffle_mask)))]>;
812
813def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
814 "movsldup {$src, $dst|$dst, $src}",
815 [(set VR128:$dst, (v4f32 (vector_shuffle
816 VR128:$src, (undef),
817 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000818def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000819 "movsldup {$src, $dst|$dst, $src}",
820 [(set VR128:$dst, (v4f32 (vector_shuffle
821 (loadv4f32 addr:$src), (undef),
822 MOVSLDUP_shuffle_mask)))]>;
823
824def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
825 "movddup {$src, $dst|$dst, $src}",
826 [(set VR128:$dst, (v2f64 (vector_shuffle
827 VR128:$src, (undef),
828 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000829def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000830 "movddup {$src, $dst|$dst, $src}",
831 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000832 (scalar_to_vector (loadf64 addr:$src)),
833 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000834 SSE_splat_v2_mask)))]>;
835
Evan Cheng470a6ad2006-02-22 02:26:30 +0000836// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000837def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
838 "cvtdq2ps {$src, $dst|$dst, $src}",
839 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
840 TB, Requires<[HasSSE2]>;
841def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
842 "cvtdq2ps {$src, $dst|$dst, $src}",
843 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
844 (bc_v4i32 (loadv2i64 addr:$src))))]>,
845 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000846
847// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000848def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
849 "cvtdq2pd {$src, $dst|$dst, $src}",
850 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
851 XS, Requires<[HasSSE2]>;
852def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
853 "cvtdq2pd {$src, $dst|$dst, $src}",
854 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
855 (bc_v4i32 (loadv2i64 addr:$src))))]>,
856 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857
Evan Cheng190717d2006-05-31 19:00:07 +0000858def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
859 "cvtps2dq {$src, $dst|$dst, $src}",
860 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
861def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
862 "cvtps2dq {$src, $dst|$dst, $src}",
863 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
864 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000865// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000866def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
867 "cvttps2dq {$src, $dst|$dst, $src}",
868 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
869 XS, Requires<[HasSSE2]>;
870def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
871 "cvttps2dq {$src, $dst|$dst, $src}",
872 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
873 (loadv4f32 addr:$src)))]>,
874 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000875
Evan Cheng470a6ad2006-02-22 02:26:30 +0000876// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000877def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
878 "cvtpd2dq {$src, $dst|$dst, $src}",
879 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
880 XD, Requires<[HasSSE2]>;
881def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
882 "cvtpd2dq {$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
884 (loadv2f64 addr:$src)))]>,
885 XD, Requires<[HasSSE2]>;
886def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
887 "cvttpd2dq {$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
889def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
890 "cvttpd2dq {$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
892 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000893
894// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000895def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
896 "cvtps2pd {$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
898 TB, Requires<[HasSSE2]>;
899def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
900 "cvtps2pd {$src, $dst|$dst, $src}",
901 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
902 (loadv4f32 addr:$src)))]>,
903 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000904
Evan Cheng190717d2006-05-31 19:00:07 +0000905def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
906 "cvtpd2ps {$src, $dst|$dst, $src}",
907 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
908def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
909 "cvtpd2ps {$src, $dst|$dst, $src}",
910 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
911 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Evan Chengd2a6d542006-04-12 23:42:44 +0000913// Match intrinsics which expect XMM operand(s).
914// Aliases for intrinsics
915let isTwoAddress = 1 in {
916def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000917 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000918 "cvtsi2sd {$src2, $dst|$dst, $src2}",
919 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000920 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000921def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
922 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
923 "cvtsi2sd {$src2, $dst|$dst, $src2}",
924 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
925 (loadi32 addr:$src2)))]>;
926def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
927 (ops VR128:$dst, VR128:$src1, VR128:$src2),
928 "cvtsd2ss {$src2, $dst|$dst, $src2}",
929 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
930 VR128:$src2))]>;
931def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
932 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
933 "cvtsd2ss {$src2, $dst|$dst, $src2}",
934 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
935 (loadv2f64 addr:$src2)))]>;
936def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
937 (ops VR128:$dst, VR128:$src1, VR128:$src2),
938 "cvtss2sd {$src2, $dst|$dst, $src2}",
939 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
940 VR128:$src2))]>, XS,
941 Requires<[HasSSE2]>;
942def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
943 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
944 "cvtss2sd {$src2, $dst|$dst, $src2}",
945 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
946 (loadv4f32 addr:$src2)))]>, XS,
947 Requires<[HasSSE2]>;
948}
949
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950// Arithmetic
951let isTwoAddress = 1 in {
952let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000953def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000954 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000955 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
956def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000957 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000958 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
959def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000960 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000961 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
962def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000963 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000964 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000965}
966
Evan Cheng2246f842006-03-18 01:23:20 +0000967def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000968 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000969 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
970 (load addr:$src2))))]>;
971def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000972 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000973 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
974 (load addr:$src2))))]>;
975def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000977 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
978 (load addr:$src2))))]>;
979def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000981 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
982 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Evan Cheng2246f842006-03-18 01:23:20 +0000984def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
985 "divps {$src2, $dst|$dst, $src2}",
986 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
987def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
988 "divps {$src2, $dst|$dst, $src2}",
989 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
990 (load addr:$src2))))]>;
991def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000992 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000993 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
994def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000995 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000996 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
997 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000998
Evan Cheng2246f842006-03-18 01:23:20 +0000999def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1000 "subps {$src2, $dst|$dst, $src2}",
1001 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1002def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1003 "subps {$src2, $dst|$dst, $src2}",
1004 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1005 (load addr:$src2))))]>;
1006def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1007 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001008 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001009def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1010 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001011 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1012 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001013
1014def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1015 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1016 "addsubps {$src2, $dst|$dst, $src2}",
1017 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1018 VR128:$src2))]>;
1019def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1020 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1021 "addsubps {$src2, $dst|$dst, $src2}",
1022 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1023 (loadv4f32 addr:$src2)))]>;
1024def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1025 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1026 "addsubpd {$src2, $dst|$dst, $src2}",
1027 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1028 VR128:$src2))]>;
1029def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1030 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1031 "addsubpd {$src2, $dst|$dst, $src2}",
1032 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1033 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001034}
1035
Chris Lattner845fb752006-10-07 05:50:25 +00001036def SQRTPSr : PS_Intr<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
1037def SQRTPSm : PS_Intm<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
1038def SQRTPDr : PD_Intr<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
1039def SQRTPDm : PD_Intm<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001040
Chris Lattner845fb752006-10-07 05:50:25 +00001041def RSQRTPSr : PS_Intr<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
1042def RSQRTPSm : PS_Intm<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
1043def RCPPSr : PS_Intr<0x53, "rcpps", int_x86_sse_rcp_ps>;
1044def RCPPSm : PS_Intm<0x53, "rcpps", int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001045
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001046let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001047let isCommutable = 1 in {
Chris Lattner845fb752006-10-07 05:50:25 +00001048def MAXPSrr : PS_Intrr<0x5F, "maxps", int_x86_sse_max_ps>;
1049def MAXPDrr : PD_Intrr<0x5F, "maxpd", int_x86_sse2_max_pd>;
1050def MINPSrr : PS_Intrr<0x5D, "minps", int_x86_sse_min_ps>;
1051def MINPDrr : PD_Intrr<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001052}
Chris Lattner845fb752006-10-07 05:50:25 +00001053def MAXPSrm : PS_Intrm<0x5F, "maxps", int_x86_sse_max_ps>;
1054def MAXPDrm : PD_Intrm<0x5F, "maxpd", int_x86_sse2_max_pd>;
1055def MINPSrm : PS_Intrm<0x5D, "minps", int_x86_sse_min_ps>;
1056def MINPDrm : PD_Intrm<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001057}
Evan Chengffcb95b2006-02-21 19:13:53 +00001058
1059// Logical
1060let isTwoAddress = 1 in {
1061let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001062def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1063 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001064 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001065def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001066 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001067 [(set VR128:$dst,
1068 (and (bc_v2i64 (v2f64 VR128:$src1)),
1069 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001070def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1071 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001072 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001073def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1074 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001075 [(set VR128:$dst,
1076 (or (bc_v2i64 (v2f64 VR128:$src1)),
1077 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001078def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1079 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001080 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001081def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1082 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001083 [(set VR128:$dst,
1084 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1085 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001086}
Evan Cheng2246f842006-03-18 01:23:20 +00001087def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1088 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001089 [(set VR128:$dst, (and VR128:$src1,
1090 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001091def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1092 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001093 [(set VR128:$dst,
1094 (and (bc_v2i64 (v2f64 VR128:$src1)),
1095 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001096def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1097 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001098 [(set VR128:$dst, (or VR128:$src1,
1099 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001100def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1101 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001102 [(set VR128:$dst,
1103 (or (bc_v2i64 (v2f64 VR128:$src1)),
1104 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001105def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1106 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001107 [(set VR128:$dst, (xor VR128:$src1,
1108 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001109def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1110 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001111 [(set VR128:$dst,
1112 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1113 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001114def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1115 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001116 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1117 (bc_v2i64 (v4i32 immAllOnesV))),
1118 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001119def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001120 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001121 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1122 (bc_v2i64 (v4i32 immAllOnesV))),
1123 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001124def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1125 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001126 [(set VR128:$dst,
1127 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1128 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1129def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001130 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001131 [(set VR128:$dst,
1132 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1133 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001134}
Evan Chengbf156d12006-02-21 19:26:52 +00001135
Evan Cheng470a6ad2006-02-22 02:26:30 +00001136let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001137def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001138 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1139 "cmp${cc}ps {$src, $dst|$dst, $src}",
1140 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1141 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001142def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001143 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1144 "cmp${cc}ps {$src, $dst|$dst, $src}",
1145 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1146 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001147def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001148 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001149 "cmp${cc}pd {$src, $dst|$dst, $src}",
1150 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1151 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001152def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001153 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001154 "cmp${cc}pd {$src, $dst|$dst, $src}",
1155 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1156 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001157}
1158
1159// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001160let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001161let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001162def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001163 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001164 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001165 [(set VR128:$dst, (v4f32 (vector_shuffle
1166 VR128:$src1, VR128:$src2,
1167 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001168def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001169 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1170 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001171 [(set VR128:$dst, (v4f32 (vector_shuffle
1172 VR128:$src1, (load addr:$src2),
1173 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001174def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001175 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001176 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001177 [(set VR128:$dst, (v2f64 (vector_shuffle
1178 VR128:$src1, VR128:$src2,
1179 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001180def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001181 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001182 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001183 [(set VR128:$dst, (v2f64 (vector_shuffle
1184 VR128:$src1, (load addr:$src2),
1185 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001186
Evan Chengfd111b52006-04-19 21:15:24 +00001187let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001188def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001189 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001190 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001191 [(set VR128:$dst, (v4f32 (vector_shuffle
1192 VR128:$src1, VR128:$src2,
1193 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001194def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001195 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001196 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001197 [(set VR128:$dst, (v4f32 (vector_shuffle
1198 VR128:$src1, (load addr:$src2),
1199 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001200def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001201 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001202 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001203 [(set VR128:$dst, (v2f64 (vector_shuffle
1204 VR128:$src1, VR128:$src2,
1205 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001206def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001207 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001208 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001209 [(set VR128:$dst, (v2f64 (vector_shuffle
1210 VR128:$src1, (load addr:$src2),
1211 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001212
Evan Cheng470a6ad2006-02-22 02:26:30 +00001213def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001214 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001215 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001216 [(set VR128:$dst, (v4f32 (vector_shuffle
1217 VR128:$src1, VR128:$src2,
1218 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001219def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001220 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001221 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001222 [(set VR128:$dst, (v4f32 (vector_shuffle
1223 VR128:$src1, (load addr:$src2),
1224 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001225def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001226 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001227 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001228 [(set VR128:$dst, (v2f64 (vector_shuffle
1229 VR128:$src1, VR128:$src2,
1230 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001231def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001232 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001233 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001234 [(set VR128:$dst, (v2f64 (vector_shuffle
1235 VR128:$src1, (load addr:$src2),
1236 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001237} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001238}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001239
Evan Cheng4b1734f2006-03-31 21:29:33 +00001240// Horizontal ops
1241let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001242def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001243 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001244def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001245 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001246def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001247 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001248def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001249 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001250def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001251 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001252def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001253 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001254def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001255 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001256def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001257 int_x86_sse3_hsub_pd>;
1258}
1259
Evan Chengbf156d12006-02-21 19:26:52 +00001260//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001261// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001262//===----------------------------------------------------------------------===//
1263
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001264// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001265def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1266 "movdqa {$src, $dst|$dst, $src}", []>;
1267def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1268 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001269 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001270def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1271 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001272 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001273def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1274 "movdqu {$src, $dst|$dst, $src}",
1275 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1276 XS, Requires<[HasSSE2]>;
1277def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1278 "movdqu {$src, $dst|$dst, $src}",
1279 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1280 XS, Requires<[HasSSE2]>;
1281def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1282 "lddqu {$src, $dst|$dst, $src}",
1283 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001284
Evan Chenga971f6f2006-03-23 01:57:24 +00001285// 128-bit Integer Arithmetic
1286let isTwoAddress = 1 in {
1287let isCommutable = 1 in {
1288def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1289 "paddb {$src2, $dst|$dst, $src2}",
1290 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1291def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1292 "paddw {$src2, $dst|$dst, $src2}",
1293 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1294def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1295 "paddd {$src2, $dst|$dst, $src2}",
1296 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001297
1298def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1299 "paddq {$src2, $dst|$dst, $src2}",
1300 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001301}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001302def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001303 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001304 [(set VR128:$dst, (add VR128:$src1,
1305 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001306def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001307 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001308 [(set VR128:$dst, (add VR128:$src1,
1309 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001310def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001311 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001312 [(set VR128:$dst, (add VR128:$src1,
1313 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001314def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001315 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001316 [(set VR128:$dst, (add VR128:$src1,
1317 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001318
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001319let isCommutable = 1 in {
1320def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1321 "paddsb {$src2, $dst|$dst, $src2}",
1322 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1323 VR128:$src2))]>;
1324def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1325 "paddsw {$src2, $dst|$dst, $src2}",
1326 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1327 VR128:$src2))]>;
1328def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1329 "paddusb {$src2, $dst|$dst, $src2}",
1330 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1331 VR128:$src2))]>;
1332def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1333 "paddusw {$src2, $dst|$dst, $src2}",
1334 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1335 VR128:$src2))]>;
1336}
1337def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1338 "paddsb {$src2, $dst|$dst, $src2}",
1339 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1340 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1341def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1342 "paddsw {$src2, $dst|$dst, $src2}",
1343 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1344 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1345def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1346 "paddusb {$src2, $dst|$dst, $src2}",
1347 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1348 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1349def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1350 "paddusw {$src2, $dst|$dst, $src2}",
1351 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1352 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1353
1354
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001355def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1356 "psubb {$src2, $dst|$dst, $src2}",
1357 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1358def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1359 "psubw {$src2, $dst|$dst, $src2}",
1360 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1361def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1362 "psubd {$src2, $dst|$dst, $src2}",
1363 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001364def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1365 "psubq {$src2, $dst|$dst, $src2}",
1366 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001367
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001368def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001369 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001370 [(set VR128:$dst, (sub VR128:$src1,
1371 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001372def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001373 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001374 [(set VR128:$dst, (sub VR128:$src1,
1375 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001376def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001377 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001378 [(set VR128:$dst, (sub VR128:$src1,
1379 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001380def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001381 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001382 [(set VR128:$dst, (sub VR128:$src1,
1383 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001384
1385def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1386 "psubsb {$src2, $dst|$dst, $src2}",
1387 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1388 VR128:$src2))]>;
1389def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1390 "psubsw {$src2, $dst|$dst, $src2}",
1391 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1392 VR128:$src2))]>;
1393def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1394 "psubusb {$src2, $dst|$dst, $src2}",
1395 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1396 VR128:$src2))]>;
1397def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1398 "psubusw {$src2, $dst|$dst, $src2}",
1399 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1400 VR128:$src2))]>;
1401
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001402def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1403 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001404 "psubsb {$src2, $dst|$dst, $src2}",
1405 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1406 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001407def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1408 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001409 "psubsw {$src2, $dst|$dst, $src2}",
1410 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1411 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001412def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1413 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001414 "psubusb {$src2, $dst|$dst, $src2}",
1415 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1416 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001417def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1418 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001419 "psubusw {$src2, $dst|$dst, $src2}",
1420 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1421 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001422
1423let isCommutable = 1 in {
1424def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1425 "pmulhuw {$src2, $dst|$dst, $src2}",
1426 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1427 VR128:$src2))]>;
1428def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1429 "pmulhw {$src2, $dst|$dst, $src2}",
1430 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1431 VR128:$src2))]>;
1432def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1433 "pmullw {$src2, $dst|$dst, $src2}",
1434 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1435def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1436 "pmuludq {$src2, $dst|$dst, $src2}",
1437 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1438 VR128:$src2))]>;
1439}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001440def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1441 "pmulhuw {$src2, $dst|$dst, $src2}",
1442 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1443 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1444def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1445 "pmulhw {$src2, $dst|$dst, $src2}",
1446 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1447 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1448def PMULLWrm : PDI<0xD5, MRMSrcMem,
1449 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1450 "pmullw {$src2, $dst|$dst, $src2}",
1451 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1452 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1453def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1454 "pmuludq {$src2, $dst|$dst, $src2}",
1455 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1456 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1457
Evan Cheng00586942006-04-13 06:11:45 +00001458let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001459def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1460 "pmaddwd {$src2, $dst|$dst, $src2}",
1461 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1462 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001463}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001464def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1465 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1466 "pmaddwd {$src2, $dst|$dst, $src2}",
1467 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1468 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1469
Evan Cheng00586942006-04-13 06:11:45 +00001470let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1472 "pavgb {$src2, $dst|$dst, $src2}",
1473 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1474 VR128:$src2))]>;
1475def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1476 "pavgw {$src2, $dst|$dst, $src2}",
1477 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1478 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001479}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001480def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1481 "pavgb {$src2, $dst|$dst, $src2}",
1482 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1483 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1484def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1485 "pavgw {$src2, $dst|$dst, $src2}",
1486 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1487 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001488
1489let isCommutable = 1 in {
1490def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1491 "pmaxub {$src2, $dst|$dst, $src2}",
1492 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1493 VR128:$src2))]>;
1494def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1495 "pmaxsw {$src2, $dst|$dst, $src2}",
1496 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1497 VR128:$src2))]>;
1498}
1499def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1500 "pmaxub {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1502 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1503def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1504 "pmaxsw {$src2, $dst|$dst, $src2}",
1505 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1506 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1507
1508let isCommutable = 1 in {
1509def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1510 "pminub {$src2, $dst|$dst, $src2}",
1511 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1512 VR128:$src2))]>;
1513def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1514 "pminsw {$src2, $dst|$dst, $src2}",
1515 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1516 VR128:$src2))]>;
1517}
1518def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1519 "pminub {$src2, $dst|$dst, $src2}",
1520 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1521 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1522def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1523 "pminsw {$src2, $dst|$dst, $src2}",
1524 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1525 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1526
1527
1528let isCommutable = 1 in {
1529def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1530 "psadbw {$src2, $dst|$dst, $src2}",
1531 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1532 VR128:$src2))]>;
1533}
1534def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1535 "psadbw {$src2, $dst|$dst, $src2}",
1536 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1537 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001538}
Evan Chengc60bd972006-03-25 09:37:23 +00001539
Evan Chengff65e382006-04-04 21:49:39 +00001540let isTwoAddress = 1 in {
Evan Cheng485130f2006-10-03 06:55:11 +00001541def PSLLWrr : PDI<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1542 "psllw {$src2, $dst|$dst, $src2}",
1543 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1544 VR128:$src2))]>;
1545def PSLLWrm : PDI<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1546 "psllw {$src2, $dst|$dst, $src2}",
1547 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1548 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001549def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1550 "psllw {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1552 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001553def PSLLDrr : PDI<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1554 "pslld {$src2, $dst|$dst, $src2}",
1555 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1556 VR128:$src2))]>;
1557def PSLLDrm : PDI<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1558 "pslld {$src2, $dst|$dst, $src2}",
1559 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1560 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001561def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1562 "pslld {$src2, $dst|$dst, $src2}",
1563 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1564 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001565def PSLLQrr : PDI<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1566 "psllq {$src2, $dst|$dst, $src2}",
1567 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1568 VR128:$src2))]>;
1569def PSLLQrm : PDI<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1570 "psllq {$src2, $dst|$dst, $src2}",
1571 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1572 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001573def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1574 "psllq {$src2, $dst|$dst, $src2}",
1575 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1576 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001577def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1578 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001579
Evan Cheng485130f2006-10-03 06:55:11 +00001580def PSRLWrr : PDI<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1581 "psrlw {$src2, $dst|$dst, $src2}",
1582 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1583 VR128:$src2))]>;
1584def PSRLWrm : PDI<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1585 "psrlw {$src2, $dst|$dst, $src2}",
1586 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1587 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001588def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1589 "psrlw {$src2, $dst|$dst, $src2}",
1590 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1591 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001592def PSRLDrr : PDI<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1593 "psrld {$src2, $dst|$dst, $src2}",
1594 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1595 VR128:$src2))]>;
1596def PSRLDrm : PDI<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1597 "psrld {$src2, $dst|$dst, $src2}",
1598 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1599 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001600def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1601 "psrld {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1603 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001604def PSRLQrr : PDI<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1605 "psrlq {$src2, $dst|$dst, $src2}",
1606 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1607 VR128:$src2))]>;
1608def PSRLQrm : PDI<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1609 "psrlq {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1611 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001612def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1613 "psrlq {$src2, $dst|$dst, $src2}",
1614 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1615 (scalar_to_vector (i32 imm:$src2))))]>;
1616def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001617 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001618
Evan Cheng485130f2006-10-03 06:55:11 +00001619def PSRAWrr : PDI<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1620 "psraw {$src2, $dst|$dst, $src2}",
1621 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1622 VR128:$src2))]>;
1623def PSRAWrm : PDI<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1624 "psraw {$src2, $dst|$dst, $src2}",
1625 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1626 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001627def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1628 "psraw {$src2, $dst|$dst, $src2}",
1629 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1630 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001631def PSRADrr : PDI<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1632 "psrad {$src2, $dst|$dst, $src2}",
1633 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1634 VR128:$src2))]>;
1635def PSRADrm : PDI<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1636 "psrad {$src2, $dst|$dst, $src2}",
1637 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1638 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001639def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1640 "psrad {$src2, $dst|$dst, $src2}",
1641 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1642 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001643}
1644
Evan Cheng506d3df2006-03-29 23:07:14 +00001645// Logical
1646let isTwoAddress = 1 in {
1647let isCommutable = 1 in {
1648def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1649 "pand {$src2, $dst|$dst, $src2}",
1650 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001651def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1652 "por {$src2, $dst|$dst, $src2}",
1653 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1654def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1655 "pxor {$src2, $dst|$dst, $src2}",
1656 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1657}
Evan Cheng506d3df2006-03-29 23:07:14 +00001658
1659def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1660 "pand {$src2, $dst|$dst, $src2}",
1661 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1662 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001663def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001664 "por {$src2, $dst|$dst, $src2}",
1665 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1666 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001667def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1668 "pxor {$src2, $dst|$dst, $src2}",
1669 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1670 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001671
1672def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1673 "pandn {$src2, $dst|$dst, $src2}",
1674 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1675 VR128:$src2)))]>;
1676
1677def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1678 "pandn {$src2, $dst|$dst, $src2}",
1679 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1680 (load addr:$src2))))]>;
1681}
1682
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001683// SSE2 Integer comparison
1684let isTwoAddress = 1 in {
1685def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1686 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1687 "pcmpeqb {$src2, $dst|$dst, $src2}",
1688 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1689 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001690def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001691 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1692 "pcmpeqb {$src2, $dst|$dst, $src2}",
1693 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1694 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1695def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1696 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1697 "pcmpeqw {$src2, $dst|$dst, $src2}",
1698 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1699 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001700def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001701 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1702 "pcmpeqw {$src2, $dst|$dst, $src2}",
1703 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1704 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1705def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1706 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1707 "pcmpeqd {$src2, $dst|$dst, $src2}",
1708 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1709 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001710def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001711 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1712 "pcmpeqd {$src2, $dst|$dst, $src2}",
1713 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1714 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1715
1716def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1717 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1718 "pcmpgtb {$src2, $dst|$dst, $src2}",
1719 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1720 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001721def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001722 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1723 "pcmpgtb {$src2, $dst|$dst, $src2}",
1724 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1725 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1726def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1727 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1728 "pcmpgtw {$src2, $dst|$dst, $src2}",
1729 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1730 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001731def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001732 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1733 "pcmpgtw {$src2, $dst|$dst, $src2}",
1734 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1735 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1736def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1737 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1738 "pcmpgtd {$src2, $dst|$dst, $src2}",
1739 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1740 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001741def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001742 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1743 "pcmpgtd {$src2, $dst|$dst, $src2}",
1744 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1745 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1746}
1747
Evan Cheng506d3df2006-03-29 23:07:14 +00001748// Pack instructions
1749let isTwoAddress = 1 in {
1750def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1751 VR128:$src2),
1752 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001753 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1754 VR128:$src1,
1755 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001756def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1757 i128mem:$src2),
1758 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001759 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1760 VR128:$src1,
1761 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001762def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1763 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001764 "packssdw {$src2, $dst|$dst, $src2}",
1765 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1766 VR128:$src1,
1767 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001768def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001769 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001770 "packssdw {$src2, $dst|$dst, $src2}",
1771 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1772 VR128:$src1,
1773 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001774def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1775 VR128:$src2),
1776 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001777 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1778 VR128:$src1,
1779 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001780def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001781 i128mem:$src2),
1782 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001783 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1784 VR128:$src1,
1785 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001786}
1787
1788// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001789def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001790 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1791 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1792 [(set VR128:$dst, (v4i32 (vector_shuffle
1793 VR128:$src1, (undef),
1794 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001795def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001796 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1797 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1798 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001799 (bc_v4i32 (loadv2i64 addr:$src1)),
1800 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001801 PSHUFD_shuffle_mask:$src2)))]>;
1802
1803// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001804def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001805 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1806 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1807 [(set VR128:$dst, (v8i16 (vector_shuffle
1808 VR128:$src1, (undef),
1809 PSHUFHW_shuffle_mask:$src2)))]>,
1810 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001811def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001812 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1813 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1814 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001815 (bc_v8i16 (loadv2i64 addr:$src1)),
1816 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001817 PSHUFHW_shuffle_mask:$src2)))]>,
1818 XS, Requires<[HasSSE2]>;
1819
1820// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001821def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001822 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001823 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001824 [(set VR128:$dst, (v8i16 (vector_shuffle
1825 VR128:$src1, (undef),
1826 PSHUFLW_shuffle_mask:$src2)))]>,
1827 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001828def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001829 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001830 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001831 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001832 (bc_v8i16 (loadv2i64 addr:$src1)),
1833 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001834 PSHUFLW_shuffle_mask:$src2)))]>,
1835 XD, Requires<[HasSSE2]>;
1836
1837let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001838def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1839 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1840 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001841 [(set VR128:$dst,
1842 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1843 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001844def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1845 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1846 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001847 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001848 (v16i8 (vector_shuffle VR128:$src1,
1849 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001850 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001851def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1852 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1853 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001854 [(set VR128:$dst,
1855 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1856 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001857def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1858 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1859 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001860 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001861 (v8i16 (vector_shuffle VR128:$src1,
1862 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001863 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001864def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1865 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1866 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001867 [(set VR128:$dst,
1868 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1869 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001870def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1871 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1872 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001873 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001874 (v4i32 (vector_shuffle VR128:$src1,
1875 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001876 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001877def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1878 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001879 "punpcklqdq {$src2, $dst|$dst, $src2}",
1880 [(set VR128:$dst,
1881 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1882 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001883def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1884 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001885 "punpcklqdq {$src2, $dst|$dst, $src2}",
1886 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001887 (v2i64 (vector_shuffle VR128:$src1,
1888 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001889 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001890
1891def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1892 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001893 "punpckhbw {$src2, $dst|$dst, $src2}",
1894 [(set VR128:$dst,
1895 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1896 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001897def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1898 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001899 "punpckhbw {$src2, $dst|$dst, $src2}",
1900 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001901 (v16i8 (vector_shuffle VR128:$src1,
1902 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001903 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001904def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1905 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001906 "punpckhwd {$src2, $dst|$dst, $src2}",
1907 [(set VR128:$dst,
1908 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1909 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001910def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1911 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001912 "punpckhwd {$src2, $dst|$dst, $src2}",
1913 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001914 (v8i16 (vector_shuffle VR128:$src1,
1915 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001916 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001917def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1918 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001919 "punpckhdq {$src2, $dst|$dst, $src2}",
1920 [(set VR128:$dst,
1921 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1922 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001923def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1924 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001925 "punpckhdq {$src2, $dst|$dst, $src2}",
1926 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001927 (v4i32 (vector_shuffle VR128:$src1,
1928 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001929 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001930def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1931 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001932 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001933 [(set VR128:$dst,
1934 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1935 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001936def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1937 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001938 "punpckhqdq {$src2, $dst|$dst, $src2}",
1939 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001940 (v2i64 (vector_shuffle VR128:$src1,
1941 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001942 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001943}
Evan Cheng82521dd2006-03-21 07:09:35 +00001944
Evan Chengb067a1e2006-03-31 19:22:53 +00001945// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001946def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001947 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00001948 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001949 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00001950 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001951let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001952def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001953 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00001954 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00001955 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00001956 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001957def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00001958 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
1959 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1960 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00001961 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00001962 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00001963 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001964}
1965
Evan Cheng82521dd2006-03-21 07:09:35 +00001966//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00001967// Miscellaneous Instructions
1968//===----------------------------------------------------------------------===//
1969
Evan Chengc5fb2b12006-03-30 00:33:26 +00001970// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00001971def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001972 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001973 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
1974def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001975 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001976 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001977
Evan Cheng069287d2006-05-16 07:21:53 +00001978def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001979 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001980 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001981
Evan Chengfcf5e212006-04-11 06:57:30 +00001982// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00001983def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00001984 "maskmovdqu {$mask, $src|$src, $mask}",
1985 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
1986 Imp<[EDI],[]>;
1987
Evan Chengecac9cb2006-03-25 06:03:26 +00001988// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00001989def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00001990 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00001991def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00001992 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00001993def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00001994 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00001995def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00001996 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001997
1998// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00001999def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2000 "movntps {$src, $dst|$dst, $src}",
2001 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2002def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2003 "movntpd {$src, $dst|$dst, $src}",
2004 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2005def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2006 "movntdq {$src, $dst|$dst, $src}",
2007 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002008def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002009 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002010 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002011 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002012
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002013// Flush cache
2014def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2015 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2016 TB, Requires<[HasSSE2]>;
2017
2018// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002019def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002020 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002021def LFENCE : I<0xAE, MRM5m, (ops),
2022 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2023def MFENCE : I<0xAE, MRM6m, (ops),
2024 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002025
Evan Cheng372db542006-04-08 00:47:44 +00002026// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002027def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002028 "ldmxcsr $src",
2029 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2030def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2031 "stmxcsr $dst",
2032 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002033
Evan Chengd9539472006-04-14 21:59:03 +00002034// Thread synchronization
2035def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2036 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2037 TB, Requires<[HasSSE3]>;
2038def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2039 [(int_x86_sse3_mwait ECX, EAX)]>,
2040 TB, Requires<[HasSSE3]>;
2041
Evan Chengc653d482006-03-24 22:28:37 +00002042//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002043// Alias Instructions
2044//===----------------------------------------------------------------------===//
2045
Evan Chengffea91e2006-03-26 09:53:12 +00002046// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002047// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00002048def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2049 "xorps $dst, $dst",
2050 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002051
Evan Chenga0b3afb2006-03-27 07:00:16 +00002052def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2053 "pcmpeqd $dst, $dst",
2054 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2055
Evan Cheng11e15b32006-04-03 20:53:28 +00002056// FR32 / FR64 to 128-bit vector conversion.
2057def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2058 "movss {$src, $dst|$dst, $src}",
2059 [(set VR128:$dst,
2060 (v4f32 (scalar_to_vector FR32:$src)))]>;
2061def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2062 "movss {$src, $dst|$dst, $src}",
2063 [(set VR128:$dst,
2064 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2065def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2066 "movsd {$src, $dst|$dst, $src}",
2067 [(set VR128:$dst,
2068 (v2f64 (scalar_to_vector FR64:$src)))]>;
2069def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2070 "movsd {$src, $dst|$dst, $src}",
2071 [(set VR128:$dst,
2072 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2073
Evan Cheng069287d2006-05-16 07:21:53 +00002074def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002075 "movd {$src, $dst|$dst, $src}",
2076 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002077 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002078def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2079 "movd {$src, $dst|$dst, $src}",
2080 [(set VR128:$dst,
2081 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2082// SSE2 instructions with XS prefix
2083def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2084 "movq {$src, $dst|$dst, $src}",
2085 [(set VR128:$dst,
2086 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2087 Requires<[HasSSE2]>;
2088def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2089 "movq {$src, $dst|$dst, $src}",
2090 [(set VR128:$dst,
2091 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2092 Requires<[HasSSE2]>;
2093// FIXME: may not be able to eliminate this movss with coalescing the src and
2094// dest register classes are different. We really want to write this pattern
2095// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002096// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002097// (f32 FR32:$src)>;
2098def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2099 "movss {$src, $dst|$dst, $src}",
2100 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002101 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002102def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002103 "movss {$src, $dst|$dst, $src}",
2104 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002105 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002106def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2107 "movsd {$src, $dst|$dst, $src}",
2108 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002109 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002110def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2111 "movsd {$src, $dst|$dst, $src}",
2112 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002113 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002114def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002115 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002116 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002117 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002118def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2119 "movd {$src, $dst|$dst, $src}",
2120 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002121 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002122
2123// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002124// Three operand (but two address) aliases.
2125let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002126def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002127 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002128def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002129 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002130
Evan Chengfd111b52006-04-19 21:15:24 +00002131let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002132def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2133 "movss {$src2, $dst|$dst, $src2}",
2134 [(set VR128:$dst,
2135 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002136 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002137def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2138 "movsd {$src2, $dst|$dst, $src2}",
2139 [(set VR128:$dst,
2140 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002141 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002142}
Evan Chengfd111b52006-04-19 21:15:24 +00002143}
Evan Cheng82521dd2006-03-21 07:09:35 +00002144
Evan Cheng397edef2006-04-11 22:28:25 +00002145// Store / copy lower 64-bits of a XMM register.
2146def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2147 "movq {$src, $dst|$dst, $src}",
2148 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2149
Evan Cheng11e15b32006-04-03 20:53:28 +00002150// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002151// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002152let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002153def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002154 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002155 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2156 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2157 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002158def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002159 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002160 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2161 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2162 MOVL_shuffle_mask)))]>;
2163// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002164def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002165 "movd {$src, $dst|$dst, $src}",
2166 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002167 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002168 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002169def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2170 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002171 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2172 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2173 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002174// Moving from XMM to XMM but still clear upper 64 bits.
2175def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2176 "movq {$src, $dst|$dst, $src}",
2177 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2178 XS, Requires<[HasSSE2]>;
2179def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2180 "movq {$src, $dst|$dst, $src}",
2181 [(set VR128:$dst, (int_x86_sse2_movl_dq
2182 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2183 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002184}
Evan Cheng48090aa2006-03-21 23:01:21 +00002185
2186//===----------------------------------------------------------------------===//
2187// Non-Instruction Patterns
2188//===----------------------------------------------------------------------===//
2189
2190// 128-bit vector undef's.
2191def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2192def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2193def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2194def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2195def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2196
Evan Chengffea91e2006-03-26 09:53:12 +00002197// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00002198def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2199def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2200def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2201def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2202def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00002203
Evan Chenga0b3afb2006-03-27 07:00:16 +00002204// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00002205def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2206def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2207def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2208def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2209def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00002210
Evan Cheng48090aa2006-03-21 23:01:21 +00002211// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002212def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002213 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002214def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002215 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002216def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002217 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002218
Evan Cheng069287d2006-05-16 07:21:53 +00002219// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002220// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00002221def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002222 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00002223def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002224 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002225
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002226// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002227let Predicates = [HasSSE2] in {
2228 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2229 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2230 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2231 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2232 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2233 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2234 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2235 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2236 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2237 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2238 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2239 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2240 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2241 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2242 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2243 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2244 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2245 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2246 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2247 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2248 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2249 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2250 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2251 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2252 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2253 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2254 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2255 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2256 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2257 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2258}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002259
Evan Cheng017dcc62006-04-21 01:05:10 +00002260// Move scalar to XMM zero-extended
2261// movd to XMM register zero-extends
2262let AddedComplexity = 20 in {
2263def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002264 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002265 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002266def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002267 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002268 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002269// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2270def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2271 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002272 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002273def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2274 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002275 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002276}
Evan Chengbc4832b2006-03-24 23:15:12 +00002277
Evan Chengb9df0ca2006-03-22 02:53:00 +00002278// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002279let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002280def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002281 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002282def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002283 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002284}
Evan Cheng475aecf2006-03-29 03:04:49 +00002285
Evan Cheng691c9232006-03-29 19:02:40 +00002286// Splat v4f32
2287def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002288 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00002289 Requires<[HasSSE1]>;
2290
Evan Chengb7a5c522006-04-18 21:55:35 +00002291// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002292// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002293def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002294 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002295 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00002296 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002297// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002298def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002299 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002300 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002301 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002302// Special binary v4i32 shuffle cases with SHUFPS.
2303def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2304 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002305 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2306 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002307def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2308 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002309 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2310 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002311
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002312// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002313let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002314def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2315 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002316 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002317def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2318 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002319 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002320def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2321 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002322 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002323def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2324 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002325 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002326}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002327
Evan Chengfd111b52006-04-19 21:15:24 +00002328let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002329// vector_shuffle v1, <undef> <1, 1, 3, 3>
2330def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2331 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002332 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002333def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2334 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002335 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002336
2337// vector_shuffle v1, <undef> <0, 0, 2, 2>
2338def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2339 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002340 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002341def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2342 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002343 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002344}
Evan Chengd9539472006-04-14 21:59:03 +00002345
Evan Chengfd111b52006-04-19 21:15:24 +00002346let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002347// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2348def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2349 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002350 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002351
2352// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2353def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2354 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002355 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002356
Evan Cheng9d09b892006-05-31 00:51:37 +00002357// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2358def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2359 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002360 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002361def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2362 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002363 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002364
Evan Cheng2dadaea2006-04-19 20:37:34 +00002365// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2366// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002367def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2368 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002369 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002370def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2371 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002372 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002373def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2374 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002375 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002376def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2377 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002378 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002379
Evan Chengf66a0942006-04-19 18:20:17 +00002380def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2381 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002382 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002383def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2384 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002385 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002386def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2387 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002388 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002389def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2390 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002391 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002392
2393// Setting the lowest element in the vector.
2394def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2395 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002396 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002397def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002398 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002399 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002400
Evan Cheng9e062ed2006-05-03 20:32:03 +00002401// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2402def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2403 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002404 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002405def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2406 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002407 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002408
Evan Chenga7fc6422006-04-24 23:34:56 +00002409// Set lowest element and zero upper elements.
2410def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2411 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2412 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002413 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002414}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002415
Evan Chenga7fc6422006-04-24 23:34:56 +00002416// FIXME: Temporary workaround since 2-wide shuffle is broken.
2417def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002418 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002419def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002420 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002421def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002422 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002423def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002424 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2425 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002426def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002427 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2428 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002429def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002430 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002431def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002432 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002433def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002434 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002435def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002436 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002437def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002438 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002439def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002440 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002441def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002442 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002443def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2444 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2445
Evan Chengff65e382006-04-04 21:49:39 +00002446// 128-bit logical shifts
2447def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002448 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2449 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002450def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002451 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2452 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002453
Evan Cheng2c3ae372006-04-12 21:21:57 +00002454// Some special case pandn patterns.
2455def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2456 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002457 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002458def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2459 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002460 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002461def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2462 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002463 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002464
Evan Cheng2c3ae372006-04-12 21:21:57 +00002465def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2466 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002467 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002468def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2469 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002470 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002471def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2472 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002473 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002474
2475// Unaligned load
2476def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2477 Requires<[HasSSE1]>;