blob: 825b4f848b08192a8b43ce4fa52ac8cf7e8b9c9f [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson80dd3e02010-11-30 22:45:47 +0000130 string EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Owen Anderson9d63d902010-12-01 19:18:46 +0000152 string EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000164 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000179
Owen Andersona99e7782010-11-15 18:45:17 +0000180 let Inst{11-8} = Rd{3-0};
181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000193
Owen Anderson83da6cd2010-11-14 05:37:38 +0000194 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Owen Andersonbb6315d2010-11-15 19:58:36 +0000206 let Inst{19-16} = Rn{3-0};
207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000218
Owen Andersona99e7782010-11-15 18:45:17 +0000219 let Inst{11-8} = Rd{3-0};
220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000228 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<4> Rd;
230 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{11-8} = Rd{3-0};
233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Owen Andersonbb6315d2010-11-15 19:58:36 +0000245 let Inst{19-16} = Rn{3-0};
246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<4> Rd;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Owen Andersona99e7782010-11-15 18:45:17 +0000258 let Inst{11-8} = Rd{3-0};
259 let Inst{3-0} = Rm{3-0};
260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Owen Andersona99e7782010-11-15 18:45:17 +0000268 let Inst{11-8} = Rd{3-0};
269 let Inst{3-0} = Rm{3-0};
270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000275 bits<4> Rn;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278 let Inst{19-16} = Rn{3-0};
279 let Inst{3-0} = Rm{3-0};
280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Owen Andersona99e7782010-11-15 18:45:17 +0000289 let Inst{11-8} = Rd{3-0};
290 let Inst{3-0} = Rm{3-0};
291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Owen Anderson5de6d842010-11-12 21:12:40 +0000300 let Inst{11-8} = Rd{3-0};
301 let Inst{19-16} = Rn{3-0};
302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Owen Andersonbb6315d2010-11-15 19:58:36 +0000314 let Inst{11-8} = Rd{3-0};
315 let Inst{3-0} = Rm{3-0};
316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Owen Andersonbb6315d2010-11-15 19:58:36 +0000327 let Inst{11-8} = Rd{3-0};
328 let Inst{3-0} = Rm{3-0};
329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000339
Owen Anderson83da6cd2010-11-14 05:37:38 +0000340 let Inst{11-8} = Rd{3-0};
341 let Inst{19-16} = Rn{3-0};
342 let Inst{3-0} = Rm{3-0};
343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Owen Anderson5de6d842010-11-12 21:12:40 +0000352 let Inst{11-8} = Rd{3-0};
353 let Inst{19-16} = Rn{3-0};
354 let Inst{3-0} = Rm{3-0};
355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Owen Anderson83da6cd2010-11-14 05:37:38 +0000364 let Inst{11-8} = Rd{3-0};
365 let Inst{19-16} = Rn{3-0};
366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Owen Anderson5de6d842010-11-12 21:12:40 +0000379 let Inst{11-8} = Rd{3-0};
380 let Inst{19-16} = Rn{3-0};
381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Owen Anderson35141a92010-11-18 01:08:42 +0000395 let Inst{11-8} = Rd{3-0};
396 let Inst{19-16} = Rn{3-0};
397 let Inst{3-0} = Rm{3-0};
398 let Inst{15-12} = Ra{3-0};
399}
400
401
Evan Chenga67efd12009-06-23 19:39:13 +0000402/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000403/// unary operation that produces a value. These are predicable and can be
404/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000405multiclass T2I_un_irs<bits<4> opcod, string opc,
406 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
407 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000408 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000409 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
410 opc, "\t$Rd, $imm",
411 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000412 let isAsCheapAsAMove = Cheap;
413 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000414 let Inst{31-27} = 0b11110;
415 let Inst{25} = 0;
416 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000417 let Inst{19-16} = 0b1111; // Rn
418 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000419 }
420 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000421 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
422 opc, ".w\t$Rd, $Rm",
423 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000424 let Inst{31-27} = 0b11101;
425 let Inst{26-25} = 0b01;
426 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000427 let Inst{19-16} = 0b1111; // Rn
428 let Inst{14-12} = 0b000; // imm3
429 let Inst{7-6} = 0b00; // imm2
430 let Inst{5-4} = 0b00; // type
431 }
Evan Chenga67efd12009-06-23 19:39:13 +0000432 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000433 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
434 opc, ".w\t$Rd, $ShiftedRm",
435 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000436 let Inst{31-27} = 0b11101;
437 let Inst{26-25} = 0b01;
438 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000439 let Inst{19-16} = 0b1111; // Rn
440 }
Evan Chenga67efd12009-06-23 19:39:13 +0000441}
442
443/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000444/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000445/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000446multiclass T2I_bin_irs<bits<4> opcod, string opc,
447 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
448 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000449 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000450 def ri : T2sTwoRegImm<
451 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
452 opc, "\t$Rd, $Rn, $imm",
453 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{31-27} = 0b11110;
455 let Inst{25} = 0;
456 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{15} = 0;
458 }
Evan Chenga67efd12009-06-23 19:39:13 +0000459 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000460 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
461 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
462 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000463 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000464 let Inst{31-27} = 0b11101;
465 let Inst{26-25} = 0b01;
466 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{14-12} = 0b000; // imm3
468 let Inst{7-6} = 0b00; // imm2
469 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000470 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000471 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000472 def rs : T2sTwoRegShiftedReg<
473 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
474 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
475 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000476 let Inst{31-27} = 0b11101;
477 let Inst{26-25} = 0b01;
478 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000479 }
480}
481
David Goodwin1f096272009-07-27 23:34:12 +0000482/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
483// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000484multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
485 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
486 PatFrag opnode, bit Commutable = 0> :
487 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000488
Evan Cheng1e249e32009-06-25 20:59:23 +0000489/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000490/// reversed. The 'rr' form is only defined for the disassembler; for codegen
491/// it is equivalent to the T2I_bin_irs counterpart.
492multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000493 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def ri : T2sTwoRegImm<
495 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
496 opc, ".w\t$Rd, $Rn, $imm",
497 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11110;
499 let Inst{25} = 0;
500 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{15} = 0;
502 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000503 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000504 def rr : T2sThreeReg<
505 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
506 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000507 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000508 let Inst{31-27} = 0b11101;
509 let Inst{26-25} = 0b01;
510 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000511 let Inst{14-12} = 0b000; // imm3
512 let Inst{7-6} = 0b00; // imm2
513 let Inst{5-4} = 0b00; // type
514 }
Evan Chengf49810c2009-06-23 17:48:47 +0000515 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000516 def rs : T2sTwoRegShiftedReg<
517 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
518 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
519 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000520 let Inst{31-27} = 0b11101;
521 let Inst{26-25} = 0b01;
522 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000523 }
Evan Chengf49810c2009-06-23 17:48:47 +0000524}
525
Evan Chenga67efd12009-06-23 19:39:13 +0000526/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000527/// instruction modifies the CPSR register.
528let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000529multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
530 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
531 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000532 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000533 def ri : T2TwoRegImm<
534 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
535 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
536 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000537 let Inst{31-27} = 0b11110;
538 let Inst{25} = 0;
539 let Inst{24-21} = opcod;
540 let Inst{20} = 1; // The S bit.
541 let Inst{15} = 0;
542 }
Evan Chenga67efd12009-06-23 19:39:13 +0000543 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000544 def rr : T2ThreeReg<
545 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
546 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
547 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000549 let Inst{31-27} = 0b11101;
550 let Inst{26-25} = 0b01;
551 let Inst{24-21} = opcod;
552 let Inst{20} = 1; // The S bit.
553 let Inst{14-12} = 0b000; // imm3
554 let Inst{7-6} = 0b00; // imm2
555 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000557 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000558 def rs : T2TwoRegShiftedReg<
559 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
560 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
561 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000562 let Inst{31-27} = 0b11101;
563 let Inst{26-25} = 0b01;
564 let Inst{24-21} = opcod;
565 let Inst{20} = 1; // The S bit.
566 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000567}
568}
569
Evan Chenga67efd12009-06-23 19:39:13 +0000570/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
571/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000572multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
573 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000574 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000575 // The register-immediate version is re-materializable. This is useful
576 // in particular for taking the address of a local.
577 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000578 def ri : T2sTwoRegImm<
579 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
580 opc, ".w\t$Rd, $Rn, $imm",
581 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000582 let Inst{31-27} = 0b11110;
583 let Inst{25} = 0;
584 let Inst{24} = 1;
585 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000586 let Inst{15} = 0;
587 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000588 }
Evan Chengf49810c2009-06-23 17:48:47 +0000589 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000590 def ri12 : T2TwoRegImm<
591 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
592 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
593 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000594 let Inst{31-27} = 0b11110;
595 let Inst{25} = 1;
596 let Inst{24} = 0;
597 let Inst{23-21} = op23_21;
598 let Inst{20} = 0; // The S bit.
599 let Inst{15} = 0;
600 }
Evan Chenga67efd12009-06-23 19:39:13 +0000601 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000602 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
603 opc, ".w\t$Rd, $Rn, $Rm",
604 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000606 let Inst{31-27} = 0b11101;
607 let Inst{26-25} = 0b01;
608 let Inst{24} = 1;
609 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000610 let Inst{14-12} = 0b000; // imm3
611 let Inst{7-6} = 0b00; // imm2
612 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000613 }
Evan Chengf49810c2009-06-23 17:48:47 +0000614 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000615 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000616 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000617 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
618 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000619 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000621 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000622 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000623 }
Evan Chengf49810c2009-06-23 17:48:47 +0000624}
625
Jim Grosbach6935efc2009-11-24 00:20:27 +0000626/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000627/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000628/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000629let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000630multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
631 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000632 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000633 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000634 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
635 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000636 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{31-27} = 0b11110;
638 let Inst{25} = 0;
639 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000640 let Inst{15} = 0;
641 }
Evan Chenga67efd12009-06-23 19:39:13 +0000642 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000643 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000644 opc, ".w\t$Rd, $Rn, $Rm",
645 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000646 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11101;
649 let Inst{26-25} = 0b01;
650 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{14-12} = 0b000; // imm3
652 let Inst{7-6} = 0b00; // imm2
653 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000655 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000656 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000657 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000658 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
659 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000660 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{31-27} = 0b11101;
662 let Inst{26-25} = 0b01;
663 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000664 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000665}
666
667// Carry setting variants
668let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000669multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
670 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000671 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000672 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000673 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
674 opc, "\t$Rd, $Rn, $imm",
675 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000676 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{31-27} = 0b11110;
678 let Inst{25} = 0;
679 let Inst{24-21} = opcod;
680 let Inst{20} = 1; // The S bit.
681 let Inst{15} = 0;
682 }
Evan Cheng62674222009-06-25 23:34:10 +0000683 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000684 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000685 opc, ".w\t$Rd, $Rn, $Rm",
686 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000687 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let isCommutable = Commutable;
689 let Inst{31-27} = 0b11101;
690 let Inst{26-25} = 0b01;
691 let Inst{24-21} = opcod;
692 let Inst{20} = 1; // The S bit.
693 let Inst{14-12} = 0b000; // imm3
694 let Inst{7-6} = 0b00; // imm2
695 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000696 }
Evan Cheng62674222009-06-25 23:34:10 +0000697 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000698 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000699 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
700 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
701 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000702 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let Inst{31-27} = 0b11101;
704 let Inst{26-25} = 0b01;
705 let Inst{24-21} = opcod;
706 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000707 }
Evan Chengf49810c2009-06-23 17:48:47 +0000708}
709}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000710}
Evan Chengf49810c2009-06-23 17:48:47 +0000711
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000712/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
713/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000714let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000715multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000716 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000717 def ri : T2TwoRegImm<
718 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
719 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
720 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{31-27} = 0b11110;
722 let Inst{25} = 0;
723 let Inst{24-21} = opcod;
724 let Inst{20} = 1; // The S bit.
725 let Inst{15} = 0;
726 }
Evan Chengf49810c2009-06-23 17:48:47 +0000727 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000728 def rs : T2TwoRegShiftedReg<
729 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
730 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
731 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000732 let Inst{31-27} = 0b11101;
733 let Inst{26-25} = 0b01;
734 let Inst{24-21} = opcod;
735 let Inst{20} = 1; // The S bit.
736 }
Evan Chengf49810c2009-06-23 17:48:47 +0000737}
738}
739
Evan Chenga67efd12009-06-23 19:39:13 +0000740/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
741// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000742multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000743 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000744 def ri : T2sTwoRegShiftImm<
745 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
746 opc, ".w\t$Rd, $Rm, $imm",
747 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11101;
749 let Inst{26-21} = 0b010010;
750 let Inst{19-16} = 0b1111; // Rn
751 let Inst{5-4} = opcod;
752 }
Evan Chenga67efd12009-06-23 19:39:13 +0000753 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000754 def rr : T2sThreeReg<
755 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
756 opc, ".w\t$Rd, $Rn, $Rm",
757 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11111;
759 let Inst{26-23} = 0b0100;
760 let Inst{22-21} = opcod;
761 let Inst{15-12} = 0b1111;
762 let Inst{7-4} = 0b0000;
763 }
Evan Chenga67efd12009-06-23 19:39:13 +0000764}
Evan Chengf49810c2009-06-23 17:48:47 +0000765
Johnny Chend68e1192009-12-15 17:24:14 +0000766/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000767/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000768/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000769let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000770multiclass T2I_cmp_irs<bits<4> opcod, string opc,
771 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
772 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000773 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000774 def ri : T2OneRegCmpImm<
775 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
776 opc, ".w\t$Rn, $imm",
777 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000778 let Inst{31-27} = 0b11110;
779 let Inst{25} = 0;
780 let Inst{24-21} = opcod;
781 let Inst{20} = 1; // The S bit.
782 let Inst{15} = 0;
783 let Inst{11-8} = 0b1111; // Rd
784 }
Evan Chenga67efd12009-06-23 19:39:13 +0000785 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000786 def rr : T2TwoRegCmp<
787 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000788 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000789 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000790 let Inst{31-27} = 0b11101;
791 let Inst{26-25} = 0b01;
792 let Inst{24-21} = opcod;
793 let Inst{20} = 1; // The S bit.
794 let Inst{14-12} = 0b000; // imm3
795 let Inst{11-8} = 0b1111; // Rd
796 let Inst{7-6} = 0b00; // imm2
797 let Inst{5-4} = 0b00; // type
798 }
Evan Chengf49810c2009-06-23 17:48:47 +0000799 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000800 def rs : T2OneRegCmpShiftedReg<
801 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
802 opc, ".w\t$Rn, $ShiftedRm",
803 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000804 let Inst{31-27} = 0b11101;
805 let Inst{26-25} = 0b01;
806 let Inst{24-21} = opcod;
807 let Inst{20} = 1; // The S bit.
808 let Inst{11-8} = 0b1111; // Rd
809 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000810}
811}
812
Evan Chengf3c21b82009-06-30 02:15:48 +0000813/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000814multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000815 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000816 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
817 opc, ".w\t$Rt, $addr",
818 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000819 let Inst{31-27} = 0b11111;
820 let Inst{26-25} = 0b00;
821 let Inst{24} = signed;
822 let Inst{23} = 1;
823 let Inst{22-21} = opcod;
824 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000825
Owen Anderson75579f72010-11-29 22:44:32 +0000826 bits<4> Rt;
827 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000828
Owen Anderson80dd3e02010-11-30 22:45:47 +0000829 bits<17> addr;
830 let Inst{19-16} = addr{16-13}; // Rn
831 let Inst{23} = addr{12}; // U
832 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000833 }
Owen Anderson75579f72010-11-29 22:44:32 +0000834 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
835 opc, "\t$Rt, $addr",
836 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000837 let Inst{31-27} = 0b11111;
838 let Inst{26-25} = 0b00;
839 let Inst{24} = signed;
840 let Inst{23} = 0;
841 let Inst{22-21} = opcod;
842 let Inst{20} = 1; // load
843 let Inst{11} = 1;
844 // Offset: index==TRUE, wback==FALSE
845 let Inst{10} = 1; // The P bit.
846 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000847
Owen Anderson75579f72010-11-29 22:44:32 +0000848 bits<4> Rt;
849 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000850
Owen Anderson75579f72010-11-29 22:44:32 +0000851 bits<13> addr;
852 let Inst{19-16} = addr{12-9}; // Rn
853 let Inst{9} = addr{8}; // U
854 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000855 }
Owen Anderson75579f72010-11-29 22:44:32 +0000856 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
857 opc, ".w\t$Rt, $addr",
858 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000859 let Inst{31-27} = 0b11111;
860 let Inst{26-25} = 0b00;
861 let Inst{24} = signed;
862 let Inst{23} = 0;
863 let Inst{22-21} = opcod;
864 let Inst{20} = 1; // load
865 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000866
Owen Anderson75579f72010-11-29 22:44:32 +0000867 bits<4> Rt;
868 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000869
Owen Anderson75579f72010-11-29 22:44:32 +0000870 bits<10> addr;
871 let Inst{19-16} = addr{9-6}; // Rn
872 let Inst{3-0} = addr{5-2}; // Rm
873 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000874 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000875
Owen Andersoneb6779c2010-12-07 00:45:21 +0000876 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
877 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000878}
879
David Goodwin73b8f162009-06-30 22:11:34 +0000880/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000881multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000882 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000883 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
884 opc, ".w\t$Rt, $addr",
885 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000886 let Inst{31-27} = 0b11111;
887 let Inst{26-23} = 0b0001;
888 let Inst{22-21} = opcod;
889 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000890
Owen Anderson75579f72010-11-29 22:44:32 +0000891 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000892 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000893
Owen Anderson80dd3e02010-11-30 22:45:47 +0000894 bits<17> addr;
895 let Inst{19-16} = addr{16-13}; // Rn
896 let Inst{23} = addr{12}; // U
897 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000898 }
Owen Anderson75579f72010-11-29 22:44:32 +0000899 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
900 opc, "\t$Rt, $addr",
901 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000902 let Inst{31-27} = 0b11111;
903 let Inst{26-23} = 0b0000;
904 let Inst{22-21} = opcod;
905 let Inst{20} = 0; // !load
906 let Inst{11} = 1;
907 // Offset: index==TRUE, wback==FALSE
908 let Inst{10} = 1; // The P bit.
909 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000910
Owen Anderson75579f72010-11-29 22:44:32 +0000911 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000912 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000913
Owen Anderson75579f72010-11-29 22:44:32 +0000914 bits<13> addr;
915 let Inst{19-16} = addr{12-9}; // Rn
916 let Inst{9} = addr{8}; // U
917 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000918 }
Owen Anderson75579f72010-11-29 22:44:32 +0000919 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
920 opc, ".w\t$Rt, $addr",
921 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000922 let Inst{31-27} = 0b11111;
923 let Inst{26-23} = 0b0000;
924 let Inst{22-21} = opcod;
925 let Inst{20} = 0; // !load
926 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000927
Owen Anderson75579f72010-11-29 22:44:32 +0000928 bits<4> Rt;
929 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000930
Owen Anderson75579f72010-11-29 22:44:32 +0000931 bits<10> addr;
932 let Inst{19-16} = addr{9-6}; // Rn
933 let Inst{3-0} = addr{5-2}; // Rm
934 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000935 }
David Goodwin73b8f162009-06-30 22:11:34 +0000936}
937
Evan Cheng0e55fd62010-09-30 01:08:25 +0000938/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000939/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000940multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000941 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
942 opc, ".w\t$Rd, $Rm",
943 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000944 let Inst{31-27} = 0b11111;
945 let Inst{26-23} = 0b0100;
946 let Inst{22-20} = opcod;
947 let Inst{19-16} = 0b1111; // Rn
948 let Inst{15-12} = 0b1111;
949 let Inst{7} = 1;
950 let Inst{5-4} = 0b00; // rotate
951 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000952 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
953 opc, ".w\t$Rd, $Rm, ror $rot",
954 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000955 let Inst{31-27} = 0b11111;
956 let Inst{26-23} = 0b0100;
957 let Inst{22-20} = opcod;
958 let Inst{19-16} = 0b1111; // Rn
959 let Inst{15-12} = 0b1111;
960 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000961
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000962 bits<2> rot;
963 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000964 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000965}
966
Eli Friedman761fa7a2010-06-24 18:20:04 +0000967// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000968multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000969 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
970 opc, "\t$Rd, $Rm",
971 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000972 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000973 let Inst{31-27} = 0b11111;
974 let Inst{26-23} = 0b0100;
975 let Inst{22-20} = opcod;
976 let Inst{19-16} = 0b1111; // Rn
977 let Inst{15-12} = 0b1111;
978 let Inst{7} = 1;
979 let Inst{5-4} = 0b00; // rotate
980 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000981 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
982 opc, "\t$dst, $Rm, ror $rot",
983 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000984 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000985 let Inst{31-27} = 0b11111;
986 let Inst{26-23} = 0b0100;
987 let Inst{22-20} = opcod;
988 let Inst{19-16} = 0b1111; // Rn
989 let Inst{15-12} = 0b1111;
990 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000991
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000992 bits<2> rot;
993 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +0000994 }
995}
996
Eli Friedman761fa7a2010-06-24 18:20:04 +0000997// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
998// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000999multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001000 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1001 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001002 let Inst{31-27} = 0b11111;
1003 let Inst{26-23} = 0b0100;
1004 let Inst{22-20} = opcod;
1005 let Inst{19-16} = 0b1111; // Rn
1006 let Inst{15-12} = 0b1111;
1007 let Inst{7} = 1;
1008 let Inst{5-4} = 0b00; // rotate
1009 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001010 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1011 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001012 let Inst{31-27} = 0b11111;
1013 let Inst{26-23} = 0b0100;
1014 let Inst{22-20} = opcod;
1015 let Inst{19-16} = 0b1111; // Rn
1016 let Inst{15-12} = 0b1111;
1017 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001018
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001019 bits<2> rot;
1020 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001021 }
1022}
1023
Evan Cheng0e55fd62010-09-30 01:08:25 +00001024/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001025/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001026multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001027 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1028 opc, "\t$Rd, $Rn, $Rm",
1029 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001030 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001031 let Inst{31-27} = 0b11111;
1032 let Inst{26-23} = 0b0100;
1033 let Inst{22-20} = opcod;
1034 let Inst{15-12} = 0b1111;
1035 let Inst{7} = 1;
1036 let Inst{5-4} = 0b00; // rotate
1037 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001038 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1039 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1040 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1041 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001042 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001043 let Inst{31-27} = 0b11111;
1044 let Inst{26-23} = 0b0100;
1045 let Inst{22-20} = opcod;
1046 let Inst{15-12} = 0b1111;
1047 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001048
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001049 bits<2> rot;
1050 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001051 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001052}
1053
Johnny Chen93042d12010-03-02 18:14:57 +00001054// DO variant - disassembly only, no pattern
1055
Evan Cheng0e55fd62010-09-30 01:08:25 +00001056multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001057 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1058 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001059 let Inst{31-27} = 0b11111;
1060 let Inst{26-23} = 0b0100;
1061 let Inst{22-20} = opcod;
1062 let Inst{15-12} = 0b1111;
1063 let Inst{7} = 1;
1064 let Inst{5-4} = 0b00; // rotate
1065 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001066 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1067 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001068 let Inst{31-27} = 0b11111;
1069 let Inst{26-23} = 0b0100;
1070 let Inst{22-20} = opcod;
1071 let Inst{15-12} = 0b1111;
1072 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001073
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001074 bits<2> rot;
1075 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001076 }
1077}
1078
Anton Korobeynikov52237112009-06-17 18:13:58 +00001079//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001080// Instructions
1081//===----------------------------------------------------------------------===//
1082
1083//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001084// Miscellaneous Instructions.
1085//
1086
Owen Andersonda663f72010-11-15 21:30:39 +00001087class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1088 string asm, list<dag> pattern>
1089 : T2XI<oops, iops, itin, asm, pattern> {
1090 bits<4> Rd;
1091 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001092
Owen Andersonda663f72010-11-15 21:30:39 +00001093 let Inst{11-8} = Rd{3-0};
1094 let Inst{26} = label{11};
1095 let Inst{14-12} = label{10-8};
1096 let Inst{7-0} = label{7-0};
1097}
1098
Evan Chenga09b9ca2009-06-24 23:47:58 +00001099// LEApcrel - Load a pc-relative address into a register without offending the
1100// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001101let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001102let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001103def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1104 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001105 let Inst{31-27} = 0b11110;
1106 let Inst{25-24} = 0b10;
1107 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1108 let Inst{22} = 0;
1109 let Inst{20} = 0;
1110 let Inst{19-16} = 0b1111; // Rn
1111 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001112
1113
Johnny Chend68e1192009-12-15 17:24:14 +00001114}
Jim Grosbacha967d112010-06-21 21:27:27 +00001115} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001116def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001117 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001118 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001119 let Inst{31-27} = 0b11110;
1120 let Inst{25-24} = 0b10;
1121 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1122 let Inst{22} = 0;
1123 let Inst{20} = 0;
1124 let Inst{19-16} = 0b1111; // Rn
1125 let Inst{15} = 0;
1126}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001127
Evan Cheng86198642009-08-07 00:34:42 +00001128// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001129def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1130 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001131 let Inst{31-27} = 0b11110;
1132 let Inst{25} = 0;
1133 let Inst{24-21} = 0b1000;
Owen Andersonb9a643e2010-11-12 23:36:03 +00001134 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001135 let Inst{15} = 0;
1136}
Owen Andersonda663f72010-11-15 21:30:39 +00001137def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1138 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001139 let Inst{31-27} = 0b11110;
1140 let Inst{25} = 1;
1141 let Inst{24-21} = 0b0000;
1142 let Inst{20} = 0; // The S bit.
1143 let Inst{19-16} = 0b1101; // Rn = sp
1144 let Inst{15} = 0;
1145}
Evan Cheng86198642009-08-07 00:34:42 +00001146
1147// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001148def t2ADDrSPs : T2sTwoRegShiftedReg<
1149 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1150 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001151 let Inst{31-27} = 0b11101;
1152 let Inst{26-25} = 0b01;
1153 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001154 let Inst{19-16} = 0b1101; // Rn = sp
1155 let Inst{15} = 0;
1156}
Evan Cheng86198642009-08-07 00:34:42 +00001157
1158// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001159def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1160 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001161 let Inst{31-27} = 0b11110;
1162 let Inst{25} = 0;
1163 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001164 let Inst{19-16} = 0b1101; // Rn = sp
1165 let Inst{15} = 0;
1166}
Owen Andersonda663f72010-11-15 21:30:39 +00001167def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1168 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{31-27} = 0b11110;
1170 let Inst{25} = 1;
1171 let Inst{24-21} = 0b0101;
1172 let Inst{20} = 0; // The S bit.
1173 let Inst{19-16} = 0b1101; // Rn = sp
1174 let Inst{15} = 0;
1175}
Evan Cheng86198642009-08-07 00:34:42 +00001176
1177// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001178def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001180 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001181 let Inst{31-27} = 0b11101;
1182 let Inst{26-25} = 0b01;
1183 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001184 let Inst{19-16} = 0b1101; // Rn = sp
1185 let Inst{15} = 0;
1186}
Evan Cheng86198642009-08-07 00:34:42 +00001187
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001188// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001189def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001190 "sdiv", "\t$Rd, $Rn, $Rm",
1191 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001192 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001193 let Inst{31-27} = 0b11111;
1194 let Inst{26-21} = 0b011100;
1195 let Inst{20} = 0b1;
1196 let Inst{15-12} = 0b1111;
1197 let Inst{7-4} = 0b1111;
1198}
1199
Jim Grosbach7a088642010-11-19 17:11:02 +00001200def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001201 "udiv", "\t$Rd, $Rn, $Rm",
1202 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001203 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001204 let Inst{31-27} = 0b11111;
1205 let Inst{26-21} = 0b011101;
1206 let Inst{20} = 0b1;
1207 let Inst{15-12} = 0b1111;
1208 let Inst{7-4} = 0b1111;
1209}
1210
Evan Chenga09b9ca2009-06-24 23:47:58 +00001211//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001212// Load / store Instructions.
1213//
1214
Evan Cheng055b0312009-06-29 07:51:04 +00001215// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001216let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001217defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001218 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001219
Evan Chengf3c21b82009-06-30 02:15:48 +00001220// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001221defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001222 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001223defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001224 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001225
Evan Chengf3c21b82009-06-30 02:15:48 +00001226// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001227defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001228 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001229defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001230 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001231
Owen Anderson9d63d902010-12-01 19:18:46 +00001232let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001233// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001234def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001235 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001236 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001237} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001238
1239// zextload i1 -> zextload i8
1240def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1241 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1242def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1243 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1244def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1245 (t2LDRBs t2addrmode_so_reg:$addr)>;
1246def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1247 (t2LDRBpci tconstpool:$addr)>;
1248
1249// extload -> zextload
1250// FIXME: Reduce the number of patterns by legalizing extload to zextload
1251// earlier?
1252def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1253 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1254def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1255 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1256def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1257 (t2LDRBs t2addrmode_so_reg:$addr)>;
1258def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1259 (t2LDRBpci tconstpool:$addr)>;
1260
1261def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1262 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1263def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1264 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1265def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1266 (t2LDRBs t2addrmode_so_reg:$addr)>;
1267def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1268 (t2LDRBpci tconstpool:$addr)>;
1269
1270def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1271 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1272def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1273 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1274def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1275 (t2LDRHs t2addrmode_so_reg:$addr)>;
1276def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1277 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001278
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001279// FIXME: The destination register of the loads and stores can't be PC, but
1280// can be SP. We need another regclass (similar to rGPR) to represent
1281// that. Not a pressing issue since these are selected manually,
1282// not via pattern.
1283
Evan Chenge88d5ce2009-07-02 07:28:31 +00001284// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001285
1286class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1287 dag oops, dag iops,
1288 AddrMode am, IndexMode im, InstrItinClass itin,
1289 string opc, string asm, string cstr, list<dag> pattern>
1290 : T2Iidxldst<signed, opcod, 1, pre, oops,
1291 iops, am,im,itin, opc, asm, cstr, pattern>;
1292class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1293 dag oops, dag iops,
1294 AddrMode am, IndexMode im, InstrItinClass itin,
1295 string opc, string asm, string cstr, list<dag> pattern>
1296 : T2Iidxldst<signed, opcod, 0, pre, oops,
1297 iops, am,im,itin, opc, asm, cstr, pattern>;
1298
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001299let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001300def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001301 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001303 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001304 []>;
1305
Owen Anderson6af50f72010-11-30 00:14:31 +00001306def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001307 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001308 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001309 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001310 []>;
1311
Owen Anderson6af50f72010-11-30 00:14:31 +00001312def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001313 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001315 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001316 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001317def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001318 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001320 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001321 []>;
1322
Owen Anderson6af50f72010-11-30 00:14:31 +00001323def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001326 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001328def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001329 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001331 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 []>;
1333
Owen Anderson6af50f72010-11-30 00:14:31 +00001334def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001335 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001336 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001337 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001338 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001339def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001340 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001342 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001343 []>;
1344
Owen Anderson6af50f72010-11-30 00:14:31 +00001345def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001346 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001348 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001349 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001350def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001351 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001352 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001353 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001354 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001355} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001356
Johnny Chene54a3ef2010-03-03 18:45:36 +00001357// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1358// for disassembly only.
1359// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001361 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1362 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001363 let Inst{31-27} = 0b11111;
1364 let Inst{26-25} = 0b00;
1365 let Inst{24} = signed;
1366 let Inst{23} = 0;
1367 let Inst{22-21} = type;
1368 let Inst{20} = 1; // load
1369 let Inst{11} = 1;
1370 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001371
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001372 bits<4> Rt;
1373 bits<13> addr;
1374 let Inst{15-12} = Rt{3-0};
1375 let Inst{19-16} = addr{12-9};
1376 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001377}
1378
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1380def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1381def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1382def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1383def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001384
David Goodwin73b8f162009-06-30 22:11:34 +00001385// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001386defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001388defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001389 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001390defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001392
David Goodwin6647cea2009-06-30 22:50:01 +00001393// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001394let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001395def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001396 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1397 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001398
Evan Cheng6d94f112009-07-03 00:06:39 +00001399// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001400def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1401 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001403 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001404 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001405 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001406
Owen Anderson6af50f72010-11-30 00:14:31 +00001407def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1408 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001409 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001410 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001411 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001412 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001413
Owen Anderson6af50f72010-11-30 00:14:31 +00001414def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1415 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001417 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001418 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001419 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001420
Owen Anderson6af50f72010-11-30 00:14:31 +00001421def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1422 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001425 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001427
Owen Anderson6af50f72010-11-30 00:14:31 +00001428def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1429 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001432 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001434
Owen Anderson6af50f72010-11-30 00:14:31 +00001435def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1436 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001439 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001441
Johnny Chene54a3ef2010-03-03 18:45:36 +00001442// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1443// only.
1444// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001446 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1447 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001448 let Inst{31-27} = 0b11111;
1449 let Inst{26-25} = 0b00;
1450 let Inst{24} = 0; // not signed
1451 let Inst{23} = 0;
1452 let Inst{22-21} = type;
1453 let Inst{20} = 0; // store
1454 let Inst{11} = 1;
1455 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001456
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001457 bits<4> Rt;
1458 bits<13> addr;
1459 let Inst{15-12} = Rt{3-0};
1460 let Inst{19-16} = addr{12-9};
1461 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001462}
1463
Evan Cheng0e55fd62010-09-30 01:08:25 +00001464def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1465def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1466def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001467
Johnny Chenae1757b2010-03-11 01:13:36 +00001468// ldrd / strd pre / post variants
1469// For disassembly only.
1470
Owen Anderson9d63d902010-12-01 19:18:46 +00001471def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001473 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001474
Owen Anderson9d63d902010-12-01 19:18:46 +00001475def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001477 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001478
1479def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001480 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1481 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001482
1483def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001484 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1485 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001486
Johnny Chen0635fc52010-03-04 17:40:44 +00001487// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1488// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001489// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1490// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001491multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001492
Evan Chengdfed19f2010-11-03 06:34:55 +00001493 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001494 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001495 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001496 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001497 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001498 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001500 let Inst{20} = 1;
1501 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001502
Owen Anderson80dd3e02010-11-30 22:45:47 +00001503 bits<17> addr;
1504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001506 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 }
1508
Evan Chengdfed19f2010-11-03 06:34:55 +00001509 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001510 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001511 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001513 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001514 let Inst{23} = 0; // U = 0
1515 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001516 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001517 let Inst{20} = 1;
1518 let Inst{15-12} = 0b1111;
1519 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001520
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001521 bits<13> addr;
1522 let Inst{19-16} = addr{12-9}; // Rn
1523 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 }
1525
Evan Chengdfed19f2010-11-03 06:34:55 +00001526 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001527 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001528 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001529 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001530 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001531 let Inst{23} = 0; // add = TRUE for T1
1532 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001533 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 let Inst{20} = 1;
1535 let Inst{15-12} = 0b1111;
1536 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001537
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001538 bits<10> addr;
1539 let Inst{19-16} = addr{9-6}; // Rn
1540 let Inst{3-0} = addr{5-2}; // Rm
1541 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001542 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001543}
1544
Evan Cheng416941d2010-11-04 05:19:35 +00001545defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1546defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1547defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001548
Evan Cheng2889cce2009-07-03 00:18:36 +00001549//===----------------------------------------------------------------------===//
1550// Load / store multiple Instructions.
1551//
1552
Bill Wendling6c470b82010-11-13 09:09:38 +00001553multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1554 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001555 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001556 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001557 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001558 bits<4> Rn;
1559 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001560
Bill Wendling6c470b82010-11-13 09:09:38 +00001561 let Inst{31-27} = 0b11101;
1562 let Inst{26-25} = 0b00;
1563 let Inst{24-23} = 0b01; // Increment After
1564 let Inst{22} = 0;
1565 let Inst{21} = 0; // No writeback
1566 let Inst{20} = L_bit;
1567 let Inst{19-16} = Rn;
1568 let Inst{15-0} = regs;
1569 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001570 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001571 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001572 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001573 bits<4> Rn;
1574 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001575
Bill Wendling6c470b82010-11-13 09:09:38 +00001576 let Inst{31-27} = 0b11101;
1577 let Inst{26-25} = 0b00;
1578 let Inst{24-23} = 0b01; // Increment After
1579 let Inst{22} = 0;
1580 let Inst{21} = 1; // Writeback
1581 let Inst{20} = L_bit;
1582 let Inst{19-16} = Rn;
1583 let Inst{15-0} = regs;
1584 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1587 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1588 bits<4> Rn;
1589 bits<16> regs;
1590
1591 let Inst{31-27} = 0b11101;
1592 let Inst{26-25} = 0b00;
1593 let Inst{24-23} = 0b10; // Decrement Before
1594 let Inst{22} = 0;
1595 let Inst{21} = 0; // No writeback
1596 let Inst{20} = L_bit;
1597 let Inst{19-16} = Rn;
1598 let Inst{15-0} = regs;
1599 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001600 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1602 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1603 bits<4> Rn;
1604 bits<16> regs;
1605
1606 let Inst{31-27} = 0b11101;
1607 let Inst{26-25} = 0b00;
1608 let Inst{24-23} = 0b10; // Decrement Before
1609 let Inst{22} = 0;
1610 let Inst{21} = 1; // Writeback
1611 let Inst{20} = L_bit;
1612 let Inst{19-16} = Rn;
1613 let Inst{15-0} = regs;
1614 }
1615}
1616
Bill Wendlingc93989a2010-11-13 11:20:05 +00001617let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001618
1619let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1620defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1621
1622let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1623defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1624
1625} // neverHasSideEffects
1626
Bob Wilson815baeb2010-03-13 01:08:20 +00001627
Evan Cheng9cb9e672009-06-27 02:26:13 +00001628//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001629// Move Instructions.
1630//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001631
Evan Chengf49810c2009-06-23 17:48:47 +00001632let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001633def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1634 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001635 let Inst{31-27} = 0b11101;
1636 let Inst{26-25} = 0b01;
1637 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001638 let Inst{19-16} = 0b1111; // Rn
1639 let Inst{14-12} = 0b000;
1640 let Inst{7-4} = 0b0000;
1641}
Evan Chengf49810c2009-06-23 17:48:47 +00001642
Evan Cheng5adb66a2009-09-28 09:14:39 +00001643// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001644let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1645 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001646def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1647 "mov", ".w\t$Rd, $imm",
1648 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001649 let Inst{31-27} = 0b11110;
1650 let Inst{25} = 0;
1651 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001652 let Inst{19-16} = 0b1111; // Rn
1653 let Inst{15} = 0;
1654}
David Goodwin83b35932009-06-26 16:10:07 +00001655
Evan Chengc4af4632010-11-17 20:13:28 +00001656let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001657def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1658 "movw", "\t$Rd, $imm",
1659 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001660 let Inst{31-27} = 0b11110;
1661 let Inst{25} = 1;
1662 let Inst{24-21} = 0b0010;
1663 let Inst{20} = 0; // The S bit.
1664 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001665
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001666 bits<4> Rd;
1667 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001668
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001669 let Inst{11-8} = Rd{3-0};
1670 let Inst{19-16} = imm{15-12};
1671 let Inst{26} = imm{11};
1672 let Inst{14-12} = imm{10-8};
1673 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001674}
Evan Chengf49810c2009-06-23 17:48:47 +00001675
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001676let Constraints = "$src = $Rd" in
1677def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1678 "movt", "\t$Rd, $imm",
1679 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001680 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001681 let Inst{31-27} = 0b11110;
1682 let Inst{25} = 1;
1683 let Inst{24-21} = 0b0110;
1684 let Inst{20} = 0; // The S bit.
1685 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001686
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001687 bits<4> Rd;
1688 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001689
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001690 let Inst{11-8} = Rd{3-0};
1691 let Inst{19-16} = imm{15-12};
1692 let Inst{26} = imm{11};
1693 let Inst{14-12} = imm{10-8};
1694 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001695}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001696
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001697def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001698
Anton Korobeynikov52237112009-06-17 18:13:58 +00001699//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001700// Extend Instructions.
1701//
1702
1703// Sign extenders
1704
Evan Cheng0e55fd62010-09-30 01:08:25 +00001705defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001706 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001707defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001708 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001709defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001710
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001712 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001713defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001714 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001715defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001716
Johnny Chen93042d12010-03-02 18:14:57 +00001717// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001718
1719// Zero extenders
1720
1721let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001722defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001723 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001724defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001725 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001727 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001728
Jim Grosbach79464942010-07-28 23:17:45 +00001729// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1730// The transformation should probably be done as a combiner action
1731// instead so we can include a check for masking back in the upper
1732// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001733//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001734// (t2UXTB16r_rot rGPR:$Src, 24)>,
1735// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001736def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001737 (t2UXTB16r_rot rGPR:$Src, 8)>,
1738 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001739
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001741 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001743 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001745}
1746
1747//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001748// Arithmetic Instructions.
1749//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001750
Johnny Chend68e1192009-12-15 17:24:14 +00001751defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1752 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1753defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1754 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001755
Evan Chengf49810c2009-06-23 17:48:47 +00001756// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001757defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001758 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001759 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1760defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001761 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001762 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763
Johnny Chend68e1192009-12-15 17:24:14 +00001764defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001765 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001766defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001767 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001768defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001769 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001770defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001771 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001772
David Goodwin752aa7d2009-07-27 16:39:05 +00001773// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001774defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001775 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1776defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1777 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001778
1779// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001780// The assume-no-carry-in form uses the negation of the input since add/sub
1781// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1782// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1783// details.
1784// The AddedComplexity preferences the first variant over the others since
1785// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001786let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001787def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1788 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1789def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1790 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1791def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1792 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1793let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001794def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1795 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1796def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1797 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001798// The with-carry-in form matches bitwise not instead of the negation.
1799// Effectively, the inverse interpretation of the carry flag already accounts
1800// for part of the negation.
1801let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001802def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1803 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1804def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1805 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001806
Johnny Chen93042d12010-03-02 18:14:57 +00001807// Select Bytes -- for disassembly only
1808
Owen Andersonc7373f82010-11-30 20:00:01 +00001809def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1810 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001811 let Inst{31-27} = 0b11111;
1812 let Inst{26-24} = 0b010;
1813 let Inst{23} = 0b1;
1814 let Inst{22-20} = 0b010;
1815 let Inst{15-12} = 0b1111;
1816 let Inst{7} = 0b1;
1817 let Inst{6-4} = 0b000;
1818}
1819
Johnny Chenadc77332010-02-26 22:04:29 +00001820// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1821// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001822class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1823 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001824 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1825 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001826 let Inst{31-27} = 0b11111;
1827 let Inst{26-23} = 0b0101;
1828 let Inst{22-20} = op22_20;
1829 let Inst{15-12} = 0b1111;
1830 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001831
Owen Anderson46c478e2010-11-17 19:57:38 +00001832 bits<4> Rd;
1833 bits<4> Rn;
1834 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001835
Owen Anderson46c478e2010-11-17 19:57:38 +00001836 let Inst{11-8} = Rd{3-0};
1837 let Inst{19-16} = Rn{3-0};
1838 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001839}
1840
1841// Saturating add/subtract -- for disassembly only
1842
Nate Begeman692433b2010-07-29 17:56:55 +00001843def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001844 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001845def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1846def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1847def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1848def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1849def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1850def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001851def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001852 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001853def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1854def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1855def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1856def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1857def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1858def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1859def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1860def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1861
1862// Signed/Unsigned add/subtract -- for disassembly only
1863
1864def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1865def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1866def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1867def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1868def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1869def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1870def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1871def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1872def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1873def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1874def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1875def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1876
1877// Signed/Unsigned halving add/subtract -- for disassembly only
1878
1879def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1880def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1881def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1882def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1883def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1884def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1885def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1886def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1887def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1888def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1889def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1890def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1891
Owen Anderson821752e2010-11-18 20:32:18 +00001892// Helper class for disassembly only
1893// A6.3.16 & A6.3.17
1894// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1895class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1896 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1897 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1898 let Inst{31-27} = 0b11111;
1899 let Inst{26-24} = 0b011;
1900 let Inst{23} = long;
1901 let Inst{22-20} = op22_20;
1902 let Inst{7-4} = op7_4;
1903}
1904
1905class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1906 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1907 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1908 let Inst{31-27} = 0b11111;
1909 let Inst{26-24} = 0b011;
1910 let Inst{23} = long;
1911 let Inst{22-20} = op22_20;
1912 let Inst{7-4} = op7_4;
1913}
1914
Johnny Chenadc77332010-02-26 22:04:29 +00001915// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1916
Owen Anderson821752e2010-11-18 20:32:18 +00001917def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1918 (ins rGPR:$Rn, rGPR:$Rm),
1919 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001920 let Inst{15-12} = 0b1111;
1921}
Owen Anderson821752e2010-11-18 20:32:18 +00001922def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001923 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001924 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001925
1926// Signed/Unsigned saturate -- for disassembly only
1927
Owen Anderson46c478e2010-11-17 19:57:38 +00001928class T2SatI<dag oops, dag iops, InstrItinClass itin,
1929 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001930 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001931 bits<4> Rd;
1932 bits<4> Rn;
1933 bits<5> sat_imm;
1934 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001935
Owen Anderson46c478e2010-11-17 19:57:38 +00001936 let Inst{11-8} = Rd{3-0};
1937 let Inst{19-16} = Rn{3-0};
1938 let Inst{4-0} = sat_imm{4-0};
1939 let Inst{21} = sh{6};
1940 let Inst{14-12} = sh{4-2};
1941 let Inst{7-6} = sh{1-0};
1942}
1943
Owen Andersonc7373f82010-11-30 20:00:01 +00001944def t2SSAT: T2SatI<
1945 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001946 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001947 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001948 let Inst{31-27} = 0b11110;
1949 let Inst{25-22} = 0b1100;
1950 let Inst{20} = 0;
1951 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001952}
1953
Owen Andersonc7373f82010-11-30 20:00:01 +00001954def t2SSAT16: T2SatI<
1955 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001956 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001957 [/* For disassembly only; pattern left blank */]> {
1958 let Inst{31-27} = 0b11110;
1959 let Inst{25-22} = 0b1100;
1960 let Inst{20} = 0;
1961 let Inst{15} = 0;
1962 let Inst{21} = 1; // sh = '1'
1963 let Inst{14-12} = 0b000; // imm3 = '000'
1964 let Inst{7-6} = 0b00; // imm2 = '00'
1965}
1966
Owen Andersonc7373f82010-11-30 20:00:01 +00001967def t2USAT: T2SatI<
1968 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1969 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001970 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001971 let Inst{31-27} = 0b11110;
1972 let Inst{25-22} = 0b1110;
1973 let Inst{20} = 0;
1974 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001975}
1976
Owen Andersonc7373f82010-11-30 20:00:01 +00001977def t2USAT16: T2SatI<
1978 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
1979 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001980 [/* For disassembly only; pattern left blank */]> {
1981 let Inst{31-27} = 0b11110;
1982 let Inst{25-22} = 0b1110;
1983 let Inst{20} = 0;
1984 let Inst{15} = 0;
1985 let Inst{21} = 1; // sh = '1'
1986 let Inst{14-12} = 0b000; // imm3 = '000'
1987 let Inst{7-6} = 0b00; // imm2 = '00'
1988}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001989
Bob Wilson38aa2872010-08-13 21:48:10 +00001990def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1991def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001992
Evan Chengf49810c2009-06-23 17:48:47 +00001993//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001994// Shift and rotate Instructions.
1995//
1996
Johnny Chend68e1192009-12-15 17:24:14 +00001997defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1998defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1999defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2000defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002001
David Goodwinca01a8d2009-09-01 18:32:09 +00002002let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002003def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2004 "rrx", "\t$Rd, $Rm",
2005 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002006 let Inst{31-27} = 0b11101;
2007 let Inst{26-25} = 0b01;
2008 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002009 let Inst{19-16} = 0b1111; // Rn
2010 let Inst{14-12} = 0b000;
2011 let Inst{7-4} = 0b0011;
2012}
David Goodwinca01a8d2009-09-01 18:32:09 +00002013}
Evan Chenga67efd12009-06-23 19:39:13 +00002014
David Goodwin3583df72009-07-28 17:06:49 +00002015let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002016def t2MOVsrl_flag : T2TwoRegShiftImm<
2017 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2018 "lsrs", ".w\t$Rd, $Rm, #1",
2019 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002020 let Inst{31-27} = 0b11101;
2021 let Inst{26-25} = 0b01;
2022 let Inst{24-21} = 0b0010;
2023 let Inst{20} = 1; // The S bit.
2024 let Inst{19-16} = 0b1111; // Rn
2025 let Inst{5-4} = 0b01; // Shift type.
2026 // Shift amount = Inst{14-12:7-6} = 1.
2027 let Inst{14-12} = 0b000;
2028 let Inst{7-6} = 0b01;
2029}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002030def t2MOVsra_flag : T2TwoRegShiftImm<
2031 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2032 "asrs", ".w\t$Rd, $Rm, #1",
2033 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002034 let Inst{31-27} = 0b11101;
2035 let Inst{26-25} = 0b01;
2036 let Inst{24-21} = 0b0010;
2037 let Inst{20} = 1; // The S bit.
2038 let Inst{19-16} = 0b1111; // Rn
2039 let Inst{5-4} = 0b10; // Shift type.
2040 // Shift amount = Inst{14-12:7-6} = 1.
2041 let Inst{14-12} = 0b000;
2042 let Inst{7-6} = 0b01;
2043}
David Goodwin3583df72009-07-28 17:06:49 +00002044}
2045
Evan Chenga67efd12009-06-23 19:39:13 +00002046//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002047// Bitwise Instructions.
2048//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002049
Johnny Chend68e1192009-12-15 17:24:14 +00002050defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002051 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002052 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2053defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002054 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002055 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2056defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002057 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002058 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002059
Johnny Chend68e1192009-12-15 17:24:14 +00002060defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002061 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002062 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002063
Owen Anderson2f7aed32010-11-17 22:16:31 +00002064class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2065 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002066 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002067 bits<4> Rd;
2068 bits<5> msb;
2069 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002070
Owen Anderson2f7aed32010-11-17 22:16:31 +00002071 let Inst{11-8} = Rd{3-0};
2072 let Inst{4-0} = msb{4-0};
2073 let Inst{14-12} = lsb{4-2};
2074 let Inst{7-6} = lsb{1-0};
2075}
2076
2077class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2078 string opc, string asm, list<dag> pattern>
2079 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2080 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002081
2082 let Inst{19-16} = Rn{3-0};
Owen Anderson2f7aed32010-11-17 22:16:31 +00002083}
2084
2085let Constraints = "$src = $Rd" in
2086def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2087 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2088 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002089 let Inst{31-27} = 0b11110;
2090 let Inst{25} = 1;
2091 let Inst{24-20} = 0b10110;
2092 let Inst{19-16} = 0b1111; // Rn
2093 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002094
Owen Anderson2f7aed32010-11-17 22:16:31 +00002095 bits<10> imm;
2096 let msb{4-0} = imm{9-5};
2097 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002098}
Evan Chengf49810c2009-06-23 17:48:47 +00002099
Owen Anderson2f7aed32010-11-17 22:16:31 +00002100def t2SBFX: T2TwoRegBitFI<
2101 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2102 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002103 let Inst{31-27} = 0b11110;
2104 let Inst{25} = 1;
2105 let Inst{24-20} = 0b10100;
2106 let Inst{15} = 0;
2107}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002108
Owen Anderson2f7aed32010-11-17 22:16:31 +00002109def t2UBFX: T2TwoRegBitFI<
2110 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2111 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002112 let Inst{31-27} = 0b11110;
2113 let Inst{25} = 1;
2114 let Inst{24-20} = 0b11100;
2115 let Inst{15} = 0;
2116}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002117
Johnny Chen9474d552010-02-02 19:31:58 +00002118// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002119let Constraints = "$src = $Rd" in
2120def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2121 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2122 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2123 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002124 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002125 let Inst{31-27} = 0b11110;
2126 let Inst{25} = 1;
2127 let Inst{24-20} = 0b10110;
2128 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002129
Owen Anderson2f7aed32010-11-17 22:16:31 +00002130 bits<10> imm;
2131 let msb{4-0} = imm{9-5};
2132 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002133}
Evan Chengf49810c2009-06-23 17:48:47 +00002134
Evan Cheng7e1bf302010-09-29 00:27:46 +00002135defm t2ORN : T2I_bin_irs<0b0011, "orn",
2136 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2137 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002138
2139// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2140let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002141defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002142 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002143 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002144
2145
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002146let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002147def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2148 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002149
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002150// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002151def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2152 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002153 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002154
2155def : T2Pat<(t2_so_imm_not:$src),
2156 (t2MVNi t2_so_imm_not:$src)>;
2157
Evan Chengf49810c2009-06-23 17:48:47 +00002158//===----------------------------------------------------------------------===//
2159// Multiply Instructions.
2160//
Evan Cheng8de898a2009-06-26 00:19:44 +00002161let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002162def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2163 "mul", "\t$Rd, $Rn, $Rm",
2164 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002165 let Inst{31-27} = 0b11111;
2166 let Inst{26-23} = 0b0110;
2167 let Inst{22-20} = 0b000;
2168 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2169 let Inst{7-4} = 0b0000; // Multiply
2170}
Evan Chengf49810c2009-06-23 17:48:47 +00002171
Owen Anderson35141a92010-11-18 01:08:42 +00002172def t2MLA: T2FourReg<
2173 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2174 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2175 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002176 let Inst{31-27} = 0b11111;
2177 let Inst{26-23} = 0b0110;
2178 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002179 let Inst{7-4} = 0b0000; // Multiply
2180}
Evan Chengf49810c2009-06-23 17:48:47 +00002181
Owen Anderson35141a92010-11-18 01:08:42 +00002182def t2MLS: T2FourReg<
2183 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2184 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2185 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002186 let Inst{31-27} = 0b11111;
2187 let Inst{26-23} = 0b0110;
2188 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002189 let Inst{7-4} = 0b0001; // Multiply and Subtract
2190}
Evan Chengf49810c2009-06-23 17:48:47 +00002191
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002192// Extra precision multiplies with low / high results
2193let neverHasSideEffects = 1 in {
2194let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002195def t2SMULL : T2FourReg<
2196 (outs rGPR:$Rd, rGPR:$Ra),
2197 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2198 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002199 let Inst{31-27} = 0b11111;
2200 let Inst{26-23} = 0b0111;
2201 let Inst{22-20} = 0b000;
2202 let Inst{7-4} = 0b0000;
2203}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002204
Owen Anderson35141a92010-11-18 01:08:42 +00002205def t2UMULL : T2FourReg<
2206 (outs rGPR:$Rd, rGPR:$Ra),
2207 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2208 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11111;
2210 let Inst{26-23} = 0b0111;
2211 let Inst{22-20} = 0b010;
2212 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002213}
Johnny Chend68e1192009-12-15 17:24:14 +00002214} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002215
2216// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002217def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002218 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002219 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002220 let Inst{31-27} = 0b11111;
2221 let Inst{26-23} = 0b0111;
2222 let Inst{22-20} = 0b100;
2223 let Inst{7-4} = 0b0000;
2224}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002225
Owen Anderson821752e2010-11-18 20:32:18 +00002226def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002227 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002228 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002229 let Inst{31-27} = 0b11111;
2230 let Inst{26-23} = 0b0111;
2231 let Inst{22-20} = 0b110;
2232 let Inst{7-4} = 0b0000;
2233}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002234
Owen Anderson821752e2010-11-18 20:32:18 +00002235def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002236 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002237 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002238 let Inst{31-27} = 0b11111;
2239 let Inst{26-23} = 0b0111;
2240 let Inst{22-20} = 0b110;
2241 let Inst{7-4} = 0b0110;
2242}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002243} // neverHasSideEffects
2244
Johnny Chen93042d12010-03-02 18:14:57 +00002245// Rounding variants of the below included for disassembly only
2246
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002247// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002248def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2249 "smmul", "\t$Rd, $Rn, $Rm",
2250 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002251 let Inst{31-27} = 0b11111;
2252 let Inst{26-23} = 0b0110;
2253 let Inst{22-20} = 0b101;
2254 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2255 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2256}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257
Owen Anderson821752e2010-11-18 20:32:18 +00002258def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2259 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002260 let Inst{31-27} = 0b11111;
2261 let Inst{26-23} = 0b0110;
2262 let Inst{22-20} = 0b101;
2263 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2264 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2265}
2266
Owen Anderson821752e2010-11-18 20:32:18 +00002267def t2SMMLA : T2FourReg<
2268 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2269 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2270 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002271 let Inst{31-27} = 0b11111;
2272 let Inst{26-23} = 0b0110;
2273 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002274 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2275}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002276
Owen Anderson821752e2010-11-18 20:32:18 +00002277def t2SMMLAR: T2FourReg<
2278 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2279 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002280 let Inst{31-27} = 0b11111;
2281 let Inst{26-23} = 0b0110;
2282 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002283 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2284}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002285
Owen Anderson821752e2010-11-18 20:32:18 +00002286def t2SMMLS: T2FourReg<
2287 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2288 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2289 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002290 let Inst{31-27} = 0b11111;
2291 let Inst{26-23} = 0b0110;
2292 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2294}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296def t2SMMLSR:T2FourReg<
2297 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2298 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002299 let Inst{31-27} = 0b11111;
2300 let Inst{26-23} = 0b0110;
2301 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002302 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2303}
2304
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002305multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002306 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2307 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2308 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2309 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{31-27} = 0b11111;
2311 let Inst{26-23} = 0b0110;
2312 let Inst{22-20} = 0b001;
2313 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2314 let Inst{7-6} = 0b00;
2315 let Inst{5-4} = 0b00;
2316 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317
Owen Anderson821752e2010-11-18 20:32:18 +00002318 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2319 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2320 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2321 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002322 let Inst{31-27} = 0b11111;
2323 let Inst{26-23} = 0b0110;
2324 let Inst{22-20} = 0b001;
2325 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2326 let Inst{7-6} = 0b00;
2327 let Inst{5-4} = 0b01;
2328 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002329
Owen Anderson821752e2010-11-18 20:32:18 +00002330 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2331 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2332 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2333 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b001;
2337 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2338 let Inst{7-6} = 0b00;
2339 let Inst{5-4} = 0b10;
2340 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341
Owen Anderson821752e2010-11-18 20:32:18 +00002342 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2343 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2344 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2345 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{31-27} = 0b11111;
2347 let Inst{26-23} = 0b0110;
2348 let Inst{22-20} = 0b001;
2349 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2350 let Inst{7-6} = 0b00;
2351 let Inst{5-4} = 0b11;
2352 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Owen Anderson821752e2010-11-18 20:32:18 +00002354 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2355 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2356 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2357 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{31-27} = 0b11111;
2359 let Inst{26-23} = 0b0110;
2360 let Inst{22-20} = 0b011;
2361 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2362 let Inst{7-6} = 0b00;
2363 let Inst{5-4} = 0b00;
2364 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002365
Owen Anderson821752e2010-11-18 20:32:18 +00002366 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2367 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2368 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2369 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{31-27} = 0b11111;
2371 let Inst{26-23} = 0b0110;
2372 let Inst{22-20} = 0b011;
2373 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2374 let Inst{7-6} = 0b00;
2375 let Inst{5-4} = 0b01;
2376 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377}
2378
2379
2380multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002381 def BB : T2FourReg<
2382 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2383 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2384 [(set rGPR:$Rd, (add rGPR:$Ra,
2385 (opnode (sext_inreg rGPR:$Rn, i16),
2386 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{7-6} = 0b00;
2391 let Inst{5-4} = 0b00;
2392 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394 def BT : T2FourReg<
2395 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2396 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2397 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2398 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002399 let Inst{31-27} = 0b11111;
2400 let Inst{26-23} = 0b0110;
2401 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{7-6} = 0b00;
2403 let Inst{5-4} = 0b01;
2404 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002405
Owen Anderson821752e2010-11-18 20:32:18 +00002406 def TB : T2FourReg<
2407 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2408 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2409 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2410 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{31-27} = 0b11111;
2412 let Inst{26-23} = 0b0110;
2413 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{7-6} = 0b00;
2415 let Inst{5-4} = 0b10;
2416 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002417
Owen Anderson821752e2010-11-18 20:32:18 +00002418 def TT : T2FourReg<
2419 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2420 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2421 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2422 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{31-27} = 0b11111;
2424 let Inst{26-23} = 0b0110;
2425 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{7-6} = 0b00;
2427 let Inst{5-4} = 0b11;
2428 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002429
Owen Anderson821752e2010-11-18 20:32:18 +00002430 def WB : T2FourReg<
2431 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2432 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2433 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2434 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002435 let Inst{31-27} = 0b11111;
2436 let Inst{26-23} = 0b0110;
2437 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{7-6} = 0b00;
2439 let Inst{5-4} = 0b00;
2440 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Owen Anderson821752e2010-11-18 20:32:18 +00002442 def WT : T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2444 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2446 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b01;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453}
2454
2455defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2456defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2457
Johnny Chenadc77332010-02-26 22:04:29 +00002458// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002459def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2460 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002461 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002462def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2463 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002464 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002465def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2466 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002467 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2469 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002470 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002471
Johnny Chenadc77332010-02-26 22:04:29 +00002472// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2473// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002474
Owen Anderson821752e2010-11-18 20:32:18 +00002475def t2SMUAD: T2ThreeReg_mac<
2476 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2477 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002478 let Inst{15-12} = 0b1111;
2479}
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMUADX:T2ThreeReg_mac<
2481 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2482 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002483 let Inst{15-12} = 0b1111;
2484}
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMUSD: T2ThreeReg_mac<
2486 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2487 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002488 let Inst{15-12} = 0b1111;
2489}
Owen Anderson821752e2010-11-18 20:32:18 +00002490def t2SMUSDX:T2ThreeReg_mac<
2491 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2492 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002493 let Inst{15-12} = 0b1111;
2494}
Owen Anderson821752e2010-11-18 20:32:18 +00002495def t2SMLAD : T2ThreeReg_mac<
2496 0, 0b010, 0b0000, (outs rGPR:$Rd),
2497 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2498 "\t$Rd, $Rn, $Rm, $Ra", []>;
2499def t2SMLADX : T2FourReg_mac<
2500 0, 0b010, 0b0001, (outs rGPR:$Rd),
2501 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2502 "\t$Rd, $Rn, $Rm, $Ra", []>;
2503def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2504 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2505 "\t$Rd, $Rn, $Rm, $Ra", []>;
2506def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2507 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2508 "\t$Rd, $Rn, $Rm, $Ra", []>;
2509def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2510 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2511 "\t$Ra, $Rd, $Rm, $Rn", []>;
2512def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2513 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2514 "\t$Ra, $Rd, $Rm, $Rn", []>;
2515def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2516 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2517 "\t$Ra, $Rd, $Rm, $Rn", []>;
2518def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2519 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2520 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002521
2522//===----------------------------------------------------------------------===//
2523// Misc. Arithmetic Instructions.
2524//
2525
Jim Grosbach80dc1162010-02-16 21:23:02 +00002526class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2527 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002528 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002529 let Inst{31-27} = 0b11111;
2530 let Inst{26-22} = 0b01010;
2531 let Inst{21-20} = op1;
2532 let Inst{15-12} = 0b1111;
2533 let Inst{7-6} = 0b10;
2534 let Inst{5-4} = op2;
Owen Anderson612fb5b2010-11-18 21:15:19 +00002535 let Rn{3-0} = Rm{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002536}
Evan Chengf49810c2009-06-23 17:48:47 +00002537
Owen Anderson612fb5b2010-11-18 21:15:19 +00002538def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2539 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002540
Owen Anderson612fb5b2010-11-18 21:15:19 +00002541def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2542 "rbit", "\t$Rd, $Rm",
2543 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002544
Owen Anderson612fb5b2010-11-18 21:15:19 +00002545def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2546 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002547
Owen Anderson612fb5b2010-11-18 21:15:19 +00002548def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2549 "rev16", ".w\t$Rd, $Rm",
2550 [(set rGPR:$Rd,
2551 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2552 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2553 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2554 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002555
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2557 "revsh", ".w\t$Rd, $Rm",
2558 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002559 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2561 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002562
Owen Anderson612fb5b2010-11-18 21:15:19 +00002563def t2PKHBT : T2ThreeReg<
2564 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2565 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2566 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2567 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002568 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002569 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002570 let Inst{31-27} = 0b11101;
2571 let Inst{26-25} = 0b01;
2572 let Inst{24-20} = 0b01100;
2573 let Inst{5} = 0; // BT form
2574 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002575
Owen Anderson71c11822010-11-18 23:29:56 +00002576 bits<8> sh;
2577 let Inst{14-12} = sh{7-5};
2578 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002579}
Evan Cheng40289b02009-07-07 05:35:52 +00002580
2581// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002582def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2583 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002584 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002585def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2586 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002587 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002588
Bob Wilsondc66eda2010-08-16 22:26:55 +00002589// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2590// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591def t2PKHTB : T2ThreeReg<
2592 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2593 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2594 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2595 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002596 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002597 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002598 let Inst{31-27} = 0b11101;
2599 let Inst{26-25} = 0b01;
2600 let Inst{24-20} = 0b01100;
2601 let Inst{5} = 1; // TB form
2602 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002603
Owen Anderson71c11822010-11-18 23:29:56 +00002604 bits<8> sh;
2605 let Inst{14-12} = sh{7-5};
2606 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002607}
Evan Cheng40289b02009-07-07 05:35:52 +00002608
2609// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2610// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002611def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002612 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002613 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002614def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002615 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2616 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002617 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002618
2619//===----------------------------------------------------------------------===//
2620// Comparison Instructions...
2621//
Johnny Chend68e1192009-12-15 17:24:14 +00002622defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002623 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002624 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002625
2626def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2627 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2628def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2629 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2630def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2631 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002632
Dan Gohman4b7dff92010-08-26 15:50:25 +00002633//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2634// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002635//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2636// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002637defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002638 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002639 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2640
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002641//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2642// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002643
2644def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2645 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002646
Johnny Chend68e1192009-12-15 17:24:14 +00002647defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002648 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002649 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002650defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002651 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002652 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002653
Evan Chenge253c952009-07-07 20:39:03 +00002654// Conditional moves
2655// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002656// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002657let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002658def t2MOVCCr : T2TwoReg<
2659 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2660 "mov", ".w\t$Rd, $Rm",
2661 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2662 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002663 let Inst{31-27} = 0b11101;
2664 let Inst{26-25} = 0b01;
2665 let Inst{24-21} = 0b0010;
2666 let Inst{20} = 0; // The S bit.
2667 let Inst{19-16} = 0b1111; // Rn
2668 let Inst{14-12} = 0b000;
2669 let Inst{7-4} = 0b0000;
2670}
Evan Chenge253c952009-07-07 20:39:03 +00002671
Evan Chengc4af4632010-11-17 20:13:28 +00002672let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002673def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2674 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2675[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2676 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002677 let Inst{31-27} = 0b11110;
2678 let Inst{25} = 0;
2679 let Inst{24-21} = 0b0010;
2680 let Inst{20} = 0; // The S bit.
2681 let Inst{19-16} = 0b1111; // Rn
2682 let Inst{15} = 0;
2683}
Evan Chengf49810c2009-06-23 17:48:47 +00002684
Evan Chengc4af4632010-11-17 20:13:28 +00002685let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002686def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002687 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002688 "movw", "\t$Rd, $imm", []>,
2689 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002690 let Inst{31-27} = 0b11110;
2691 let Inst{25} = 1;
2692 let Inst{24-21} = 0b0010;
2693 let Inst{20} = 0; // The S bit.
2694 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002695
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002696 bits<4> Rd;
2697 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002698
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002699 let Inst{11-8} = Rd{3-0};
2700 let Inst{19-16} = imm{15-12};
2701 let Inst{26} = imm{11};
2702 let Inst{14-12} = imm{10-8};
2703 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002704}
2705
Evan Chengc4af4632010-11-17 20:13:28 +00002706let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002707def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2708 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002709 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002710
Evan Chengc4af4632010-11-17 20:13:28 +00002711let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002712def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2713 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2714[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002715 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002716 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002717 let Inst{31-27} = 0b11110;
2718 let Inst{25} = 0;
2719 let Inst{24-21} = 0b0011;
2720 let Inst{20} = 0; // The S bit.
2721 let Inst{19-16} = 0b1111; // Rn
2722 let Inst{15} = 0;
2723}
2724
Johnny Chend68e1192009-12-15 17:24:14 +00002725class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2726 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002727 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002728 let Inst{31-27} = 0b11101;
2729 let Inst{26-25} = 0b01;
2730 let Inst{24-21} = 0b0010;
2731 let Inst{20} = 0; // The S bit.
2732 let Inst{19-16} = 0b1111; // Rn
2733 let Inst{5-4} = opcod; // Shift type.
2734}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002735def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2736 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2737 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2738 RegConstraint<"$false = $Rd">;
2739def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2740 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2741 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2742 RegConstraint<"$false = $Rd">;
2743def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2744 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2745 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2746 RegConstraint<"$false = $Rd">;
2747def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2748 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2749 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2750 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002751} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002752
David Goodwin5e47a9a2009-06-30 18:04:13 +00002753//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002754// Atomic operations intrinsics
2755//
2756
2757// memory barriers protect the atomic sequences
2758let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002759def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2760 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2761 Requires<[IsThumb, HasDB]> {
2762 bits<4> opt;
2763 let Inst{31-4} = 0xf3bf8f5;
2764 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002765}
2766}
2767
Bob Wilsonf74a4292010-10-30 00:54:37 +00002768def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2769 "dsb", "\t$opt",
2770 [/* For disassembly only; pattern left blank */]>,
2771 Requires<[IsThumb, HasDB]> {
2772 bits<4> opt;
2773 let Inst{31-4} = 0xf3bf8f4;
2774 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002775}
2776
Johnny Chena4339822010-03-03 00:16:28 +00002777// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002778def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2779 [/* For disassembly only; pattern left blank */]>,
2780 Requires<[IsThumb2, HasV7]> {
2781 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002782 let Inst{3-0} = 0b1111;
2783}
2784
Johnny Chend68e1192009-12-15 17:24:14 +00002785class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2786 InstrItinClass itin, string opc, string asm, string cstr,
2787 list<dag> pattern, bits<4> rt2 = 0b1111>
2788 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2789 let Inst{31-27} = 0b11101;
2790 let Inst{26-20} = 0b0001101;
2791 let Inst{11-8} = rt2;
2792 let Inst{7-6} = 0b01;
2793 let Inst{5-4} = opcod;
2794 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002795
Owen Anderson91a7c592010-11-19 00:28:38 +00002796 bits<4> Rn;
2797 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002798 let Inst{19-16} = Rn{3-0};
2799 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002800}
2801class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2802 InstrItinClass itin, string opc, string asm, string cstr,
2803 list<dag> pattern, bits<4> rt2 = 0b1111>
2804 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2805 let Inst{31-27} = 0b11101;
2806 let Inst{26-20} = 0b0001100;
2807 let Inst{11-8} = rt2;
2808 let Inst{7-6} = 0b01;
2809 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002810
Owen Anderson91a7c592010-11-19 00:28:38 +00002811 bits<4> Rd;
2812 bits<4> Rn;
2813 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002814 let Inst{11-8} = Rd{3-0};
2815 let Inst{19-16} = Rn{3-0};
2816 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002817}
2818
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002819let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002820def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2821 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002822 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002823def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2824 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002825 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002826def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002827 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002828 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002829 []> {
2830 let Inst{31-27} = 0b11101;
2831 let Inst{26-20} = 0b0000101;
2832 let Inst{11-8} = 0b1111;
2833 let Inst{7-0} = 0b00000000; // imm8 = 0
2834}
Owen Anderson91a7c592010-11-19 00:28:38 +00002835def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002836 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002837 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2838 [], {?, ?, ?, ?}> {
2839 bits<4> Rt2;
2840 let Inst{11-8} = Rt2{3-0};
2841}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002842}
2843
Owen Anderson91a7c592010-11-19 00:28:38 +00002844let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2845def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002846 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002847 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2848def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002849 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002850 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2851def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002852 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002853 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002854 []> {
2855 let Inst{31-27} = 0b11101;
2856 let Inst{26-20} = 0b0000100;
2857 let Inst{7-0} = 0b00000000; // imm8 = 0
2858}
Owen Anderson91a7c592010-11-19 00:28:38 +00002859def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2860 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002861 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002862 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2863 {?, ?, ?, ?}> {
2864 bits<4> Rt2;
2865 let Inst{11-8} = Rt2{3-0};
2866}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002867}
2868
Johnny Chen10a77e12010-03-02 22:11:06 +00002869// Clear-Exclusive is for disassembly only.
2870def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2871 [/* For disassembly only; pattern left blank */]>,
2872 Requires<[IsARM, HasV7]> {
2873 let Inst{31-20} = 0xf3b;
2874 let Inst{15-14} = 0b10;
2875 let Inst{12} = 0;
2876 let Inst{7-4} = 0b0010;
2877}
2878
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002879//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002880// TLS Instructions
2881//
2882
2883// __aeabi_read_tp preserves the registers r1-r3.
2884let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002885 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002886 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002887 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002888 [(set R0, ARMthread_pointer)]> {
2889 let Inst{31-27} = 0b11110;
2890 let Inst{15-14} = 0b11;
2891 let Inst{12} = 1;
2892 }
David Goodwin334c2642009-07-08 16:09:28 +00002893}
2894
2895//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002896// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002897// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002898// address and save #0 in R0 for the non-longjmp case.
2899// Since by its nature we may be coming from some other function to get
2900// here, and we're using the stack frame for the containing function to
2901// save/restore registers, we can't keep anything live in regs across
2902// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2903// when we get here from a longjmp(). We force everthing out of registers
2904// except for our own input by listing the relevant registers in Defs. By
2905// doing so, we also cause the prologue/epilogue code to actively preserve
2906// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002907// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002908let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002909 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2910 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002911 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002912 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002913 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002914 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002915 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002916 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002917}
2918
Bob Wilsonec80e262010-04-09 20:41:18 +00002919let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002920 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002921 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002922 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002923 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002924 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002925 Requires<[IsThumb2, NoVFP]>;
2926}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002927
2928
2929//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002930// Control-Flow Instructions
2931//
2932
Evan Chengc50a1cb2009-07-09 22:58:39 +00002933// FIXME: remove when we have a way to marking a MI with these properties.
2934// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2935// operand list.
2936// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002937let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002938 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002939def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002940 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002941 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002942 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002943 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002944 bits<4> Rn;
2945 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002946
Bill Wendling7b718782010-11-16 02:08:45 +00002947 let Inst{31-27} = 0b11101;
2948 let Inst{26-25} = 0b00;
2949 let Inst{24-23} = 0b01; // Increment After
2950 let Inst{22} = 0;
2951 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002952 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002953 let Inst{19-16} = Rn;
2954 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002955}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002956
David Goodwin5e47a9a2009-06-30 18:04:13 +00002957let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2958let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002959def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002960 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002961 [(br bb:$target)]> {
2962 let Inst{31-27} = 0b11110;
2963 let Inst{15-14} = 0b10;
2964 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002965
2966 bits<20> target;
2967 let Inst{26} = target{19};
2968 let Inst{11} = target{18};
2969 let Inst{13} = target{17};
2970 let Inst{21-16} = target{16-11};
2971 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002972}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002973
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002974let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002975def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002976 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002977 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002978 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002979
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002980// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002981def t2TBB_JT : tPseudoInst<(outs),
2982 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2983 SizeSpecial, IIC_Br, []>;
2984
2985def t2TBH_JT : tPseudoInst<(outs),
2986 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2987 SizeSpecial, IIC_Br, []>;
2988
2989def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2990 "tbb", "\t[$Rn, $Rm]", []> {
2991 bits<4> Rn;
2992 bits<4> Rm;
2993 let Inst{27-20} = 0b10001101;
2994 let Inst{19-16} = Rn;
2995 let Inst{15-5} = 0b11110000000;
2996 let Inst{4} = 0; // B form
2997 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002998}
Evan Cheng5657c012009-07-29 02:18:14 +00002999
Jim Grosbach5ca66692010-11-29 22:37:40 +00003000def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3001 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3002 bits<4> Rn;
3003 bits<4> Rm;
3004 let Inst{27-20} = 0b10001101;
3005 let Inst{19-16} = Rn;
3006 let Inst{15-5} = 0b11110000000;
3007 let Inst{4} = 1; // H form
3008 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003009}
Evan Cheng5657c012009-07-29 02:18:14 +00003010} // isNotDuplicable, isIndirectBranch
3011
David Goodwinc9a59b52009-06-30 19:50:22 +00003012} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003013
3014// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3015// a two-value operand where a dag node expects two operands. :(
3016let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003017def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003018 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003019 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3020 let Inst{31-27} = 0b11110;
3021 let Inst{15-14} = 0b10;
3022 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003023
Owen Andersonc7373f82010-11-30 20:00:01 +00003024 bits<20> target;
3025 let Inst{26} = target{19};
3026 let Inst{11} = target{18};
3027 let Inst{13} = target{17};
3028 let Inst{21-16} = target{16-11};
3029 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003030}
Evan Chengf49810c2009-06-23 17:48:47 +00003031
Evan Cheng06e16582009-07-10 01:54:42 +00003032
3033// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003034let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003035def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003036 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003037 "it$mask\t$cc", "", []> {
3038 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003039 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003040 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003041
3042 bits<4> cc;
3043 bits<4> mask;
3044 let Inst{7-4} = cc{3-0};
3045 let Inst{3-0} = mask{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003046}
Evan Cheng06e16582009-07-10 01:54:42 +00003047
Johnny Chence6275f2010-02-25 19:05:29 +00003048// Branch and Exchange Jazelle -- for disassembly only
3049// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003050def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003051 [/* For disassembly only; pattern left blank */]> {
3052 let Inst{31-27} = 0b11110;
3053 let Inst{26} = 0;
3054 let Inst{25-20} = 0b111100;
3055 let Inst{15-14} = 0b10;
3056 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003057
Owen Anderson05bf5952010-11-29 18:54:38 +00003058 bits<4> func;
3059 let Inst{19-16} = func{3-0};
Johnny Chence6275f2010-02-25 19:05:29 +00003060}
3061
Johnny Chen93042d12010-03-02 18:14:57 +00003062// Change Processor State is a system instruction -- for disassembly only.
3063// The singleton $opt operand contains the following information:
3064// opt{4-0} = mode from Inst{4-0}
3065// opt{5} = changemode from Inst{17}
3066// opt{8-6} = AIF from Inst{8-6}
3067// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003068def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{31-27} = 0b11110;
3071 let Inst{26} = 0;
3072 let Inst{25-20} = 0b111010;
3073 let Inst{15-14} = 0b10;
3074 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003075
Owen Andersond18a9c92010-11-29 19:22:08 +00003076 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003077
Owen Andersond18a9c92010-11-29 19:22:08 +00003078 // mode number
3079 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003080
Owen Andersond18a9c92010-11-29 19:22:08 +00003081 // M flag
3082 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003083
Owen Andersond18a9c92010-11-29 19:22:08 +00003084 // F flag
3085 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003086
Owen Andersond18a9c92010-11-29 19:22:08 +00003087 // I flag
3088 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003089
Owen Andersond18a9c92010-11-29 19:22:08 +00003090 // A flag
3091 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003092
Owen Andersond18a9c92010-11-29 19:22:08 +00003093 // imod flag
3094 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003095}
3096
Johnny Chen0f7866e2010-03-03 02:09:43 +00003097// A6.3.4 Branches and miscellaneous control
3098// Table A6-14 Change Processor State, and hint instructions
3099// Helper class for disassembly only.
3100class T2I_hint<bits<8> op7_0, string opc, string asm>
3101 : T2I<(outs), (ins), NoItinerary, opc, asm,
3102 [/* For disassembly only; pattern left blank */]> {
3103 let Inst{31-20} = 0xf3a;
3104 let Inst{15-14} = 0b10;
3105 let Inst{12} = 0;
3106 let Inst{10-8} = 0b000;
3107 let Inst{7-0} = op7_0;
3108}
3109
3110def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3111def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3112def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3113def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3114def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3115
3116def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3117 [/* For disassembly only; pattern left blank */]> {
3118 let Inst{31-20} = 0xf3a;
3119 let Inst{15-14} = 0b10;
3120 let Inst{12} = 0;
3121 let Inst{10-8} = 0b000;
3122 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003123
Owen Andersonc7373f82010-11-30 20:00:01 +00003124 bits<4> opt;
3125 let Inst{3-0} = opt{3-0};
Johnny Chen0f7866e2010-03-03 02:09:43 +00003126}
3127
Johnny Chen6341c5a2010-02-25 20:25:24 +00003128// Secure Monitor Call is a system instruction -- for disassembly only
3129// Option = Inst{19-16}
3130def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3131 [/* For disassembly only; pattern left blank */]> {
3132 let Inst{31-27} = 0b11110;
3133 let Inst{26-20} = 0b1111111;
3134 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003135
Owen Andersond18a9c92010-11-29 19:22:08 +00003136 bits<4> opt;
3137 let Inst{19-16} = opt{3-0};
3138}
3139
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003140class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003141 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003142 string opc, string asm, list<dag> pattern>
3143 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003144 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003145
Owen Andersond18a9c92010-11-29 19:22:08 +00003146 bits<5> mode;
3147 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003148}
3149
3150// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003152 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003153 [/* For disassembly only; pattern left blank */]>;
3154def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003155 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003156 [/* For disassembly only; pattern left blank */]>;
3157def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003158 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003159 [/* For disassembly only; pattern left blank */]>;
3160def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003161 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003162 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003163
3164// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003165
Owen Anderson5404c2b2010-11-29 20:38:48 +00003166class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003167 string opc, string asm, list<dag> pattern>
3168 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003169 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003170
Owen Andersond18a9c92010-11-29 19:22:08 +00003171 bits<4> Rn;
3172 let Inst{19-16} = Rn{3-0};
3173}
3174
Owen Anderson5404c2b2010-11-29 20:38:48 +00003175def t2RFEDBW : T2RFE<0b111010000011,
3176 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3177 [/* For disassembly only; pattern left blank */]>;
3178def t2RFEDB : T2RFE<0b111010000001,
3179 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3180 [/* For disassembly only; pattern left blank */]>;
3181def t2RFEIAW : T2RFE<0b111010011011,
3182 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3183 [/* For disassembly only; pattern left blank */]>;
3184def t2RFEIA : T2RFE<0b111010011001,
3185 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3186 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003187
Evan Chengf49810c2009-06-23 17:48:47 +00003188//===----------------------------------------------------------------------===//
3189// Non-Instruction Patterns
3190//
3191
Evan Cheng5adb66a2009-09-28 09:14:39 +00003192// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003193// This is a single pseudo instruction to make it re-materializable.
3194// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003195let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003196def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003197 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003198 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003199
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003200// ConstantPool, GlobalAddress, and JumpTable
3201def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3202 Requires<[IsThumb2, DontUseMovt]>;
3203def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3204def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3205 Requires<[IsThumb2, UseMovt]>;
3206
3207def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3208 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3209
Evan Chengb9803a82009-11-06 23:52:48 +00003210// Pseudo instruction that combines ldr from constpool and add pc. This should
3211// be expanded into two instructions late to allow if-conversion and
3212// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003213let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003214def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003216 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3217 imm:$cp))]>,
3218 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003219
3220//===----------------------------------------------------------------------===//
3221// Move between special register and ARM core register -- for disassembly only
3222//
3223
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3225 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003226 string opc, string asm, list<dag> pattern>
3227 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003228 let Inst{31-20} = op31_20{11-0};
3229 let Inst{15-14} = op15_14{1-0};
3230 let Inst{12} = op12{0};
3231}
3232
3233class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3234 dag oops, dag iops, InstrItinClass itin,
3235 string opc, string asm, list<dag> pattern>
3236 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003237 bits<4> Rd;
3238 let Inst{11-8} = Rd{3-0};
3239}
3240
Owen Anderson5404c2b2010-11-29 20:38:48 +00003241def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3242 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3243 [/* For disassembly only; pattern left blank */]>;
3244def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003245 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003246 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003247
Owen Anderson5404c2b2010-11-29 20:38:48 +00003248class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3249 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003250 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003251 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003252 bits<4> Rn;
3253 bits<4> mask;
3254 let Inst{19-16} = Rn{3-0};
3255 let Inst{11-8} = mask{3-0};
3256}
3257
Owen Anderson5404c2b2010-11-29 20:38:48 +00003258def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3259 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003260 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003261 [/* For disassembly only; pattern left blank */]>;
3262def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003263 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3264 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003265 [/* For disassembly only; pattern left blank */]>;