blob: 98b7d067129986cb04aba7f96fd1b66d666a3695 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson80dd3e02010-11-30 22:45:47 +0000130 string EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Owen Anderson9d63d902010-12-01 19:18:46 +0000152 string EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000164 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000179
Owen Andersona99e7782010-11-15 18:45:17 +0000180 let Inst{11-8} = Rd{3-0};
181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000193
Owen Anderson83da6cd2010-11-14 05:37:38 +0000194 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Owen Andersonbb6315d2010-11-15 19:58:36 +0000206 let Inst{19-16} = Rn{3-0};
207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000218
Owen Andersona99e7782010-11-15 18:45:17 +0000219 let Inst{11-8} = Rd{3-0};
220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
228 : T2I<oops, iops, itin, opc, asm, pattern> {
229 bits<4> Rd;
230 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{11-8} = Rd{3-0};
233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Owen Andersonbb6315d2010-11-15 19:58:36 +0000245 let Inst{19-16} = Rn{3-0};
246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<4> Rd;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Owen Andersona99e7782010-11-15 18:45:17 +0000258 let Inst{11-8} = Rd{3-0};
259 let Inst{3-0} = Rm{3-0};
260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Owen Andersona99e7782010-11-15 18:45:17 +0000268 let Inst{11-8} = Rd{3-0};
269 let Inst{3-0} = Rm{3-0};
270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000275 bits<4> Rn;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278 let Inst{19-16} = Rn{3-0};
279 let Inst{3-0} = Rm{3-0};
280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Owen Andersona99e7782010-11-15 18:45:17 +0000289 let Inst{11-8} = Rd{3-0};
290 let Inst{3-0} = Rm{3-0};
291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Owen Anderson5de6d842010-11-12 21:12:40 +0000300 let Inst{11-8} = Rd{3-0};
301 let Inst{19-16} = Rn{3-0};
302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Owen Andersonbb6315d2010-11-15 19:58:36 +0000314 let Inst{11-8} = Rd{3-0};
315 let Inst{3-0} = Rm{3-0};
316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Owen Andersonbb6315d2010-11-15 19:58:36 +0000327 let Inst{11-8} = Rd{3-0};
328 let Inst{3-0} = Rm{3-0};
329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000339
Owen Anderson83da6cd2010-11-14 05:37:38 +0000340 let Inst{11-8} = Rd{3-0};
341 let Inst{19-16} = Rn{3-0};
342 let Inst{3-0} = Rm{3-0};
343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Owen Anderson5de6d842010-11-12 21:12:40 +0000352 let Inst{11-8} = Rd{3-0};
353 let Inst{19-16} = Rn{3-0};
354 let Inst{3-0} = Rm{3-0};
355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Owen Anderson83da6cd2010-11-14 05:37:38 +0000364 let Inst{11-8} = Rd{3-0};
365 let Inst{19-16} = Rn{3-0};
366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Owen Anderson5de6d842010-11-12 21:12:40 +0000379 let Inst{11-8} = Rd{3-0};
380 let Inst{19-16} = Rn{3-0};
381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Owen Anderson35141a92010-11-18 01:08:42 +0000395 let Inst{11-8} = Rd{3-0};
396 let Inst{19-16} = Rn{3-0};
397 let Inst{3-0} = Rm{3-0};
398 let Inst{15-12} = Ra{3-0};
399}
400
401
Evan Chenga67efd12009-06-23 19:39:13 +0000402/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000403/// unary operation that produces a value. These are predicable and can be
404/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000405multiclass T2I_un_irs<bits<4> opcod, string opc,
406 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
407 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000408 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000409 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
410 opc, "\t$Rd, $imm",
411 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000412 let isAsCheapAsAMove = Cheap;
413 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000414 let Inst{31-27} = 0b11110;
415 let Inst{25} = 0;
416 let Inst{24-21} = opcod;
417 let Inst{20} = ?; // The S bit.
418 let Inst{19-16} = 0b1111; // Rn
419 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000420 }
421 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000422 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
423 opc, ".w\t$Rd, $Rm",
424 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000425 let Inst{31-27} = 0b11101;
426 let Inst{26-25} = 0b01;
427 let Inst{24-21} = opcod;
428 let Inst{20} = ?; // The S bit.
429 let Inst{19-16} = 0b1111; // Rn
430 let Inst{14-12} = 0b000; // imm3
431 let Inst{7-6} = 0b00; // imm2
432 let Inst{5-4} = 0b00; // type
433 }
Evan Chenga67efd12009-06-23 19:39:13 +0000434 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000435 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
436 opc, ".w\t$Rd, $ShiftedRm",
437 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
441 let Inst{20} = ?; // The S bit.
442 let Inst{19-16} = 0b1111; // Rn
443 }
Evan Chenga67efd12009-06-23 19:39:13 +0000444}
445
446/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000447/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000448/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000449multiclass T2I_bin_irs<bits<4> opcod, string opc,
450 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
451 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000452 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000453 def ri : T2sTwoRegImm<
454 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
455 opc, "\t$Rd, $Rn, $imm",
456 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11110;
458 let Inst{25} = 0;
459 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000460 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{15} = 0;
462 }
Evan Chenga67efd12009-06-23 19:39:13 +0000463 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000464 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
465 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
466 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000467 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{31-27} = 0b11101;
469 let Inst{26-25} = 0b01;
470 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000471 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{14-12} = 0b000; // imm3
473 let Inst{7-6} = 0b00; // imm2
474 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000475 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000476 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000477 def rs : T2sTwoRegShiftedReg<
478 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
479 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
480 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000481 let Inst{31-27} = 0b11101;
482 let Inst{26-25} = 0b01;
483 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000484 let Inst{20} = ?; // The S bit.
485 }
486}
487
David Goodwin1f096272009-07-27 23:34:12 +0000488/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
489// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000490multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
491 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
492 PatFrag opnode, bit Commutable = 0> :
493 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000494
Evan Cheng1e249e32009-06-25 20:59:23 +0000495/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000496/// reversed. The 'rr' form is only defined for the disassembler; for codegen
497/// it is equivalent to the T2I_bin_irs counterpart.
498multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000499 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000500 def ri : T2sTwoRegImm<
501 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
502 opc, ".w\t$Rd, $Rn, $imm",
503 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000504 let Inst{31-27} = 0b11110;
505 let Inst{25} = 0;
506 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000507 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000508 let Inst{15} = 0;
509 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000510 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000511 def rr : T2sThreeReg<
512 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
513 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000514 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000515 let Inst{31-27} = 0b11101;
516 let Inst{26-25} = 0b01;
517 let Inst{24-21} = opcod;
518 let Inst{20} = ?; // The S bit.
519 let Inst{14-12} = 0b000; // imm3
520 let Inst{7-6} = 0b00; // imm2
521 let Inst{5-4} = 0b00; // type
522 }
Evan Chengf49810c2009-06-23 17:48:47 +0000523 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def rs : T2sTwoRegShiftedReg<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
526 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
527 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000528 let Inst{31-27} = 0b11101;
529 let Inst{26-25} = 0b01;
530 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000531 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000532 }
Evan Chengf49810c2009-06-23 17:48:47 +0000533}
534
Evan Chenga67efd12009-06-23 19:39:13 +0000535/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000536/// instruction modifies the CPSR register.
537let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000538multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
539 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
540 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000541 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def ri : T2TwoRegImm<
543 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
544 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
545 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000546 let Inst{31-27} = 0b11110;
547 let Inst{25} = 0;
548 let Inst{24-21} = opcod;
549 let Inst{20} = 1; // The S bit.
550 let Inst{15} = 0;
551 }
Evan Chenga67efd12009-06-23 19:39:13 +0000552 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000553 def rr : T2ThreeReg<
554 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
555 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
556 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000557 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000558 let Inst{31-27} = 0b11101;
559 let Inst{26-25} = 0b01;
560 let Inst{24-21} = opcod;
561 let Inst{20} = 1; // The S bit.
562 let Inst{14-12} = 0b000; // imm3
563 let Inst{7-6} = 0b00; // imm2
564 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000565 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000566 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000567 def rs : T2TwoRegShiftedReg<
568 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
569 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
570 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000571 let Inst{31-27} = 0b11101;
572 let Inst{26-25} = 0b01;
573 let Inst{24-21} = opcod;
574 let Inst{20} = 1; // The S bit.
575 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000576}
577}
578
Evan Chenga67efd12009-06-23 19:39:13 +0000579/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
580/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000581multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
582 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000583 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000584 // The register-immediate version is re-materializable. This is useful
585 // in particular for taking the address of a local.
586 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000587 def ri : T2sTwoRegImm<
588 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
589 opc, ".w\t$Rd, $Rn, $imm",
590 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000591 let Inst{31-27} = 0b11110;
592 let Inst{25} = 0;
593 let Inst{24} = 1;
594 let Inst{23-21} = op23_21;
595 let Inst{20} = 0; // The S bit.
596 let Inst{15} = 0;
597 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000598 }
Evan Chengf49810c2009-06-23 17:48:47 +0000599 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000600 def ri12 : T2TwoRegImm<
601 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
602 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
603 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11110;
605 let Inst{25} = 1;
606 let Inst{24} = 0;
607 let Inst{23-21} = op23_21;
608 let Inst{20} = 0; // The S bit.
609 let Inst{15} = 0;
610 }
Evan Chenga67efd12009-06-23 19:39:13 +0000611 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000612 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
613 opc, ".w\t$Rd, $Rn, $Rm",
614 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{31-27} = 0b11101;
617 let Inst{26-25} = 0b01;
618 let Inst{24} = 1;
619 let Inst{23-21} = op23_21;
620 let Inst{20} = 0; // The S bit.
621 let Inst{14-12} = 0b000; // imm3
622 let Inst{7-6} = 0b00; // imm2
623 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Evan Chengf49810c2009-06-23 17:48:47 +0000625 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000627 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000628 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
629 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000632 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{23-21} = op23_21;
634 let Inst{20} = 0; // The S bit.
635 }
Evan Chengf49810c2009-06-23 17:48:47 +0000636}
637
Jim Grosbach6935efc2009-11-24 00:20:27 +0000638/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000639/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000640/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000641let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000642multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
643 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000644 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000645 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000646 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
647 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000648 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{31-27} = 0b11110;
650 let Inst{25} = 0;
651 let Inst{24-21} = opcod;
652 let Inst{20} = 0; // The S bit.
653 let Inst{15} = 0;
654 }
Evan Chenga67efd12009-06-23 19:39:13 +0000655 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000656 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000657 opc, ".w\t$Rd, $Rn, $Rm",
658 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000659 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000660 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{31-27} = 0b11101;
662 let Inst{26-25} = 0b01;
663 let Inst{24-21} = opcod;
664 let Inst{20} = 0; // The S bit.
665 let Inst{14-12} = 0b000; // imm3
666 let Inst{7-6} = 0b00; // imm2
667 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000668 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000669 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000671 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000672 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
673 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000674 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
676 let Inst{26-25} = 0b01;
677 let Inst{24-21} = opcod;
678 let Inst{20} = 0; // The S bit.
679 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000680}
681
682// Carry setting variants
683let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000684multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
685 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000686 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000688 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
689 opc, "\t$Rd, $Rn, $imm",
690 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000691 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{31-27} = 0b11110;
693 let Inst{25} = 0;
694 let Inst{24-21} = opcod;
695 let Inst{20} = 1; // The S bit.
696 let Inst{15} = 0;
697 }
Evan Cheng62674222009-06-25 23:34:10 +0000698 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000699 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000700 opc, ".w\t$Rd, $Rn, $Rm",
701 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000702 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let isCommutable = Commutable;
704 let Inst{31-27} = 0b11101;
705 let Inst{26-25} = 0b01;
706 let Inst{24-21} = opcod;
707 let Inst{20} = 1; // The S bit.
708 let Inst{14-12} = 0b000; // imm3
709 let Inst{7-6} = 0b00; // imm2
710 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 }
Evan Cheng62674222009-06-25 23:34:10 +0000712 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
715 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
716 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000717 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
721 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 }
Evan Chengf49810c2009-06-23 17:48:47 +0000723}
724}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000725}
Evan Chengf49810c2009-06-23 17:48:47 +0000726
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000727/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
728/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000729let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000730multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000731 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000732 def ri : T2TwoRegImm<
733 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
734 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
735 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{31-27} = 0b11110;
737 let Inst{25} = 0;
738 let Inst{24-21} = opcod;
739 let Inst{20} = 1; // The S bit.
740 let Inst{15} = 0;
741 }
Evan Chengf49810c2009-06-23 17:48:47 +0000742 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000743 def rs : T2TwoRegShiftedReg<
744 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
745 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
746 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000747 let Inst{31-27} = 0b11101;
748 let Inst{26-25} = 0b01;
749 let Inst{24-21} = opcod;
750 let Inst{20} = 1; // The S bit.
751 }
Evan Chengf49810c2009-06-23 17:48:47 +0000752}
753}
754
Evan Chenga67efd12009-06-23 19:39:13 +0000755/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
756// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000757multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000758 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000759 def ri : T2sTwoRegShiftImm<
760 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
761 opc, ".w\t$Rd, $Rm, $imm",
762 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{31-27} = 0b11101;
764 let Inst{26-21} = 0b010010;
765 let Inst{19-16} = 0b1111; // Rn
766 let Inst{5-4} = opcod;
767 }
Evan Chenga67efd12009-06-23 19:39:13 +0000768 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000769 def rr : T2sThreeReg<
770 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
771 opc, ".w\t$Rd, $Rn, $Rm",
772 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000773 let Inst{31-27} = 0b11111;
774 let Inst{26-23} = 0b0100;
775 let Inst{22-21} = opcod;
776 let Inst{15-12} = 0b1111;
777 let Inst{7-4} = 0b0000;
778 }
Evan Chenga67efd12009-06-23 19:39:13 +0000779}
Evan Chengf49810c2009-06-23 17:48:47 +0000780
Johnny Chend68e1192009-12-15 17:24:14 +0000781/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000782/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000783/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000784let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000785multiclass T2I_cmp_irs<bits<4> opcod, string opc,
786 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
787 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000788 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def ri : T2OneRegCmpImm<
790 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
791 opc, ".w\t$Rn, $imm",
792 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11110;
794 let Inst{25} = 0;
795 let Inst{24-21} = opcod;
796 let Inst{20} = 1; // The S bit.
797 let Inst{15} = 0;
798 let Inst{11-8} = 0b1111; // Rd
799 }
Evan Chenga67efd12009-06-23 19:39:13 +0000800 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def rr : T2TwoRegCmp<
802 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000803 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000804 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11101;
806 let Inst{26-25} = 0b01;
807 let Inst{24-21} = opcod;
808 let Inst{20} = 1; // The S bit.
809 let Inst{14-12} = 0b000; // imm3
810 let Inst{11-8} = 0b1111; // Rd
811 let Inst{7-6} = 0b00; // imm2
812 let Inst{5-4} = 0b00; // type
813 }
Evan Chengf49810c2009-06-23 17:48:47 +0000814 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000815 def rs : T2OneRegCmpShiftedReg<
816 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
817 opc, ".w\t$Rn, $ShiftedRm",
818 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000819 let Inst{31-27} = 0b11101;
820 let Inst{26-25} = 0b01;
821 let Inst{24-21} = opcod;
822 let Inst{20} = 1; // The S bit.
823 let Inst{11-8} = 0b1111; // Rd
824 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000825}
826}
827
Evan Chengf3c21b82009-06-30 02:15:48 +0000828/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000829multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000830 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000831 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
832 opc, ".w\t$Rt, $addr",
833 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000834 let Inst{31-27} = 0b11111;
835 let Inst{26-25} = 0b00;
836 let Inst{24} = signed;
837 let Inst{23} = 1;
838 let Inst{22-21} = opcod;
839 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000840
Owen Anderson75579f72010-11-29 22:44:32 +0000841 bits<4> Rt;
842 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000843
Owen Anderson80dd3e02010-11-30 22:45:47 +0000844 bits<17> addr;
845 let Inst{19-16} = addr{16-13}; // Rn
846 let Inst{23} = addr{12}; // U
847 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000848 }
Owen Anderson75579f72010-11-29 22:44:32 +0000849 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
850 opc, "\t$Rt, $addr",
851 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000852 let Inst{31-27} = 0b11111;
853 let Inst{26-25} = 0b00;
854 let Inst{24} = signed;
855 let Inst{23} = 0;
856 let Inst{22-21} = opcod;
857 let Inst{20} = 1; // load
858 let Inst{11} = 1;
859 // Offset: index==TRUE, wback==FALSE
860 let Inst{10} = 1; // The P bit.
861 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000862
Owen Anderson75579f72010-11-29 22:44:32 +0000863 bits<4> Rt;
864 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000865
Owen Anderson75579f72010-11-29 22:44:32 +0000866 bits<13> addr;
867 let Inst{19-16} = addr{12-9}; // Rn
868 let Inst{9} = addr{8}; // U
869 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000870 }
Owen Anderson75579f72010-11-29 22:44:32 +0000871 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
872 opc, ".w\t$Rt, $addr",
873 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000874 let Inst{31-27} = 0b11111;
875 let Inst{26-25} = 0b00;
876 let Inst{24} = signed;
877 let Inst{23} = 0;
878 let Inst{22-21} = opcod;
879 let Inst{20} = 1; // load
880 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000881
Owen Anderson75579f72010-11-29 22:44:32 +0000882 bits<4> Rt;
883 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000884
Owen Anderson75579f72010-11-29 22:44:32 +0000885 bits<10> addr;
886 let Inst{19-16} = addr{9-6}; // Rn
887 let Inst{3-0} = addr{5-2}; // Rm
888 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000889 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000890
Owen Andersoneb6779c2010-12-07 00:45:21 +0000891 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
892 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000893}
894
David Goodwin73b8f162009-06-30 22:11:34 +0000895/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000896multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000897 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000898 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
899 opc, ".w\t$Rt, $addr",
900 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000901 let Inst{31-27} = 0b11111;
902 let Inst{26-23} = 0b0001;
903 let Inst{22-21} = opcod;
904 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000905
Owen Anderson75579f72010-11-29 22:44:32 +0000906 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000907 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000908
Owen Anderson80dd3e02010-11-30 22:45:47 +0000909 bits<17> addr;
910 let Inst{19-16} = addr{16-13}; // Rn
911 let Inst{23} = addr{12}; // U
912 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000913 }
Owen Anderson75579f72010-11-29 22:44:32 +0000914 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
915 opc, "\t$Rt, $addr",
916 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{31-27} = 0b11111;
918 let Inst{26-23} = 0b0000;
919 let Inst{22-21} = opcod;
920 let Inst{20} = 0; // !load
921 let Inst{11} = 1;
922 // Offset: index==TRUE, wback==FALSE
923 let Inst{10} = 1; // The P bit.
924 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000925
Owen Anderson75579f72010-11-29 22:44:32 +0000926 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000927 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson75579f72010-11-29 22:44:32 +0000929 bits<13> addr;
930 let Inst{19-16} = addr{12-9}; // Rn
931 let Inst{9} = addr{8}; // U
932 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000933 }
Owen Anderson75579f72010-11-29 22:44:32 +0000934 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
935 opc, ".w\t$Rt, $addr",
936 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000937 let Inst{31-27} = 0b11111;
938 let Inst{26-23} = 0b0000;
939 let Inst{22-21} = opcod;
940 let Inst{20} = 0; // !load
941 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000942
Owen Anderson75579f72010-11-29 22:44:32 +0000943 bits<4> Rt;
944 let Inst{15-12} = Rt{3-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<10> addr;
947 let Inst{19-16} = addr{9-6}; // Rn
948 let Inst{3-0} = addr{5-2}; // Rm
949 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000950 }
David Goodwin73b8f162009-06-30 22:11:34 +0000951}
952
Evan Cheng0e55fd62010-09-30 01:08:25 +0000953/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000954/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000955multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000956 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
957 opc, ".w\t$Rd, $Rm",
958 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000959 let Inst{31-27} = 0b11111;
960 let Inst{26-23} = 0b0100;
961 let Inst{22-20} = opcod;
962 let Inst{19-16} = 0b1111; // Rn
963 let Inst{15-12} = 0b1111;
964 let Inst{7} = 1;
965 let Inst{5-4} = 0b00; // rotate
966 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000967 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
968 opc, ".w\t$Rd, $Rm, ror $rot",
969 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000970 let Inst{31-27} = 0b11111;
971 let Inst{26-23} = 0b0100;
972 let Inst{22-20} = opcod;
973 let Inst{19-16} = 0b1111; // Rn
974 let Inst{15-12} = 0b1111;
975 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000976
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000977 bits<2> rot;
978 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000979 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000980}
981
Eli Friedman761fa7a2010-06-24 18:20:04 +0000982// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000983multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000984 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
985 opc, "\t$Rd, $Rm",
986 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000987 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000988 let Inst{31-27} = 0b11111;
989 let Inst{26-23} = 0b0100;
990 let Inst{22-20} = opcod;
991 let Inst{19-16} = 0b1111; // Rn
992 let Inst{15-12} = 0b1111;
993 let Inst{7} = 1;
994 let Inst{5-4} = 0b00; // rotate
995 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000996 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
997 opc, "\t$dst, $Rm, ror $rot",
998 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000999 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001000 let Inst{31-27} = 0b11111;
1001 let Inst{26-23} = 0b0100;
1002 let Inst{22-20} = opcod;
1003 let Inst{19-16} = 0b1111; // Rn
1004 let Inst{15-12} = 0b1111;
1005 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001006
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001007 bits<2> rot;
1008 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001009 }
1010}
1011
Eli Friedman761fa7a2010-06-24 18:20:04 +00001012// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1013// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001014multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001015 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1016 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001017 let Inst{31-27} = 0b11111;
1018 let Inst{26-23} = 0b0100;
1019 let Inst{22-20} = opcod;
1020 let Inst{19-16} = 0b1111; // Rn
1021 let Inst{15-12} = 0b1111;
1022 let Inst{7} = 1;
1023 let Inst{5-4} = 0b00; // rotate
1024 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001025 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1026 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001027 let Inst{31-27} = 0b11111;
1028 let Inst{26-23} = 0b0100;
1029 let Inst{22-20} = opcod;
1030 let Inst{19-16} = 0b1111; // Rn
1031 let Inst{15-12} = 0b1111;
1032 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001033
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001034 bits<2> rot;
1035 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001036 }
1037}
1038
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001040/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001041multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001042 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1043 opc, "\t$Rd, $Rn, $Rm",
1044 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001045 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001046 let Inst{31-27} = 0b11111;
1047 let Inst{26-23} = 0b0100;
1048 let Inst{22-20} = opcod;
1049 let Inst{15-12} = 0b1111;
1050 let Inst{7} = 1;
1051 let Inst{5-4} = 0b00; // rotate
1052 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001053 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1054 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1055 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1056 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001057 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001058 let Inst{31-27} = 0b11111;
1059 let Inst{26-23} = 0b0100;
1060 let Inst{22-20} = opcod;
1061 let Inst{15-12} = 0b1111;
1062 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001063
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001064 bits<2> rot;
1065 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001066 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001067}
1068
Johnny Chen93042d12010-03-02 18:14:57 +00001069// DO variant - disassembly only, no pattern
1070
Evan Cheng0e55fd62010-09-30 01:08:25 +00001071multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001072 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1073 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001074 let Inst{31-27} = 0b11111;
1075 let Inst{26-23} = 0b0100;
1076 let Inst{22-20} = opcod;
1077 let Inst{15-12} = 0b1111;
1078 let Inst{7} = 1;
1079 let Inst{5-4} = 0b00; // rotate
1080 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001081 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1082 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001083 let Inst{31-27} = 0b11111;
1084 let Inst{26-23} = 0b0100;
1085 let Inst{22-20} = opcod;
1086 let Inst{15-12} = 0b1111;
1087 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001088
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001089 bits<2> rot;
1090 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001091 }
1092}
1093
Anton Korobeynikov52237112009-06-17 18:13:58 +00001094//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001095// Instructions
1096//===----------------------------------------------------------------------===//
1097
1098//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001099// Miscellaneous Instructions.
1100//
1101
Owen Andersonda663f72010-11-15 21:30:39 +00001102class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1103 string asm, list<dag> pattern>
1104 : T2XI<oops, iops, itin, asm, pattern> {
1105 bits<4> Rd;
1106 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001107
Owen Andersonda663f72010-11-15 21:30:39 +00001108 let Inst{11-8} = Rd{3-0};
1109 let Inst{26} = label{11};
1110 let Inst{14-12} = label{10-8};
1111 let Inst{7-0} = label{7-0};
1112}
1113
Evan Chenga09b9ca2009-06-24 23:47:58 +00001114// LEApcrel - Load a pc-relative address into a register without offending the
1115// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001116let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001117let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001118def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1119 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001120 let Inst{31-27} = 0b11110;
1121 let Inst{25-24} = 0b10;
1122 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1123 let Inst{22} = 0;
1124 let Inst{20} = 0;
1125 let Inst{19-16} = 0b1111; // Rn
1126 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001127
1128
Johnny Chend68e1192009-12-15 17:24:14 +00001129}
Jim Grosbacha967d112010-06-21 21:27:27 +00001130} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001131def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001132 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001133 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001134 let Inst{31-27} = 0b11110;
1135 let Inst{25-24} = 0b10;
1136 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1137 let Inst{22} = 0;
1138 let Inst{20} = 0;
1139 let Inst{19-16} = 0b1111; // Rn
1140 let Inst{15} = 0;
1141}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001142
Evan Cheng86198642009-08-07 00:34:42 +00001143// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001144def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1145 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001146 let Inst{31-27} = 0b11110;
1147 let Inst{25} = 0;
1148 let Inst{24-21} = 0b1000;
1149 let Inst{20} = ?; // The S bit.
Owen Andersonb9a643e2010-11-12 23:36:03 +00001150 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001151 let Inst{15} = 0;
1152}
Owen Andersonda663f72010-11-15 21:30:39 +00001153def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1154 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001155 let Inst{31-27} = 0b11110;
1156 let Inst{25} = 1;
1157 let Inst{24-21} = 0b0000;
1158 let Inst{20} = 0; // The S bit.
1159 let Inst{19-16} = 0b1101; // Rn = sp
1160 let Inst{15} = 0;
1161}
Evan Cheng86198642009-08-07 00:34:42 +00001162
1163// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001164def t2ADDrSPs : T2sTwoRegShiftedReg<
1165 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1166 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{31-27} = 0b11101;
1168 let Inst{26-25} = 0b01;
1169 let Inst{24-21} = 0b1000;
1170 let Inst{20} = ?; // The S bit.
1171 let Inst{19-16} = 0b1101; // Rn = sp
1172 let Inst{15} = 0;
1173}
Evan Cheng86198642009-08-07 00:34:42 +00001174
1175// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001176def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1177 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{31-27} = 0b11110;
1179 let Inst{25} = 0;
1180 let Inst{24-21} = 0b1101;
1181 let Inst{20} = ?; // The S bit.
1182 let Inst{19-16} = 0b1101; // Rn = sp
1183 let Inst{15} = 0;
1184}
Owen Andersonda663f72010-11-15 21:30:39 +00001185def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1186 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{31-27} = 0b11110;
1188 let Inst{25} = 1;
1189 let Inst{24-21} = 0b0101;
1190 let Inst{20} = 0; // The S bit.
1191 let Inst{19-16} = 0b1101; // Rn = sp
1192 let Inst{15} = 0;
1193}
Evan Cheng86198642009-08-07 00:34:42 +00001194
1195// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001196def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001197 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001198 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11101;
1200 let Inst{26-25} = 0b01;
1201 let Inst{24-21} = 0b1101;
1202 let Inst{20} = ?; // The S bit.
1203 let Inst{19-16} = 0b1101; // Rn = sp
1204 let Inst{15} = 0;
1205}
Evan Cheng86198642009-08-07 00:34:42 +00001206
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001207// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001208def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001209 "sdiv", "\t$Rd, $Rn, $Rm",
1210 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001211 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001212 let Inst{31-27} = 0b11111;
1213 let Inst{26-21} = 0b011100;
1214 let Inst{20} = 0b1;
1215 let Inst{15-12} = 0b1111;
1216 let Inst{7-4} = 0b1111;
1217}
1218
Jim Grosbach7a088642010-11-19 17:11:02 +00001219def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001220 "udiv", "\t$Rd, $Rn, $Rm",
1221 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001222 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001223 let Inst{31-27} = 0b11111;
1224 let Inst{26-21} = 0b011101;
1225 let Inst{20} = 0b1;
1226 let Inst{15-12} = 0b1111;
1227 let Inst{7-4} = 0b1111;
1228}
1229
Evan Chenga09b9ca2009-06-24 23:47:58 +00001230//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001231// Load / store Instructions.
1232//
1233
Evan Cheng055b0312009-06-29 07:51:04 +00001234// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001235let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001236defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001237 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001238
Evan Chengf3c21b82009-06-30 02:15:48 +00001239// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001240defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001241 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001242defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001243 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001244
Evan Chengf3c21b82009-06-30 02:15:48 +00001245// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001246defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001248defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001250
Owen Anderson9d63d902010-12-01 19:18:46 +00001251let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001252// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001253def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001254 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001255 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001256} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001257
1258// zextload i1 -> zextload i8
1259def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1260 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1261def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1262 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1263def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1264 (t2LDRBs t2addrmode_so_reg:$addr)>;
1265def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1266 (t2LDRBpci tconstpool:$addr)>;
1267
1268// extload -> zextload
1269// FIXME: Reduce the number of patterns by legalizing extload to zextload
1270// earlier?
1271def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1272 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1273def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1274 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1275def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1276 (t2LDRBs t2addrmode_so_reg:$addr)>;
1277def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1278 (t2LDRBpci tconstpool:$addr)>;
1279
1280def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1281 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1282def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1283 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1284def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1285 (t2LDRBs t2addrmode_so_reg:$addr)>;
1286def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1287 (t2LDRBpci tconstpool:$addr)>;
1288
1289def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1290 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1291def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1292 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1293def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1294 (t2LDRHs t2addrmode_so_reg:$addr)>;
1295def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1296 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001297
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001298// FIXME: The destination register of the loads and stores can't be PC, but
1299// can be SP. We need another regclass (similar to rGPR) to represent
1300// that. Not a pressing issue since these are selected manually,
1301// not via pattern.
1302
Evan Chenge88d5ce2009-07-02 07:28:31 +00001303// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001304
1305class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1306 dag oops, dag iops,
1307 AddrMode am, IndexMode im, InstrItinClass itin,
1308 string opc, string asm, string cstr, list<dag> pattern>
1309 : T2Iidxldst<signed, opcod, 1, pre, oops,
1310 iops, am,im,itin, opc, asm, cstr, pattern>;
1311class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1312 dag oops, dag iops,
1313 AddrMode am, IndexMode im, InstrItinClass itin,
1314 string opc, string asm, string cstr, list<dag> pattern>
1315 : T2Iidxldst<signed, opcod, 0, pre, oops,
1316 iops, am,im,itin, opc, asm, cstr, pattern>;
1317
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001318let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001319def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001320 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001322 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001323 []>;
1324
Owen Anderson6af50f72010-11-30 00:14:31 +00001325def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001326 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001328 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001329 []>;
1330
Owen Anderson6af50f72010-11-30 00:14:31 +00001331def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001334 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001335 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001336def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001337 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001338 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001339 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001340 []>;
1341
Owen Anderson6af50f72010-11-30 00:14:31 +00001342def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001343 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001344 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001345 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001346 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001347def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001348 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001349 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001350 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001351 []>;
1352
Owen Anderson6af50f72010-11-30 00:14:31 +00001353def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001354 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001356 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001357 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001358def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001359 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001361 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001362 []>;
1363
Owen Anderson6af50f72010-11-30 00:14:31 +00001364def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001365 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001367 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001369def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001370 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001372 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001373 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001374} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001375
Johnny Chene54a3ef2010-03-03 18:45:36 +00001376// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1377// for disassembly only.
1378// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001380 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1381 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001382 let Inst{31-27} = 0b11111;
1383 let Inst{26-25} = 0b00;
1384 let Inst{24} = signed;
1385 let Inst{23} = 0;
1386 let Inst{22-21} = type;
1387 let Inst{20} = 1; // load
1388 let Inst{11} = 1;
1389 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001390
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001391 bits<4> Rt;
1392 bits<13> addr;
1393 let Inst{15-12} = Rt{3-0};
1394 let Inst{19-16} = addr{12-9};
1395 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001396}
1397
Evan Cheng0e55fd62010-09-30 01:08:25 +00001398def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1399def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1400def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1401def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1402def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001403
David Goodwin73b8f162009-06-30 22:11:34 +00001404// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001405defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001406 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001407defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001409defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001410 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001411
David Goodwin6647cea2009-06-30 22:50:01 +00001412// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001413let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001414def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001415 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1416 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001417
Evan Cheng6d94f112009-07-03 00:06:39 +00001418// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001419def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1420 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001421 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001422 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001423 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001425
Owen Anderson6af50f72010-11-30 00:14:31 +00001426def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1427 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001429 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001430 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001432
Owen Anderson6af50f72010-11-30 00:14:31 +00001433def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1434 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001436 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001437 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001439
Owen Anderson6af50f72010-11-30 00:14:31 +00001440def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1441 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001444 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001446
Owen Anderson6af50f72010-11-30 00:14:31 +00001447def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1448 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001450 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001451 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001453
Owen Anderson6af50f72010-11-30 00:14:31 +00001454def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1455 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001457 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001458 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001459 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001460
Johnny Chene54a3ef2010-03-03 18:45:36 +00001461// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1462// only.
1463// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001464class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001465 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1466 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001467 let Inst{31-27} = 0b11111;
1468 let Inst{26-25} = 0b00;
1469 let Inst{24} = 0; // not signed
1470 let Inst{23} = 0;
1471 let Inst{22-21} = type;
1472 let Inst{20} = 0; // store
1473 let Inst{11} = 1;
1474 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001475
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001476 bits<4> Rt;
1477 bits<13> addr;
1478 let Inst{15-12} = Rt{3-0};
1479 let Inst{19-16} = addr{12-9};
1480 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001481}
1482
Evan Cheng0e55fd62010-09-30 01:08:25 +00001483def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1484def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1485def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001486
Johnny Chenae1757b2010-03-11 01:13:36 +00001487// ldrd / strd pre / post variants
1488// For disassembly only.
1489
Owen Anderson9d63d902010-12-01 19:18:46 +00001490def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001492 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001493
Owen Anderson9d63d902010-12-01 19:18:46 +00001494def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001496 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001497
1498def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001499 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1500 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001501
1502def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001503 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1504 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001505
Johnny Chen0635fc52010-03-04 17:40:44 +00001506// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1507// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001508// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1509// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001510multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001511
Evan Chengdfed19f2010-11-03 06:34:55 +00001512 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001513 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001514 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001515 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001516 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001517 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001518 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001519 let Inst{20} = 1;
1520 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001521
Owen Anderson80dd3e02010-11-30 22:45:47 +00001522 bits<17> addr;
1523 let Inst{19-16} = addr{16-13}; // Rn
1524 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001525 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001526 }
1527
Evan Chengdfed19f2010-11-03 06:34:55 +00001528 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001529 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001530 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001531 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001532 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001533 let Inst{23} = 0; // U = 0
1534 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001535 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001536 let Inst{20} = 1;
1537 let Inst{15-12} = 0b1111;
1538 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001539
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001540 bits<13> addr;
1541 let Inst{19-16} = addr{12-9}; // Rn
1542 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001543 }
1544
Evan Chengdfed19f2010-11-03 06:34:55 +00001545 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001546 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001547 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001548 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001549 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001550 let Inst{23} = 0; // add = TRUE for T1
1551 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001552 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001553 let Inst{20} = 1;
1554 let Inst{15-12} = 0b1111;
1555 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001556
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001557 bits<10> addr;
1558 let Inst{19-16} = addr{9-6}; // Rn
1559 let Inst{3-0} = addr{5-2}; // Rm
1560 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001561 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001562}
1563
Evan Cheng416941d2010-11-04 05:19:35 +00001564defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1565defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1566defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001567
Evan Cheng2889cce2009-07-03 00:18:36 +00001568//===----------------------------------------------------------------------===//
1569// Load / store multiple Instructions.
1570//
1571
Bill Wendling6c470b82010-11-13 09:09:38 +00001572multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1573 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001574 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001575 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001576 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001577 bits<4> Rn;
1578 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001579
Bill Wendling6c470b82010-11-13 09:09:38 +00001580 let Inst{31-27} = 0b11101;
1581 let Inst{26-25} = 0b00;
1582 let Inst{24-23} = 0b01; // Increment After
1583 let Inst{22} = 0;
1584 let Inst{21} = 0; // No writeback
1585 let Inst{20} = L_bit;
1586 let Inst{19-16} = Rn;
1587 let Inst{15-0} = regs;
1588 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001589 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001590 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001591 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001592 bits<4> Rn;
1593 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001594
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 let Inst{31-27} = 0b11101;
1596 let Inst{26-25} = 0b00;
1597 let Inst{24-23} = 0b01; // Increment After
1598 let Inst{22} = 0;
1599 let Inst{21} = 1; // Writeback
1600 let Inst{20} = L_bit;
1601 let Inst{19-16} = Rn;
1602 let Inst{15-0} = regs;
1603 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001604 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001605 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1606 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1607 bits<4> Rn;
1608 bits<16> regs;
1609
1610 let Inst{31-27} = 0b11101;
1611 let Inst{26-25} = 0b00;
1612 let Inst{24-23} = 0b10; // Decrement Before
1613 let Inst{22} = 0;
1614 let Inst{21} = 0; // No writeback
1615 let Inst{20} = L_bit;
1616 let Inst{19-16} = Rn;
1617 let Inst{15-0} = regs;
1618 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001619 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001620 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1621 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1622 bits<4> Rn;
1623 bits<16> regs;
1624
1625 let Inst{31-27} = 0b11101;
1626 let Inst{26-25} = 0b00;
1627 let Inst{24-23} = 0b10; // Decrement Before
1628 let Inst{22} = 0;
1629 let Inst{21} = 1; // Writeback
1630 let Inst{20} = L_bit;
1631 let Inst{19-16} = Rn;
1632 let Inst{15-0} = regs;
1633 }
1634}
1635
Bill Wendlingc93989a2010-11-13 11:20:05 +00001636let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001637
1638let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1639defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1640
1641let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1642defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1643
1644} // neverHasSideEffects
1645
Bob Wilson815baeb2010-03-13 01:08:20 +00001646
Evan Cheng9cb9e672009-06-27 02:26:13 +00001647//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001648// Move Instructions.
1649//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001650
Evan Chengf49810c2009-06-23 17:48:47 +00001651let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001652def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1653 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001654 let Inst{31-27} = 0b11101;
1655 let Inst{26-25} = 0b01;
1656 let Inst{24-21} = 0b0010;
1657 let Inst{20} = ?; // The S bit.
1658 let Inst{19-16} = 0b1111; // Rn
1659 let Inst{14-12} = 0b000;
1660 let Inst{7-4} = 0b0000;
1661}
Evan Chengf49810c2009-06-23 17:48:47 +00001662
Evan Cheng5adb66a2009-09-28 09:14:39 +00001663// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001664let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1665 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001666def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1667 "mov", ".w\t$Rd, $imm",
1668 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001669 let Inst{31-27} = 0b11110;
1670 let Inst{25} = 0;
1671 let Inst{24-21} = 0b0010;
1672 let Inst{20} = ?; // The S bit.
1673 let Inst{19-16} = 0b1111; // Rn
1674 let Inst{15} = 0;
1675}
David Goodwin83b35932009-06-26 16:10:07 +00001676
Evan Chengc4af4632010-11-17 20:13:28 +00001677let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001678def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1679 "movw", "\t$Rd, $imm",
1680 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001681 let Inst{31-27} = 0b11110;
1682 let Inst{25} = 1;
1683 let Inst{24-21} = 0b0010;
1684 let Inst{20} = 0; // The S bit.
1685 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001686
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001687 bits<4> Rd;
1688 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001689
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001690 let Inst{11-8} = Rd{3-0};
1691 let Inst{19-16} = imm{15-12};
1692 let Inst{26} = imm{11};
1693 let Inst{14-12} = imm{10-8};
1694 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001695}
Evan Chengf49810c2009-06-23 17:48:47 +00001696
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001697let Constraints = "$src = $Rd" in
1698def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1699 "movt", "\t$Rd, $imm",
1700 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001701 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001702 let Inst{31-27} = 0b11110;
1703 let Inst{25} = 1;
1704 let Inst{24-21} = 0b0110;
1705 let Inst{20} = 0; // The S bit.
1706 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001707
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001708 bits<4> Rd;
1709 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001710
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001711 let Inst{11-8} = Rd{3-0};
1712 let Inst{19-16} = imm{15-12};
1713 let Inst{26} = imm{11};
1714 let Inst{14-12} = imm{10-8};
1715 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001716}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001717
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001718def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001719
Anton Korobeynikov52237112009-06-17 18:13:58 +00001720//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001721// Extend Instructions.
1722//
1723
1724// Sign extenders
1725
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001727 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001729 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001731
Evan Cheng0e55fd62010-09-30 01:08:25 +00001732defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001734defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001735 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001737
Johnny Chen93042d12010-03-02 18:14:57 +00001738// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001739
1740// Zero extenders
1741
1742let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001744 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001746 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001748 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001749
Jim Grosbach79464942010-07-28 23:17:45 +00001750// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1751// The transformation should probably be done as a combiner action
1752// instead so we can include a check for masking back in the upper
1753// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001754//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001755// (t2UXTB16r_rot rGPR:$Src, 24)>,
1756// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001757def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001758 (t2UXTB16r_rot rGPR:$Src, 8)>,
1759 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001760
Evan Cheng0e55fd62010-09-30 01:08:25 +00001761defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001762 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001763defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001764 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001765defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001766}
1767
1768//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001769// Arithmetic Instructions.
1770//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001771
Johnny Chend68e1192009-12-15 17:24:14 +00001772defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1773 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1774defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1775 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001776
Evan Chengf49810c2009-06-23 17:48:47 +00001777// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001778defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001779 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001780 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1781defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001782 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001783 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001784
Johnny Chend68e1192009-12-15 17:24:14 +00001785defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001786 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001787defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001788 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001789defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001790 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001791defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001792 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001793
David Goodwin752aa7d2009-07-27 16:39:05 +00001794// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001795defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001796 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1797defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1798 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001799
1800// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001801// The assume-no-carry-in form uses the negation of the input since add/sub
1802// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1803// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1804// details.
1805// The AddedComplexity preferences the first variant over the others since
1806// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001807let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001808def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1809 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1810def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1811 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1812def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1813 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1814let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001815def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1816 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1817def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1818 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001819// The with-carry-in form matches bitwise not instead of the negation.
1820// Effectively, the inverse interpretation of the carry flag already accounts
1821// for part of the negation.
1822let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001823def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1824 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1825def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1826 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001827
Johnny Chen93042d12010-03-02 18:14:57 +00001828// Select Bytes -- for disassembly only
1829
Owen Andersonc7373f82010-11-30 20:00:01 +00001830def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1831 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001832 let Inst{31-27} = 0b11111;
1833 let Inst{26-24} = 0b010;
1834 let Inst{23} = 0b1;
1835 let Inst{22-20} = 0b010;
1836 let Inst{15-12} = 0b1111;
1837 let Inst{7} = 0b1;
1838 let Inst{6-4} = 0b000;
1839}
1840
Johnny Chenadc77332010-02-26 22:04:29 +00001841// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1842// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001843class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1844 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001845 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1846 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001847 let Inst{31-27} = 0b11111;
1848 let Inst{26-23} = 0b0101;
1849 let Inst{22-20} = op22_20;
1850 let Inst{15-12} = 0b1111;
1851 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001852
Owen Anderson46c478e2010-11-17 19:57:38 +00001853 bits<4> Rd;
1854 bits<4> Rn;
1855 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001856
Owen Anderson46c478e2010-11-17 19:57:38 +00001857 let Inst{11-8} = Rd{3-0};
1858 let Inst{19-16} = Rn{3-0};
1859 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001860}
1861
1862// Saturating add/subtract -- for disassembly only
1863
Nate Begeman692433b2010-07-29 17:56:55 +00001864def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001865 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001866def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1867def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1868def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1869def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1870def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1871def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001872def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001873 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001874def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1875def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1876def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1877def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1878def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1879def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1880def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1881def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1882
1883// Signed/Unsigned add/subtract -- for disassembly only
1884
1885def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1886def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1887def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1888def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1889def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1890def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1891def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1892def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1893def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1894def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1895def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1896def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1897
1898// Signed/Unsigned halving add/subtract -- for disassembly only
1899
1900def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1901def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1902def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1903def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1904def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1905def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1906def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1907def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1908def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1909def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1910def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1911def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1912
Owen Anderson821752e2010-11-18 20:32:18 +00001913// Helper class for disassembly only
1914// A6.3.16 & A6.3.17
1915// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1916class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1917 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1918 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1919 let Inst{31-27} = 0b11111;
1920 let Inst{26-24} = 0b011;
1921 let Inst{23} = long;
1922 let Inst{22-20} = op22_20;
1923 let Inst{7-4} = op7_4;
1924}
1925
1926class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1927 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1928 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1929 let Inst{31-27} = 0b11111;
1930 let Inst{26-24} = 0b011;
1931 let Inst{23} = long;
1932 let Inst{22-20} = op22_20;
1933 let Inst{7-4} = op7_4;
1934}
1935
Johnny Chenadc77332010-02-26 22:04:29 +00001936// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1937
Owen Anderson821752e2010-11-18 20:32:18 +00001938def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1939 (ins rGPR:$Rn, rGPR:$Rm),
1940 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001941 let Inst{15-12} = 0b1111;
1942}
Owen Anderson821752e2010-11-18 20:32:18 +00001943def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001944 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001945 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001946
1947// Signed/Unsigned saturate -- for disassembly only
1948
Owen Anderson46c478e2010-11-17 19:57:38 +00001949class T2SatI<dag oops, dag iops, InstrItinClass itin,
1950 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001951 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001952 bits<4> Rd;
1953 bits<4> Rn;
1954 bits<5> sat_imm;
1955 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001956
Owen Anderson46c478e2010-11-17 19:57:38 +00001957 let Inst{11-8} = Rd{3-0};
1958 let Inst{19-16} = Rn{3-0};
1959 let Inst{4-0} = sat_imm{4-0};
1960 let Inst{21} = sh{6};
1961 let Inst{14-12} = sh{4-2};
1962 let Inst{7-6} = sh{1-0};
1963}
1964
Owen Andersonc7373f82010-11-30 20:00:01 +00001965def t2SSAT: T2SatI<
1966 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001967 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001968 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001969 let Inst{31-27} = 0b11110;
1970 let Inst{25-22} = 0b1100;
1971 let Inst{20} = 0;
1972 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001973}
1974
Owen Andersonc7373f82010-11-30 20:00:01 +00001975def t2SSAT16: T2SatI<
1976 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001977 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001978 [/* For disassembly only; pattern left blank */]> {
1979 let Inst{31-27} = 0b11110;
1980 let Inst{25-22} = 0b1100;
1981 let Inst{20} = 0;
1982 let Inst{15} = 0;
1983 let Inst{21} = 1; // sh = '1'
1984 let Inst{14-12} = 0b000; // imm3 = '000'
1985 let Inst{7-6} = 0b00; // imm2 = '00'
1986}
1987
Owen Andersonc7373f82010-11-30 20:00:01 +00001988def t2USAT: T2SatI<
1989 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1990 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001991 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001992 let Inst{31-27} = 0b11110;
1993 let Inst{25-22} = 0b1110;
1994 let Inst{20} = 0;
1995 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001996}
1997
Owen Andersonc7373f82010-11-30 20:00:01 +00001998def t2USAT16: T2SatI<
1999 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2000 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002001 [/* For disassembly only; pattern left blank */]> {
2002 let Inst{31-27} = 0b11110;
2003 let Inst{25-22} = 0b1110;
2004 let Inst{20} = 0;
2005 let Inst{15} = 0;
2006 let Inst{21} = 1; // sh = '1'
2007 let Inst{14-12} = 0b000; // imm3 = '000'
2008 let Inst{7-6} = 0b00; // imm2 = '00'
2009}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002010
Bob Wilson38aa2872010-08-13 21:48:10 +00002011def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2012def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002013
Evan Chengf49810c2009-06-23 17:48:47 +00002014//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002015// Shift and rotate Instructions.
2016//
2017
Johnny Chend68e1192009-12-15 17:24:14 +00002018defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2019defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2020defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2021defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002022
David Goodwinca01a8d2009-09-01 18:32:09 +00002023let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002024def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2025 "rrx", "\t$Rd, $Rm",
2026 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002027 let Inst{31-27} = 0b11101;
2028 let Inst{26-25} = 0b01;
2029 let Inst{24-21} = 0b0010;
2030 let Inst{20} = ?; // The S bit.
2031 let Inst{19-16} = 0b1111; // Rn
2032 let Inst{14-12} = 0b000;
2033 let Inst{7-4} = 0b0011;
2034}
David Goodwinca01a8d2009-09-01 18:32:09 +00002035}
Evan Chenga67efd12009-06-23 19:39:13 +00002036
David Goodwin3583df72009-07-28 17:06:49 +00002037let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002038def t2MOVsrl_flag : T2TwoRegShiftImm<
2039 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2040 "lsrs", ".w\t$Rd, $Rm, #1",
2041 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{31-27} = 0b11101;
2043 let Inst{26-25} = 0b01;
2044 let Inst{24-21} = 0b0010;
2045 let Inst{20} = 1; // The S bit.
2046 let Inst{19-16} = 0b1111; // Rn
2047 let Inst{5-4} = 0b01; // Shift type.
2048 // Shift amount = Inst{14-12:7-6} = 1.
2049 let Inst{14-12} = 0b000;
2050 let Inst{7-6} = 0b01;
2051}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002052def t2MOVsra_flag : T2TwoRegShiftImm<
2053 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2054 "asrs", ".w\t$Rd, $Rm, #1",
2055 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002056 let Inst{31-27} = 0b11101;
2057 let Inst{26-25} = 0b01;
2058 let Inst{24-21} = 0b0010;
2059 let Inst{20} = 1; // The S bit.
2060 let Inst{19-16} = 0b1111; // Rn
2061 let Inst{5-4} = 0b10; // Shift type.
2062 // Shift amount = Inst{14-12:7-6} = 1.
2063 let Inst{14-12} = 0b000;
2064 let Inst{7-6} = 0b01;
2065}
David Goodwin3583df72009-07-28 17:06:49 +00002066}
2067
Evan Chenga67efd12009-06-23 19:39:13 +00002068//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002069// Bitwise Instructions.
2070//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002071
Johnny Chend68e1192009-12-15 17:24:14 +00002072defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002073 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002074 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2075defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002077 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2078defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002080 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002081
Johnny Chend68e1192009-12-15 17:24:14 +00002082defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002083 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002084 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002085
Owen Anderson2f7aed32010-11-17 22:16:31 +00002086class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2087 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002088 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002089 bits<4> Rd;
2090 bits<5> msb;
2091 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002092
Owen Anderson2f7aed32010-11-17 22:16:31 +00002093 let Inst{11-8} = Rd{3-0};
2094 let Inst{4-0} = msb{4-0};
2095 let Inst{14-12} = lsb{4-2};
2096 let Inst{7-6} = lsb{1-0};
2097}
2098
2099class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2100 string opc, string asm, list<dag> pattern>
2101 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2102 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002103
2104 let Inst{19-16} = Rn{3-0};
Owen Anderson2f7aed32010-11-17 22:16:31 +00002105}
2106
2107let Constraints = "$src = $Rd" in
2108def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2109 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2110 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002111 let Inst{31-27} = 0b11110;
2112 let Inst{25} = 1;
2113 let Inst{24-20} = 0b10110;
2114 let Inst{19-16} = 0b1111; // Rn
2115 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002116
Owen Anderson2f7aed32010-11-17 22:16:31 +00002117 bits<10> imm;
2118 let msb{4-0} = imm{9-5};
2119 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002120}
Evan Chengf49810c2009-06-23 17:48:47 +00002121
Owen Anderson2f7aed32010-11-17 22:16:31 +00002122def t2SBFX: T2TwoRegBitFI<
2123 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2124 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{31-27} = 0b11110;
2126 let Inst{25} = 1;
2127 let Inst{24-20} = 0b10100;
2128 let Inst{15} = 0;
2129}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002130
Owen Anderson2f7aed32010-11-17 22:16:31 +00002131def t2UBFX: T2TwoRegBitFI<
2132 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2133 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002134 let Inst{31-27} = 0b11110;
2135 let Inst{25} = 1;
2136 let Inst{24-20} = 0b11100;
2137 let Inst{15} = 0;
2138}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002139
Johnny Chen9474d552010-02-02 19:31:58 +00002140// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002141let Constraints = "$src = $Rd" in
2142def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2143 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2144 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2145 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002146 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002147 let Inst{31-27} = 0b11110;
2148 let Inst{25} = 1;
2149 let Inst{24-20} = 0b10110;
2150 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002151
Owen Anderson2f7aed32010-11-17 22:16:31 +00002152 bits<10> imm;
2153 let msb{4-0} = imm{9-5};
2154 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002155}
Evan Chengf49810c2009-06-23 17:48:47 +00002156
Evan Cheng7e1bf302010-09-29 00:27:46 +00002157defm t2ORN : T2I_bin_irs<0b0011, "orn",
2158 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2159 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002160
2161// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2162let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002163defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002164 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002165 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002166
2167
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002168let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002169def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2170 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002171
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002172// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002173def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2174 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002175 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002176
2177def : T2Pat<(t2_so_imm_not:$src),
2178 (t2MVNi t2_so_imm_not:$src)>;
2179
Evan Chengf49810c2009-06-23 17:48:47 +00002180//===----------------------------------------------------------------------===//
2181// Multiply Instructions.
2182//
Evan Cheng8de898a2009-06-26 00:19:44 +00002183let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002184def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2185 "mul", "\t$Rd, $Rn, $Rm",
2186 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002187 let Inst{31-27} = 0b11111;
2188 let Inst{26-23} = 0b0110;
2189 let Inst{22-20} = 0b000;
2190 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2191 let Inst{7-4} = 0b0000; // Multiply
2192}
Evan Chengf49810c2009-06-23 17:48:47 +00002193
Owen Anderson35141a92010-11-18 01:08:42 +00002194def t2MLA: T2FourReg<
2195 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2196 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2197 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002198 let Inst{31-27} = 0b11111;
2199 let Inst{26-23} = 0b0110;
2200 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{7-4} = 0b0000; // Multiply
2202}
Evan Chengf49810c2009-06-23 17:48:47 +00002203
Owen Anderson35141a92010-11-18 01:08:42 +00002204def t2MLS: T2FourReg<
2205 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2206 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2207 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002208 let Inst{31-27} = 0b11111;
2209 let Inst{26-23} = 0b0110;
2210 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002211 let Inst{7-4} = 0b0001; // Multiply and Subtract
2212}
Evan Chengf49810c2009-06-23 17:48:47 +00002213
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002214// Extra precision multiplies with low / high results
2215let neverHasSideEffects = 1 in {
2216let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002217def t2SMULL : T2FourReg<
2218 (outs rGPR:$Rd, rGPR:$Ra),
2219 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2220 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002221 let Inst{31-27} = 0b11111;
2222 let Inst{26-23} = 0b0111;
2223 let Inst{22-20} = 0b000;
2224 let Inst{7-4} = 0b0000;
2225}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002226
Owen Anderson35141a92010-11-18 01:08:42 +00002227def t2UMULL : T2FourReg<
2228 (outs rGPR:$Rd, rGPR:$Ra),
2229 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2230 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002231 let Inst{31-27} = 0b11111;
2232 let Inst{26-23} = 0b0111;
2233 let Inst{22-20} = 0b010;
2234 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002235}
Johnny Chend68e1192009-12-15 17:24:14 +00002236} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002237
2238// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002239def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002240 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002241 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002242 let Inst{31-27} = 0b11111;
2243 let Inst{26-23} = 0b0111;
2244 let Inst{22-20} = 0b100;
2245 let Inst{7-4} = 0b0000;
2246}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002247
Owen Anderson821752e2010-11-18 20:32:18 +00002248def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002249 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002250 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002251 let Inst{31-27} = 0b11111;
2252 let Inst{26-23} = 0b0111;
2253 let Inst{22-20} = 0b110;
2254 let Inst{7-4} = 0b0000;
2255}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002256
Owen Anderson821752e2010-11-18 20:32:18 +00002257def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002258 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002259 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002260 let Inst{31-27} = 0b11111;
2261 let Inst{26-23} = 0b0111;
2262 let Inst{22-20} = 0b110;
2263 let Inst{7-4} = 0b0110;
2264}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265} // neverHasSideEffects
2266
Johnny Chen93042d12010-03-02 18:14:57 +00002267// Rounding variants of the below included for disassembly only
2268
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002270def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2271 "smmul", "\t$Rd, $Rn, $Rm",
2272 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b101;
2276 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2277 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2278}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002279
Owen Anderson821752e2010-11-18 20:32:18 +00002280def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2281 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002282 let Inst{31-27} = 0b11111;
2283 let Inst{26-23} = 0b0110;
2284 let Inst{22-20} = 0b101;
2285 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2286 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2287}
2288
Owen Anderson821752e2010-11-18 20:32:18 +00002289def t2SMMLA : T2FourReg<
2290 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2291 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2292 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{31-27} = 0b11111;
2294 let Inst{26-23} = 0b0110;
2295 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002296 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2297}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002298
Owen Anderson821752e2010-11-18 20:32:18 +00002299def t2SMMLAR: T2FourReg<
2300 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2301 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002302 let Inst{31-27} = 0b11111;
2303 let Inst{26-23} = 0b0110;
2304 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002305 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2306}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002307
Owen Anderson821752e2010-11-18 20:32:18 +00002308def t2SMMLS: T2FourReg<
2309 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2310 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2311 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2316}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317
Owen Anderson821752e2010-11-18 20:32:18 +00002318def t2SMMLSR:T2FourReg<
2319 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2320 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002324 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2325}
2326
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002327multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002328 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2329 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2330 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2331 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b001;
2335 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2336 let Inst{7-6} = 0b00;
2337 let Inst{5-4} = 0b00;
2338 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002339
Owen Anderson821752e2010-11-18 20:32:18 +00002340 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2341 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2342 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2343 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{31-27} = 0b11111;
2345 let Inst{26-23} = 0b0110;
2346 let Inst{22-20} = 0b001;
2347 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2348 let Inst{7-6} = 0b00;
2349 let Inst{5-4} = 0b01;
2350 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002351
Owen Anderson821752e2010-11-18 20:32:18 +00002352 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2353 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2354 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2355 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b001;
2359 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2360 let Inst{7-6} = 0b00;
2361 let Inst{5-4} = 0b10;
2362 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002363
Owen Anderson821752e2010-11-18 20:32:18 +00002364 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2365 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2366 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2367 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002368 let Inst{31-27} = 0b11111;
2369 let Inst{26-23} = 0b0110;
2370 let Inst{22-20} = 0b001;
2371 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2372 let Inst{7-6} = 0b00;
2373 let Inst{5-4} = 0b11;
2374 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002375
Owen Anderson821752e2010-11-18 20:32:18 +00002376 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2377 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2378 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2379 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002380 let Inst{31-27} = 0b11111;
2381 let Inst{26-23} = 0b0110;
2382 let Inst{22-20} = 0b011;
2383 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2384 let Inst{7-6} = 0b00;
2385 let Inst{5-4} = 0b00;
2386 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002387
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2389 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2390 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2391 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002392 let Inst{31-27} = 0b11111;
2393 let Inst{26-23} = 0b0110;
2394 let Inst{22-20} = 0b011;
2395 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2396 let Inst{7-6} = 0b00;
2397 let Inst{5-4} = 0b01;
2398 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002399}
2400
2401
2402multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002403 def BB : T2FourReg<
2404 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2405 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2406 [(set rGPR:$Rd, (add rGPR:$Ra,
2407 (opnode (sext_inreg rGPR:$Rn, i16),
2408 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-6} = 0b00;
2413 let Inst{5-4} = 0b00;
2414 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416 def BT : T2FourReg<
2417 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2418 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2419 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2420 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b01;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427
Owen Anderson821752e2010-11-18 20:32:18 +00002428 def TB : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2430 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2431 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2432 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{7-6} = 0b00;
2437 let Inst{5-4} = 0b10;
2438 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439
Owen Anderson821752e2010-11-18 20:32:18 +00002440 def TT : T2FourReg<
2441 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2442 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2443 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2444 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002445 let Inst{31-27} = 0b11111;
2446 let Inst{26-23} = 0b0110;
2447 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002448 let Inst{7-6} = 0b00;
2449 let Inst{5-4} = 0b11;
2450 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002451
Owen Anderson821752e2010-11-18 20:32:18 +00002452 def WB : T2FourReg<
2453 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2454 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2455 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2456 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002457 let Inst{31-27} = 0b11111;
2458 let Inst{26-23} = 0b0110;
2459 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002460 let Inst{7-6} = 0b00;
2461 let Inst{5-4} = 0b00;
2462 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002463
Owen Anderson821752e2010-11-18 20:32:18 +00002464 def WT : T2FourReg<
2465 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2466 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2467 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2468 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002469 let Inst{31-27} = 0b11111;
2470 let Inst{26-23} = 0b0110;
2471 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002472 let Inst{7-6} = 0b00;
2473 let Inst{5-4} = 0b01;
2474 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002475}
2476
2477defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2478defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2479
Johnny Chenadc77332010-02-26 22:04:29 +00002480// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2482 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002483 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2485 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002486 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002487def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2488 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002489 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002490def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2491 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002492 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002493
Johnny Chenadc77332010-02-26 22:04:29 +00002494// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2495// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002496
Owen Anderson821752e2010-11-18 20:32:18 +00002497def t2SMUAD: T2ThreeReg_mac<
2498 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2499 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002500 let Inst{15-12} = 0b1111;
2501}
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUADX:T2ThreeReg_mac<
2503 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2504 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002505 let Inst{15-12} = 0b1111;
2506}
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMUSD: T2ThreeReg_mac<
2508 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2509 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002510 let Inst{15-12} = 0b1111;
2511}
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMUSDX:T2ThreeReg_mac<
2513 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2514 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002515 let Inst{15-12} = 0b1111;
2516}
Owen Anderson821752e2010-11-18 20:32:18 +00002517def t2SMLAD : T2ThreeReg_mac<
2518 0, 0b010, 0b0000, (outs rGPR:$Rd),
2519 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2520 "\t$Rd, $Rn, $Rm, $Ra", []>;
2521def t2SMLADX : T2FourReg_mac<
2522 0, 0b010, 0b0001, (outs rGPR:$Rd),
2523 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2524 "\t$Rd, $Rn, $Rm, $Ra", []>;
2525def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2526 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2527 "\t$Rd, $Rn, $Rm, $Ra", []>;
2528def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2529 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2530 "\t$Rd, $Rn, $Rm, $Ra", []>;
2531def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2532 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2533 "\t$Ra, $Rd, $Rm, $Rn", []>;
2534def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2535 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2536 "\t$Ra, $Rd, $Rm, $Rn", []>;
2537def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2538 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2539 "\t$Ra, $Rd, $Rm, $Rn", []>;
2540def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2541 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2542 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002543
2544//===----------------------------------------------------------------------===//
2545// Misc. Arithmetic Instructions.
2546//
2547
Jim Grosbach80dc1162010-02-16 21:23:02 +00002548class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2549 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002551 let Inst{31-27} = 0b11111;
2552 let Inst{26-22} = 0b01010;
2553 let Inst{21-20} = op1;
2554 let Inst{15-12} = 0b1111;
2555 let Inst{7-6} = 0b10;
2556 let Inst{5-4} = op2;
Owen Anderson612fb5b2010-11-18 21:15:19 +00002557 let Rn{3-0} = Rm{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002558}
Evan Chengf49810c2009-06-23 17:48:47 +00002559
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2561 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002562
Owen Anderson612fb5b2010-11-18 21:15:19 +00002563def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2564 "rbit", "\t$Rd, $Rm",
2565 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002566
Owen Anderson612fb5b2010-11-18 21:15:19 +00002567def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2568 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002569
Owen Anderson612fb5b2010-11-18 21:15:19 +00002570def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2571 "rev16", ".w\t$Rd, $Rm",
2572 [(set rGPR:$Rd,
2573 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2574 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2575 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2576 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002577
Owen Anderson612fb5b2010-11-18 21:15:19 +00002578def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2579 "revsh", ".w\t$Rd, $Rm",
2580 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002581 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002582 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2583 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002584
Owen Anderson612fb5b2010-11-18 21:15:19 +00002585def t2PKHBT : T2ThreeReg<
2586 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2587 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2588 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2589 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002590 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002591 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002592 let Inst{31-27} = 0b11101;
2593 let Inst{26-25} = 0b01;
2594 let Inst{24-20} = 0b01100;
2595 let Inst{5} = 0; // BT form
2596 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002597
Owen Anderson71c11822010-11-18 23:29:56 +00002598 bits<8> sh;
2599 let Inst{14-12} = sh{7-5};
2600 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002601}
Evan Cheng40289b02009-07-07 05:35:52 +00002602
2603// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002604def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2605 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002606 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002607def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2608 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002609 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002610
Bob Wilsondc66eda2010-08-16 22:26:55 +00002611// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2612// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002613def t2PKHTB : T2ThreeReg<
2614 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2615 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2616 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2617 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002618 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002619 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002620 let Inst{31-27} = 0b11101;
2621 let Inst{26-25} = 0b01;
2622 let Inst{24-20} = 0b01100;
2623 let Inst{5} = 1; // TB form
2624 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002625
Owen Anderson71c11822010-11-18 23:29:56 +00002626 bits<8> sh;
2627 let Inst{14-12} = sh{7-5};
2628 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002629}
Evan Cheng40289b02009-07-07 05:35:52 +00002630
2631// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2632// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002633def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002634 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002635 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002636def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002637 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2638 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002639 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002640
2641//===----------------------------------------------------------------------===//
2642// Comparison Instructions...
2643//
Johnny Chend68e1192009-12-15 17:24:14 +00002644defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002645 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002646 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2647defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002648 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002649 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002650
Dan Gohman4b7dff92010-08-26 15:50:25 +00002651//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2652// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002653//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2654// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002655defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002656 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002657 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2658
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002659//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2660// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002661
2662def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2663 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002664
Johnny Chend68e1192009-12-15 17:24:14 +00002665defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002666 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002667 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002668defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002669 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002670 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002671
Evan Chenge253c952009-07-07 20:39:03 +00002672// Conditional moves
2673// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002674// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002675let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002676def t2MOVCCr : T2TwoReg<
2677 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2678 "mov", ".w\t$Rd, $Rm",
2679 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2680 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002681 let Inst{31-27} = 0b11101;
2682 let Inst{26-25} = 0b01;
2683 let Inst{24-21} = 0b0010;
2684 let Inst{20} = 0; // The S bit.
2685 let Inst{19-16} = 0b1111; // Rn
2686 let Inst{14-12} = 0b000;
2687 let Inst{7-4} = 0b0000;
2688}
Evan Chenge253c952009-07-07 20:39:03 +00002689
Evan Chengc4af4632010-11-17 20:13:28 +00002690let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002691def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2692 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2693[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2694 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002695 let Inst{31-27} = 0b11110;
2696 let Inst{25} = 0;
2697 let Inst{24-21} = 0b0010;
2698 let Inst{20} = 0; // The S bit.
2699 let Inst{19-16} = 0b1111; // Rn
2700 let Inst{15} = 0;
2701}
Evan Chengf49810c2009-06-23 17:48:47 +00002702
Evan Chengc4af4632010-11-17 20:13:28 +00002703let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002704def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002705 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002706 "movw", "\t$Rd, $imm", []>,
2707 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002708 let Inst{31-27} = 0b11110;
2709 let Inst{25} = 1;
2710 let Inst{24-21} = 0b0010;
2711 let Inst{20} = 0; // The S bit.
2712 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002713
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002714 bits<4> Rd;
2715 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002716
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002717 let Inst{11-8} = Rd{3-0};
2718 let Inst{19-16} = imm{15-12};
2719 let Inst{26} = imm{11};
2720 let Inst{14-12} = imm{10-8};
2721 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002722}
2723
Evan Chengc4af4632010-11-17 20:13:28 +00002724let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002725def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2726 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002727 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002728
Evan Chengc4af4632010-11-17 20:13:28 +00002729let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002730def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2731 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2732[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002733 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002734 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002735 let Inst{31-27} = 0b11110;
2736 let Inst{25} = 0;
2737 let Inst{24-21} = 0b0011;
2738 let Inst{20} = 0; // The S bit.
2739 let Inst{19-16} = 0b1111; // Rn
2740 let Inst{15} = 0;
2741}
2742
Johnny Chend68e1192009-12-15 17:24:14 +00002743class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2744 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002745 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002746 let Inst{31-27} = 0b11101;
2747 let Inst{26-25} = 0b01;
2748 let Inst{24-21} = 0b0010;
2749 let Inst{20} = 0; // The S bit.
2750 let Inst{19-16} = 0b1111; // Rn
2751 let Inst{5-4} = opcod; // Shift type.
2752}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002753def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2754 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2755 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2756 RegConstraint<"$false = $Rd">;
2757def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2758 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2759 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2760 RegConstraint<"$false = $Rd">;
2761def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2762 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2763 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2764 RegConstraint<"$false = $Rd">;
2765def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2766 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2767 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2768 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002769} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002770
David Goodwin5e47a9a2009-06-30 18:04:13 +00002771//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002772// Atomic operations intrinsics
2773//
2774
2775// memory barriers protect the atomic sequences
2776let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002777def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2778 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2779 Requires<[IsThumb, HasDB]> {
2780 bits<4> opt;
2781 let Inst{31-4} = 0xf3bf8f5;
2782 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002783}
2784}
2785
Bob Wilsonf74a4292010-10-30 00:54:37 +00002786def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2787 "dsb", "\t$opt",
2788 [/* For disassembly only; pattern left blank */]>,
2789 Requires<[IsThumb, HasDB]> {
2790 bits<4> opt;
2791 let Inst{31-4} = 0xf3bf8f4;
2792 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002793}
2794
Johnny Chena4339822010-03-03 00:16:28 +00002795// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002796def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2797 [/* For disassembly only; pattern left blank */]>,
2798 Requires<[IsThumb2, HasV7]> {
2799 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002800 let Inst{3-0} = 0b1111;
2801}
2802
Johnny Chend68e1192009-12-15 17:24:14 +00002803class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2804 InstrItinClass itin, string opc, string asm, string cstr,
2805 list<dag> pattern, bits<4> rt2 = 0b1111>
2806 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2807 let Inst{31-27} = 0b11101;
2808 let Inst{26-20} = 0b0001101;
2809 let Inst{11-8} = rt2;
2810 let Inst{7-6} = 0b01;
2811 let Inst{5-4} = opcod;
2812 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002813
Owen Anderson91a7c592010-11-19 00:28:38 +00002814 bits<4> Rn;
2815 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002816 let Inst{19-16} = Rn{3-0};
2817 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002818}
2819class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2820 InstrItinClass itin, string opc, string asm, string cstr,
2821 list<dag> pattern, bits<4> rt2 = 0b1111>
2822 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2823 let Inst{31-27} = 0b11101;
2824 let Inst{26-20} = 0b0001100;
2825 let Inst{11-8} = rt2;
2826 let Inst{7-6} = 0b01;
2827 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002828
Owen Anderson91a7c592010-11-19 00:28:38 +00002829 bits<4> Rd;
2830 bits<4> Rn;
2831 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002832 let Inst{11-8} = Rd{3-0};
2833 let Inst{19-16} = Rn{3-0};
2834 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002835}
2836
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002837let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002838def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2839 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002840 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002841def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2842 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002843 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002844def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002845 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002847 []> {
2848 let Inst{31-27} = 0b11101;
2849 let Inst{26-20} = 0b0000101;
2850 let Inst{11-8} = 0b1111;
2851 let Inst{7-0} = 0b00000000; // imm8 = 0
2852}
Owen Anderson91a7c592010-11-19 00:28:38 +00002853def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002854 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002855 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2856 [], {?, ?, ?, ?}> {
2857 bits<4> Rt2;
2858 let Inst{11-8} = Rt2{3-0};
2859}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002860}
2861
Owen Anderson91a7c592010-11-19 00:28:38 +00002862let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2863def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002864 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002865 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2866def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002867 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002868 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2869def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002870 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002871 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002872 []> {
2873 let Inst{31-27} = 0b11101;
2874 let Inst{26-20} = 0b0000100;
2875 let Inst{7-0} = 0b00000000; // imm8 = 0
2876}
Owen Anderson91a7c592010-11-19 00:28:38 +00002877def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2878 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002879 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002880 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2881 {?, ?, ?, ?}> {
2882 bits<4> Rt2;
2883 let Inst{11-8} = Rt2{3-0};
2884}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002885}
2886
Johnny Chen10a77e12010-03-02 22:11:06 +00002887// Clear-Exclusive is for disassembly only.
2888def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2889 [/* For disassembly only; pattern left blank */]>,
2890 Requires<[IsARM, HasV7]> {
2891 let Inst{31-20} = 0xf3b;
2892 let Inst{15-14} = 0b10;
2893 let Inst{12} = 0;
2894 let Inst{7-4} = 0b0010;
2895}
2896
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002897//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002898// TLS Instructions
2899//
2900
2901// __aeabi_read_tp preserves the registers r1-r3.
2902let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002903 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002904 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002905 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002906 [(set R0, ARMthread_pointer)]> {
2907 let Inst{31-27} = 0b11110;
2908 let Inst{15-14} = 0b11;
2909 let Inst{12} = 1;
2910 }
David Goodwin334c2642009-07-08 16:09:28 +00002911}
2912
2913//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002914// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002915// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002916// address and save #0 in R0 for the non-longjmp case.
2917// Since by its nature we may be coming from some other function to get
2918// here, and we're using the stack frame for the containing function to
2919// save/restore registers, we can't keep anything live in regs across
2920// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2921// when we get here from a longjmp(). We force everthing out of registers
2922// except for our own input by listing the relevant registers in Defs. By
2923// doing so, we also cause the prologue/epilogue code to actively preserve
2924// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002925// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002926let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002927 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2928 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002929 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002930 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002931 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002932 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002933 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002934 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002935}
2936
Bob Wilsonec80e262010-04-09 20:41:18 +00002937let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002938 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002939 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002940 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002941 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002942 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002943 Requires<[IsThumb2, NoVFP]>;
2944}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002945
2946
2947//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002948// Control-Flow Instructions
2949//
2950
Evan Chengc50a1cb2009-07-09 22:58:39 +00002951// FIXME: remove when we have a way to marking a MI with these properties.
2952// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2953// operand list.
2954// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002955let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002956 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002957def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002958 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002959 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002960 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002961 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002962 bits<4> Rn;
2963 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002964
Bill Wendling7b718782010-11-16 02:08:45 +00002965 let Inst{31-27} = 0b11101;
2966 let Inst{26-25} = 0b00;
2967 let Inst{24-23} = 0b01; // Increment After
2968 let Inst{22} = 0;
2969 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002970 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002971 let Inst{19-16} = Rn;
2972 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002973}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002974
David Goodwin5e47a9a2009-06-30 18:04:13 +00002975let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2976let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002977def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002978 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002979 [(br bb:$target)]> {
2980 let Inst{31-27} = 0b11110;
2981 let Inst{15-14} = 0b10;
2982 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002983
2984 bits<20> target;
2985 let Inst{26} = target{19};
2986 let Inst{11} = target{18};
2987 let Inst{13} = target{17};
2988 let Inst{21-16} = target{16-11};
2989 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002990}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002991
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002992let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002993def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002994 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002995 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002996 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002997
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002998// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002999def t2TBB_JT : tPseudoInst<(outs),
3000 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3001 SizeSpecial, IIC_Br, []>;
3002
3003def t2TBH_JT : tPseudoInst<(outs),
3004 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3005 SizeSpecial, IIC_Br, []>;
3006
3007def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3008 "tbb", "\t[$Rn, $Rm]", []> {
3009 bits<4> Rn;
3010 bits<4> Rm;
3011 let Inst{27-20} = 0b10001101;
3012 let Inst{19-16} = Rn;
3013 let Inst{15-5} = 0b11110000000;
3014 let Inst{4} = 0; // B form
3015 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003016}
Evan Cheng5657c012009-07-29 02:18:14 +00003017
Jim Grosbach5ca66692010-11-29 22:37:40 +00003018def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3019 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3020 bits<4> Rn;
3021 bits<4> Rm;
3022 let Inst{27-20} = 0b10001101;
3023 let Inst{19-16} = Rn;
3024 let Inst{15-5} = 0b11110000000;
3025 let Inst{4} = 1; // H form
3026 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003027}
Evan Cheng5657c012009-07-29 02:18:14 +00003028} // isNotDuplicable, isIndirectBranch
3029
David Goodwinc9a59b52009-06-30 19:50:22 +00003030} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003031
3032// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3033// a two-value operand where a dag node expects two operands. :(
3034let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003035def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003036 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003037 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3038 let Inst{31-27} = 0b11110;
3039 let Inst{15-14} = 0b10;
3040 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003041
Owen Andersonc7373f82010-11-30 20:00:01 +00003042 bits<20> target;
3043 let Inst{26} = target{19};
3044 let Inst{11} = target{18};
3045 let Inst{13} = target{17};
3046 let Inst{21-16} = target{16-11};
3047 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003048}
Evan Chengf49810c2009-06-23 17:48:47 +00003049
Evan Cheng06e16582009-07-10 01:54:42 +00003050
3051// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003052let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003053def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003054 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003055 "it$mask\t$cc", "", []> {
3056 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003057 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003058 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003059
3060 bits<4> cc;
3061 bits<4> mask;
3062 let Inst{7-4} = cc{3-0};
3063 let Inst{3-0} = mask{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003064}
Evan Cheng06e16582009-07-10 01:54:42 +00003065
Johnny Chence6275f2010-02-25 19:05:29 +00003066// Branch and Exchange Jazelle -- for disassembly only
3067// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003068def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{31-27} = 0b11110;
3071 let Inst{26} = 0;
3072 let Inst{25-20} = 0b111100;
3073 let Inst{15-14} = 0b10;
3074 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003075
Owen Anderson05bf5952010-11-29 18:54:38 +00003076 bits<4> func;
3077 let Inst{19-16} = func{3-0};
Johnny Chence6275f2010-02-25 19:05:29 +00003078}
3079
Johnny Chen93042d12010-03-02 18:14:57 +00003080// Change Processor State is a system instruction -- for disassembly only.
3081// The singleton $opt operand contains the following information:
3082// opt{4-0} = mode from Inst{4-0}
3083// opt{5} = changemode from Inst{17}
3084// opt{8-6} = AIF from Inst{8-6}
3085// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003086def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{31-27} = 0b11110;
3089 let Inst{26} = 0;
3090 let Inst{25-20} = 0b111010;
3091 let Inst{15-14} = 0b10;
3092 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003093
Owen Andersond18a9c92010-11-29 19:22:08 +00003094 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003095
Owen Andersond18a9c92010-11-29 19:22:08 +00003096 // mode number
3097 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003098
Owen Andersond18a9c92010-11-29 19:22:08 +00003099 // M flag
3100 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003101
Owen Andersond18a9c92010-11-29 19:22:08 +00003102 // F flag
3103 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003104
Owen Andersond18a9c92010-11-29 19:22:08 +00003105 // I flag
3106 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003107
Owen Andersond18a9c92010-11-29 19:22:08 +00003108 // A flag
3109 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003110
Owen Andersond18a9c92010-11-29 19:22:08 +00003111 // imod flag
3112 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003113}
3114
Johnny Chen0f7866e2010-03-03 02:09:43 +00003115// A6.3.4 Branches and miscellaneous control
3116// Table A6-14 Change Processor State, and hint instructions
3117// Helper class for disassembly only.
3118class T2I_hint<bits<8> op7_0, string opc, string asm>
3119 : T2I<(outs), (ins), NoItinerary, opc, asm,
3120 [/* For disassembly only; pattern left blank */]> {
3121 let Inst{31-20} = 0xf3a;
3122 let Inst{15-14} = 0b10;
3123 let Inst{12} = 0;
3124 let Inst{10-8} = 0b000;
3125 let Inst{7-0} = op7_0;
3126}
3127
3128def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3129def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3130def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3131def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3132def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3133
3134def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3135 [/* For disassembly only; pattern left blank */]> {
3136 let Inst{31-20} = 0xf3a;
3137 let Inst{15-14} = 0b10;
3138 let Inst{12} = 0;
3139 let Inst{10-8} = 0b000;
3140 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003141
Owen Andersonc7373f82010-11-30 20:00:01 +00003142 bits<4> opt;
3143 let Inst{3-0} = opt{3-0};
Johnny Chen0f7866e2010-03-03 02:09:43 +00003144}
3145
Johnny Chen6341c5a2010-02-25 20:25:24 +00003146// Secure Monitor Call is a system instruction -- for disassembly only
3147// Option = Inst{19-16}
3148def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3149 [/* For disassembly only; pattern left blank */]> {
3150 let Inst{31-27} = 0b11110;
3151 let Inst{26-20} = 0b1111111;
3152 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003153
Owen Andersond18a9c92010-11-29 19:22:08 +00003154 bits<4> opt;
3155 let Inst{19-16} = opt{3-0};
3156}
3157
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003158class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003159 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003160 string opc, string asm, list<dag> pattern>
3161 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003162 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003163
Owen Andersond18a9c92010-11-29 19:22:08 +00003164 bits<5> mode;
3165 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003166}
3167
3168// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003169def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003170 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003171 [/* For disassembly only; pattern left blank */]>;
3172def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003173 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003174 [/* For disassembly only; pattern left blank */]>;
3175def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003176 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003177 [/* For disassembly only; pattern left blank */]>;
3178def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003179 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003181
3182// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003183
Owen Anderson5404c2b2010-11-29 20:38:48 +00003184class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003185 string opc, string asm, list<dag> pattern>
3186 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003187 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003188
Owen Andersond18a9c92010-11-29 19:22:08 +00003189 bits<4> Rn;
3190 let Inst{19-16} = Rn{3-0};
3191}
3192
Owen Anderson5404c2b2010-11-29 20:38:48 +00003193def t2RFEDBW : T2RFE<0b111010000011,
3194 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3195 [/* For disassembly only; pattern left blank */]>;
3196def t2RFEDB : T2RFE<0b111010000001,
3197 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3198 [/* For disassembly only; pattern left blank */]>;
3199def t2RFEIAW : T2RFE<0b111010011011,
3200 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3201 [/* For disassembly only; pattern left blank */]>;
3202def t2RFEIA : T2RFE<0b111010011001,
3203 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3204 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003205
Evan Chengf49810c2009-06-23 17:48:47 +00003206//===----------------------------------------------------------------------===//
3207// Non-Instruction Patterns
3208//
3209
Evan Cheng5adb66a2009-09-28 09:14:39 +00003210// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003211// This is a single pseudo instruction to make it re-materializable.
3212// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003213let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003214def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003216 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003217
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003218// ConstantPool, GlobalAddress, and JumpTable
3219def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3220 Requires<[IsThumb2, DontUseMovt]>;
3221def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3222def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3223 Requires<[IsThumb2, UseMovt]>;
3224
3225def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3226 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3227
Evan Chengb9803a82009-11-06 23:52:48 +00003228// Pseudo instruction that combines ldr from constpool and add pc. This should
3229// be expanded into two instructions late to allow if-conversion and
3230// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003231let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003232def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003233 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003234 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3235 imm:$cp))]>,
3236 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003237
3238//===----------------------------------------------------------------------===//
3239// Move between special register and ARM core register -- for disassembly only
3240//
3241
Owen Anderson5404c2b2010-11-29 20:38:48 +00003242class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3243 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003244 string opc, string asm, list<dag> pattern>
3245 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003246 let Inst{31-20} = op31_20{11-0};
3247 let Inst{15-14} = op15_14{1-0};
3248 let Inst{12} = op12{0};
3249}
3250
3251class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3252 dag oops, dag iops, InstrItinClass itin,
3253 string opc, string asm, list<dag> pattern>
3254 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003255 bits<4> Rd;
3256 let Inst{11-8} = Rd{3-0};
3257}
3258
Owen Anderson5404c2b2010-11-29 20:38:48 +00003259def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3260 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3261 [/* For disassembly only; pattern left blank */]>;
3262def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003263 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003264 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003265
Owen Anderson5404c2b2010-11-29 20:38:48 +00003266class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3267 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003268 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003269 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003270 bits<4> Rn;
3271 bits<4> mask;
3272 let Inst{19-16} = Rn{3-0};
3273 let Inst{11-8} = mask{3-0};
3274}
3275
Owen Anderson5404c2b2010-11-29 20:38:48 +00003276def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3277 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003278 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003279 [/* For disassembly only; pattern left blank */]>;
3280def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003281 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3282 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003283 [/* For disassembly only; pattern left blank */]>;