blob: cd87bba7b258df7d50bb7c2b38dd46af77077d24 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
16#include "PPCPredicates.h"
17#include "PPCTargetMachine.h"
18#include "PPCPerfectShuffle.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
21#include "llvm/Analysis/ScalarEvolutionExpressions.h"
22#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Constants.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/Target/TargetOptions.h"
34#include "llvm/Support/CommandLine.h"
35using namespace llvm;
36
37static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
40
41PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
43
44 setPow2DivIsCheap();
45
46 // Use _setjmp/_longjmp instead of setjmp/longjmp.
47 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
49
50 // Set up the register classes.
51 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
54
55 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sands082524c2008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000058
Chris Lattner3bc08502008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen472d15d2007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen3d8578b2007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +000079
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
89 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101
Dan Gohman2f7b1982007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000111
Dan Gohman819574c2008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113
114 // If we're enabling GP optimizations, use hardware square root
115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
130
131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
139
140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
143
144 // PowerPC wants to optimize integer setcc a bit
145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
146
147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
151
152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
154
155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
163
164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
166
167 // Support label based line numbers.
168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray61864762007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands38947cd2007-07-27 12:58:54 +0000190
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
200 // Use the default implementation.
201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
207
208 // We want to custom lower some of our intrinsics.
209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
210
211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
212 // They also have instructions for converting between i64 and fp.
213 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
214 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
215 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
216 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
217 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
218
219 // FIXME: disable this lowered code. This generates 64-bit register values,
220 // and we don't model the fact that the top part is clobbered by calls. We
221 // need to flag these together so that the value isn't live across a call.
222 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
223
224 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
226 } else {
227 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
228 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
229 }
230
231 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000232 // 64-bit PowerPC implementations can support i64 types directly
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
234 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
235 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000236 // 64-bit PowerPC wants to expand i128 shifts itself.
237 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
238 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
239 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000241 // 32-bit PowerPC wants to expand i64 shifts itself.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
243 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
244 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
245 }
246
247 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
248 // First set operation action for all vector types to expand. Then we
249 // will selectively turn on ones that can be effectively codegen'd.
250 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
251 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
252 // add/sub are legal for all supported vector VT's.
253 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
254 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
255
256 // We promote all shuffles to v16i8.
257 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
258 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
259
260 // We promote all non-typed operations to v4i32.
261 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
271 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
272 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
273
274 // No other operations are legal.
275 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
278 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
280 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Chengc5912e32007-07-30 07:51:22 +0000281 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +0000285 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman4e22ac42007-10-12 14:08:57 +0000290 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
292 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
293 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 }
295
296 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
297 // with merges, splats, etc.
298 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
299
300 setOperationAction(ISD::AND , MVT::v4i32, Legal);
301 setOperationAction(ISD::OR , MVT::v4i32, Legal);
302 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
303 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
304 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
305 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
306
307 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
308 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
309 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
310 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
311
312 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
313 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
314 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
315 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
316
317 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
319
320 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
322 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
324 }
325
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 setShiftAmountType(MVT::i32);
327 setSetCCResultContents(ZeroOrOneSetCCResult);
328
329 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
330 setStackPointerRegisterToSaveRestore(PPC::X1);
331 setExceptionPointerRegister(PPC::X3);
332 setExceptionSelectorRegister(PPC::X4);
333 } else {
334 setStackPointerRegisterToSaveRestore(PPC::R1);
335 setExceptionPointerRegister(PPC::R3);
336 setExceptionSelectorRegister(PPC::R4);
337 }
338
339 // We have target-specific dag combine patterns for the following nodes:
340 setTargetDAGCombine(ISD::SINT_TO_FP);
341 setTargetDAGCombine(ISD::STORE);
342 setTargetDAGCombine(ISD::BR_CC);
343 setTargetDAGCombine(ISD::BSWAP);
344
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000345 // Darwin long double math library functions have $LDBL128 appended.
346 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000348 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
349 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000350 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
351 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000352 }
353
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 computeRegisterProperties();
355}
356
Dale Johannesen88945f82008-02-28 22:31:51 +0000357/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
358/// function arguments in the caller parameter area.
359unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
360 TargetMachine &TM = getTargetMachine();
361 // Darwin passes everything on 4 byte boundary.
362 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
363 return 4;
364 // FIXME Elf TBD
365 return 4;
366}
367
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
369 switch (Opcode) {
370 default: return 0;
371 case PPCISD::FSEL: return "PPCISD::FSEL";
372 case PPCISD::FCFID: return "PPCISD::FCFID";
373 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
374 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
375 case PPCISD::STFIWX: return "PPCISD::STFIWX";
376 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
377 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
378 case PPCISD::VPERM: return "PPCISD::VPERM";
379 case PPCISD::Hi: return "PPCISD::Hi";
380 case PPCISD::Lo: return "PPCISD::Lo";
381 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
382 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
383 case PPCISD::SRL: return "PPCISD::SRL";
384 case PPCISD::SRA: return "PPCISD::SRA";
385 case PPCISD::SHL: return "PPCISD::SHL";
386 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
387 case PPCISD::STD_32: return "PPCISD::STD_32";
388 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
389 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
390 case PPCISD::MTCTR: return "PPCISD::MTCTR";
391 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
392 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
393 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
394 case PPCISD::MFCR: return "PPCISD::MFCR";
395 case PPCISD::VCMP: return "PPCISD::VCMP";
396 case PPCISD::VCMPo: return "PPCISD::VCMPo";
397 case PPCISD::LBRX: return "PPCISD::LBRX";
398 case PPCISD::STBRX: return "PPCISD::STBRX";
399 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnere2a6e9f2008-01-18 18:51:16 +0000400 case PPCISD::MFFS: return "PPCISD::MFFS";
401 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
402 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
403 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
404 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405 }
406}
407
Scott Michel502151f2008-03-10 15:42:14 +0000408
409MVT::ValueType
410PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
411 return MVT::i32;
412}
413
414
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415//===----------------------------------------------------------------------===//
416// Node matching predicates, for use by the tblgen matching code.
417//===----------------------------------------------------------------------===//
418
419/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
420static bool isFloatingPointZero(SDOperand Op) {
421 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000422 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
424 // Maybe this has already been legalized into the constant pool?
425 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
426 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000427 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 }
429 return false;
430}
431
432/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
433/// true if Op is undef or if it matches the specified value.
434static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
435 return Op.getOpcode() == ISD::UNDEF ||
436 cast<ConstantSDNode>(Op)->getValue() == Val;
437}
438
439/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
440/// VPKUHUM instruction.
441bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
442 if (!isUnary) {
443 for (unsigned i = 0; i != 16; ++i)
444 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
445 return false;
446 } else {
447 for (unsigned i = 0; i != 8; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
449 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
450 return false;
451 }
452 return true;
453}
454
455/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
456/// VPKUWUM instruction.
457bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
458 if (!isUnary) {
459 for (unsigned i = 0; i != 16; i += 2)
460 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
461 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
462 return false;
463 } else {
464 for (unsigned i = 0; i != 8; i += 2)
465 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
466 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
467 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
468 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
469 return false;
470 }
471 return true;
472}
473
474/// isVMerge - Common function, used to match vmrg* shuffles.
475///
476static bool isVMerge(SDNode *N, unsigned UnitSize,
477 unsigned LHSStart, unsigned RHSStart) {
478 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
479 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
480 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
481 "Unsupported merge size!");
482
483 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
484 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
485 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
486 LHSStart+j+i*UnitSize) ||
487 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
488 RHSStart+j+i*UnitSize))
489 return false;
490 }
491 return true;
492}
493
494/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
495/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
496bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
497 if (!isUnary)
498 return isVMerge(N, UnitSize, 8, 24);
499 return isVMerge(N, UnitSize, 8, 8);
500}
501
502/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
503/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
504bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
505 if (!isUnary)
506 return isVMerge(N, UnitSize, 0, 16);
507 return isVMerge(N, UnitSize, 0, 0);
508}
509
510
511/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
512/// amount, otherwise return -1.
513int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
514 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
515 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
516 // Find the first non-undef value in the shuffle mask.
517 unsigned i;
518 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
519 /*search*/;
520
521 if (i == 16) return -1; // all undef.
522
523 // Otherwise, check to see if the rest of the elements are consequtively
524 // numbered from this value.
525 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
526 if (ShiftAmt < i) return -1;
527 ShiftAmt -= i;
528
529 if (!isUnary) {
530 // Check the rest of the elements to see if they are consequtive.
531 for (++i; i != 16; ++i)
532 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
533 return -1;
534 } else {
535 // Check the rest of the elements to see if they are consequtive.
536 for (++i; i != 16; ++i)
537 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
538 return -1;
539 }
540
541 return ShiftAmt;
542}
543
544/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
545/// specifies a splat of a single element that is suitable for input to
546/// VSPLTB/VSPLTH/VSPLTW.
547bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
548 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
549 N->getNumOperands() == 16 &&
550 (EltSize == 1 || EltSize == 2 || EltSize == 4));
551
552 // This is a splat operation if each element of the permute is the same, and
553 // if the value doesn't reference the second vector.
554 unsigned ElementBase = 0;
555 SDOperand Elt = N->getOperand(0);
556 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
557 ElementBase = EltV->getValue();
558 else
559 return false; // FIXME: Handle UNDEF elements too!
560
561 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
562 return false;
563
564 // Check that they are consequtive.
565 for (unsigned i = 1; i != EltSize; ++i) {
566 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
567 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
568 return false;
569 }
570
571 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
572 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
573 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
574 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
575 "Invalid VECTOR_SHUFFLE mask!");
576 for (unsigned j = 0; j != EltSize; ++j)
577 if (N->getOperand(i+j) != N->getOperand(j))
578 return false;
579 }
580
581 return true;
582}
583
Evan Chengc5912e32007-07-30 07:51:22 +0000584/// isAllNegativeZeroVector - Returns true if all elements of build_vector
585/// are -0.0.
586bool PPC::isAllNegativeZeroVector(SDNode *N) {
587 assert(N->getOpcode() == ISD::BUILD_VECTOR);
588 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
589 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000590 return CFP->getValueAPF().isNegZero();
Evan Chengc5912e32007-07-30 07:51:22 +0000591 return false;
592}
593
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
595/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
596unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
597 assert(isSplatShuffleMask(N, EltSize));
598 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
599}
600
601/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
602/// by using a vspltis[bhw] instruction of the specified element size, return
603/// the constant being splatted. The ByteSize field indicates the number of
604/// bytes of each element [124] -> [bhw].
605SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
606 SDOperand OpVal(0, 0);
607
608 // If ByteSize of the splat is bigger than the element size of the
609 // build_vector, then we have a case where we are checking for a splat where
610 // multiple elements of the buildvector are folded together into a single
611 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
612 unsigned EltSize = 16/N->getNumOperands();
613 if (EltSize < ByteSize) {
614 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
615 SDOperand UniquedVals[4];
616 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
617
618 // See if all of the elements in the buildvector agree across.
619 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
620 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
621 // If the element isn't a constant, bail fully out.
622 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
623
624
625 if (UniquedVals[i&(Multiple-1)].Val == 0)
626 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
627 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
628 return SDOperand(); // no match.
629 }
630
631 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
632 // either constant or undef values that are identical for each chunk. See
633 // if these chunks can form into a larger vspltis*.
634
635 // Check to see if all of the leading entries are either 0 or -1. If
636 // neither, then this won't fit into the immediate field.
637 bool LeadingZero = true;
638 bool LeadingOnes = true;
639 for (unsigned i = 0; i != Multiple-1; ++i) {
640 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
641
642 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
643 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
644 }
645 // Finally, check the least significant entry.
646 if (LeadingZero) {
647 if (UniquedVals[Multiple-1].Val == 0)
648 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
649 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
650 if (Val < 16)
651 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
652 }
653 if (LeadingOnes) {
654 if (UniquedVals[Multiple-1].Val == 0)
655 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
656 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
657 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
658 return DAG.getTargetConstant(Val, MVT::i32);
659 }
660
661 return SDOperand();
662 }
663
664 // Check to see if this buildvec has a single non-undef value in its elements.
665 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
666 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
667 if (OpVal.Val == 0)
668 OpVal = N->getOperand(i);
669 else if (OpVal != N->getOperand(i))
670 return SDOperand();
671 }
672
673 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
674
675 unsigned ValSizeInBytes = 0;
676 uint64_t Value = 0;
677 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
678 Value = CN->getValue();
679 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
680 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
681 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000682 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 ValSizeInBytes = 4;
684 }
685
686 // If the splat value is larger than the element value, then we can never do
687 // this splat. The only case that we could fit the replicated bits into our
688 // immediate field for would be zero, and we prefer to use vxor for it.
689 if (ValSizeInBytes < ByteSize) return SDOperand();
690
691 // If the element value is larger than the splat value, cut it in half and
692 // check to see if the two halves are equal. Continue doing this until we
693 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
694 while (ValSizeInBytes > ByteSize) {
695 ValSizeInBytes >>= 1;
696
697 // If the top half equals the bottom half, we're still ok.
698 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
699 (Value & ((1 << (8*ValSizeInBytes))-1)))
700 return SDOperand();
701 }
702
703 // Properly sign extend the value.
704 int ShAmt = (4-ByteSize)*8;
705 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
706
707 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
708 if (MaskVal == 0) return SDOperand();
709
710 // Finally, if this value fits in a 5 bit sext field, return it
711 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
712 return DAG.getTargetConstant(MaskVal, MVT::i32);
713 return SDOperand();
714}
715
716//===----------------------------------------------------------------------===//
717// Addressing Mode Selection
718//===----------------------------------------------------------------------===//
719
720/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
721/// or 64-bit immediate, and if the value can be accurately represented as a
722/// sign extension from a 16-bit value. If so, this returns true and the
723/// immediate.
724static bool isIntS16Immediate(SDNode *N, short &Imm) {
725 if (N->getOpcode() != ISD::Constant)
726 return false;
727
728 Imm = (short)cast<ConstantSDNode>(N)->getValue();
729 if (N->getValueType(0) == MVT::i32)
730 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
731 else
732 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
733}
734static bool isIntS16Immediate(SDOperand Op, short &Imm) {
735 return isIntS16Immediate(Op.Val, Imm);
736}
737
738
739/// SelectAddressRegReg - Given the specified addressed, check to see if it
740/// can be represented as an indexed [r+r] operation. Returns false if it
741/// can be more efficiently represented with [r+imm].
742bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
743 SDOperand &Index,
744 SelectionDAG &DAG) {
745 short imm = 0;
746 if (N.getOpcode() == ISD::ADD) {
747 if (isIntS16Immediate(N.getOperand(1), imm))
748 return false; // r+i
749 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
750 return false; // r+i
751
752 Base = N.getOperand(0);
753 Index = N.getOperand(1);
754 return true;
755 } else if (N.getOpcode() == ISD::OR) {
756 if (isIntS16Immediate(N.getOperand(1), imm))
757 return false; // r+i can fold it if we can.
758
759 // If this is an or of disjoint bitfields, we can codegen this as an add
760 // (for better address arithmetic) if the LHS and RHS of the OR are provably
761 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000762 APInt LHSKnownZero, LHSKnownOne;
763 APInt RHSKnownZero, RHSKnownOne;
764 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000765 APInt::getAllOnesValue(N.getOperand(0)
766 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000767 LHSKnownZero, LHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
Dan Gohman63f4e462008-02-27 01:23:58 +0000769 if (LHSKnownZero.getBoolValue()) {
770 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000771 APInt::getAllOnesValue(N.getOperand(1)
772 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000773 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 // If all of the bits are known zero on the LHS or RHS, the add won't
775 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000776 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 }
781 }
782 }
783
784 return false;
785}
786
787/// Returns true if the address N can be represented by a base register plus
788/// a signed 16-bit displacement [r+imm], and if it is not better
789/// represented as reg+reg.
790bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
791 SDOperand &Base, SelectionDAG &DAG){
792 // If this can be more profitably realized as r+r, fail.
793 if (SelectAddressRegReg(N, Disp, Base, DAG))
794 return false;
795
796 if (N.getOpcode() == ISD::ADD) {
797 short imm = 0;
798 if (isIntS16Immediate(N.getOperand(1), imm)) {
799 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
800 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
801 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
802 } else {
803 Base = N.getOperand(0);
804 }
805 return true; // [r+i]
806 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
807 // Match LOAD (ADD (X, Lo(G))).
808 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
809 && "Cannot handle constant offsets yet!");
810 Disp = N.getOperand(1).getOperand(0); // The global address.
811 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
812 Disp.getOpcode() == ISD::TargetConstantPool ||
813 Disp.getOpcode() == ISD::TargetJumpTable);
814 Base = N.getOperand(0);
815 return true; // [&g+r]
816 }
817 } else if (N.getOpcode() == ISD::OR) {
818 short imm = 0;
819 if (isIntS16Immediate(N.getOperand(1), imm)) {
820 // If this is an or of disjoint bitfields, we can codegen this as an add
821 // (for better address arithmetic) if the LHS and RHS of the OR are
822 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000823 APInt LHSKnownZero, LHSKnownOne;
824 DAG.ComputeMaskedBits(N.getOperand(0),
825 APInt::getAllOnesValue(32),
826 LHSKnownZero, LHSKnownOne);
827 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 // If all of the bits are known zero on the LHS or RHS, the add won't
829 // carry.
830 Base = N.getOperand(0);
831 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
832 return true;
833 }
834 }
835 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
836 // Loading from a constant address.
837
838 // If this address fits entirely in a 16-bit sext immediate field, codegen
839 // this as "d, 0"
840 short Imm;
841 if (isIntS16Immediate(CN, Imm)) {
842 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
843 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
844 return true;
845 }
846
847 // Handle 32-bit sext immediates with LIS + addr mode.
848 if (CN->getValueType(0) == MVT::i32 ||
849 (int64_t)CN->getValue() == (int)CN->getValue()) {
850 int Addr = (int)CN->getValue();
851
852 // Otherwise, break this down into an LIS + disp.
853 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
854
855 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
856 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
857 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
858 return true;
859 }
860 }
861
862 Disp = DAG.getTargetConstant(0, getPointerTy());
863 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
864 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
865 else
866 Base = N;
867 return true; // [r+0]
868}
869
870/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
871/// represented as an indexed [r+r] operation.
872bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
873 SDOperand &Index,
874 SelectionDAG &DAG) {
875 // Check to see if we can easily represent this as an [r+r] address. This
876 // will fail if it thinks that the address is more profitably represented as
877 // reg+imm, e.g. where imm = 0.
878 if (SelectAddressRegReg(N, Base, Index, DAG))
879 return true;
880
881 // If the operand is an addition, always emit this as [r+r], since this is
882 // better (for code size, and execution, as the memop does the add for free)
883 // than emitting an explicit add.
884 if (N.getOpcode() == ISD::ADD) {
885 Base = N.getOperand(0);
886 Index = N.getOperand(1);
887 return true;
888 }
889
890 // Otherwise, do it the hard way, using R0 as the base register.
891 Base = DAG.getRegister(PPC::R0, N.getValueType());
892 Index = N;
893 return true;
894}
895
896/// SelectAddressRegImmShift - Returns true if the address N can be
897/// represented by a base register plus a signed 14-bit displacement
898/// [r+imm*4]. Suitable for use by STD and friends.
899bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
900 SDOperand &Base,
901 SelectionDAG &DAG) {
902 // If this can be more profitably realized as r+r, fail.
903 if (SelectAddressRegReg(N, Disp, Base, DAG))
904 return false;
905
906 if (N.getOpcode() == ISD::ADD) {
907 short imm = 0;
908 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
909 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
910 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
911 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
912 } else {
913 Base = N.getOperand(0);
914 }
915 return true; // [r+i]
916 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
917 // Match LOAD (ADD (X, Lo(G))).
918 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
919 && "Cannot handle constant offsets yet!");
920 Disp = N.getOperand(1).getOperand(0); // The global address.
921 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
922 Disp.getOpcode() == ISD::TargetConstantPool ||
923 Disp.getOpcode() == ISD::TargetJumpTable);
924 Base = N.getOperand(0);
925 return true; // [&g+r]
926 }
927 } else if (N.getOpcode() == ISD::OR) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
930 // If this is an or of disjoint bitfields, we can codegen this as an add
931 // (for better address arithmetic) if the LHS and RHS of the OR are
932 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000933 APInt LHSKnownZero, LHSKnownOne;
934 DAG.ComputeMaskedBits(N.getOperand(0),
935 APInt::getAllOnesValue(32),
936 LHSKnownZero, LHSKnownOne);
937 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 // If all of the bits are known zero on the LHS or RHS, the add won't
939 // carry.
940 Base = N.getOperand(0);
941 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
942 return true;
943 }
944 }
945 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
946 // Loading from a constant address. Verify low two bits are clear.
947 if ((CN->getValue() & 3) == 0) {
948 // If this address fits entirely in a 14-bit sext immediate field, codegen
949 // this as "d, 0"
950 short Imm;
951 if (isIntS16Immediate(CN, Imm)) {
952 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
953 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
954 return true;
955 }
956
957 // Fold the low-part of 32-bit absolute addresses into addr mode.
958 if (CN->getValueType(0) == MVT::i32 ||
959 (int64_t)CN->getValue() == (int)CN->getValue()) {
960 int Addr = (int)CN->getValue();
961
962 // Otherwise, break this down into an LIS + disp.
963 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
964
965 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
966 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
967 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
968 return true;
969 }
970 }
971 }
972
973 Disp = DAG.getTargetConstant(0, getPointerTy());
974 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
975 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
976 else
977 Base = N;
978 return true; // [r+0]
979}
980
981
982/// getPreIndexedAddressParts - returns true by value, base pointer and
983/// offset pointer and addressing mode by reference if the node's address
984/// can be legally represented as pre-indexed load / store address.
985bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
986 SDOperand &Offset,
987 ISD::MemIndexedMode &AM,
988 SelectionDAG &DAG) {
989 // Disabled by default for now.
990 if (!EnablePPCPreinc) return false;
991
992 SDOperand Ptr;
993 MVT::ValueType VT;
994 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
995 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +0000996 VT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
998 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
999 ST = ST;
1000 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001001 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 } else
1003 return false;
1004
1005 // PowerPC doesn't have preinc load/store instructions for vectors.
1006 if (MVT::isVector(VT))
1007 return false;
1008
1009 // TODO: Check reg+reg first.
1010
1011 // LDU/STU use reg+imm*4, others use reg+imm.
1012 if (VT != MVT::i64) {
1013 // reg + imm
1014 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1015 return false;
1016 } else {
1017 // reg + imm * 4.
1018 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1019 return false;
1020 }
1021
1022 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1023 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1024 // sext i32 to i64 when addr mode is r+i.
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001025 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 LD->getExtensionType() == ISD::SEXTLOAD &&
1027 isa<ConstantSDNode>(Offset))
1028 return false;
1029 }
1030
1031 AM = ISD::PRE_INC;
1032 return true;
1033}
1034
1035//===----------------------------------------------------------------------===//
1036// LowerOperation implementation
1037//===----------------------------------------------------------------------===//
1038
Dale Johannesen8be83a72008-03-04 23:17:14 +00001039SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1040 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 MVT::ValueType PtrVT = Op.getValueType();
1042 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1043 Constant *C = CP->getConstVal();
1044 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1045 SDOperand Zero = DAG.getConstant(0, PtrVT);
1046
1047 const TargetMachine &TM = DAG.getTarget();
1048
1049 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1050 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1051
1052 // If this is a non-darwin platform, we don't support non-static relo models
1053 // yet.
1054 if (TM.getRelocationModel() == Reloc::Static ||
1055 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1056 // Generate non-pic code that has direct accesses to the constant pool.
1057 // The address of the global is just (hi(&g)+lo(&g)).
1058 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1059 }
1060
1061 if (TM.getRelocationModel() == Reloc::PIC_) {
1062 // With PIC, the first instruction is actually "GR+hi(&G)".
1063 Hi = DAG.getNode(ISD::ADD, PtrVT,
1064 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1065 }
1066
1067 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1068 return Lo;
1069}
1070
Dale Johannesen8be83a72008-03-04 23:17:14 +00001071SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 MVT::ValueType PtrVT = Op.getValueType();
1073 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
1074 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1075 SDOperand Zero = DAG.getConstant(0, PtrVT);
1076
1077 const TargetMachine &TM = DAG.getTarget();
1078
1079 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1080 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1081
1082 // If this is a non-darwin platform, we don't support non-static relo models
1083 // yet.
1084 if (TM.getRelocationModel() == Reloc::Static ||
1085 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1086 // Generate non-pic code that has direct accesses to the constant pool.
1087 // The address of the global is just (hi(&g)+lo(&g)).
1088 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1089 }
1090
1091 if (TM.getRelocationModel() == Reloc::PIC_) {
1092 // With PIC, the first instruction is actually "GR+hi(&G)".
1093 Hi = DAG.getNode(ISD::ADD, PtrVT,
1094 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1095 }
1096
1097 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1098 return Lo;
1099}
1100
Dale Johannesen8be83a72008-03-04 23:17:14 +00001101SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1102 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 assert(0 && "TLS not implemented for PPC.");
1104}
1105
Dale Johannesen8be83a72008-03-04 23:17:14 +00001106SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1107 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 MVT::ValueType PtrVT = Op.getValueType();
1109 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1110 GlobalValue *GV = GSDN->getGlobal();
1111 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chenga5a257d2008-02-02 05:06:29 +00001112 // If it's a debug information descriptor, don't mess with it.
1113 if (DAG.isVerifiedDebugInfoDesc(Op))
1114 return GA;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 SDOperand Zero = DAG.getConstant(0, PtrVT);
1116
1117 const TargetMachine &TM = DAG.getTarget();
1118
1119 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1120 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1121
1122 // If this is a non-darwin platform, we don't support non-static relo models
1123 // yet.
1124 if (TM.getRelocationModel() == Reloc::Static ||
1125 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1126 // Generate non-pic code that has direct accesses to globals.
1127 // The address of the global is just (hi(&g)+lo(&g)).
1128 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1129 }
1130
1131 if (TM.getRelocationModel() == Reloc::PIC_) {
1132 // With PIC, the first instruction is actually "GR+hi(&G)".
1133 Hi = DAG.getNode(ISD::ADD, PtrVT,
1134 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1135 }
1136
1137 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1138
1139 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
1140 return Lo;
1141
1142 // If the global is weak or external, we have to go through the lazy
1143 // resolution stub.
1144 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
1145}
1146
Dale Johannesen8be83a72008-03-04 23:17:14 +00001147SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1149
1150 // If we're comparing for equality to zero, expose the fact that this is
1151 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1152 // fold the new nodes.
1153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1154 if (C->isNullValue() && CC == ISD::SETEQ) {
1155 MVT::ValueType VT = Op.getOperand(0).getValueType();
1156 SDOperand Zext = Op.getOperand(0);
1157 if (VT < MVT::i32) {
1158 VT = MVT::i32;
1159 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1160 }
1161 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1162 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1163 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1164 DAG.getConstant(Log2b, MVT::i32));
1165 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1166 }
1167 // Leave comparisons against 0 and -1 alone for now, since they're usually
1168 // optimized. FIXME: revisit this when we can custom lower all setcc
1169 // optimizations.
1170 if (C->isAllOnesValue() || C->isNullValue())
1171 return SDOperand();
1172 }
1173
1174 // If we have an integer seteq/setne, turn it into a compare against zero
1175 // by xor'ing the rhs with the lhs, which is faster than setting a
1176 // condition register, reading it back out, and masking the correct bit. The
1177 // normal approach here uses sub to do this instead of xor. Using xor exposes
1178 // the result to other bit-twiddling opportunities.
1179 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1180 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1181 MVT::ValueType VT = Op.getValueType();
1182 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
1183 Op.getOperand(1));
1184 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1185 }
1186 return SDOperand();
1187}
1188
Dale Johannesen8be83a72008-03-04 23:17:14 +00001189SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 int VarArgsFrameIndex,
1191 int VarArgsStackOffset,
1192 unsigned VarArgsNumGPR,
1193 unsigned VarArgsNumFPR,
1194 const PPCSubtarget &Subtarget) {
1195
1196 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1197}
1198
Dale Johannesen8be83a72008-03-04 23:17:14 +00001199SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 int VarArgsFrameIndex,
1201 int VarArgsStackOffset,
1202 unsigned VarArgsNumGPR,
1203 unsigned VarArgsNumFPR,
1204 const PPCSubtarget &Subtarget) {
1205
1206 if (Subtarget.isMachoABI()) {
1207 // vastart just stores the address of the VarArgsFrameIndex slot into the
1208 // memory location argument.
1209 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1210 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001211 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1212 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 }
1214
1215 // For ELF 32 ABI we follow the layout of the va_list struct.
1216 // We suppose the given va_list is already allocated.
1217 //
1218 // typedef struct {
1219 // char gpr; /* index into the array of 8 GPRs
1220 // * stored in the register save area
1221 // * gpr=0 corresponds to r3,
1222 // * gpr=1 to r4, etc.
1223 // */
1224 // char fpr; /* index into the array of 8 FPRs
1225 // * stored in the register save area
1226 // * fpr=0 corresponds to f1,
1227 // * fpr=1 to f2, etc.
1228 // */
1229 // char *overflow_arg_area;
1230 // /* location on stack that holds
1231 // * the next overflow argument
1232 // */
1233 // char *reg_save_area;
1234 // /* where r3:r10 and f1:f8 (if saved)
1235 // * are stored
1236 // */
1237 // } va_list[1];
1238
1239
1240 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1241 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1242
1243
1244 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1245
Dan Gohman12a9c082008-02-06 22:27:42 +00001246 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1248
Dan Gohman12a9c082008-02-06 22:27:42 +00001249 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1250 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1251
1252 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1253 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1254
1255 uint64_t FPROffset = 1;
1256 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257
Dan Gohman12a9c082008-02-06 22:27:42 +00001258 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259
1260 // Store first byte : number of int regs
1261 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman12a9c082008-02-06 22:27:42 +00001262 Op.getOperand(1), SV, 0);
1263 uint64_t nextOffset = FPROffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1265 ConstFPROffset);
1266
1267 // Store second byte : number of float regs
Dan Gohman12a9c082008-02-06 22:27:42 +00001268 SDOperand secondStore =
1269 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1270 nextOffset += StackOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1272
1273 // Store second word : arguments given on stack
Dan Gohman12a9c082008-02-06 22:27:42 +00001274 SDOperand thirdStore =
1275 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1276 nextOffset += FrameOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1278
1279 // Store third word : arguments given in registers
Dan Gohman12a9c082008-02-06 22:27:42 +00001280 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281
1282}
1283
1284#include "PPCGenCallingConv.inc"
1285
1286/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1287/// depending on which subtarget is selected.
1288static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1289 if (Subtarget.isMachoABI()) {
1290 static const unsigned FPR[] = {
1291 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1292 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1293 };
1294 return FPR;
1295 }
1296
1297
1298 static const unsigned FPR[] = {
1299 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1300 PPC::F8
1301 };
1302 return FPR;
1303}
1304
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001305SDOperand
1306PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1307 SelectionDAG &DAG,
1308 int &VarArgsFrameIndex,
1309 int &VarArgsStackOffset,
1310 unsigned &VarArgsNumGPR,
1311 unsigned &VarArgsNumFPR,
1312 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 // TODO: add description of PPC stack frame format, or at least some docs.
1314 //
1315 MachineFunction &MF = DAG.getMachineFunction();
1316 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001317 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 SmallVector<SDOperand, 8> ArgValues;
1319 SDOperand Root = Op.getOperand(0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001320 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321
1322 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1323 bool isPPC64 = PtrVT == MVT::i64;
1324 bool isMachoABI = Subtarget.isMachoABI();
1325 bool isELF32_ABI = Subtarget.isELF32_ABI();
1326 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1327
1328 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1329
1330 static const unsigned GPR_32[] = { // 32-bit registers.
1331 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1332 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1333 };
1334 static const unsigned GPR_64[] = { // 64-bit registers.
1335 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1336 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1337 };
1338
1339 static const unsigned *FPR = GetFPR(Subtarget);
1340
1341 static const unsigned VR[] = {
1342 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1343 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1344 };
1345
Owen Anderson1636de92007-09-07 04:06:50 +00001346 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00001348 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349
1350 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1351
1352 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1353
1354 // Add DAG nodes to load the arguments or copy them out of registers. On
1355 // entry to a function on PPC, the arguments start after the linkage area,
1356 // although the first ones are often in registers.
1357 //
1358 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
1359 // represented with two words (long long or double) must be copied to an
1360 // even GPR_idx value or to an even ArgOffset value.
1361
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001362 SmallVector<SDOperand, 8> MemOps;
1363
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1365 SDOperand ArgVal;
1366 bool needsLoad = false;
1367 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1368 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
1369 unsigned ArgSize = ObjSize;
Dale Johannesen322e3b72008-03-10 02:17:22 +00001370 ISD::ParamFlags::ParamFlagsTy Flags =
1371 cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1372 unsigned AlignFlag = ISD::ParamFlags::One
1373 << ISD::ParamFlags::OrigAlignmentOffs;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001374 unsigned isByVal = Flags & ISD::ParamFlags::ByVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 // See if next argument requires stack alignment in ELF
1376 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1377 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1378 (!(Flags & AlignFlag)));
1379
1380 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001381
1382 // FIXME alignment for ELF may not be right
1383 // FIXME the codegen can be much improved in some cases.
1384 // We do not have to keep everything in memory.
1385 if (isByVal) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001386 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
1387 ObjSize = (Flags & ISD::ParamFlags::ByValSize) >>
1388 ISD::ParamFlags::ByValSizeOffs;
1389 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001390 // Double word align in ELF
1391 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1392 // Objects of size 1 and 2 are right justified, everything else is
1393 // left justified. This means the memory address is adjusted forwards.
1394 if (ObjSize==1 || ObjSize==2) {
1395 CurArgOffset = CurArgOffset + (4 - ObjSize);
1396 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001397 // The value of the object is its address.
1398 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1399 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1400 ArgValues.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001401 if (ObjSize==1 || ObjSize==2) {
1402 if (GPR_idx != Num_GPR_Regs) {
1403 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1404 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1405 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1406 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1407 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1408 MemOps.push_back(Store);
1409 ++GPR_idx;
1410 if (isMachoABI) ArgOffset += PtrByteSize;
1411 } else {
1412 ArgOffset += PtrByteSize;
1413 }
1414 continue;
1415 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001416 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1417 // Store whatever pieces of the object are in registers
1418 // to memory. ArgVal will be address of the beginning of
1419 // the object.
1420 if (GPR_idx != Num_GPR_Regs) {
1421 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1422 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1423 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1424 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1425 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1426 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1427 MemOps.push_back(Store);
1428 ++GPR_idx;
1429 if (isMachoABI) ArgOffset += PtrByteSize;
1430 } else {
1431 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1432 break;
1433 }
1434 }
1435 continue;
1436 }
1437
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 switch (ObjectVT) {
1439 default: assert(0 && "Unhandled argument type!");
1440 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001441 if (!isPPC64) {
1442 // Double word align in ELF
1443 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1444
1445 if (GPR_idx != Num_GPR_Regs) {
1446 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1447 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1448 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1449 ++GPR_idx;
1450 } else {
1451 needsLoad = true;
1452 ArgSize = PtrByteSize;
1453 }
1454 // Stack align in ELF
1455 if (needsLoad && Expand && isELF32_ABI)
1456 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1457 // All int arguments reserve stack space in Macho ABI.
1458 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1459 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001461 // FALLTHROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 case MVT::i64: // PPC64
1463 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001464 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1465 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001467
1468 if (ObjectVT == MVT::i32) {
1469 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1470 // value to MVT::i64 and then truncate to the correct register size.
1471 if (Flags & ISD::ParamFlags::SExt)
1472 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1473 DAG.getValueType(ObjectVT));
1474 else if (Flags & ISD::ParamFlags::ZExt)
1475 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1476 DAG.getValueType(ObjectVT));
1477
1478 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1479 }
1480
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 ++GPR_idx;
1482 } else {
1483 needsLoad = true;
1484 }
1485 // All int arguments reserve stack space in Macho ABI.
1486 if (isMachoABI || needsLoad) ArgOffset += 8;
1487 break;
1488
1489 case MVT::f32:
1490 case MVT::f64:
1491 // Every 4 bytes of argument space consumes one of the GPRs available for
1492 // argument passing.
1493 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
1494 ++GPR_idx;
1495 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
1496 ++GPR_idx;
1497 }
1498 if (FPR_idx != Num_FPR_Regs) {
1499 unsigned VReg;
1500 if (ObjectVT == MVT::f32)
Chris Lattner1b989192007-12-31 04:13:23 +00001501 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 else
Chris Lattner1b989192007-12-31 04:13:23 +00001503 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1504 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
1506 ++FPR_idx;
1507 } else {
1508 needsLoad = true;
1509 }
1510
1511 // Stack align in ELF
1512 if (needsLoad && Expand && isELF32_ABI)
1513 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1514 // All FP arguments reserve stack space in Macho ABI.
1515 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
1516 break;
1517 case MVT::v4f32:
1518 case MVT::v4i32:
1519 case MVT::v8i16:
1520 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001521 // Note that vector arguments in registers don't reserve stack space,
1522 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 if (VR_idx != Num_VR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001524 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1525 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001527 if (isVarArg) {
1528 while ((ArgOffset % 16) != 0) {
1529 ArgOffset += PtrByteSize;
1530 if (GPR_idx != Num_GPR_Regs)
1531 GPR_idx++;
1532 }
1533 ArgOffset += 16;
1534 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1535 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 ++VR_idx;
1537 } else {
Dale Johannesen896870b2008-03-12 00:49:20 +00001538 // Stack offset is aligned.
1539 while (ArgOffset % 16 !=0) {
1540 ArgOffset += PtrByteSize;
1541 }
1542 ArgOffset += 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 needsLoad = true;
1544 }
1545 break;
1546 }
1547
1548 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00001549 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00001551 int FI = MFI->CreateFixedObject(ObjSize,
1552 CurArgOffset + (ArgSize - ObjSize));
1553 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1554 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 }
1556
1557 ArgValues.push_back(ArgVal);
1558 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001559
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 // If the function takes variable number of arguments, make a frame index for
1561 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 if (isVarArg) {
1563
1564 int depth;
1565 if (isELF32_ABI) {
1566 VarArgsNumGPR = GPR_idx;
1567 VarArgsNumFPR = FPR_idx;
1568
1569 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1570 // pointer.
1571 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1572 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1573 MVT::getSizeInBits(PtrVT)/8);
1574
1575 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1576 ArgOffset);
1577
1578 }
1579 else
1580 depth = ArgOffset;
1581
1582 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1583 depth);
1584 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1585
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1587 // stored to the VarArgsFrameIndex on the stack.
1588 if (isELF32_ABI) {
1589 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1590 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1591 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1592 MemOps.push_back(Store);
1593 // Increment the address by four for the next argument to store
1594 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1595 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1596 }
1597 }
1598
1599 // If this function is vararg, store any remaining integer argument regs
1600 // to their spots on the stack so that they may be loaded by deferencing the
1601 // result of va_next.
1602 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
1603 unsigned VReg;
1604 if (isPPC64)
Chris Lattner1b989192007-12-31 04:13:23 +00001605 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 else
Chris Lattner1b989192007-12-31 04:13:23 +00001607 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608
Chris Lattner1b989192007-12-31 04:13:23 +00001609 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1611 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1612 MemOps.push_back(Store);
1613 // Increment the address by four for the next argument to store
1614 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1615 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1616 }
1617
1618 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1619 // on the stack.
1620 if (isELF32_ABI) {
1621 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1622 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1623 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1624 MemOps.push_back(Store);
1625 // Increment the address by eight for the next argument to store
1626 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1627 PtrVT);
1628 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1629 }
1630
1631 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1632 unsigned VReg;
Chris Lattner1b989192007-12-31 04:13:23 +00001633 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634
Chris Lattner1b989192007-12-31 04:13:23 +00001635 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1637 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1638 MemOps.push_back(Store);
1639 // Increment the address by eight for the next argument to store
1640 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1641 PtrVT);
1642 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1643 }
1644 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645 }
1646
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001647 if (!MemOps.empty())
1648 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1649
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 ArgValues.push_back(Root);
1651
1652 // Return the new list of results.
1653 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1654 Op.Val->value_end());
1655 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
1656}
1657
1658/// isCallCompatibleAddress - Return the immediate to use if the specified
1659/// 32-bit value is representable in the immediate field of a BxA instruction.
1660static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1661 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1662 if (!C) return 0;
1663
1664 int Addr = C->getValue();
1665 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1666 (Addr << 6 >> 6) != Addr)
1667 return 0; // Top 6 bits have to be sext of immediate.
1668
Evan Cheng282c6462007-10-22 19:46:19 +00001669 return DAG.getConstant((int)C->getValue() >> 2,
1670 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671}
1672
Dale Johannesen8be83a72008-03-04 23:17:14 +00001673/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1674/// by "Src" to address "Dst" of size "Size". Alignment information is
1675/// specified by the specific parameter attribute. The copy will be passed as
1676/// a byval function parameter.
1677/// Sometimes what we are copying is the end of a larger object, the part that
1678/// does not fit in registers.
1679static SDOperand
1680CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Dale Johannesen322e3b72008-03-10 02:17:22 +00001681 ISD::ParamFlags::ParamFlagsTy Flags,
1682 SelectionDAG &DAG, unsigned Size) {
1683 unsigned Align = ISD::ParamFlags::One <<
Dale Johannesen8be83a72008-03-04 23:17:14 +00001684 ((Flags & ISD::ParamFlags::ByValAlign) >> ISD::ParamFlags::ByValAlignOffs);
1685 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1686 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00001687 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i32);
Dale Johannesen8be83a72008-03-04 23:17:14 +00001688 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
1689}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690
Dale Johannesen8be83a72008-03-04 23:17:14 +00001691SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
1692 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 SDOperand Chain = Op.getOperand(0);
1694 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1695 SDOperand Callee = Op.getOperand(4);
1696 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1697
1698 bool isMachoABI = Subtarget.isMachoABI();
1699 bool isELF32_ABI = Subtarget.isELF32_ABI();
1700
1701 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1702 bool isPPC64 = PtrVT == MVT::i64;
1703 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1704
1705 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1706 // SelectExpr to use to put the arguments in the appropriate registers.
1707 std::vector<SDOperand> args_to_use;
1708
1709 // Count how many bytes are to be pushed on the stack, including the linkage
1710 // area, and parameter passing area. We start with 24/48 bytes, which is
1711 // prereserved space for [SP][CR][LR][3 x unused].
1712 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 // Add up all the space actually used.
1715 for (unsigned i = 0; i != NumOps; ++i) {
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001716 SDOperand Arg = Op.getOperand(5+2*i);
1717 MVT::ValueType ArgVT = Arg.getValueType();
1718 // Non-varargs Altivec parameters do not have corresponding stack space.
1719 if (!isVarArg &&
1720 (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1721 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8))
1722 continue;
Dale Johannesen322e3b72008-03-10 02:17:22 +00001723 ISD::ParamFlags::ParamFlagsTy Flags =
1724 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Dale Johannesen8be83a72008-03-04 23:17:14 +00001726 if (Flags & ISD::ParamFlags::ByVal)
1727 ArgSize = (Flags & ISD::ParamFlags::ByValSize) >>
1728 ISD::ParamFlags::ByValSizeOffs;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001729 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001730 // Varargs Altivec parameters are padded to a 16 byte boundary.
1731 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1732 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8)
1733 NumBytes = ((NumBytes+15)/16)*16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734 NumBytes += ArgSize;
1735 }
1736
1737 // The prolog code of the callee may store up to 8 GPR argument registers to
1738 // the stack, allowing va_start to index over them in memory if its varargs.
1739 // Because we cannot tell if this is needed on the caller side, we have to
1740 // conservatively assume that it is needed. As such, make sure we have at
1741 // least enough stack space for the caller to store the 8 GPRs.
1742 NumBytes = std::max(NumBytes,
1743 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1744
1745 // Adjust the stack pointer for the new arguments...
1746 // These operations are automatically eliminated by the prolog/epilog pass
1747 Chain = DAG.getCALLSEQ_START(Chain,
1748 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen7a7aa102008-03-05 23:31:27 +00001749 SDOperand CallSeqStart = Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750
1751 // Set up a copy of the stack pointer for use loading and storing any
1752 // arguments that may not fit in the registers available for argument
1753 // passing.
1754 SDOperand StackPtr;
1755 if (isPPC64)
1756 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1757 else
1758 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
1759
1760 // Figure out which arguments are going to go in registers, and which in
1761 // memory. Also, if this is a vararg function, floating point operations
1762 // must be stored to our stack, and loaded into integer regs as well, if
1763 // any integer regs are available for argument passing.
1764 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1765 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1766
1767 static const unsigned GPR_32[] = { // 32-bit registers.
1768 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1769 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1770 };
1771 static const unsigned GPR_64[] = { // 64-bit registers.
1772 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1773 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1774 };
1775 static const unsigned *FPR = GetFPR(Subtarget);
1776
1777 static const unsigned VR[] = {
1778 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1779 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1780 };
Owen Anderson1636de92007-09-07 04:06:50 +00001781 const unsigned NumGPRs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00001783 const unsigned NumVRs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784
1785 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1786
1787 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1788 SmallVector<SDOperand, 8> MemOpChains;
1789 for (unsigned i = 0; i != NumOps; ++i) {
1790 bool inMem = false;
1791 SDOperand Arg = Op.getOperand(5+2*i);
Dale Johannesen322e3b72008-03-10 02:17:22 +00001792 ISD::ParamFlags::ParamFlagsTy Flags =
1793 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1794 unsigned AlignFlag = ISD::ParamFlags::One <<
1795 ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 // See if next argument requires stack alignment in ELF
1797 unsigned next = 5+2*(i+1)+1;
1798 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1799 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1800 (!(Flags & AlignFlag)));
1801
1802 // PtrOff will be used to store the current argument to the stack if a
1803 // register cannot be found for it.
1804 SDOperand PtrOff;
1805
1806 // Stack align in ELF 32
1807 if (isELF32_ABI && Expand)
1808 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1809 StackPtr.getValueType());
1810 else
1811 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1812
1813 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1814
1815 // On PPC64, promote integers to 64-bit values.
1816 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1817 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1819 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00001820
1821 // FIXME Elf untested, what are alignment rules?
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001822 // FIXME memcpy is used way more than necessary. Correctness first.
Dale Johannesen8be83a72008-03-04 23:17:14 +00001823 if (Flags & ISD::ParamFlags::ByVal) {
1824 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1825 ISD::ParamFlags::ByValSizeOffs;
1826 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001827 if (Size==1 || Size==2) {
1828 // Very small objects are passed right-justified.
1829 // Everything else is passed left-justified.
1830 MVT::ValueType VT = (Size==1) ? MVT::i8 : MVT::i16;
1831 if (GPR_idx != NumGPRs) {
1832 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
1833 NULL, 0, VT);
1834 MemOpChains.push_back(Load.getValue(1));
1835 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1836 if (isMachoABI)
1837 ArgOffset += PtrByteSize;
1838 } else {
1839 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
1840 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
1841 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
1842 CallSeqStart.Val->getOperand(0),
1843 Flags, DAG, Size);
1844 // This must go outside the CALLSEQ_START..END.
1845 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1846 CallSeqStart.Val->getOperand(1));
1847 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
1848 Chain = CallSeqStart = NewCallSeqStart;
1849 ArgOffset += PtrByteSize;
1850 }
1851 continue;
1852 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00001853 for (unsigned j=0; j<Size; j+=PtrByteSize) {
1854 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
1855 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
1856 if (GPR_idx != NumGPRs) {
1857 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00001858 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00001859 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1860 if (isMachoABI)
1861 ArgOffset += PtrByteSize;
1862 } else {
1863 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00001864 SDOperand MemcpyCall = CreateCopyOfByValArgument(AddArg, AddPtr,
1865 CallSeqStart.Val->getOperand(0),
1866 Flags, DAG, Size - j);
1867 // This must go outside the CALLSEQ_START..END.
1868 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1869 CallSeqStart.Val->getOperand(1));
1870 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001871 Chain = CallSeqStart = NewCallSeqStart;
Dale Johannesen8be83a72008-03-04 23:17:14 +00001872 ArgOffset += ((Size - j + 3)/4)*4;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001873 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00001874 }
1875 }
1876 continue;
1877 }
1878
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001879 switch (Arg.getValueType()) {
1880 default: assert(0 && "Unexpected ValueType for argument!");
1881 case MVT::i32:
1882 case MVT::i64:
1883 // Double word align in ELF
1884 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
1885 if (GPR_idx != NumGPRs) {
1886 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
1887 } else {
1888 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1889 inMem = true;
1890 }
1891 if (inMem || isMachoABI) {
1892 // Stack align in ELF
1893 if (isELF32_ABI && Expand)
1894 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1895
1896 ArgOffset += PtrByteSize;
1897 }
1898 break;
1899 case MVT::f32:
1900 case MVT::f64:
1901 if (isVarArg) {
1902 // Float varargs need to be promoted to double.
1903 if (Arg.getValueType() == MVT::f32)
1904 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1905 }
1906
1907 if (FPR_idx != NumFPRs) {
1908 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1909
1910 if (isVarArg) {
1911 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1912 MemOpChains.push_back(Store);
1913
1914 // Float varargs are always shadowed in available integer registers
1915 if (GPR_idx != NumGPRs) {
1916 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
1917 MemOpChains.push_back(Load.getValue(1));
1918 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1919 Load));
1920 }
1921 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
1922 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
1923 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
1924 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
1925 MemOpChains.push_back(Load.getValue(1));
1926 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1927 Load));
1928 }
1929 } else {
1930 // If we have any FPRs remaining, we may also have GPRs remaining.
1931 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1932 // GPRs.
1933 if (isMachoABI) {
1934 if (GPR_idx != NumGPRs)
1935 ++GPR_idx;
1936 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1937 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1938 ++GPR_idx;
1939 }
1940 }
1941 } else {
1942 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1943 inMem = true;
1944 }
1945 if (inMem || isMachoABI) {
1946 // Stack align in ELF
1947 if (isELF32_ABI && Expand)
1948 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1949 if (isPPC64)
1950 ArgOffset += 8;
1951 else
1952 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1953 }
1954 break;
1955 case MVT::v4f32:
1956 case MVT::v4i32:
1957 case MVT::v8i16:
1958 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001959 if (isVarArg) {
1960 // These go aligned on the stack, or in the corresponding R registers
1961 // when within range. The Darwin PPC ABI doc claims they also go in
1962 // V registers; in fact gcc does this only for arguments that are
1963 // prototyped, not for those that match the ... We do it for all
1964 // arguments, seems to work.
1965 while (ArgOffset % 16 !=0) {
1966 ArgOffset += PtrByteSize;
1967 if (GPR_idx != NumGPRs)
1968 GPR_idx++;
1969 }
1970 // We could elide this store in the case where the object fits
1971 // entirely in R registers. Maybe later.
1972 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
1973 DAG.getConstant(ArgOffset, PtrVT));
1974 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1975 MemOpChains.push_back(Store);
1976 if (VR_idx != NumVRs) {
1977 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
1978 MemOpChains.push_back(Load.getValue(1));
1979 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
1980 }
1981 ArgOffset += 16;
1982 for (unsigned i=0; i<16; i+=PtrByteSize) {
1983 if (GPR_idx == NumGPRs)
1984 break;
1985 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
1986 DAG.getConstant(i, PtrVT));
1987 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
1988 MemOpChains.push_back(Load.getValue(1));
1989 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1990 }
1991 break;
1992 }
1993 if (VR_idx == NumVRs) {
1994 // Out of V registers; these go aligned on the stack.
1995 while (ArgOffset % 16 !=0) {
1996 ArgOffset += PtrByteSize;
1997 }
1998 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
1999 DAG.getConstant(ArgOffset, PtrVT));
2000 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2001 MemOpChains.push_back(Store);
2002 ArgOffset += 16;
2003 } else {
2004 // Doesn't have memory or GPR space allocated
2005 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2006 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 break;
2008 }
2009 }
2010 if (!MemOpChains.empty())
2011 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2012 &MemOpChains[0], MemOpChains.size());
2013
2014 // Build a sequence of copy-to-reg nodes chained together with token chain
2015 // and flag operands which copy the outgoing args into the appropriate regs.
2016 SDOperand InFlag;
2017 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2018 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2019 InFlag);
2020 InFlag = Chain.getValue(1);
2021 }
2022
2023 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2024 if (isVarArg && isELF32_ABI) {
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +00002025 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2026 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027 InFlag = Chain.getValue(1);
2028 }
2029
2030 std::vector<MVT::ValueType> NodeTys;
2031 NodeTys.push_back(MVT::Other); // Returns a chain
2032 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2033
2034 SmallVector<SDOperand, 8> Ops;
2035 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
2036
2037 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2038 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2039 // node so that legalize doesn't hack it.
Nicolas Geoffray455a2e02007-12-21 12:22:29 +00002040 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2041 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2042 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2044 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2045 // If this is an absolute destination address, use the munged value.
2046 Callee = SDOperand(Dest, 0);
2047 else {
2048 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2049 // to do the call, we can't use PPCISD::CALL.
2050 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2051 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
2052 InFlag = Chain.getValue(1);
2053
Chris Lattner6eae8c62008-03-09 20:49:33 +00002054 // Copy the callee address into R12/X12 on darwin.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 if (isMachoABI) {
Chris Lattner6eae8c62008-03-09 20:49:33 +00002056 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2057 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002058 InFlag = Chain.getValue(1);
2059 }
2060
2061 NodeTys.clear();
2062 NodeTys.push_back(MVT::Other);
2063 NodeTys.push_back(MVT::Flag);
2064 Ops.push_back(Chain);
2065 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
2066 Callee.Val = 0;
2067 }
2068
2069 // If this is a direct call, pass the chain and the callee.
2070 if (Callee.Val) {
2071 Ops.push_back(Chain);
2072 Ops.push_back(Callee);
2073 }
2074
2075 // Add argument registers to the end of the list so that they are known live
2076 // into the call.
2077 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2078 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2079 RegsToPass[i].second.getValueType()));
2080
2081 if (InFlag.Val)
2082 Ops.push_back(InFlag);
2083 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
2084 InFlag = Chain.getValue(1);
2085
Bill Wendling22f8deb2007-11-13 00:44:25 +00002086 Chain = DAG.getCALLSEQ_END(Chain,
2087 DAG.getConstant(NumBytes, PtrVT),
2088 DAG.getConstant(0, PtrVT),
2089 InFlag);
2090 if (Op.Val->getValueType(0) != MVT::Other)
2091 InFlag = Chain.getValue(1);
2092
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 SDOperand ResultVals[3];
2094 unsigned NumResults = 0;
2095 NodeTys.clear();
2096
2097 // If the call has results, copy the values out of the ret val registers.
2098 switch (Op.Val->getValueType(0)) {
2099 default: assert(0 && "Unexpected ret value!");
2100 case MVT::Other: break;
2101 case MVT::i32:
2102 if (Op.Val->getValueType(1) == MVT::i32) {
2103 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
2104 ResultVals[0] = Chain.getValue(0);
2105 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
2106 Chain.getValue(2)).getValue(1);
2107 ResultVals[1] = Chain.getValue(0);
2108 NumResults = 2;
2109 NodeTys.push_back(MVT::i32);
2110 } else {
2111 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
2112 ResultVals[0] = Chain.getValue(0);
2113 NumResults = 1;
2114 }
2115 NodeTys.push_back(MVT::i32);
2116 break;
2117 case MVT::i64:
Dan Gohmanfe65bda2008-03-08 00:19:12 +00002118 if (Op.Val->getValueType(1) == MVT::i64) {
2119 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
2120 ResultVals[0] = Chain.getValue(0);
2121 Chain = DAG.getCopyFromReg(Chain, PPC::X4, MVT::i64,
2122 Chain.getValue(2)).getValue(1);
2123 ResultVals[1] = Chain.getValue(0);
2124 NumResults = 2;
2125 NodeTys.push_back(MVT::i64);
2126 } else {
2127 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
2128 ResultVals[0] = Chain.getValue(0);
2129 NumResults = 1;
2130 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 NodeTys.push_back(MVT::i64);
2132 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 case MVT::f64:
Dale Johannesenac77b272007-10-05 20:04:43 +00002134 if (Op.Val->getValueType(1) == MVT::f64) {
2135 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
2136 ResultVals[0] = Chain.getValue(0);
2137 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
2138 Chain.getValue(2)).getValue(1);
2139 ResultVals[1] = Chain.getValue(0);
2140 NumResults = 2;
2141 NodeTys.push_back(MVT::f64);
2142 NodeTys.push_back(MVT::f64);
2143 break;
2144 }
2145 // else fall through
2146 case MVT::f32:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
2148 InFlag).getValue(1);
2149 ResultVals[0] = Chain.getValue(0);
2150 NumResults = 1;
2151 NodeTys.push_back(Op.Val->getValueType(0));
2152 break;
2153 case MVT::v4f32:
2154 case MVT::v4i32:
2155 case MVT::v8i16:
2156 case MVT::v16i8:
2157 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
2158 InFlag).getValue(1);
2159 ResultVals[0] = Chain.getValue(0);
2160 NumResults = 1;
2161 NodeTys.push_back(Op.Val->getValueType(0));
2162 break;
2163 }
2164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 NodeTys.push_back(MVT::Other);
2166
2167 // If the function returns void, just return the chain.
2168 if (NumResults == 0)
2169 return Chain;
2170
2171 // Otherwise, merge everything together with a MERGE_VALUES node.
2172 ResultVals[NumResults++] = Chain;
2173 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
2174 ResultVals, NumResults);
2175 return Res.getValue(Op.ResNo);
2176}
2177
Dale Johannesen8be83a72008-03-04 23:17:14 +00002178SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2179 TargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 SmallVector<CCValAssign, 16> RVLocs;
2181 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
2182 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2183 CCState CCInfo(CC, isVarArg, TM, RVLocs);
2184 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2185
2186 // If this is the first return lowered for this function, add the regs to the
2187 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00002188 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00002190 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002191 }
2192
2193 SDOperand Chain = Op.getOperand(0);
2194 SDOperand Flag;
2195
2196 // Copy the result values into the output registers.
2197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2198 CCValAssign &VA = RVLocs[i];
2199 assert(VA.isRegLoc() && "Can only return in registers!");
2200 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2201 Flag = Chain.getValue(1);
2202 }
2203
2204 if (Flag.Val)
2205 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2206 else
2207 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
2208}
2209
Dale Johannesen8be83a72008-03-04 23:17:14 +00002210SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 const PPCSubtarget &Subtarget) {
2212 // When we pop the dynamic allocation we need to restore the SP link.
2213
2214 // Get the corect type for pointers.
2215 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2216
2217 // Construct the stack pointer operand.
2218 bool IsPPC64 = Subtarget.isPPC64();
2219 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2220 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2221
2222 // Get the operands for the STACKRESTORE.
2223 SDOperand Chain = Op.getOperand(0);
2224 SDOperand SaveSP = Op.getOperand(1);
2225
2226 // Load the old link SP.
2227 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2228
2229 // Restore the stack pointer.
2230 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2231
2232 // Store the old link SP.
2233 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2234}
2235
Dale Johannesen8be83a72008-03-04 23:17:14 +00002236SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2237 SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 const PPCSubtarget &Subtarget) {
2239 MachineFunction &MF = DAG.getMachineFunction();
2240 bool IsPPC64 = Subtarget.isPPC64();
2241 bool isMachoABI = Subtarget.isMachoABI();
2242
2243 // Get current frame pointer save index. The users of this index will be
2244 // primarily DYNALLOC instructions.
2245 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2246 int FPSI = FI->getFramePointerSaveIndex();
2247
2248 // If the frame pointer save index hasn't been defined yet.
2249 if (!FPSI) {
2250 // Find out what the fix offset of the frame pointer save area.
2251 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2252
2253 // Allocate the frame index for frame pointer save area.
2254 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
2255 // Save the result.
2256 FI->setFramePointerSaveIndex(FPSI);
2257 }
2258
2259 // Get the inputs.
2260 SDOperand Chain = Op.getOperand(0);
2261 SDOperand Size = Op.getOperand(1);
2262
2263 // Get the corect type for pointers.
2264 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2265 // Negate the size.
2266 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2267 DAG.getConstant(0, PtrVT), Size);
2268 // Construct a node for the frame pointer save index.
2269 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2270 // Build a DYNALLOC node.
2271 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2272 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2273 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2274}
2275
2276
2277/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2278/// possible.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002279SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280 // Not FP? Not a fsel.
2281 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2282 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2283 return SDOperand();
2284
2285 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2286
2287 // Cannot handle SETEQ/SETNE.
2288 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2289
2290 MVT::ValueType ResVT = Op.getValueType();
2291 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2292 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2293 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2294
2295 // If the RHS of the comparison is a 0.0, we don't need to do the
2296 // subtraction at all.
2297 if (isFloatingPointZero(RHS))
2298 switch (CC) {
2299 default: break; // SETUO etc aren't handled by fsel.
2300 case ISD::SETULT:
2301 case ISD::SETOLT:
2302 case ISD::SETLT:
2303 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2304 case ISD::SETUGE:
2305 case ISD::SETOGE:
2306 case ISD::SETGE:
2307 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2308 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2309 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2310 case ISD::SETUGT:
2311 case ISD::SETOGT:
2312 case ISD::SETGT:
2313 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2314 case ISD::SETULE:
2315 case ISD::SETOLE:
2316 case ISD::SETLE:
2317 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2318 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2319 return DAG.getNode(PPCISD::FSEL, ResVT,
2320 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2321 }
2322
Chris Lattnera216bee2007-10-15 20:14:52 +00002323 SDOperand Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 switch (CC) {
2325 default: break; // SETUO etc aren't handled by fsel.
2326 case ISD::SETULT:
2327 case ISD::SETOLT:
2328 case ISD::SETLT:
2329 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2330 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2331 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2332 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2333 case ISD::SETUGE:
2334 case ISD::SETOGE:
2335 case ISD::SETGE:
2336 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2337 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2338 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2339 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2340 case ISD::SETUGT:
2341 case ISD::SETOGT:
2342 case ISD::SETGT:
2343 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2344 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2345 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2346 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2347 case ISD::SETULE:
2348 case ISD::SETOLE:
2349 case ISD::SETLE:
2350 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2351 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2352 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2353 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2354 }
2355 return SDOperand();
2356}
2357
Chris Lattner28771092007-11-28 18:44:47 +00002358// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002359SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002360 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2361 SDOperand Src = Op.getOperand(0);
2362 if (Src.getValueType() == MVT::f32)
2363 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2364
2365 SDOperand Tmp;
2366 switch (Op.getValueType()) {
2367 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2368 case MVT::i32:
2369 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2370 break;
2371 case MVT::i64:
2372 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2373 break;
2374 }
2375
2376 // Convert the FP value to an int value through memory.
Chris Lattnera216bee2007-10-15 20:14:52 +00002377 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2378
2379 // Emit a store to the stack slot.
2380 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2381
2382 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2383 // add in a bias.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 if (Op.getValueType() == MVT::i32)
Chris Lattnera216bee2007-10-15 20:14:52 +00002385 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2386 DAG.getConstant(4, FIPtr.getValueType()));
2387 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388}
2389
Dale Johannesen8be83a72008-03-04 23:17:14 +00002390SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2391 SelectionDAG &DAG) {
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002392 assert(Op.getValueType() == MVT::ppcf128);
2393 SDNode *Node = Op.Val;
2394 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattnerc882caf2007-10-19 04:08:28 +00002395 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002396 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2397 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2398
2399 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2400 // of the long double, and puts FPSCR back the way it was. We do not
2401 // actually model FPSCR.
2402 std::vector<MVT::ValueType> NodeTys;
2403 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2404
2405 NodeTys.push_back(MVT::f64); // Return register
2406 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2407 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2408 MFFSreg = Result.getValue(0);
2409 InFlag = Result.getValue(1);
2410
2411 NodeTys.clear();
2412 NodeTys.push_back(MVT::Flag); // Returns a flag
2413 Ops[0] = DAG.getConstant(31, MVT::i32);
2414 Ops[1] = InFlag;
2415 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2416 InFlag = Result.getValue(0);
2417
2418 NodeTys.clear();
2419 NodeTys.push_back(MVT::Flag); // Returns a flag
2420 Ops[0] = DAG.getConstant(30, MVT::i32);
2421 Ops[1] = InFlag;
2422 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2423 InFlag = Result.getValue(0);
2424
2425 NodeTys.clear();
2426 NodeTys.push_back(MVT::f64); // result of add
2427 NodeTys.push_back(MVT::Flag); // Returns a flag
2428 Ops[0] = Lo;
2429 Ops[1] = Hi;
2430 Ops[2] = InFlag;
2431 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2432 FPreg = Result.getValue(0);
2433 InFlag = Result.getValue(1);
2434
2435 NodeTys.clear();
2436 NodeTys.push_back(MVT::f64);
2437 Ops[0] = DAG.getConstant(1, MVT::i32);
2438 Ops[1] = MFFSreg;
2439 Ops[2] = FPreg;
2440 Ops[3] = InFlag;
2441 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2442 FPreg = Result.getValue(0);
2443
2444 // We know the low half is about to be thrown away, so just use something
2445 // convenient.
2446 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2447}
2448
Dale Johannesen8be83a72008-03-04 23:17:14 +00002449SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman8b232ff2008-03-11 01:59:03 +00002450 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2451 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
2452 return SDOperand();
2453
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 if (Op.getOperand(0).getValueType() == MVT::i64) {
2455 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2456 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2457 if (Op.getValueType() == MVT::f32)
Chris Lattner5872a362008-01-17 07:00:52 +00002458 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 return FP;
2460 }
2461
2462 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2463 "Unhandled SINT_TO_FP type in custom expander!");
2464 // Since we only generate this in 64-bit mode, we can take advantage of
2465 // 64-bit registers. In particular, sign extend the input value into the
2466 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2467 // then lfd it and fcfid it.
2468 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2469 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
2470 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2471 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
2472
2473 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2474 Op.getOperand(0));
2475
2476 // STD the extended value into the stack slot.
Dan Gohmanfb020b62008-02-07 18:41:25 +00002477 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00002478 MemOperand::MOStore, FrameIdx, 8, 8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2480 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman12a9c082008-02-06 22:27:42 +00002481 DAG.getMemOperand(MO));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002482 // Load the value as a double.
2483 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
2484
2485 // FCFID it and return it.
2486 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2487 if (Op.getValueType() == MVT::f32)
Chris Lattner5872a362008-01-17 07:00:52 +00002488 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 return FP;
2490}
2491
Dale Johannesen8be83a72008-03-04 23:17:14 +00002492SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen436e3802008-01-18 19:55:37 +00002493 /*
2494 The rounding mode is in bits 30:31 of FPSR, and has the following
2495 settings:
2496 00 Round to nearest
2497 01 Round to 0
2498 10 Round to +inf
2499 11 Round to -inf
2500
2501 FLT_ROUNDS, on the other hand, expects the following:
2502 -1 Undefined
2503 0 Round to 0
2504 1 Round to nearest
2505 2 Round to +inf
2506 3 Round to -inf
2507
2508 To perform the conversion, we do:
2509 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2510 */
2511
2512 MachineFunction &MF = DAG.getMachineFunction();
2513 MVT::ValueType VT = Op.getValueType();
2514 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2515 std::vector<MVT::ValueType> NodeTys;
2516 SDOperand MFFSreg, InFlag;
2517
2518 // Save FP Control Word to register
2519 NodeTys.push_back(MVT::f64); // return register
2520 NodeTys.push_back(MVT::Flag); // unused in this context
2521 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2522
2523 // Save FP register to stack slot
2524 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2525 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2526 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2527 StackSlot, NULL, 0);
2528
2529 // Load FP Control Word from low 32 bits of stack slot.
2530 SDOperand Four = DAG.getConstant(4, PtrVT);
2531 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2532 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2533
2534 // Transform as necessary
2535 SDOperand CWD1 =
2536 DAG.getNode(ISD::AND, MVT::i32,
2537 CWD, DAG.getConstant(3, MVT::i32));
2538 SDOperand CWD2 =
2539 DAG.getNode(ISD::SRL, MVT::i32,
2540 DAG.getNode(ISD::AND, MVT::i32,
2541 DAG.getNode(ISD::XOR, MVT::i32,
2542 CWD, DAG.getConstant(3, MVT::i32)),
2543 DAG.getConstant(3, MVT::i32)),
2544 DAG.getConstant(1, MVT::i8));
2545
2546 SDOperand RetVal =
2547 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2548
2549 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2550 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2551}
2552
Dale Johannesen8be83a72008-03-04 23:17:14 +00002553SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman71619ec2008-03-07 20:36:53 +00002554 MVT::ValueType VT = Op.getValueType();
2555 unsigned BitWidth = MVT::getSizeInBits(VT);
2556 assert(Op.getNumOperands() == 3 &&
2557 VT == Op.getOperand(1).getValueType() &&
2558 "Unexpected SHL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559
2560 // Expand into a bunch of logical ops. Note that these ops
2561 // depend on the PPC behavior for oversized shift amounts.
2562 SDOperand Lo = Op.getOperand(0);
2563 SDOperand Hi = Op.getOperand(1);
2564 SDOperand Amt = Op.getOperand(2);
Dan Gohman71619ec2008-03-07 20:36:53 +00002565 MVT::ValueType AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566
Dan Gohman71619ec2008-03-07 20:36:53 +00002567 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2568 DAG.getConstant(BitWidth, AmtVT), Amt);
2569 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2570 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2571 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2572 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2573 DAG.getConstant(-BitWidth, AmtVT));
2574 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
2575 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2576 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman71619ec2008-03-07 20:36:53 +00002578 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579 OutOps, 2);
2580}
2581
Dale Johannesen8be83a72008-03-04 23:17:14 +00002582SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman71619ec2008-03-07 20:36:53 +00002583 MVT::ValueType VT = Op.getValueType();
2584 unsigned BitWidth = MVT::getSizeInBits(VT);
2585 assert(Op.getNumOperands() == 3 &&
2586 VT == Op.getOperand(1).getValueType() &&
2587 "Unexpected SRL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588
Dan Gohman71619ec2008-03-07 20:36:53 +00002589 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590 // depend on the PPC behavior for oversized shift amounts.
2591 SDOperand Lo = Op.getOperand(0);
2592 SDOperand Hi = Op.getOperand(1);
2593 SDOperand Amt = Op.getOperand(2);
Dan Gohman71619ec2008-03-07 20:36:53 +00002594 MVT::ValueType AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595
Dan Gohman71619ec2008-03-07 20:36:53 +00002596 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2597 DAG.getConstant(BitWidth, AmtVT), Amt);
2598 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2599 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2600 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2601 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2602 DAG.getConstant(-BitWidth, AmtVT));
2603 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
2604 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2605 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman71619ec2008-03-07 20:36:53 +00002607 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002608 OutOps, 2);
2609}
2610
Dale Johannesen8be83a72008-03-04 23:17:14 +00002611SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman71619ec2008-03-07 20:36:53 +00002612 MVT::ValueType VT = Op.getValueType();
2613 unsigned BitWidth = MVT::getSizeInBits(VT);
2614 assert(Op.getNumOperands() == 3 &&
2615 VT == Op.getOperand(1).getValueType() &&
2616 "Unexpected SRA!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617
Dan Gohman71619ec2008-03-07 20:36:53 +00002618 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 SDOperand Lo = Op.getOperand(0);
2620 SDOperand Hi = Op.getOperand(1);
2621 SDOperand Amt = Op.getOperand(2);
Dan Gohman71619ec2008-03-07 20:36:53 +00002622 MVT::ValueType AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623
Dan Gohman71619ec2008-03-07 20:36:53 +00002624 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2625 DAG.getConstant(BitWidth, AmtVT), Amt);
2626 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2627 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2628 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2629 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2630 DAG.getConstant(-BitWidth, AmtVT));
2631 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
2632 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
2633 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 Tmp4, Tmp6, ISD::SETLE);
2635 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman71619ec2008-03-07 20:36:53 +00002636 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637 OutOps, 2);
2638}
2639
2640//===----------------------------------------------------------------------===//
2641// Vector related lowering.
2642//
2643
2644// If this is a vector of constants or undefs, get the bits. A bit in
2645// UndefBits is set if the corresponding element of the vector is an
2646// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2647// zero. Return true if this is not an array of constants, false if it is.
2648//
2649static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2650 uint64_t UndefBits[2]) {
2651 // Start with zero'd results.
2652 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2653
2654 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2655 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2656 SDOperand OpVal = BV->getOperand(i);
2657
2658 unsigned PartNo = i >= e/2; // In the upper 128 bits?
2659 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
2660
2661 uint64_t EltBits = 0;
2662 if (OpVal.getOpcode() == ISD::UNDEF) {
2663 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2664 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2665 continue;
2666 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2667 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2668 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2669 assert(CN->getValueType(0) == MVT::f32 &&
2670 "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +00002671 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002672 } else {
2673 // Nonconstant element.
2674 return true;
2675 }
2676
2677 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2678 }
2679
2680 //printf("%llx %llx %llx %llx\n",
2681 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2682 return false;
2683}
2684
2685// If this is a splat (repetition) of a value across the whole vector, return
2686// the smallest size that splats it. For example, "0x01010101010101..." is a
2687// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2688// SplatSize = 1 byte.
2689static bool isConstantSplat(const uint64_t Bits128[2],
2690 const uint64_t Undef128[2],
2691 unsigned &SplatBits, unsigned &SplatUndef,
2692 unsigned &SplatSize) {
2693
2694 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2695 // the same as the lower 64-bits, ignoring undefs.
2696 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2697 return false; // Can't be a splat if two pieces don't match.
2698
2699 uint64_t Bits64 = Bits128[0] | Bits128[1];
2700 uint64_t Undef64 = Undef128[0] & Undef128[1];
2701
2702 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2703 // undefs.
2704 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2705 return false; // Can't be a splat if two pieces don't match.
2706
2707 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2708 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2709
2710 // If the top 16-bits are different than the lower 16-bits, ignoring
2711 // undefs, we have an i32 splat.
2712 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2713 SplatBits = Bits32;
2714 SplatUndef = Undef32;
2715 SplatSize = 4;
2716 return true;
2717 }
2718
2719 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2720 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2721
2722 // If the top 8-bits are different than the lower 8-bits, ignoring
2723 // undefs, we have an i16 splat.
2724 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2725 SplatBits = Bits16;
2726 SplatUndef = Undef16;
2727 SplatSize = 2;
2728 return true;
2729 }
2730
2731 // Otherwise, we have an 8-bit splat.
2732 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2733 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2734 SplatSize = 1;
2735 return true;
2736}
2737
2738/// BuildSplatI - Build a canonical splati of Val with an element size of
2739/// SplatSize. Cast the result to VT.
2740static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2741 SelectionDAG &DAG) {
2742 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
2743
2744 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2745 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2746 };
2747
2748 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2749
2750 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2751 if (Val == -1)
2752 SplatSize = 1;
2753
2754 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2755
2756 // Build a canonical splat for this value.
2757 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
2758 SmallVector<SDOperand, 8> Ops;
2759 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2760 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2761 &Ops[0], Ops.size());
2762 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
2763}
2764
2765/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
2766/// specified intrinsic ID.
2767static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2768 SelectionDAG &DAG,
2769 MVT::ValueType DestVT = MVT::Other) {
2770 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2771 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2772 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2773}
2774
2775/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2776/// specified intrinsic ID.
2777static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2778 SDOperand Op2, SelectionDAG &DAG,
2779 MVT::ValueType DestVT = MVT::Other) {
2780 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2781 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2782 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2783}
2784
2785
2786/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2787/// amount. The result has the specified value type.
2788static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2789 MVT::ValueType VT, SelectionDAG &DAG) {
2790 // Force LHS/RHS to be the right type.
2791 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2792 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2793
2794 SDOperand Ops[16];
2795 for (unsigned i = 0; i != 16; ++i)
2796 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
2797 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
2798 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
2799 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2800}
2801
2802// If this is a case we can't handle, return null and let the default
2803// expansion code take care of it. If we CAN select this case, and if it
2804// selects to a single instruction, return Op. Otherwise, if we can codegen
2805// this case more efficiently than a constant pool load, lower it to the
2806// sequence of ops that should be used.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002807SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
2808 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 // If this is a vector of constants or undefs, get the bits. A bit in
2810 // UndefBits is set if the corresponding element of the vector is an
2811 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2812 // zero.
2813 uint64_t VectorBits[2];
2814 uint64_t UndefBits[2];
2815 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2816 return SDOperand(); // Not a constant vector.
2817
2818 // If this is a splat (repetition) of a value across the whole vector, return
2819 // the smallest size that splats it. For example, "0x01010101010101..." is a
2820 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2821 // SplatSize = 1 byte.
2822 unsigned SplatBits, SplatUndef, SplatSize;
2823 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2824 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2825
2826 // First, handle single instruction cases.
2827
2828 // All zeros?
2829 if (SplatBits == 0) {
2830 // Canonicalize all zero vectors to be v4i32.
2831 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2832 SDOperand Z = DAG.getConstant(0, MVT::i32);
2833 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2834 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2835 }
2836 return Op;
2837 }
2838
2839 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2840 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
2841 if (SextVal >= -16 && SextVal <= 15)
2842 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
2843
2844
2845 // Two instruction sequences.
2846
2847 // If this value is in the range [-32,30] and is even, use:
2848 // tmp = VSPLTI[bhw], result = add tmp, tmp
2849 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2850 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2851 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2852 }
2853
2854 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2855 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2856 // for fneg/fabs.
2857 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2858 // Make -1 and vspltisw -1:
2859 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2860
2861 // Make the VSLW intrinsic, computing 0x8000_0000.
2862 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2863 OnesV, DAG);
2864
2865 // xor by OnesV to invert it.
2866 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2867 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2868 }
2869
2870 // Check to see if this is a wide variety of vsplti*, binop self cases.
2871 unsigned SplatBitSize = SplatSize*8;
2872 static const signed char SplatCsts[] = {
2873 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
2874 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
2875 };
2876
Owen Anderson1636de92007-09-07 04:06:50 +00002877 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2879 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2880 int i = SplatCsts[idx];
2881
2882 // Figure out what shift amount will be used by altivec if shifted by i in
2883 // this splat size.
2884 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2885
2886 // vsplti + shl self.
2887 if (SextVal == (i << (int)TypeShiftAmt)) {
2888 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
2889 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2890 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2891 Intrinsic::ppc_altivec_vslw
2892 };
2893 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2894 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2895 }
2896
2897 // vsplti + srl self.
2898 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2899 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
2900 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2901 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2902 Intrinsic::ppc_altivec_vsrw
2903 };
2904 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2905 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2906 }
2907
2908 // vsplti + sra self.
2909 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2910 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
2911 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2912 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2913 Intrinsic::ppc_altivec_vsraw
2914 };
2915 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2916 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2917 }
2918
2919 // vsplti + rol self.
2920 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2921 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
2922 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
2923 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2924 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2925 Intrinsic::ppc_altivec_vrlw
2926 };
2927 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2928 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2929 }
2930
2931 // t = vsplti c, result = vsldoi t, t, 1
2932 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2933 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2934 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2935 }
2936 // t = vsplti c, result = vsldoi t, t, 2
2937 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2938 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2939 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2940 }
2941 // t = vsplti c, result = vsldoi t, t, 3
2942 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2943 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2944 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2945 }
2946 }
2947
2948 // Three instruction sequences.
2949
2950 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2951 if (SextVal >= 0 && SextVal <= 31) {
2952 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2953 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen6fdf9312007-10-14 01:58:32 +00002954 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
2956 }
2957 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2958 if (SextVal >= -31 && SextVal <= 0) {
2959 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2960 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen6fdf9312007-10-14 01:58:32 +00002961 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
2963 }
2964 }
2965
2966 return SDOperand();
2967}
2968
2969/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2970/// the specified operations to build the shuffle.
2971static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2972 SDOperand RHS, SelectionDAG &DAG) {
2973 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2974 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2975 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2976
2977 enum {
2978 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2979 OP_VMRGHW,
2980 OP_VMRGLW,
2981 OP_VSPLTISW0,
2982 OP_VSPLTISW1,
2983 OP_VSPLTISW2,
2984 OP_VSPLTISW3,
2985 OP_VSLDOI4,
2986 OP_VSLDOI8,
2987 OP_VSLDOI12
2988 };
2989
2990 if (OpNum == OP_COPY) {
2991 if (LHSID == (1*9+2)*9+3) return LHS;
2992 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2993 return RHS;
2994 }
2995
2996 SDOperand OpLHS, OpRHS;
2997 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2998 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2999
3000 unsigned ShufIdxs[16];
3001 switch (OpNum) {
3002 default: assert(0 && "Unknown i32 permute!");
3003 case OP_VMRGHW:
3004 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3005 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3006 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3007 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3008 break;
3009 case OP_VMRGLW:
3010 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3011 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3012 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3013 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3014 break;
3015 case OP_VSPLTISW0:
3016 for (unsigned i = 0; i != 16; ++i)
3017 ShufIdxs[i] = (i&3)+0;
3018 break;
3019 case OP_VSPLTISW1:
3020 for (unsigned i = 0; i != 16; ++i)
3021 ShufIdxs[i] = (i&3)+4;
3022 break;
3023 case OP_VSPLTISW2:
3024 for (unsigned i = 0; i != 16; ++i)
3025 ShufIdxs[i] = (i&3)+8;
3026 break;
3027 case OP_VSPLTISW3:
3028 for (unsigned i = 0; i != 16; ++i)
3029 ShufIdxs[i] = (i&3)+12;
3030 break;
3031 case OP_VSLDOI4:
3032 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
3033 case OP_VSLDOI8:
3034 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
3035 case OP_VSLDOI12:
3036 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
3037 }
3038 SDOperand Ops[16];
3039 for (unsigned i = 0; i != 16; ++i)
3040 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
3041
3042 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
3043 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
3044}
3045
3046/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3047/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3048/// return the code it can be lowered into. Worst case, it can always be
3049/// lowered into a vperm.
Dale Johannesen8be83a72008-03-04 23:17:14 +00003050SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3051 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052 SDOperand V1 = Op.getOperand(0);
3053 SDOperand V2 = Op.getOperand(1);
3054 SDOperand PermMask = Op.getOperand(2);
3055
3056 // Cases that are handled by instructions that take permute immediates
3057 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3058 // selected by the instruction selector.
3059 if (V2.getOpcode() == ISD::UNDEF) {
3060 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3061 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3062 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3063 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3064 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3065 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3066 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3067 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3068 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3069 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3070 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3071 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3072 return Op;
3073 }
3074 }
3075
3076 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3077 // and produce a fixed permutation. If any of these match, do not lower to
3078 // VPERM.
3079 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3080 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3081 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3082 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3083 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3084 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3085 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3086 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3087 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3088 return Op;
3089
3090 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3091 // perfect shuffle table to emit an optimal matching sequence.
3092 unsigned PFIndexes[4];
3093 bool isFourElementShuffle = true;
3094 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3095 unsigned EltNo = 8; // Start out undef.
3096 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3097 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3098 continue; // Undef, ignore it.
3099
3100 unsigned ByteSource =
3101 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3102 if ((ByteSource & 3) != j) {
3103 isFourElementShuffle = false;
3104 break;
3105 }
3106
3107 if (EltNo == 8) {
3108 EltNo = ByteSource/4;
3109 } else if (EltNo != ByteSource/4) {
3110 isFourElementShuffle = false;
3111 break;
3112 }
3113 }
3114 PFIndexes[i] = EltNo;
3115 }
3116
3117 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3118 // perfect shuffle vector to determine if it is cost effective to do this as
3119 // discrete instructions, or whether we should use a vperm.
3120 if (isFourElementShuffle) {
3121 // Compute the index in the perfect shuffle table.
3122 unsigned PFTableIndex =
3123 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3124
3125 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3126 unsigned Cost = (PFEntry >> 30);
3127
3128 // Determining when to avoid vperm is tricky. Many things affect the cost
3129 // of vperm, particularly how many times the perm mask needs to be computed.
3130 // For example, if the perm mask can be hoisted out of a loop or is already
3131 // used (perhaps because there are multiple permutes with the same shuffle
3132 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3133 // the loop requires an extra register.
3134 //
3135 // As a compromise, we only emit discrete instructions if the shuffle can be
3136 // generated in 3 or fewer operations. When we have loop information
3137 // available, if this block is within a loop, we should avoid using vperm
3138 // for 3-operation perms and use a constant pool load instead.
3139 if (Cost < 3)
3140 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3141 }
3142
3143 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3144 // vector that will get spilled to the constant pool.
3145 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3146
3147 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3148 // that it is in input element units, not in bytes. Convert now.
3149 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
3150 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
3151
3152 SmallVector<SDOperand, 16> ResultMask;
3153 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
3154 unsigned SrcElt;
3155 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3156 SrcElt = 0;
3157 else
3158 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
3159
3160 for (unsigned j = 0; j != BytesPerElement; ++j)
3161 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3162 MVT::i8));
3163 }
3164
3165 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3166 &ResultMask[0], ResultMask.size());
3167 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3168}
3169
3170/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3171/// altivec comparison. If it is, return true and fill in Opc/isDot with
3172/// information about the intrinsic.
3173static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3174 bool &isDot) {
3175 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3176 CompareOpc = -1;
3177 isDot = false;
3178 switch (IntrinsicID) {
3179 default: return false;
3180 // Comparison predicates.
3181 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3182 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3183 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3184 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3185 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3186 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3187 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3188 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3189 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3190 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3191 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3192 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3193 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3194
3195 // Normal Comparisons.
3196 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3197 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3198 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3199 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3200 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3201 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3202 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3203 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3204 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3205 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3206 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3207 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3208 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3209 }
3210 return true;
3211}
3212
3213/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3214/// lower, do it, otherwise return null.
Dale Johannesen8be83a72008-03-04 23:17:14 +00003215SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3216 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003217 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3218 // opcode number of the comparison.
3219 int CompareOpc;
3220 bool isDot;
3221 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3222 return SDOperand(); // Don't custom lower most intrinsics.
3223
3224 // If this is a non-dot comparison, make the VCMP node and we are done.
3225 if (!isDot) {
3226 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3227 Op.getOperand(1), Op.getOperand(2),
3228 DAG.getConstant(CompareOpc, MVT::i32));
3229 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3230 }
3231
3232 // Create the PPCISD altivec 'dot' comparison node.
3233 SDOperand Ops[] = {
3234 Op.getOperand(2), // LHS
3235 Op.getOperand(3), // RHS
3236 DAG.getConstant(CompareOpc, MVT::i32)
3237 };
3238 std::vector<MVT::ValueType> VTs;
3239 VTs.push_back(Op.getOperand(2).getValueType());
3240 VTs.push_back(MVT::Flag);
3241 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
3242
3243 // Now that we have the comparison, emit a copy from the CR to a GPR.
3244 // This is flagged to the above dot comparison.
3245 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3246 DAG.getRegister(PPC::CR6, MVT::i32),
3247 CompNode.getValue(1));
3248
3249 // Unpack the result based on how the target uses it.
3250 unsigned BitNo; // Bit # of CR6.
3251 bool InvertBit; // Invert result?
3252 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3253 default: // Can't happen, don't crash on invalid number though.
3254 case 0: // Return the value of the EQ bit of CR6.
3255 BitNo = 0; InvertBit = false;
3256 break;
3257 case 1: // Return the inverted value of the EQ bit of CR6.
3258 BitNo = 0; InvertBit = true;
3259 break;
3260 case 2: // Return the value of the LT bit of CR6.
3261 BitNo = 2; InvertBit = false;
3262 break;
3263 case 3: // Return the inverted value of the LT bit of CR6.
3264 BitNo = 2; InvertBit = true;
3265 break;
3266 }
3267
3268 // Shift the bit into the low position.
3269 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3270 DAG.getConstant(8-(3-BitNo), MVT::i32));
3271 // Isolate the bit.
3272 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3273 DAG.getConstant(1, MVT::i32));
3274
3275 // If we are supposed to, toggle the bit.
3276 if (InvertBit)
3277 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3278 DAG.getConstant(1, MVT::i32));
3279 return Flags;
3280}
3281
Dale Johannesen8be83a72008-03-04 23:17:14 +00003282SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3283 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003284 // Create a stack slot that is 16-byte aligned.
3285 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3286 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
3287 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3288 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
3289
3290 // Store the input value into Value#0 of the stack slot.
3291 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
3292 Op.getOperand(0), FIdx, NULL, 0);
3293 // Load it out.
3294 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
3295}
3296
Dale Johannesen8be83a72008-03-04 23:17:14 +00003297SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003298 if (Op.getValueType() == MVT::v4i32) {
3299 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3300
3301 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3302 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3303
3304 SDOperand RHSSwap = // = vrlw RHS, 16
3305 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3306
3307 // Shrinkify inputs to v8i16.
3308 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3309 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3310 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3311
3312 // Low parts multiplied together, generating 32-bit results (we ignore the
3313 // top parts).
3314 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3315 LHS, RHS, DAG, MVT::v4i32);
3316
3317 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3318 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3319 // Shift the high parts up 16 bits.
3320 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3321 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3322 } else if (Op.getValueType() == MVT::v8i16) {
3323 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3324
3325 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
3326
3327 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3328 LHS, RHS, Zero, DAG);
3329 } else if (Op.getValueType() == MVT::v16i8) {
3330 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3331
3332 // Multiply the even 8-bit parts, producing 16-bit sums.
3333 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3334 LHS, RHS, DAG, MVT::v8i16);
3335 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3336
3337 // Multiply the odd 8-bit parts, producing 16-bit sums.
3338 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3339 LHS, RHS, DAG, MVT::v8i16);
3340 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3341
3342 // Merge the results together.
3343 SDOperand Ops[16];
3344 for (unsigned i = 0; i != 8; ++i) {
3345 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3346 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
3347 }
3348 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
3349 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
3350 } else {
3351 assert(0 && "Unknown mul to lower!");
3352 abort();
3353 }
3354}
3355
3356/// LowerOperation - Provide custom lowering hooks for some operations.
3357///
3358SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
3359 switch (Op.getOpcode()) {
3360 default: assert(0 && "Wasn't expecting to be able to lower this!");
3361 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3362 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3363 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
3364 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
3365 case ISD::SETCC: return LowerSETCC(Op, DAG);
3366 case ISD::VASTART:
3367 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3368 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3369
3370 case ISD::VAARG:
3371 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3372 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3373
3374 case ISD::FORMAL_ARGUMENTS:
3375 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3376 VarArgsStackOffset, VarArgsNumGPR,
3377 VarArgsNumFPR, PPCSubTarget);
3378
3379 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
3380 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
3381 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
3382 case ISD::DYNAMIC_STACKALLOC:
3383 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
3384
3385 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3386 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3387 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003388 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00003389 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003390
3391 // Lower 64-bit shifts.
3392 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3393 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3394 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
3395
3396 // Vector-related lowering.
3397 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3398 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3399 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3400 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3401 case ISD::MUL: return LowerMUL(Op, DAG);
3402
Chris Lattnerf8b93372007-12-08 06:59:59 +00003403 // Frame & Return address.
3404 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003405 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
3406 }
3407 return SDOperand();
3408}
3409
Chris Lattner28771092007-11-28 18:44:47 +00003410SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3411 switch (N->getOpcode()) {
3412 default: assert(0 && "Wasn't expecting to be able to lower this!");
3413 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3414 }
3415}
3416
3417
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003418//===----------------------------------------------------------------------===//
3419// Other Lowering Code
3420//===----------------------------------------------------------------------===//
3421
3422MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00003423PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3424 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3426 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3427 MI->getOpcode() == PPC::SELECT_CC_I8 ||
3428 MI->getOpcode() == PPC::SELECT_CC_F4 ||
3429 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3430 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
3431 "Unexpected instr type to insert");
3432
3433 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3434 // control-flow pattern. The incoming instruction knows the destination vreg
3435 // to set, the condition code register to branch on, the true/false values to
3436 // select between, and a branch opcode to use.
3437 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3438 ilist<MachineBasicBlock>::iterator It = BB;
3439 ++It;
3440
3441 // thisMBB:
3442 // ...
3443 // TrueVal = ...
3444 // cmpTY ccX, r1, r2
3445 // bCC copy1MBB
3446 // fallthrough --> copy0MBB
3447 MachineBasicBlock *thisMBB = BB;
3448 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3449 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
3450 unsigned SelectPred = MI->getOperand(4).getImm();
3451 BuildMI(BB, TII->get(PPC::BCC))
3452 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
3453 MachineFunction *F = BB->getParent();
3454 F->getBasicBlockList().insert(It, copy0MBB);
3455 F->getBasicBlockList().insert(It, sinkMBB);
3456 // Update machine-CFG edges by first adding all successors of the current
3457 // block to the new block which will contain the Phi node for the select.
3458 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3459 e = BB->succ_end(); i != e; ++i)
3460 sinkMBB->addSuccessor(*i);
3461 // Next, remove all successors of the current block, and add the true
3462 // and fallthrough blocks as its successors.
3463 while(!BB->succ_empty())
3464 BB->removeSuccessor(BB->succ_begin());
3465 BB->addSuccessor(copy0MBB);
3466 BB->addSuccessor(sinkMBB);
3467
3468 // copy0MBB:
3469 // %FalseValue = ...
3470 // # fallthrough to sinkMBB
3471 BB = copy0MBB;
3472
3473 // Update machine-CFG edges
3474 BB->addSuccessor(sinkMBB);
3475
3476 // sinkMBB:
3477 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3478 // ...
3479 BB = sinkMBB;
3480 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
3481 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3482 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3483
3484 delete MI; // The pseudo instruction is gone now.
3485 return BB;
3486}
3487
3488//===----------------------------------------------------------------------===//
3489// Target Optimization Hooks
3490//===----------------------------------------------------------------------===//
3491
3492SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3493 DAGCombinerInfo &DCI) const {
3494 TargetMachine &TM = getTargetMachine();
3495 SelectionDAG &DAG = DCI.DAG;
3496 switch (N->getOpcode()) {
3497 default: break;
3498 case PPCISD::SHL:
3499 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3500 if (C->getValue() == 0) // 0 << V -> 0.
3501 return N->getOperand(0);
3502 }
3503 break;
3504 case PPCISD::SRL:
3505 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3506 if (C->getValue() == 0) // 0 >>u V -> 0.
3507 return N->getOperand(0);
3508 }
3509 break;
3510 case PPCISD::SRA:
3511 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3512 if (C->getValue() == 0 || // 0 >>s V -> 0.
3513 C->isAllOnesValue()) // -1 >>s V -> -1.
3514 return N->getOperand(0);
3515 }
3516 break;
3517
3518 case ISD::SINT_TO_FP:
3519 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
3520 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3521 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3522 // We allow the src/dst to be either f32/f64, but the intermediate
3523 // type must be i64.
Dale Johannesencbc03512007-10-23 23:20:14 +00003524 if (N->getOperand(0).getValueType() == MVT::i64 &&
3525 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003526 SDOperand Val = N->getOperand(0).getOperand(0);
3527 if (Val.getValueType() == MVT::f32) {
3528 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3529 DCI.AddToWorklist(Val.Val);
3530 }
3531
3532 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
3533 DCI.AddToWorklist(Val.Val);
3534 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
3535 DCI.AddToWorklist(Val.Val);
3536 if (N->getValueType(0) == MVT::f32) {
Chris Lattner5872a362008-01-17 07:00:52 +00003537 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3538 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003539 DCI.AddToWorklist(Val.Val);
3540 }
3541 return Val;
3542 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3543 // If the intermediate type is i32, we can avoid the load/store here
3544 // too.
3545 }
3546 }
3547 }
3548 break;
3549 case ISD::STORE:
3550 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3551 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00003552 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003553 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesencbc03512007-10-23 23:20:14 +00003554 N->getOperand(1).getValueType() == MVT::i32 &&
3555 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003556 SDOperand Val = N->getOperand(1).getOperand(0);
3557 if (Val.getValueType() == MVT::f32) {
3558 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3559 DCI.AddToWorklist(Val.Val);
3560 }
3561 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3562 DCI.AddToWorklist(Val.Val);
3563
3564 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3565 N->getOperand(2), N->getOperand(3));
3566 DCI.AddToWorklist(Val.Val);
3567 return Val;
3568 }
3569
3570 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3571 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3572 N->getOperand(1).Val->hasOneUse() &&
3573 (N->getOperand(1).getValueType() == MVT::i32 ||
3574 N->getOperand(1).getValueType() == MVT::i16)) {
3575 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3576 // Do an any-extend to 32-bits if this is a half-word input.
3577 if (BSwapOp.getValueType() == MVT::i16)
3578 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3579
3580 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3581 N->getOperand(2), N->getOperand(3),
3582 DAG.getValueType(N->getOperand(1).getValueType()));
3583 }
3584 break;
3585 case ISD::BSWAP:
3586 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
3587 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
3588 N->getOperand(0).hasOneUse() &&
3589 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3590 SDOperand Load = N->getOperand(0);
3591 LoadSDNode *LD = cast<LoadSDNode>(Load);
3592 // Create the byte-swapping load.
3593 std::vector<MVT::ValueType> VTs;
3594 VTs.push_back(MVT::i32);
3595 VTs.push_back(MVT::Other);
Dan Gohman12a9c082008-02-06 22:27:42 +00003596 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003597 SDOperand Ops[] = {
3598 LD->getChain(), // Chain
3599 LD->getBasePtr(), // Ptr
Dan Gohman12a9c082008-02-06 22:27:42 +00003600 MO, // MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003601 DAG.getValueType(N->getValueType(0)) // VT
3602 };
3603 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
3604
3605 // If this is an i16 load, insert the truncate.
3606 SDOperand ResVal = BSLoad;
3607 if (N->getValueType(0) == MVT::i16)
3608 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3609
3610 // First, combine the bswap away. This makes the value produced by the
3611 // load dead.
3612 DCI.CombineTo(N, ResVal);
3613
3614 // Next, combine the load away, we give it a bogus result value but a real
3615 // chain result. The result value is dead because the bswap is dead.
3616 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3617
3618 // Return N so it doesn't get rechecked!
3619 return SDOperand(N, 0);
3620 }
3621
3622 break;
3623 case PPCISD::VCMP: {
3624 // If a VCMPo node already exists with exactly the same operands as this
3625 // node, use its result instead of this node (VCMPo computes both a CR6 and
3626 // a normal output).
3627 //
3628 if (!N->getOperand(0).hasOneUse() &&
3629 !N->getOperand(1).hasOneUse() &&
3630 !N->getOperand(2).hasOneUse()) {
3631
3632 // Scan all of the users of the LHS, looking for VCMPo's that match.
3633 SDNode *VCMPoNode = 0;
3634
3635 SDNode *LHSN = N->getOperand(0).Val;
3636 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3637 UI != E; ++UI)
3638 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3639 (*UI)->getOperand(1) == N->getOperand(1) &&
3640 (*UI)->getOperand(2) == N->getOperand(2) &&
3641 (*UI)->getOperand(0) == N->getOperand(0)) {
3642 VCMPoNode = *UI;
3643 break;
3644 }
3645
3646 // If there is no VCMPo node, or if the flag value has a single use, don't
3647 // transform this.
3648 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3649 break;
3650
3651 // Look at the (necessarily single) use of the flag value. If it has a
3652 // chain, this transformation is more complex. Note that multiple things
3653 // could use the value result, which we should ignore.
3654 SDNode *FlagUser = 0;
3655 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3656 FlagUser == 0; ++UI) {
3657 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3658 SDNode *User = *UI;
3659 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3660 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3661 FlagUser = User;
3662 break;
3663 }
3664 }
3665 }
3666
3667 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3668 // give up for right now.
3669 if (FlagUser->getOpcode() == PPCISD::MFCR)
3670 return SDOperand(VCMPoNode, 0);
3671 }
3672 break;
3673 }
3674 case ISD::BR_CC: {
3675 // If this is a branch on an altivec predicate comparison, lower this so
3676 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3677 // lowering is done pre-legalize, because the legalizer lowers the predicate
3678 // compare down to code that is difficult to reassemble.
3679 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3680 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3681 int CompareOpc;
3682 bool isDot;
3683
3684 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3685 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3686 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3687 assert(isDot && "Can't compare against a vector result!");
3688
3689 // If this is a comparison against something other than 0/1, then we know
3690 // that the condition is never/always true.
3691 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3692 if (Val != 0 && Val != 1) {
3693 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3694 return N->getOperand(0);
3695 // Always !=, turn it into an unconditional branch.
3696 return DAG.getNode(ISD::BR, MVT::Other,
3697 N->getOperand(0), N->getOperand(4));
3698 }
3699
3700 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3701
3702 // Create the PPCISD altivec 'dot' comparison node.
3703 std::vector<MVT::ValueType> VTs;
3704 SDOperand Ops[] = {
3705 LHS.getOperand(2), // LHS of compare
3706 LHS.getOperand(3), // RHS of compare
3707 DAG.getConstant(CompareOpc, MVT::i32)
3708 };
3709 VTs.push_back(LHS.getOperand(2).getValueType());
3710 VTs.push_back(MVT::Flag);
3711 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
3712
3713 // Unpack the result based on how the target uses it.
3714 PPC::Predicate CompOpc;
3715 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3716 default: // Can't happen, don't crash on invalid number though.
3717 case 0: // Branch on the value of the EQ bit of CR6.
3718 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
3719 break;
3720 case 1: // Branch on the inverted value of the EQ bit of CR6.
3721 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
3722 break;
3723 case 2: // Branch on the value of the LT bit of CR6.
3724 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
3725 break;
3726 case 3: // Branch on the inverted value of the LT bit of CR6.
3727 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
3728 break;
3729 }
3730
3731 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
3732 DAG.getConstant(CompOpc, MVT::i32),
3733 DAG.getRegister(PPC::CR6, MVT::i32),
3734 N->getOperand(4), CompNode.getValue(1));
3735 }
3736 break;
3737 }
3738 }
3739
3740 return SDOperand();
3741}
3742
3743//===----------------------------------------------------------------------===//
3744// Inline Assembly Support
3745//===----------------------------------------------------------------------===//
3746
3747void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003748 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00003749 APInt &KnownZero,
3750 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751 const SelectionDAG &DAG,
3752 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00003753 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003754 switch (Op.getOpcode()) {
3755 default: break;
3756 case PPCISD::LBRX: {
3757 // lhbrx is known to have the top bits cleared out.
3758 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3759 KnownZero = 0xFFFF0000;
3760 break;
3761 }
3762 case ISD::INTRINSIC_WO_CHAIN: {
3763 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3764 default: break;
3765 case Intrinsic::ppc_altivec_vcmpbfp_p:
3766 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3767 case Intrinsic::ppc_altivec_vcmpequb_p:
3768 case Intrinsic::ppc_altivec_vcmpequh_p:
3769 case Intrinsic::ppc_altivec_vcmpequw_p:
3770 case Intrinsic::ppc_altivec_vcmpgefp_p:
3771 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3772 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3773 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3774 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3775 case Intrinsic::ppc_altivec_vcmpgtub_p:
3776 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3777 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3778 KnownZero = ~1U; // All bits but the low one are known to be zero.
3779 break;
3780 }
3781 }
3782 }
3783}
3784
3785
3786/// getConstraintType - Given a constraint, return the type of
3787/// constraint it is for this target.
3788PPCTargetLowering::ConstraintType
3789PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3790 if (Constraint.size() == 1) {
3791 switch (Constraint[0]) {
3792 default: break;
3793 case 'b':
3794 case 'r':
3795 case 'f':
3796 case 'v':
3797 case 'y':
3798 return C_RegisterClass;
3799 }
3800 }
3801 return TargetLowering::getConstraintType(Constraint);
3802}
3803
3804std::pair<unsigned, const TargetRegisterClass*>
3805PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3806 MVT::ValueType VT) const {
3807 if (Constraint.size() == 1) {
3808 // GCC RS6000 Constraint Letters
3809 switch (Constraint[0]) {
3810 case 'b': // R1-R31
3811 case 'r': // R0-R31
3812 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3813 return std::make_pair(0U, PPC::G8RCRegisterClass);
3814 return std::make_pair(0U, PPC::GPRCRegisterClass);
3815 case 'f':
3816 if (VT == MVT::f32)
3817 return std::make_pair(0U, PPC::F4RCRegisterClass);
3818 else if (VT == MVT::f64)
3819 return std::make_pair(0U, PPC::F8RCRegisterClass);
3820 break;
3821 case 'v':
3822 return std::make_pair(0U, PPC::VRRCRegisterClass);
3823 case 'y': // crrc
3824 return std::make_pair(0U, PPC::CRRCRegisterClass);
3825 }
3826 }
3827
3828 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3829}
3830
3831
Chris Lattnera531abc2007-08-25 00:47:38 +00003832/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3833/// vector. If it is invalid, don't add anything to Ops.
3834void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3835 std::vector<SDOperand>&Ops,
3836 SelectionDAG &DAG) {
3837 SDOperand Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003838 switch (Letter) {
3839 default: break;
3840 case 'I':
3841 case 'J':
3842 case 'K':
3843 case 'L':
3844 case 'M':
3845 case 'N':
3846 case 'O':
3847 case 'P': {
3848 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00003849 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003850 unsigned Value = CST->getValue();
3851 switch (Letter) {
3852 default: assert(0 && "Unknown constraint letter!");
3853 case 'I': // "I" is a signed 16-bit constant.
3854 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00003855 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003856 break;
3857 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3858 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
3859 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00003860 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003861 break;
3862 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
3863 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00003864 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003865 break;
3866 case 'M': // "M" is a constant that is greater than 31.
3867 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00003868 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003869 break;
3870 case 'N': // "N" is a positive constant that is an exact power of two.
3871 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00003872 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003873 break;
3874 case 'O': // "O" is the constant zero.
3875 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00003876 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003877 break;
3878 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
3879 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00003880 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003881 break;
3882 }
3883 break;
3884 }
3885 }
3886
Chris Lattnera531abc2007-08-25 00:47:38 +00003887 if (Result.Val) {
3888 Ops.push_back(Result);
3889 return;
3890 }
3891
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003892 // Handle standard constraint letters.
Chris Lattnera531abc2007-08-25 00:47:38 +00003893 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003894}
3895
3896// isLegalAddressingMode - Return true if the addressing mode represented
3897// by AM is legal for this target, for a load/store of the specified type.
3898bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3899 const Type *Ty) const {
3900 // FIXME: PPC does not allow r+i addressing modes for vectors!
3901
3902 // PPC allows a sign-extended 16-bit immediate field.
3903 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3904 return false;
3905
3906 // No global is ever allowed as a base.
3907 if (AM.BaseGV)
3908 return false;
3909
3910 // PPC only support r+r,
3911 switch (AM.Scale) {
3912 case 0: // "r+i" or just "i", depending on HasBaseReg.
3913 break;
3914 case 1:
3915 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3916 return false;
3917 // Otherwise we have r+r or r+i.
3918 break;
3919 case 2:
3920 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3921 return false;
3922 // Allow 2*r as r+r.
3923 break;
3924 default:
3925 // No other scales are supported.
3926 return false;
3927 }
3928
3929 return true;
3930}
3931
3932/// isLegalAddressImmediate - Return true if the integer value can be used
3933/// as the offset of the target addressing mode for load / store of the
3934/// given type.
3935bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
3936 // PPC allows a sign-extended 16-bit immediate field.
3937 return (V > -(1 << 16) && V < (1 << 16)-1);
3938}
3939
3940bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3941 return false;
3942}
3943
Chris Lattnerf8b93372007-12-08 06:59:59 +00003944SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3945 // Depths > 0 not supported yet!
3946 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3947 return SDOperand();
3948
3949 MachineFunction &MF = DAG.getMachineFunction();
3950 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3951 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3952 if (RAIdx == 0) {
3953 bool isPPC64 = PPCSubTarget.isPPC64();
3954 int Offset =
3955 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3956
3957 // Set up a frame object for the return address.
3958 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3959
3960 // Remember it for next time.
3961 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3962
3963 // Make sure the function really does not optimize away the store of the RA
3964 // to the stack.
3965 FuncInfo->setLRStoreRequired();
3966 }
3967
3968 // Just load the return address off the stack.
3969 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3970 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3971}
3972
3973SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003974 // Depths > 0 not supported yet!
3975 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3976 return SDOperand();
3977
3978 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3979 bool isPPC64 = PtrVT == MVT::i64;
3980
3981 MachineFunction &MF = DAG.getMachineFunction();
3982 MachineFrameInfo *MFI = MF.getFrameInfo();
3983 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3984 && MFI->getStackSize();
3985
3986 if (isPPC64)
3987 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendling5e28ab12007-08-30 00:59:19 +00003988 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003989 else
3990 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3991 MVT::i32);
3992}