blob: e0e2ec8f12b33a67db2331b9d65b6394d6da5255 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000144 }
145 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000149 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000150}
151
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000152bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
153 VirtRegMap &vrm, unsigned reg) {
154 // We don't handle fancy stuff crossing basic block boundaries
155 if (li.ranges.size() != 1)
156 return true;
157 const LiveRange &range = li.ranges.front();
158 SlotIndex idx = range.start.getBaseIndex();
159 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000160
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000161 // Skip deleted instructions
162 MachineInstr *firstMI = getInstructionFromIndex(idx);
163 while (!firstMI && idx != end) {
164 idx = idx.getNextIndex();
165 firstMI = getInstructionFromIndex(idx);
166 }
167 if (!firstMI)
168 return false;
169
170 // Find last instruction in range
171 SlotIndex lastIdx = end.getPrevIndex();
172 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
173 while (!lastMI && lastIdx != idx) {
174 lastIdx = lastIdx.getPrevIndex();
175 lastMI = getInstructionFromIndex(lastIdx);
176 }
177 if (!lastMI)
178 return false;
179
180 // Range cannot cross basic block boundaries or terminators
181 MachineBasicBlock *MBB = firstMI->getParent();
182 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
183 return true;
184
185 MachineBasicBlock::const_iterator E = lastMI;
186 ++E;
187 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
188 const MachineInstr &MI = *I;
189
190 // Allow copies to and from li.reg
191 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
192 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
193 if (SrcReg == li.reg || DstReg == li.reg)
194 continue;
195
196 // Check for operands using reg
197 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
198 const MachineOperand& mop = MI.getOperand(i);
199 if (!mop.isReg())
200 continue;
201 unsigned PhysReg = mop.getReg();
202 if (PhysReg == 0 || PhysReg == li.reg)
203 continue;
204 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
205 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000206 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000207 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000208 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000209 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
210 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
212 }
213
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000214 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000215 return false;
216}
217
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000218/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
219/// it can check use as well.
220bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
221 unsigned Reg, bool CheckUse,
222 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
223 for (LiveInterval::Ranges::const_iterator
224 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000225 for (SlotIndex index = I->start.getBaseIndex(),
226 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
227 index != end;
228 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000229 MachineInstr *MI = getInstructionFromIndex(index);
230 if (!MI)
231 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000232
233 if (JoinedCopies.count(MI))
234 continue;
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 MachineOperand& MO = MI->getOperand(i);
237 if (!MO.isReg())
238 continue;
239 if (MO.isUse() && !CheckUse)
240 continue;
241 unsigned PhysReg = MO.getReg();
242 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
243 continue;
244 if (tri_->isSubRegister(Reg, PhysReg))
245 return true;
246 }
247 }
248 }
249
250 return false;
251}
252
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000253#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000254static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000255 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000256 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000257 else
David Greene8a342292010-01-04 22:49:02 +0000258 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000259}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000260#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000261
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000262void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000263 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000264 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000265 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000266 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000267 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000268 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000269 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000270 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 });
Evan Cheng419852c2008-04-03 16:39:43 +0000272
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000273 // Virtual registers may be defined multiple times (due to phi
274 // elimination and 2-addr elimination). Much of what we do only has to be
275 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000276 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000277 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 if (interval.empty()) {
279 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000280 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000281 // Earlyclobbers move back one, so that they overlap the live range
282 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000283 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000284 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000285 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000286 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000287 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000288 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000289 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000290 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000291 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000292 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000293 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000294 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000295
296 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000297
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298 // Loop over all of the blocks that the vreg is defined in. There are
299 // two cases we have to handle here. The most common case is a vreg
300 // whose lifetime is contained within a basic block. In this case there
301 // will be a single kill, in MBB, which comes after the definition.
302 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
303 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000304 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000306 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 else
Lang Hames233a60e2009-11-03 23:52:08 +0000308 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000309
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 // If the kill happens after the definition, we have an intra-block
311 // live range.
312 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000313 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000315 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000317 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000318 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 return;
320 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000321 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000322
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 // The other case we handle is when a virtual register lives to the end
324 // of the defining block, potentially live across some blocks, then is
325 // live into some number of blocks, but gets killed. Start by adding a
326 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000327 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000328 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329 interval.addRange(NewLR);
330
331 // Iterate over all of the blocks that the variable is completely
332 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
333 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000334 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
335 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames74ab5ee2009-12-22 00:11:50 +0000336 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
337 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000338 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000339 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 }
341
342 // Finally, this virtual register is live from the start of any killing
343 // block to the 'use' slot of the killing instruction.
344 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
345 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000346 SlotIndex killIdx =
347 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000348 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000350 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000351 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 }
353
354 } else {
355 // If this is the second time we see a virtual register definition, it
356 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000357 // the result of two address elimination, then the vreg is one of the
358 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000359 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 // If this is a two-address definition, then we have already processed
361 // the live range. The only problem is that we didn't realize there
362 // are actually two values in the live interval. Because of this we
363 // need to take the LiveRegion that defines this register and split it
364 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000365 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000366 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
367 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000368 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000369 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370
Lang Hames35f291d2009-09-12 03:34:03 +0000371 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000372 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000373 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000374
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000375 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000376 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000378
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000379 // Two-address vregs should always only be redefined once. This means
380 // that at this point, there should be exactly one value number in it.
381 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
382
Chris Lattner91725b72006-08-31 05:54:43 +0000383 // The new value number (#1) is defined by the instruction we claimed
384 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000385 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000386 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000387 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000388 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
389
Chris Lattner91725b72006-08-31 05:54:43 +0000390 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000391 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000392 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000393
394 // Add the new live interval which replaces the range for the input copy.
395 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000396 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000398 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000399
400 // If this redefinition is dead, we need to add a dummy unit live
401 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000402 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000403 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
404 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000405
Bill Wendling8e6179f2009-08-22 20:18:03 +0000406 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000407 dbgs() << " RESULT: ";
408 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000409 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 } else {
411 // Otherwise, this must be because of phi elimination. If this is the
412 // first redefinition of the vreg that we have seen, go back and change
413 // the live range in the PHI block to be a different value number.
414 if (interval.containsOneValue()) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000415
Evan Chengf3bb2e62007-09-05 21:46:51 +0000416 VNInfo *VNI = interval.getValNumInfo(0);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000417 // Phi elimination may have reused the register for multiple identical
418 // phi nodes. There will be a kill per phi. Remove the old ranges that
419 // we now know have an incorrect number.
420 for (unsigned ki=0, ke=vi.Kills.size(); ki != ke; ++ki) {
421 MachineInstr *Killer = vi.Kills[ki];
422 SlotIndex Start = getMBBStartIdx(Killer->getParent());
423 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
424 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000425 dbgs() << "\n\t\trenaming [" << Start << "," << End << "] in: ";
426 interval.print(dbgs(), tri_);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000427 });
428 interval.removeRange(Start, End);
429
430 // Replace the interval with one of a NEW value number. Note that
431 // this value number isn't actually defined by an instruction, weird
432 // huh? :)
433 LiveRange LR(Start, End,
434 interval.getNextValue(SlotIndex(Start, true),
435 0, false, VNInfoAllocator));
436 LR.valno->setIsPHIDef(true);
437 interval.addRange(LR);
438 LR.valno->addKill(End);
439 }
440
Lang Hames61945692009-12-09 05:39:12 +0000441 MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def);
Lang Hames233a60e2009-11-03 23:52:08 +0000442 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000443 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000444 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000445 dbgs() << " RESULT: ";
446 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000447 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000448 }
449
450 // In the case of PHI elimination, each variable definition is only
451 // live until the end of the block. We've already taken care of the
452 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000453 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000454 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000455 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000456
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000457 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000458 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000459 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000460 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000461 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000462 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000463 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000464 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000465 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000466
Lang Hames74ab5ee2009-12-22 00:11:50 +0000467 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000468 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000469 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000470 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000471 ValNo->setHasPHIKill(true);
David Greene8a342292010-01-04 22:49:02 +0000472 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 }
474 }
475
David Greene8a342292010-01-04 22:49:02 +0000476 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000477}
478
Chris Lattnerf35fef72004-07-23 21:24:19 +0000479void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000480 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000481 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000482 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000483 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000484 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 // A physical register cannot be live across basic block, so its
486 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000487 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000488 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000489 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000490 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000491
Lang Hames233a60e2009-11-03 23:52:08 +0000492 SlotIndex baseIndex = MIIdx;
493 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000494 // Earlyclobbers move back one.
495 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000496 start = MIIdx.getUseIndex();
497 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000498
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 // If it is not used after definition, it is considered dead at
500 // the instruction defining it. Hence its interval is:
501 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000502 // For earlyclobbers, the defSlot was pushed back one; the extra
503 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000504 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000505 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000506 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000507 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508 }
509
510 // If it is not dead on definition, it must be killed by a
511 // subsequent instruction. Hence its interval is:
512 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000513 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000514 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000515
516 if (getInstructionFromIndex(baseIndex) == 0)
517 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
518
Evan Cheng6130f662008-03-05 00:59:57 +0000519 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000520 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000521 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000522 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000523 } else {
524 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
525 if (DefIdx != -1) {
526 if (mi->isRegTiedToUseOperand(DefIdx)) {
527 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000528 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000529 } else {
530 // Another instruction redefines the register before it is ever read.
531 // Then the register is essentially dead at the instruction that defines
532 // it. Hence its interval is:
533 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000534 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000535 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000536 }
537 goto exit;
538 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000539 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000540
Lang Hames233a60e2009-11-03 23:52:08 +0000541 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000542 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000543
544 // The only case we should have a dead physreg here without a killing or
545 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000546 // and never used. Another possible case is the implicit use of the
547 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000548 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000549
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000550exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000551 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000552
Evan Cheng24a3cc42007-04-25 07:30:23 +0000553 // Already exists? Extend old live interval.
554 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000555 bool Extend = OldLR != interval.end();
556 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000557 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000558 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000559 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000560 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000561 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000562 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000563 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000564}
565
Chris Lattnerf35fef72004-07-23 21:24:19 +0000566void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
567 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000568 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000569 MachineOperand& MO,
570 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000571 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000572 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000573 getOrCreateInterval(MO.getReg()));
574 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000575 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000576 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000577 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000578 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000579 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000580 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000581 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000582 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000583 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000584 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000585 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000586 // If MI also modifies the sub-register explicitly, avoid processing it
587 // more than once. Do not pass in TRI here so it checks for exact match.
588 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000589 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000590 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000591 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000592}
593
Evan Chengb371f452007-02-19 21:49:54 +0000594void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000595 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000596 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000597 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000598 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000599 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000600 });
Evan Chengb371f452007-02-19 21:49:54 +0000601
602 // Look for kills, if it reaches a def before it's killed, then it shouldn't
603 // be considered a livein.
604 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000605 SlotIndex baseIndex = MIIdx;
606 SlotIndex start = baseIndex;
607 if (getInstructionFromIndex(baseIndex) == 0)
608 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
609
610 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000611 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000612
Evan Chengb371f452007-02-19 21:49:54 +0000613 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000614 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000615 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000616 end = baseIndex.getDefIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000617 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000618 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000619 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000620 // Another instruction redefines the register before it is ever read.
621 // Then the register is essentially dead at the instruction that defines
622 // it. Hence its interval is:
623 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000624 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000625 end = start.getStoreIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000626 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000627 break;
Evan Chengb371f452007-02-19 21:49:54 +0000628 }
629
Evan Chengb371f452007-02-19 21:49:54 +0000630 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000631 if (mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000632 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000633 }
Evan Chengb371f452007-02-19 21:49:54 +0000634 }
635
Evan Cheng75611fb2007-06-27 01:16:36 +0000636 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000637 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000638 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000639 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000640 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000641 } else {
David Greene8a342292010-01-04 22:49:02 +0000642 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000643 end = baseIndex;
644 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000645 }
646
Lang Hames10382fb2009-06-19 02:17:53 +0000647 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000648 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000649 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000650 vni->setIsPHIDef(true);
651 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000652
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000653 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000654 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000655 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000656}
657
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000658/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000659/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000660/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000661/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000662void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000663 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000664 << "********** Function: "
665 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000666
667 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000668 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
669 MBBI != E; ++MBBI) {
670 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000671 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000672 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene8a342292010-01-04 22:49:02 +0000673 DEBUG(dbgs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000674
Chris Lattner428b92e2006-09-15 03:57:23 +0000675 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000676
Dan Gohmancb406c22007-10-03 19:26:29 +0000677 // Create intervals for live-ins to this BB first.
678 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
679 LE = MBB->livein_end(); LI != LE; ++LI) {
680 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
681 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000682 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000683 if (!hasInterval(*AS))
684 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
685 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000686 }
687
Owen Anderson99500ae2008-09-15 22:00:38 +0000688 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000689 if (getInstructionFromIndex(MIIndex) == 0)
690 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000691
Chris Lattner428b92e2006-09-15 03:57:23 +0000692 for (; MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000693 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000694
Evan Cheng438f7bc2006-11-10 08:43:01 +0000695 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000696 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
697 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000698 if (!MO.isReg() || !MO.getReg())
699 continue;
700
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000701 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000702 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000703 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000704 else if (MO.isUndef())
705 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000706 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000707
Lang Hames233a60e2009-11-03 23:52:08 +0000708 // Move to the next instr slot.
709 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000710 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000711 }
Evan Chengd129d732009-07-17 19:43:40 +0000712
713 // Create empty intervals for registers defined by implicit_def's (except
714 // for those implicit_def that define values which are liveout of their
715 // blocks.
716 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
717 unsigned UndefReg = UndefUses[i];
718 (void)getOrCreateInterval(UndefReg);
719 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000720}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000721
Owen Anderson03857b22008-08-13 21:49:13 +0000722LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000723 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000724 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000725}
Evan Chengf2fbca62007-11-12 06:35:08 +0000726
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000727/// dupInterval - Duplicate a live interval. The caller is responsible for
728/// managing the allocated memory.
729LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
730 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000731 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000732 return NewLI;
733}
734
Evan Chengc8d044e2008-02-15 18:24:29 +0000735/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
736/// copy field and returns the source register that defines it.
737unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000738 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000739 return 0;
740
Lang Hames52c1afc2009-08-10 23:43:28 +0000741 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000742 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000743 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000744 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
745 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
746 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
747 if (SrcSubReg == DstSubReg)
748 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
749 // reg1034 can still be coalesced to EDX.
750 return Reg;
751 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000752 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000753 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000754 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000755 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
756 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
757 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000758
Evan Cheng04ee5a12009-01-20 19:12:24 +0000759 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000760 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000761 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000762 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000763 return 0;
764}
Evan Chengf2fbca62007-11-12 06:35:08 +0000765
766//===----------------------------------------------------------------------===//
767// Register allocator hooks.
768//
769
Evan Chengd70dbb52008-02-22 09:24:50 +0000770/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
771/// allow one) virtual register operand, then its uses are implicitly using
772/// the register. Returns the virtual register.
773unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
774 MachineInstr *MI) const {
775 unsigned RegOp = 0;
776 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
777 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000778 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000779 continue;
780 unsigned Reg = MO.getReg();
781 if (Reg == 0 || Reg == li.reg)
782 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000783
784 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
785 !allocatableRegs_[Reg])
786 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000787 // FIXME: For now, only remat MI with at most one register operand.
788 assert(!RegOp &&
789 "Can't rematerialize instruction with multiple register operand!");
790 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000791#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000792 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000793#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000794 }
795 return RegOp;
796}
797
798/// isValNoAvailableAt - Return true if the val# of the specified interval
799/// which reaches the given instruction also reaches the specified use index.
800bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000801 SlotIndex UseIdx) const {
802 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000803 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
804 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
805 return UI != li.end() && UI->valno == ValNo;
806}
807
Evan Chengf2fbca62007-11-12 06:35:08 +0000808/// isReMaterializable - Returns true if the definition MI of the specified
809/// val# of the specified interval is re-materializable.
810bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000811 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000812 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000813 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000814 if (DisableReMat)
815 return false;
816
Dan Gohmana70dca12009-10-09 23:27:56 +0000817 if (!tii_->isTriviallyReMaterializable(MI, aa_))
818 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000819
Dan Gohmana70dca12009-10-09 23:27:56 +0000820 // Target-specific code can mark an instruction as being rematerializable
821 // if it has one virtual reg use, though it had better be something like
822 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000823 unsigned ImpUse = getReMatImplicitUse(li, MI);
824 if (ImpUse) {
825 const LiveInterval &ImpLi = getInterval(ImpUse);
826 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
827 re = mri_->use_end(); ri != re; ++ri) {
828 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000829 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000830 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
831 continue;
832 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
833 return false;
834 }
Evan Chengdc377862008-09-30 15:44:16 +0000835
836 // If a register operand of the re-materialized instruction is going to
837 // be spilled next, then it's not legal to re-materialize this instruction.
838 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
839 if (ImpUse == SpillIs[i]->reg)
840 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000841 }
842 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000843}
844
Evan Cheng06587492008-10-24 02:05:00 +0000845/// isReMaterializable - Returns true if the definition MI of the specified
846/// val# of the specified interval is re-materializable.
847bool LiveIntervals::isReMaterializable(const LiveInterval &li,
848 const VNInfo *ValNo, MachineInstr *MI) {
849 SmallVector<LiveInterval*, 4> Dummy1;
850 bool Dummy2;
851 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
852}
853
Evan Cheng5ef3a042007-12-06 00:01:56 +0000854/// isReMaterializable - Returns true if every definition of MI of every
855/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000856bool LiveIntervals::isReMaterializable(const LiveInterval &li,
857 SmallVectorImpl<LiveInterval*> &SpillIs,
858 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000859 isLoad = false;
860 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
861 i != e; ++i) {
862 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000863 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000864 continue; // Dead val#.
865 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000866 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000867 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000868 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000869 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000870 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000871 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000872 return false;
873 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000874 }
875 return true;
876}
877
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000878/// FilterFoldedOps - Filter out two-address use operands. Return
879/// true if it finds any issue with the operands that ought to prevent
880/// folding.
881static bool FilterFoldedOps(MachineInstr *MI,
882 SmallVector<unsigned, 2> &Ops,
883 unsigned &MRInfo,
884 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000885 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000886 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
887 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000888 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000889 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000890 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000891 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000892 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000893 MRInfo |= (unsigned)VirtRegMap::isMod;
894 else {
895 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000896 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000897 MRInfo = VirtRegMap::isModRef;
898 continue;
899 }
900 MRInfo |= (unsigned)VirtRegMap::isRef;
901 }
902 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000903 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000904 return false;
905}
906
907
908/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
909/// slot / to reg or any rematerialized load into ith operand of specified
910/// MI. If it is successul, MI is updated with the newly created MI and
911/// returns true.
912bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
913 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000914 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000915 SmallVector<unsigned, 2> &Ops,
916 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000917 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000918 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000919 RemoveMachineInstrFromMaps(MI);
920 vrm.RemoveMachineInstrFromMaps(MI);
921 MI->eraseFromParent();
922 ++numFolds;
923 return true;
924 }
925
926 // Filter the list of operand indexes that are to be folded. Abort if
927 // any operand will prevent folding.
928 unsigned MRInfo = 0;
929 SmallVector<unsigned, 2> FoldOps;
930 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
931 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000932
Evan Cheng427f4c12008-03-31 23:19:51 +0000933 // The only time it's safe to fold into a two address instruction is when
934 // it's folding reload and spill from / into a spill stack slot.
935 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000936 return false;
937
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000938 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
939 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000940 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000941 // Remember this instruction uses the spill slot.
942 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
943
Evan Chengf2fbca62007-11-12 06:35:08 +0000944 // Attempt to fold the memory reference into the instruction. If
945 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000946 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000947 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000948 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000949 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000950 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000951 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000952 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000953 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000954 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000955 return true;
956 }
957 return false;
958}
959
Evan Cheng018f9b02007-12-05 03:22:34 +0000960/// canFoldMemoryOperand - Returns true if the specified load / store
961/// folding is possible.
962bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000963 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000964 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000965 // Filter the list of operand indexes that are to be folded. Abort if
966 // any operand will prevent folding.
967 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000968 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000969 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
970 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000971
Evan Cheng3c75ba82008-04-01 21:37:32 +0000972 // It's only legal to remat for a use, not a def.
973 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000975
Evan Chengd70dbb52008-02-22 09:24:50 +0000976 return tii_->canFoldMemoryOperand(MI, FoldOps);
977}
978
Evan Cheng81a03822007-11-17 00:40:40 +0000979bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000980 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
981
982 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
983
984 if (mbb == 0)
985 return false;
986
987 for (++itr; itr != li.ranges.end(); ++itr) {
988 MachineBasicBlock *mbb2 =
989 indexes_->getMBBCoveringRange(itr->start, itr->end);
990
991 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000992 return false;
993 }
Lang Hames233a60e2009-11-03 23:52:08 +0000994
Evan Cheng81a03822007-11-17 00:40:40 +0000995 return true;
996}
997
Evan Chengd70dbb52008-02-22 09:24:50 +0000998/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
999/// interval on to-be re-materialized operands of MI) with new register.
1000void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1001 MachineInstr *MI, unsigned NewVReg,
1002 VirtRegMap &vrm) {
1003 // There is an implicit use. That means one of the other operand is
1004 // being remat'ed and the remat'ed instruction has li.reg as an
1005 // use operand. Make sure we rewrite that as well.
1006 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1007 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001008 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001009 continue;
1010 unsigned Reg = MO.getReg();
1011 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1012 continue;
1013 if (!vrm.isReMaterialized(Reg))
1014 continue;
1015 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001016 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1017 if (UseMO)
1018 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001019 }
1020}
1021
Evan Chengf2fbca62007-11-12 06:35:08 +00001022/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1023/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001024bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001025rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001026 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001027 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001028 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001029 unsigned Slot, int LdSlot,
1030 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001031 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001032 const TargetRegisterClass* rc,
1033 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001034 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001035 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001036 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001037 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001038 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 RestartInstruction:
1040 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1041 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001042 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001043 continue;
1044 unsigned Reg = mop.getReg();
1045 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001046 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001047 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001048 if (Reg != li.reg)
1049 continue;
1050
1051 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001052 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001053 int FoldSlot = Slot;
1054 if (DefIsReMat) {
1055 // If this is the rematerializable definition MI itself and
1056 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001057 if (MI == ReMatOrigDefMI && CanDelete) {
David Greene8a342292010-01-04 22:49:02 +00001058 DEBUG(dbgs() << "\t\t\t\tErasing re-materlizable def: "
Bill Wendling8e6179f2009-08-22 20:18:03 +00001059 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001060 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001061 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001062 MI->eraseFromParent();
1063 break;
1064 }
1065
1066 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001067 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001068 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001069 if (isLoad) {
1070 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1071 FoldSS = isLoadSS;
1072 FoldSlot = LdSlot;
1073 }
1074 }
1075
Evan Chengf2fbca62007-11-12 06:35:08 +00001076 // Scan all of the operands of this instruction rewriting operands
1077 // to use NewVReg instead of li.reg as appropriate. We do this for
1078 // two reasons:
1079 //
1080 // 1. If the instr reads the same spilled vreg multiple times, we
1081 // want to reuse the NewVReg.
1082 // 2. If the instr is a two-addr instruction, we are required to
1083 // keep the src/dst regs pinned.
1084 //
1085 // Keep track of whether we replace a use and/or def so that we can
1086 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001087
Evan Cheng81a03822007-11-17 00:40:40 +00001088 HasUse = mop.isUse();
1089 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001090 SmallVector<unsigned, 2> Ops;
1091 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001092 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001093 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001094 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001095 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001096 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001097 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 continue;
1099 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001100 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001101 if (!MOj.isUndef()) {
1102 HasUse |= MOj.isUse();
1103 HasDef |= MOj.isDef();
1104 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001105 }
1106 }
1107
David Greene26b86a02008-10-27 17:38:59 +00001108 // Create a new virtual register for the spill interval.
1109 // Create the new register now so we can map the fold instruction
1110 // to the new register so when it is unfolded we get the correct
1111 // answer.
1112 bool CreatedNewVReg = false;
1113 if (NewVReg == 0) {
1114 NewVReg = mri_->createVirtualRegister(rc);
1115 vrm.grow();
1116 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001117
1118 // The new virtual register should get the same allocation hints as the
1119 // old one.
1120 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1121 if (Hint.first || Hint.second)
1122 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001123 }
1124
Evan Cheng9c3c2212008-06-06 07:54:39 +00001125 if (!TryFold)
1126 CanFold = false;
1127 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001128 // Do not fold load / store here if we are splitting. We'll find an
1129 // optimal point to insert a load / store later.
1130 if (!TrySplit) {
1131 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001132 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001133 // Folding the load/store can completely change the instruction in
1134 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001135
1136 if (FoldSS) {
1137 // We need to give the new vreg the same stack slot as the
1138 // spilled interval.
1139 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1140 }
1141
Evan Cheng018f9b02007-12-05 03:22:34 +00001142 HasUse = false;
1143 HasDef = false;
1144 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001145 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001146 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001147 goto RestartInstruction;
1148 }
1149 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001150 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001151 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001152 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001153 }
Evan Chengcddbb832007-11-30 21:23:43 +00001154
Evan Chengcddbb832007-11-30 21:23:43 +00001155 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001156 if (mop.isImplicit())
1157 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001158
1159 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001160 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1161 MachineOperand &mopj = MI->getOperand(Ops[j]);
1162 mopj.setReg(NewVReg);
1163 if (mopj.isImplicit())
1164 rewriteImplicitOps(li, MI, NewVReg, vrm);
1165 }
Evan Chengcddbb832007-11-30 21:23:43 +00001166
Evan Cheng81a03822007-11-17 00:40:40 +00001167 if (CreatedNewVReg) {
1168 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001169 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001170 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001171 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001172 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001173 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001174 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001175 }
1176 if (!CanDelete || (HasUse && HasDef)) {
1177 // If this is a two-addr instruction then its use operands are
1178 // rematerializable but its def is not. It should be assigned a
1179 // stack slot.
1180 vrm.assignVirt2StackSlot(NewVReg, Slot);
1181 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001182 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001183 vrm.assignVirt2StackSlot(NewVReg, Slot);
1184 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001185 } else if (HasUse && HasDef &&
1186 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1187 // If this interval hasn't been assigned a stack slot (because earlier
1188 // def is a deleted remat def), do it now.
1189 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1190 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001191 }
1192
Evan Cheng313d4b82008-02-23 00:33:04 +00001193 // Re-matting an instruction with virtual register use. Add the
1194 // register as an implicit use on the use MI.
1195 if (DefIsReMat && ImpUse)
1196 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1197
Evan Cheng5b69eba2009-04-21 22:46:52 +00001198 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001199 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001200 if (CreatedNewVReg) {
1201 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001202 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001203 if (TrySplit)
1204 vrm.setIsSplitFromReg(NewVReg, li.reg);
1205 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001206
1207 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001208 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001209 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1210 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001211 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001212 nI.addRange(LR);
1213 } else {
1214 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001215 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001216 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1217 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001218 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001219 nI.addRange(LR);
1220 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001221 }
1222 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001223 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1224 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001225 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001226 nI.addRange(LR);
1227 }
Evan Cheng81a03822007-11-17 00:40:40 +00001228
Bill Wendling8e6179f2009-08-22 20:18:03 +00001229 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001230 dbgs() << "\t\t\t\tAdded new interval: ";
1231 nI.print(dbgs(), tri_);
1232 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001233 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001234 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001235 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001236}
Evan Cheng81a03822007-11-17 00:40:40 +00001237bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001238 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001239 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001240 SlotIndex Idx) const {
1241 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001242 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001243 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001244 continue;
1245
Lang Hames233a60e2009-11-03 23:52:08 +00001246 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001247 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001248 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001249 }
1250 return false;
1251}
1252
Evan Cheng063284c2008-02-21 00:34:19 +00001253/// RewriteInfo - Keep track of machine instrs that will be rewritten
1254/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001255namespace {
1256 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001257 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001258 MachineInstr *MI;
1259 bool HasUse;
1260 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001261 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001262 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1263 };
Evan Cheng063284c2008-02-21 00:34:19 +00001264
Dan Gohman844731a2008-05-13 00:00:25 +00001265 struct RewriteInfoCompare {
1266 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1267 return LHS.Index < RHS.Index;
1268 }
1269 };
1270}
Evan Cheng063284c2008-02-21 00:34:19 +00001271
Evan Chengf2fbca62007-11-12 06:35:08 +00001272void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001273rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001274 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001275 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001276 unsigned Slot, int LdSlot,
1277 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001278 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001279 const TargetRegisterClass* rc,
1280 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001281 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001282 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001283 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001284 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001285 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1286 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001287 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001288 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001289 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001290 SlotIndex start = I->start.getBaseIndex();
1291 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001292
Evan Cheng063284c2008-02-21 00:34:19 +00001293 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001294 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001295 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001296 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1297 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001298 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001299 MachineOperand &O = ri.getOperand();
1300 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001301 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001302 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001303 if (index < start || index >= end)
1304 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001305
1306 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001307 // Must be defined by an implicit def. It should not be spilled. Note,
1308 // this is for correctness reason. e.g.
1309 // 8 %reg1024<def> = IMPLICIT_DEF
1310 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1311 // The live range [12, 14) are not part of the r1024 live interval since
1312 // it's defined by an implicit def. It will not conflicts with live
1313 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001314 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001315 // the INSERT_SUBREG and both target registers that would overlap.
1316 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001317 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1318 }
1319 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1320
Evan Cheng313d4b82008-02-23 00:33:04 +00001321 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001322 // Now rewrite the defs and uses.
1323 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1324 RewriteInfo &rwi = RewriteMIs[i];
1325 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001326 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001327 bool MIHasUse = rwi.HasUse;
1328 bool MIHasDef = rwi.HasDef;
1329 MachineInstr *MI = rwi.MI;
1330 // If MI def and/or use the same register multiple times, then there
1331 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001332 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001333 while (i != e && RewriteMIs[i].MI == MI) {
1334 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001335 bool isUse = RewriteMIs[i].HasUse;
1336 if (isUse) ++NumUses;
1337 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001338 MIHasDef |= RewriteMIs[i].HasDef;
1339 ++i;
1340 }
Evan Cheng81a03822007-11-17 00:40:40 +00001341 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001342
Evan Cheng0a891ed2008-05-23 23:00:04 +00001343 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001344 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001345 // register interval's spill weight to HUGE_VALF to prevent it from
1346 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001347 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001348 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001349 }
1350
Evan Cheng063284c2008-02-21 00:34:19 +00001351 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001352 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001353 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001354 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001355 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001356 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001357 // One common case:
1358 // x = use
1359 // ...
1360 // ...
1361 // def = ...
1362 // = use
1363 // It's better to start a new interval to avoid artifically
1364 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001365 if (MIHasDef && !MIHasUse) {
1366 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001367 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001368 }
1369 }
Evan Chengcada2452007-11-28 01:28:46 +00001370 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001371
1372 bool IsNew = ThisVReg == 0;
1373 if (IsNew) {
1374 // This ends the previous live interval. If all of its def / use
1375 // can be folded, give it a low spill weight.
1376 if (NewVReg && TrySplit && AllCanFold) {
1377 LiveInterval &nI = getOrCreateInterval(NewVReg);
1378 nI.weight /= 10.0F;
1379 }
1380 AllCanFold = true;
1381 }
1382 NewVReg = ThisVReg;
1383
Evan Cheng81a03822007-11-17 00:40:40 +00001384 bool HasDef = false;
1385 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001386 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001387 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1388 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1389 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001390 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001391 if (!HasDef && !HasUse)
1392 continue;
1393
Evan Cheng018f9b02007-12-05 03:22:34 +00001394 AllCanFold &= CanFold;
1395
Evan Cheng81a03822007-11-17 00:40:40 +00001396 // Update weight of spill interval.
1397 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001398 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001399 // The spill weight is now infinity as it cannot be spilled again.
1400 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001401 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001402 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001403
1404 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001405 if (HasDef) {
1406 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001407 bool HasKill = false;
1408 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001409 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001410 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001411 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001412 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001413 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001414 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001415 }
Owen Anderson28998312008-08-13 22:28:50 +00001416 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001417 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001418 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001419 if (SII == SpillIdxes.end()) {
1420 std::vector<SRInfo> S;
1421 S.push_back(SRInfo(index, NewVReg, true));
1422 SpillIdxes.insert(std::make_pair(MBBId, S));
1423 } else if (SII->second.back().vreg != NewVReg) {
1424 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001425 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001426 // If there is an earlier def and this is a two-address
1427 // instruction, then it's not possible to fold the store (which
1428 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001429 SRInfo &Info = SII->second.back();
1430 Info.index = index;
1431 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001432 }
1433 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001434 } else if (SII != SpillIdxes.end() &&
1435 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001436 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001437 // There is an earlier def that's not killed (must be two-address).
1438 // The spill is no longer needed.
1439 SII->second.pop_back();
1440 if (SII->second.empty()) {
1441 SpillIdxes.erase(MBBId);
1442 SpillMBBs.reset(MBBId);
1443 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001444 }
1445 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001446 }
1447
1448 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001449 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001450 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001451 if (SII != SpillIdxes.end() &&
1452 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001453 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001454 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001455 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001456 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001457 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001458 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001459 // If we are splitting live intervals, only fold if it's the first
1460 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001461 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001462 else if (IsNew) {
1463 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001464 if (RII == RestoreIdxes.end()) {
1465 std::vector<SRInfo> Infos;
1466 Infos.push_back(SRInfo(index, NewVReg, true));
1467 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1468 } else {
1469 RII->second.push_back(SRInfo(index, NewVReg, true));
1470 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001471 RestoreMBBs.set(MBBId);
1472 }
1473 }
1474
1475 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001476 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001477 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001478 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001479
1480 if (NewVReg && TrySplit && AllCanFold) {
1481 // If all of its def / use can be folded, give it a low spill weight.
1482 LiveInterval &nI = getOrCreateInterval(NewVReg);
1483 nI.weight /= 10.0F;
1484 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001485}
1486
Lang Hames233a60e2009-11-03 23:52:08 +00001487bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001488 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001489 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001490 if (!RestoreMBBs[Id])
1491 return false;
1492 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1493 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1494 if (Restores[i].index == index &&
1495 Restores[i].vreg == vr &&
1496 Restores[i].canFold)
1497 return true;
1498 return false;
1499}
1500
Lang Hames233a60e2009-11-03 23:52:08 +00001501void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001502 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001503 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001504 if (!RestoreMBBs[Id])
1505 return;
1506 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1507 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1508 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001509 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001510}
Evan Cheng81a03822007-11-17 00:40:40 +00001511
Evan Cheng4cce6b42008-04-11 17:53:36 +00001512/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1513/// spilled and create empty intervals for their uses.
1514void
1515LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1516 const TargetRegisterClass* rc,
1517 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001518 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1519 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001520 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001521 MachineInstr *MI = &*ri;
1522 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001523 if (O.isDef()) {
1524 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1525 "Register def was not rewritten?");
1526 RemoveMachineInstrFromMaps(MI);
1527 vrm.RemoveMachineInstrFromMaps(MI);
1528 MI->eraseFromParent();
1529 } else {
1530 // This must be an use of an implicit_def so it's not part of the live
1531 // interval. Create a new empty live interval for it.
1532 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1533 unsigned NewVReg = mri_->createVirtualRegister(rc);
1534 vrm.grow();
1535 vrm.setIsImplicitlyDefined(NewVReg);
1536 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1537 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1538 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001539 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001540 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001541 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001542 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001543 }
1544 }
Evan Cheng419852c2008-04-03 16:39:43 +00001545 }
1546}
1547
Evan Chengf2fbca62007-11-12 06:35:08 +00001548std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001549addIntervalsForSpillsFast(const LiveInterval &li,
1550 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001551 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001552 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001553
1554 std::vector<LiveInterval*> added;
1555
1556 assert(li.weight != HUGE_VALF &&
1557 "attempt to spill already spilled interval!");
1558
Bill Wendling8e6179f2009-08-22 20:18:03 +00001559 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001560 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001561 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001562 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001563 });
Owen Andersond6664312008-08-18 18:05:32 +00001564
1565 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1566
Owen Andersona41e47a2008-08-19 22:12:11 +00001567 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1568 while (RI != mri_->reg_end()) {
1569 MachineInstr* MI = &*RI;
1570
1571 SmallVector<unsigned, 2> Indices;
1572 bool HasUse = false;
1573 bool HasDef = false;
1574
1575 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1576 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001577 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001578
1579 HasUse |= MI->getOperand(i).isUse();
1580 HasDef |= MI->getOperand(i).isDef();
1581
1582 Indices.push_back(i);
1583 }
1584
1585 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1586 Indices, true, slot, li.reg)) {
1587 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001588 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001589 vrm.assignVirt2StackSlot(NewVReg, slot);
1590
Owen Andersona41e47a2008-08-19 22:12:11 +00001591 // create a new register for this spill
1592 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001593
Owen Andersona41e47a2008-08-19 22:12:11 +00001594 // the spill weight is now infinity as it
1595 // cannot be spilled again
1596 nI.weight = HUGE_VALF;
1597
1598 // Rewrite register operands to use the new vreg.
1599 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1600 E = Indices.end(); I != E; ++I) {
1601 MI->getOperand(*I).setReg(NewVReg);
1602
1603 if (MI->getOperand(*I).isUse())
1604 MI->getOperand(*I).setIsKill(true);
1605 }
1606
1607 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001608 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001609 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001610 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1611 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001612 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001613 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001614 nI.addRange(LR);
1615 vrm.addRestorePoint(NewVReg, MI);
1616 }
1617 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001618 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1619 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001620 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001621 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001622 nI.addRange(LR);
1623 vrm.addSpillPoint(NewVReg, true, MI);
1624 }
1625
Owen Anderson17197312008-08-18 23:41:04 +00001626 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001627
Bill Wendling8e6179f2009-08-22 20:18:03 +00001628 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001629 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001630 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001631 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001632 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001633 }
Owen Anderson9a032932008-08-18 21:20:32 +00001634
Owen Anderson9a032932008-08-18 21:20:32 +00001635
Owen Andersona41e47a2008-08-19 22:12:11 +00001636 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001637 }
Owen Andersond6664312008-08-18 18:05:32 +00001638
1639 return added;
1640}
1641
1642std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001643addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001644 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001645 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001646
1647 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001648 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001649
Evan Chengf2fbca62007-11-12 06:35:08 +00001650 assert(li.weight != HUGE_VALF &&
1651 "attempt to spill already spilled interval!");
1652
Bill Wendling8e6179f2009-08-22 20:18:03 +00001653 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001654 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1655 li.print(dbgs(), tri_);
1656 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001657 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001658
Evan Cheng72eeb942008-12-05 17:00:16 +00001659 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001660 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001661 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001662 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001663 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1664 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001665 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001666 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001667
1668 unsigned NumValNums = li.getNumValNums();
1669 SmallVector<MachineInstr*, 4> ReMatDefs;
1670 ReMatDefs.resize(NumValNums, NULL);
1671 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1672 ReMatOrigDefs.resize(NumValNums, NULL);
1673 SmallVector<int, 4> ReMatIds;
1674 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1675 BitVector ReMatDelete(NumValNums);
1676 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1677
Evan Cheng81a03822007-11-17 00:40:40 +00001678 // Spilling a split live interval. It cannot be split any further. Also,
1679 // it's also guaranteed to be a single val# / range interval.
1680 if (vrm.getPreSplitReg(li.reg)) {
1681 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001682 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001683 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1684 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001685 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1686 assert(KillMI && "Last use disappeared?");
1687 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1688 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001689 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001690 }
Evan Chengadf85902007-12-05 09:51:10 +00001691 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001692 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1693 Slot = vrm.getStackSlot(li.reg);
1694 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1695 MachineInstr *ReMatDefMI = DefIsReMat ?
1696 vrm.getReMaterializedMI(li.reg) : NULL;
1697 int LdSlot = 0;
1698 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1699 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001700 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001701 bool IsFirstRange = true;
1702 for (LiveInterval::Ranges::const_iterator
1703 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1704 // If this is a split live interval with multiple ranges, it means there
1705 // are two-address instructions that re-defined the value. Only the
1706 // first def can be rematerialized!
1707 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001708 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001709 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1710 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001711 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001712 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001713 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001714 } else {
1715 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1716 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001717 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001718 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001719 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001720 }
1721 IsFirstRange = false;
1722 }
Evan Cheng419852c2008-04-03 16:39:43 +00001723
Evan Cheng4cce6b42008-04-11 17:53:36 +00001724 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001725 return NewLIs;
1726 }
1727
Evan Cheng752195e2009-09-14 21:33:42 +00001728 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001729 if (TrySplit)
1730 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001731 bool NeedStackSlot = false;
1732 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1733 i != e; ++i) {
1734 const VNInfo *VNI = *i;
1735 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001736 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001737 continue; // Dead val#.
1738 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001739 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1740 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001741 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001742 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001743 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001744 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001745 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001746 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001747 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001748 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001749
1750 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001751 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001752 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001753 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001754 CanDelete = false;
1755 // Need a stack slot if there is any live range where uses cannot be
1756 // rematerialized.
1757 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001758 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001759 if (CanDelete)
1760 ReMatDelete.set(VN);
1761 } else {
1762 // Need a stack slot if there is any live range where uses cannot be
1763 // rematerialized.
1764 NeedStackSlot = true;
1765 }
1766 }
1767
1768 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001769 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1770 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1771 Slot = vrm.assignVirt2StackSlot(li.reg);
1772
1773 // This case only occurs when the prealloc splitter has already assigned
1774 // a stack slot to this vreg.
1775 else
1776 Slot = vrm.getStackSlot(li.reg);
1777 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001778
1779 // Create new intervals and rewrite defs and uses.
1780 for (LiveInterval::Ranges::const_iterator
1781 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001782 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1783 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1784 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001785 bool CanDelete = ReMatDelete[I->valno->id];
1786 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001787 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001788 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001789 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001790 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001791 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001792 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001793 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001794 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001795 }
1796
Evan Cheng0cbb1162007-11-29 01:06:25 +00001797 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001798 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001799 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001800 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001801 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001802
Evan Chengb50bb8c2007-12-05 08:16:32 +00001803 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001804 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001805 if (NeedStackSlot) {
1806 int Id = SpillMBBs.find_first();
1807 while (Id != -1) {
1808 std::vector<SRInfo> &spills = SpillIdxes[Id];
1809 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001810 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001811 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001812 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001813 bool isReMat = vrm.isReMaterialized(VReg);
1814 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001815 bool CanFold = false;
1816 bool FoundUse = false;
1817 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001818 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001819 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001820 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1821 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001822 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001823 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001824
1825 Ops.push_back(j);
1826 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001827 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001828 if (isReMat ||
1829 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1830 RestoreMBBs, RestoreIdxes))) {
1831 // MI has two-address uses of the same register. If the use
1832 // isn't the first and only use in the BB, then we can't fold
1833 // it. FIXME: Move this to rewriteInstructionsForSpills.
1834 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001835 break;
1836 }
Evan Chengaee4af62007-12-02 08:30:39 +00001837 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001838 }
1839 }
1840 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001841 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001842 if (CanFold && !Ops.empty()) {
1843 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001844 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001845 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001846 // Also folded uses, do not issue a load.
1847 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001848 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001849 }
Lang Hames233a60e2009-11-03 23:52:08 +00001850 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001851 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001852 }
1853
Evan Cheng7e073ba2008-04-09 20:57:25 +00001854 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001855 if (!Folded) {
1856 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001857 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001858 if (!MI->registerDefIsDead(nI.reg))
1859 // No need to spill a dead def.
1860 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001861 if (isKill)
1862 AddedKill.insert(&nI);
1863 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001864 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001865 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001866 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001867 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001868
Evan Cheng1953d0c2007-11-29 10:12:14 +00001869 int Id = RestoreMBBs.find_first();
1870 while (Id != -1) {
1871 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1872 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001873 SlotIndex index = restores[i].index;
1874 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001875 continue;
1876 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001877 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001878 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001879 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001880 bool CanFold = false;
1881 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001882 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001883 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001884 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1885 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001886 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001887 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001888
Evan Cheng0cbb1162007-11-29 01:06:25 +00001889 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001890 // If this restore were to be folded, it would have been folded
1891 // already.
1892 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001893 break;
1894 }
Evan Chengaee4af62007-12-02 08:30:39 +00001895 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001896 }
1897 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001898
1899 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001900 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001901 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001902 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001903 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1904 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1906 int LdSlot = 0;
1907 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1908 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001909 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001910 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1911 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001912 if (!Folded) {
1913 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1914 if (ImpUse) {
1915 // Re-matting an instruction with virtual register use. Add the
1916 // register as an implicit use on the use MI and update the register
1917 // interval's spill weight to HUGE_VALF to prevent it from being
1918 // spilled.
1919 LiveInterval &ImpLi = getInterval(ImpUse);
1920 ImpLi.weight = HUGE_VALF;
1921 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1922 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001923 }
Evan Chengaee4af62007-12-02 08:30:39 +00001924 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001925 }
1926 // If folding is not possible / failed, then tell the spiller to issue a
1927 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001928 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001929 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001930 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001931 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001932 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001933 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001934 }
1935
Evan Chengb50bb8c2007-12-05 08:16:32 +00001936 // Finalize intervals: add kills, finalize spill weights, and filter out
1937 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001938 std::vector<LiveInterval*> RetNewLIs;
1939 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1940 LiveInterval *LI = NewLIs[i];
1941 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001942 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001943 if (!AddedKill.count(LI)) {
1944 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001945 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001946 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001947 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001948 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001949 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001950 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001951 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001952 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001953 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001954 RetNewLIs.push_back(LI);
1955 }
1956 }
Evan Cheng81a03822007-11-17 00:40:40 +00001957
Evan Cheng4cce6b42008-04-11 17:53:36 +00001958 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001959 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001960}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001961
1962/// hasAllocatableSuperReg - Return true if the specified physical register has
1963/// any super register that's allocatable.
1964bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1965 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1966 if (allocatableRegs_[*AS] && hasInterval(*AS))
1967 return true;
1968 return false;
1969}
1970
1971/// getRepresentativeReg - Find the largest super register of the specified
1972/// physical register.
1973unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1974 // Find the largest super-register that is allocatable.
1975 unsigned BestReg = Reg;
1976 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1977 unsigned SuperReg = *AS;
1978 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1979 BestReg = SuperReg;
1980 break;
1981 }
1982 }
1983 return BestReg;
1984}
1985
1986/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1987/// specified interval that conflicts with the specified physical register.
1988unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1989 unsigned PhysReg) const {
1990 unsigned NumConflicts = 0;
1991 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1992 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1993 E = mri_->reg_end(); I != E; ++I) {
1994 MachineOperand &O = I.getOperand();
1995 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00001996 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001997 if (pli.liveAt(Index))
1998 ++NumConflicts;
1999 }
2000 return NumConflicts;
2001}
2002
2003/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002004/// around all defs and uses of the specified interval. Return true if it
2005/// was able to cut its interval.
2006bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002007 unsigned PhysReg, VirtRegMap &vrm) {
2008 unsigned SpillReg = getRepresentativeReg(PhysReg);
2009
2010 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2011 // If there are registers which alias PhysReg, but which are not a
2012 // sub-register of the chosen representative super register. Assert
2013 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002014 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002015 tri_->isSuperRegister(*AS, SpillReg));
2016
Evan Cheng2824a652009-03-23 18:24:37 +00002017 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002018 SmallVector<unsigned, 4> PRegs;
2019 if (hasInterval(SpillReg))
2020 PRegs.push_back(SpillReg);
2021 else {
2022 SmallSet<unsigned, 4> Added;
2023 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2024 if (Added.insert(*AS) && hasInterval(*AS)) {
2025 PRegs.push_back(*AS);
2026 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2027 Added.insert(*ASS);
2028 }
2029 }
2030
Evan Cheng676dd7c2008-03-11 07:19:34 +00002031 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2032 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2033 E = mri_->reg_end(); I != E; ++I) {
2034 MachineOperand &O = I.getOperand();
2035 MachineInstr *MI = O.getParent();
2036 if (SeenMIs.count(MI))
2037 continue;
2038 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002039 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002040 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2041 unsigned PReg = PRegs[i];
2042 LiveInterval &pli = getInterval(PReg);
2043 if (!pli.liveAt(Index))
2044 continue;
2045 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002046 SlotIndex StartIdx = Index.getLoadIndex();
2047 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002048 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002049 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002050 Cut = true;
2051 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002052 std::string msg;
2053 raw_string_ostream Msg(msg);
2054 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002055 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002056 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002057 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002058 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002059 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002060 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002061 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002062 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002063 if (!hasInterval(*AS))
2064 continue;
2065 LiveInterval &spli = getInterval(*AS);
2066 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002067 spli.removeRange(Index.getLoadIndex(),
2068 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002069 }
2070 }
2071 }
Evan Cheng2824a652009-03-23 18:24:37 +00002072 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002073}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002074
2075LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002076 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002077 LiveInterval& Interval = getOrCreateInterval(reg);
2078 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002079 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002080 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002081 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002082 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002083 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002084 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002085 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002086 Interval.addRange(LR);
2087
2088 return LR;
2089}
David Greeneb5257662009-08-03 21:55:09 +00002090