blob: 5dfc4fc25a8a0eac72353b13d5465abd60a9bbe5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
62}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
67}]>;
68
69// Define Thumb specific addressing modes.
70
71// t_addrmode_rr := reg + reg
72//
73def t_addrmode_rr : Operand<i32>,
74 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
75 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000076 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000077}
78
Evan Chengc38f2bc2007-01-23 22:59:13 +000079// t_addrmode_s4 := reg + reg
80// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000081//
Evan Chengc38f2bc2007-01-23 22:59:13 +000082def t_addrmode_s4 : Operand<i32>,
83 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
84 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000085 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000086}
Evan Chengc38f2bc2007-01-23 22:59:13 +000087
88// t_addrmode_s2 := reg + reg
89// reg + imm5 * 2
90//
91def t_addrmode_s2 : Operand<i32>,
92 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
93 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000094 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000095}
Evan Chengc38f2bc2007-01-23 22:59:13 +000096
97// t_addrmode_s1 := reg + reg
98// reg + imm5
99//
100def t_addrmode_s1 : Operand<i32>,
101 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
102 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000103 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000104}
105
106// t_addrmode_sp := sp + imm8 * 4
107//
108def t_addrmode_sp : Operand<i32>,
109 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
110 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000111 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000112}
113
114//===----------------------------------------------------------------------===//
115// Miscellaneous Instructions.
116//
117
Evan Cheng071a2792007-09-11 19:55:27 +0000118let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000119def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000120PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000121 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000122 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000123
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000124def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000125PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000126 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000128}
Evan Cheng44bec522007-05-15 01:29:07 +0000129
Evan Cheng35d6c412009-08-04 23:47:55 +0000130// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000131let isNotDuplicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000132def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALU,
Evan Cheng35d6c412009-08-04 23:47:55 +0000133 "$cp:\n\tadd $dst, pc",
134 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000136// PC relative add.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000137def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), IIC_iALU,
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000138 "add $dst, pc, $rhs * 4", []>;
139
140// ADD rd, sp, #imm8
141// FIXME: hard code sp?
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000142def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), IIC_iALU,
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000143 "add $dst, $sp, $rhs * 4 @ addrspi", []>;
144
145// ADD sp, sp, #imm7
146// FIXME: hard code sp?
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000147def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000148 "add $dst, $rhs * 4", []>;
149
150// FIXME: Make use of the following?
151// ADD rm, sp, rm
152// ADD sp, rm
153
Evan Chenga8e29892007-01-19 07:51:42 +0000154//===----------------------------------------------------------------------===//
155// Control Flow Instructions.
156//
157
Evan Cheng9d945f72007-02-01 01:49:46 +0000158let isReturn = 1, isTerminator = 1 in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000159 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx lr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000160 // Alternative return instruction used by vararg functions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000161 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx $target", []>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000162}
Evan Chenga8e29892007-01-19 07:51:42 +0000163
164// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng325474e2008-01-07 23:56:57 +0000165let isReturn = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000166def tPOP_RET : T1I<(outs reglist:$dst1, variable_ops), (ins), IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000167 "pop $dst1", []>;
168
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000169let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000170 Defs = [R0, R1, R2, R3, R12, LR,
171 D0, D1, D2, D3, D4, D5, D6, D7,
172 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000173 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000174 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000175 def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000176 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000177 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000178 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000179
Evan Chengb6207242009-08-01 00:16:10 +0000180 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000181 def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000182 "blx ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000183 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000184 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000185
Evan Chengb6207242009-08-01 00:16:10 +0000186 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000187 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng64d80e32007-07-19 01:14:50 +0000188 "blx $func",
Evan Chengb6207242009-08-01 00:16:10 +0000189 [(ARMtcall GPR:$func)]>,
190 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000191
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000192 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000193 def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000194 "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000195 [(ARMcall_nolink tGPR:$func)]>,
196 Requires<[IsThumb1Only, IsNotDarwin]>;
197}
198
199// On Darwin R9 is call-clobbered.
200let isCall = 1,
201 Defs = [R0, R1, R2, R3, R9, R12, LR,
202 D0, D1, D2, D3, D4, D5, D6, D7,
203 D16, D17, D18, D19, D20, D21, D22, D23,
204 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000205 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000206 def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000207 "bl ${func:call}",
208 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000209 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000210
Evan Chengb6207242009-08-01 00:16:10 +0000211 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000212 def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000213 "blx ${func:call}",
214 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000215 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000216
Evan Chengb6207242009-08-01 00:16:10 +0000217 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000218 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000219 "blx $func",
Evan Chengb6207242009-08-01 00:16:10 +0000220 [(ARMtcall GPR:$func)]>,
221 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000222
223 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000224 def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000225 "mov lr, pc\n\tbx $func",
226 [(ARMcall_nolink tGPR:$func)]>,
227 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}
229
Evan Chengffbacca2007-07-21 00:34:19 +0000230let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000231 let isBarrier = 1 in {
232 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000233 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
234 "b $target", [(br bb:$target)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000235
Evan Cheng225dfe92007-01-30 01:13:37 +0000236 // Far jump
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000237 def tBfar : TIx2<(outs), (ins brtarget:$target), IIC_Br,
David Goodwin5e47a9a2009-06-30 18:04:13 +0000238 "bl $target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000239
David Goodwin5e47a9a2009-06-30 18:04:13 +0000240 def tBR_JTr : T1JTI<(outs),
241 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000242 IIC_Br, "mov pc, $target\n\t.align\t2\n$jt",
David Goodwin5e47a9a2009-06-30 18:04:13 +0000243 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000244 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000245}
246
Evan Chengc85e8322007-07-05 07:13:32 +0000247// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000248// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000249let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
251 "b$cc $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000252 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000253
254//===----------------------------------------------------------------------===//
255// Load Store Instructions.
256//
257
Dan Gohman15511cf2008-12-03 18:15:48 +0000258let canFoldAsLoad = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000259def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000260 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000261 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000263def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000264 "ldrb", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000265 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000266
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000267def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000268 "ldrh", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000269 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000270
Evan Cheng2f297df2009-07-11 07:08:13 +0000271let AddedComplexity = 10 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000272def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000273 "ldrsb", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000274 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000275
Evan Cheng2f297df2009-07-11 07:08:13 +0000276let AddedComplexity = 10 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000277def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000278 "ldrsh", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000279 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000280
Dan Gohman15511cf2008-12-03 18:15:48 +0000281let canFoldAsLoad = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000282def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000283 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000284 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000285
Evan Cheng8e59ea92007-02-07 00:06:56 +0000286// Special instruction for restore. It cannot clobber condition register
287// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000288let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000289def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000290 "ldr", " $dst, $addr", []>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000291
Evan Cheng012f2d92007-01-24 08:53:17 +0000292// Load tconstpool
Dan Gohman15511cf2008-12-03 18:15:48 +0000293let canFoldAsLoad = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000294def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000295 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000296 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000297
298// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000299let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000300def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad,
Evan Cheng446c4282009-07-11 06:43:01 +0000301 "ldr", " $dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000302
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000303def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore,
Evan Cheng446c4282009-07-11 06:43:01 +0000304 "str", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000305 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000306
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000307def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore,
Evan Cheng446c4282009-07-11 06:43:01 +0000308 "strb", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000309 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000310
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000311def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore,
Evan Cheng446c4282009-07-11 06:43:01 +0000312 "strh", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000313 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000314
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000315def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore,
Evan Cheng446c4282009-07-11 06:43:01 +0000316 "str", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000317 [(store tGPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000318
Chris Lattner2e48a702008-01-06 08:36:04 +0000319let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000320// Special instruction for spill. It cannot clobber condition register
321// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000322def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore,
Evan Cheng446c4282009-07-11 06:43:01 +0000323 "str", " $src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000324}
325
326//===----------------------------------------------------------------------===//
327// Load / store multiple Instructions.
328//
329
330// TODO: A7-44: LDMIA - load multiple
Evan Cheng446c4282009-07-11 06:43:01 +0000331// TODO: Allow these to be predicated
Evan Chenga8e29892007-01-19 07:51:42 +0000332
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000333let mayLoad = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000334def tPOP : T1I<(outs reglist:$dst1, variable_ops), (ins), IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000335 "pop $dst1", []>;
336
Chris Lattner2e48a702008-01-06 08:36:04 +0000337let mayStore = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338def tPUSH : T1I<(outs), (ins reglist:$src1, variable_ops), IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000339 "push $src1", []>;
340
341//===----------------------------------------------------------------------===//
342// Arithmetic Instructions.
343//
344
David Goodwinc9ee1182009-06-25 22:49:55 +0000345// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000346let isCommutable = 1, Uses = [CPSR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000347def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000348 "adc", " $dst, $rhs",
Evan Cheng892837a2009-07-10 02:09:04 +0000349 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000350
David Goodwinc9ee1182009-06-25 22:49:55 +0000351// Add immediate
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000352def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000353 "add", " $dst, $lhs, $rhs",
354 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000355
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000357 "add", " $dst, $rhs",
358 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000359
David Goodwinc9ee1182009-06-25 22:49:55 +0000360// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000361let isCommutable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000362def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000363 "add", " $dst, $lhs, $rhs",
364 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chengcd799b92009-06-12 20:46:18 +0000366let neverHasSideEffects = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000367def tADDhirr : T1pIt<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000368 "add", " $dst, $rhs @ addhirr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
David Goodwinc9ee1182009-06-25 22:49:55 +0000370// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000371let isCommutable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000372def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000373 "and", " $dst, $rhs",
374 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000375
David Goodwinc9ee1182009-06-25 22:49:55 +0000376// ASR immediate
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000377def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000378 "asr", " $dst, $lhs, $rhs",
379 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000380
David Goodwinc9ee1182009-06-25 22:49:55 +0000381// ASR register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000382def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000383 "asr", " $dst, $rhs",
384 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000385
David Goodwinc9ee1182009-06-25 22:49:55 +0000386// BIC register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000387def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000388 "bic", " $dst, $rhs",
389 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinc9ee1182009-06-25 22:49:55 +0000391// CMN register
392let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000394 "cmn", " $lhs, $rhs",
395 [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000396def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000397 "cmn", " $lhs, $rhs",
398 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000399}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000400
David Goodwinc9ee1182009-06-25 22:49:55 +0000401// CMP immediate
402let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000403def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000404 "cmp", " $lhs, $rhs",
405 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406def tCMPZi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000407 "cmp", " $lhs, $rhs",
408 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000409
David Goodwinc9ee1182009-06-25 22:49:55 +0000410}
411
412// CMP register
413let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000414def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000415 "cmp", " $lhs, $rhs",
416 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000417def tCMPZr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000418 "cmp", " $lhs, $rhs",
419 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>;
420
421// TODO: Make use of the followings cmp hi regs
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000422def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000423 "cmp", " $lhs, $rhs", []>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000424def tCMPZhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000425 "cmp", " $lhs, $rhs", []>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000426}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428
David Goodwinc9ee1182009-06-25 22:49:55 +0000429// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000430let isCommutable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000431def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000432 "eor", " $dst, $rhs",
433 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000434
David Goodwinc9ee1182009-06-25 22:49:55 +0000435// LSL immediate
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000436def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000437 "lsl", " $dst, $lhs, $rhs",
438 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
David Goodwinc9ee1182009-06-25 22:49:55 +0000440// LSL register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000441def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000442 "lsl", " $dst, $rhs",
443 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
David Goodwinc9ee1182009-06-25 22:49:55 +0000445// LSR immediate
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000446def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000447 "lsr", " $dst, $lhs, $rhs",
448 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000449
David Goodwinc9ee1182009-06-25 22:49:55 +0000450// LSR register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000451def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000452 "lsr", " $dst, $rhs",
453 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000454
David Goodwinc9ee1182009-06-25 22:49:55 +0000455// move register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000456def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000457 "mov", " $dst, $src",
458 [(set tGPR:$dst, imm0_255:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000459
460// TODO: A7-73: MOV(2) - mov setting flag.
461
462
Evan Chengcd799b92009-06-12 20:46:18 +0000463let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000464// FIXME: Make this predicable.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000465def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000466 "mov $dst, $src", []>;
467let Defs = [CPSR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000468def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000469 "movs $dst, $src", []>;
470
471// FIXME: Make these predicable.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000473 "mov $dst, $src\t@ hir2lor", []>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000474def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000475 "mov $dst, $src\t@ lor2hir", []>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000476def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000477 "mov $dst, $src\t@ hir2hir", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000478} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000479
David Goodwinc9ee1182009-06-25 22:49:55 +0000480// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000481let isCommutable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000483 "mul", " $dst, $rhs",
484 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000485
David Goodwinc9ee1182009-06-25 22:49:55 +0000486// move inverse register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000487def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000488 "mvn", " $dst, $src",
489 [(set tGPR:$dst, (not tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000490
David Goodwinc9ee1182009-06-25 22:49:55 +0000491// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000492let isCommutable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000494 "orr", " $dst, $rhs",
495 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000496
David Goodwinc9ee1182009-06-25 22:49:55 +0000497// swaps
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000498def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000499 "rev", " $dst, $src",
500 [(set tGPR:$dst, (bswap tGPR:$src))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000501 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000502
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000503def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000504 "rev16", " $dst, $src",
505 [(set tGPR:$dst,
506 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
507 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
508 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
509 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000510 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000511
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000512def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000513 "revsh", " $dst, $src",
514 [(set tGPR:$dst,
515 (sext_inreg
516 (or (srl (and tGPR:$src, 0xFFFF), (i32 8)),
517 (shl tGPR:$src, (i32 8))), i16))]>,
518 Requires<[IsThumb1Only, HasV6]>;
519
David Goodwinc9ee1182009-06-25 22:49:55 +0000520// rotate right register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000521def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000522 "ror", " $dst, $rhs",
523 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>;
524
525// negate register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000526def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000527 "rsb", " $dst, $src, #0",
528 [(set tGPR:$dst, (ineg tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000529
David Goodwinc9ee1182009-06-25 22:49:55 +0000530// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000531let Uses = [CPSR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000532def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000533 "sbc", " $dst, $rhs",
534 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000535
David Goodwinc9ee1182009-06-25 22:49:55 +0000536// Subtract immediate
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000537def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000538 "sub", " $dst, $lhs, $rhs",
539 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000540
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000541def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000542 "sub", " $dst, $rhs",
543 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000544
David Goodwinc9ee1182009-06-25 22:49:55 +0000545// subtract register
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000546def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000547 "sub", " $dst, $lhs, $rhs",
548 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000549
550// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000551
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000552def tSUBspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iALU,
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000553 "sub $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000554
David Goodwinc9ee1182009-06-25 22:49:55 +0000555// sign-extend byte
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000557 "sxtb", " $dst, $src",
558 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
559 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000560
561// sign-extend short
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000562def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000563 "sxth", " $dst, $src",
564 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
565 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000566
David Goodwinc9ee1182009-06-25 22:49:55 +0000567// test
Evan Chenge864b742009-06-26 00:19:07 +0000568let isCommutable = 1, Defs = [CPSR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000569def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000570 "tst", " $lhs, $rhs",
571 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000572
David Goodwinc9ee1182009-06-25 22:49:55 +0000573// zero-extend byte
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000574def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000575 "uxtb", " $dst, $src",
576 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
577 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000578
579// zero-extend short
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000580def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALU,
Evan Cheng446c4282009-07-11 06:43:01 +0000581 "uxth", " $dst, $src",
582 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
583 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000584
585
586// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
587// Expanded by the scheduler into a branch sequence.
Evan Cheng446c4282009-07-11 06:43:01 +0000588// FIXME: Add actual movcc in IT blocks for Thumb2.
Evan Chenga8e29892007-01-19 07:51:42 +0000589let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler.
590 def tMOVCCr :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000591 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), IIC_iALU,
Evan Chenga8e29892007-01-19 07:51:42 +0000592 "@ tMOVCCr $cc",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000593 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000594
595// tLEApcrel - Load a pc-relative address into a register without offending the
596// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000597def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label), IIC_iALU,
Evan Cheng81c102b2009-07-23 18:26:03 +0000598 "adr $dst, #$label", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000599
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000600def tLEApcrelJT : T1I<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id), IIC_iALU,
Evan Cheng81c102b2009-07-23 18:26:03 +0000601 "adr $dst, #${label}_${id:no_hash}", []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000602
Evan Chenga8e29892007-01-19 07:51:42 +0000603//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000604// TLS Instructions
605//
606
607// __aeabi_read_tp preserves the registers r1-r3.
608let isCall = 1,
609 Defs = [R0, LR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000610 def tTPsoft : TIx2<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000611 "bl __aeabi_read_tp",
612 [(set R0, ARMthread_pointer)]>;
613}
614
615//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Non-Instruction Patterns
617//
618
Evan Cheng892837a2009-07-10 02:09:04 +0000619// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000620def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
621 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
622def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
623 (tADDi3 tGPR:$lhs, imm8_255:$rhs)>;
624def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
625 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000626
627// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000628def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
629 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
630def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
631 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
632def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
633 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000634
Evan Chenga8e29892007-01-19 07:51:42 +0000635// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000636def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
637def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Evan Chengd85ac4d2007-01-27 02:29:45 +0000639// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000640def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
641 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000644def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000645 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000646def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000647 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000648
649def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000650 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000651def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000652 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000653
654// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000655def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
656 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
657def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
658 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000659
660// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000661def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
662 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000663
Evan Chengb60c02e2007-01-26 19:13:16 +0000664// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000665def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
666def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
667def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000668
Evan Cheng2f297df2009-07-11 07:08:13 +0000669// If it's possible to use [r,r] address mode for sextload, select to
670// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000671def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
672 (tSXTB (tLDRB t_addrmode_s1:$addr))>;
673def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
674 (tSXTH (tLDRH t_addrmode_s2:$addr))>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000675
676
Evan Chenga8e29892007-01-19 07:51:42 +0000677// Large immediate handling.
678
679// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000680def : T1Pat<(i32 thumb_immshifted:$src),
681 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
682 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000683
Evan Cheng9cb9e672009-06-27 02:26:13 +0000684def : T1Pat<(i32 imm0_255_comp:$src),
685 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;