blob: fabd23555c7480df5b000c9b898743c99710a8d0 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
Chris Lattnerb71f9f82005-12-17 19:41:43 +000042def LO10 : SDNodeXForm<imm, [{
43 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
44}]>;
45
Chris Lattner57dd3bc2005-12-17 19:37:00 +000046def HI22 : SDNodeXForm<imm, [{
47 // Transformation function: shift the immediate value down into the low bits.
48 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
49}]>;
50
51def SETHIimm : PatLeaf<(imm), [{
52 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
53}], HI22>;
54
Chris Lattnerbc83fd92005-12-17 20:04:49 +000055// Addressing modes.
56def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
57def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
58
59// Address operands
60def MEMrr : Operand<i32> {
61 let PrintMethod = "printMemOperand";
62 let NumMIOperands = 2;
63 let MIOperandInfo = (ops IntRegs, IntRegs);
64}
65def MEMri : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let NumMIOperands = 2;
68 let MIOperandInfo = (ops IntRegs, i32imm);
69}
70
Chris Lattner04dd6732005-12-18 01:46:58 +000071// Branch targets have OtherVT type.
72def brtarget : Operand<OtherVT>;
73
Chris Lattner4d55aca2005-12-18 01:20:35 +000074def SDTV8cmpicc :
75SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
76def SDTV8cmpfcc :
77SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
78def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000079SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
80 SDTCisVT<2, FlagVT>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000081
82def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
83def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
84def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
85def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
86
Chris Lattnere3572462005-12-18 02:10:39 +000087def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
88def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000089
Chris Lattner8fa54dc2005-12-18 06:59:57 +000090def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>;
91def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>;
92
Chris Lattner7b0902d2005-12-17 08:26:38 +000093//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000094// Instructions
95//===----------------------------------------------------------------------===//
96
Chris Lattner275f6452004-02-28 19:37:18 +000097// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000098class PseudoInstV8<string asmstr, dag ops> : InstV8 {
99 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +0000100 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +0000101}
Chris Lattner3ff57512005-12-16 06:02:58 +0000102def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +0000103def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
104 (ops i32imm:$amt)>;
105def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
106 (ops i32imm:$amt)>;
107//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
108def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
109 (ops IntRegs:$dst)>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000110def FpMOVD : PseudoInstV8<"!FpMOVD", // pseudo 64-bit double move
111 (ops DFPRegs:$dst, DFPRegs:$src)>;
Chris Lattner275f6452004-02-28 19:37:18 +0000112
Brian Gaekea8056fa2004-03-06 05:32:13 +0000113// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000114// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000115let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000116 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000117 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +0000118 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000119}
Brian Gaeke8542e082004-04-02 20:53:37 +0000120
121// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000122def LDSBrr : F3_1<3, 0b001001,
123 (ops IntRegs:$dst, MEMrr:$addr),
124 "ldsb [$addr], $dst",
125 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000126def LDSBri : F3_2<3, 0b001001,
127 (ops IntRegs:$dst, MEMri:$addr),
128 "ldsb [$addr], $dst",
129 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000130def LDSHrr : F3_1<3, 0b001010,
131 (ops IntRegs:$dst, MEMrr:$addr),
132 "ldsh [$addr], $dst",
133 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000134def LDSHri : F3_2<3, 0b001010,
135 (ops IntRegs:$dst, MEMri:$addr),
136 "ldsh [$addr], $dst",
137 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000138def LDUBrr : F3_1<3, 0b000001,
139 (ops IntRegs:$dst, MEMrr:$addr),
140 "ldub [$addr], $dst",
141 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000142def LDUBri : F3_2<3, 0b000001,
143 (ops IntRegs:$dst, MEMri:$addr),
144 "ldub [$addr], $dst",
145 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000146def LDUHrr : F3_1<3, 0b000010,
147 (ops IntRegs:$dst, MEMrr:$addr),
148 "lduh [$addr], $dst",
149 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000150def LDUHri : F3_2<3, 0b000010,
151 (ops IntRegs:$dst, MEMri:$addr),
152 "lduh [$addr], $dst",
153 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000154def LDrr : F3_1<3, 0b000000,
155 (ops IntRegs:$dst, MEMrr:$addr),
156 "ld [$addr], $dst",
157 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000158def LDri : F3_2<3, 0b000000,
159 (ops IntRegs:$dst, MEMri:$addr),
160 "ld [$addr], $dst",
161 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000162def LDDrr : F3_1<3, 0b000011,
163 (ops IntRegs:$dst, MEMrr:$addr),
164 "ldd [$addr], $dst", []>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000165def LDDri : F3_2<3, 0b000011,
166 (ops IntRegs:$dst, MEMri:$addr),
167 "ldd [$addr], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000168
Brian Gaeke562d5b02004-06-18 05:19:27 +0000169// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000170def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000171 (ops FPRegs:$dst, MEMrr:$addr),
172 "ld [$addr], $dst",
173 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000174def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000175 (ops FPRegs:$dst, MEMri:$addr),
176 "ld [$addr], $dst",
177 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000178def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000179 (ops DFPRegs:$dst, MEMrr:$addr),
180 "ldd [$addr], $dst",
181 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000182def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000183 (ops DFPRegs:$dst, MEMri:$addr),
184 "ldd [$addr], $dst",
185 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000186
Brian Gaeke8542e082004-04-02 20:53:37 +0000187// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000188def STBrr : F3_1<3, 0b000101,
189 (ops MEMrr:$addr, IntRegs:$src),
190 "stb $src, [$addr]",
191 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000192def STBri : F3_2<3, 0b000101,
193 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000194 "stb $src, [$addr]",
195 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000196def STHrr : F3_1<3, 0b000110,
197 (ops MEMrr:$addr, IntRegs:$src),
198 "sth $src, [$addr]",
199 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000200def STHri : F3_2<3, 0b000110,
201 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000202 "sth $src, [$addr]",
203 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000204def STrr : F3_1<3, 0b000100,
205 (ops MEMrr:$addr, IntRegs:$src),
206 "st $src, [$addr]",
207 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000208def STri : F3_2<3, 0b000100,
209 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000210 "st $src, [$addr]",
211 [(store IntRegs:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000212def STDrr : F3_1<3, 0b000111,
213 (ops MEMrr:$addr, IntRegs:$src),
214 "std $src, [$addr]", []>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000215def STDri : F3_2<3, 0b000111,
216 (ops MEMri:$addr, IntRegs:$src),
217 "std $src, [$addr]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000218
219// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000220def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000221 (ops MEMrr:$addr, FPRegs:$src),
222 "st $src, [$addr]",
223 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000224def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000225 (ops MEMri:$addr, FPRegs:$src),
226 "st $src, [$addr]",
227 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000228def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000229 (ops MEMrr:$addr, DFPRegs:$src),
230 "std $src, [$addr]",
231 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000232def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000233 (ops MEMri:$addr, DFPRegs:$src),
234 "std $src, [$addr]",
235 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000236
Brian Gaeke775158d2004-03-04 04:37:45 +0000237// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000238def SETHIi: F2_1<0b100,
239 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000240 "sethi $src, $dst",
241 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000242
Brian Gaeke8542e082004-04-02 20:53:37 +0000243// Section B.10 - NOP Instruction, p. 105
244// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000245let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000246 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000247
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000248// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000249def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000250 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000251 "and $b, $c, $dst",
252 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000253def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000254 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000255 "and $b, $c, $dst",
256 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000257def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000258 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000259 "andn $b, $c, $dst",
260 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000261def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000262 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000263 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000264def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000265 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000266 "or $b, $c, $dst",
267 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000268def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000269 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000270 "or $b, $c, $dst",
271 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000272def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000273 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000274 "orn $b, $c, $dst",
275 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000276def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000277 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000278 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000279def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000280 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000281 "xor $b, $c, $dst",
282 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000283def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000284 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000285 "xor $b, $c, $dst",
286 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000287def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000288 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000289 "xnor $b, $c, $dst",
290 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000292 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000293 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000294
295// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000296def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000297 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000298 "sll $b, $c, $dst",
299 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000300def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000301 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000302 "sll $b, $c, $dst",
303 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000304def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000305 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000306 "srl $b, $c, $dst",
307 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000309 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000310 "srl $b, $c, $dst",
311 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000313 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000314 "sra $b, $c, $dst",
315 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000317 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000318 "sra $b, $c, $dst",
319 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000320
321// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000322def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000323 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000324 "add $b, $c, $dst",
325 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000326def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000327 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000328 "add $b, $c, $dst",
329 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000330def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000331 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000332 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000333def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000334 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000335 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000336def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000337 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000338 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000339def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000340 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000341 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000342
Brian Gaeke775158d2004-03-04 04:37:45 +0000343// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000344def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000345 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000346 "sub $b, $c, $dst",
347 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000348def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000349 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000350 "sub $b, $c, $dst",
351 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000353 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000354 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000355def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000356 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000357 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000358def SUBCCrr : F3_1<2, 0b010100,
359 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
360 "subcc $b, $c, $dst", []>;
361def SUBCCri : F3_2<2, 0b010100,
362 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
363 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000364def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000365 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000366 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000367
Brian Gaeke032f80f2004-03-16 22:37:13 +0000368// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000369def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000370 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000371 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000372def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000373 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000374 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000377 "smul $b, $c, $dst",
378 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000381 "smul $b, $c, $dst",
382 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000383
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000384// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000386 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000387 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000389 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000390 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000391def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000392 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000393 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000394def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000395 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000396 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000397
Brian Gaekea8056fa2004-03-06 05:32:13 +0000398// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000400 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000401 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000402def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000403 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000404 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000405def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000406 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000407 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000409 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000410 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000411
Brian Gaekec3e97012004-05-08 04:21:32 +0000412// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000413
414// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000415class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
416 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000417 let isBranch = 1;
418 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000419 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000420}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000421
422let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000423 def BA : BranchV8<0b1000, (ops brtarget:$dst),
424 "ba $dst",
425 [(br bb:$dst)]>;
426def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000427 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000428 [(V8bricc bb:$dst, SETNE, ICC)]>;
429def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000430 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000431 [(V8bricc bb:$dst, SETEQ, ICC)]>;
432def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000433 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000434 [(V8bricc bb:$dst, SETGT, ICC)]>;
435def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000436 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000437 [(V8bricc bb:$dst, SETLE, ICC)]>;
438def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000439 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000440 [(V8bricc bb:$dst, SETGE, ICC)]>;
441def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000442 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000443 [(V8bricc bb:$dst, SETLT, ICC)]>;
444def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000445 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000446 [(V8bricc bb:$dst, SETUGT, ICC)]>;
447def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000448 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000449 [(V8bricc bb:$dst, SETULE, ICC)]>;
450def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000451 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000452 [(V8bricc bb:$dst, SETUGE, ICC)]>;
453def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000454 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000455 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000456
Brian Gaeke4185d032004-07-08 09:08:22 +0000457// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
458
459// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000460class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
461 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000462 let isBranch = 1;
463 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000464 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000465}
466
Chris Lattner04dd6732005-12-18 01:46:58 +0000467def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000468 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000469 [(V8brfcc bb:$dst, SETUO, FCC)]>;
470def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000471 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000472 [(V8brfcc bb:$dst, SETGT, FCC)]>;
473def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000474 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000475 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
476def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000477 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000478 [(V8brfcc bb:$dst, SETLT, FCC)]>;
479def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000480 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000481 [(V8brfcc bb:$dst, SETULT, FCC)]>;
482def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000483 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000484 [(V8brfcc bb:$dst, SETONE, FCC)]>;
485def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000486 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000487 [(V8brfcc bb:$dst, SETNE, FCC)]>;
488def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000489 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000490 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
491def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000492 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000493 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
494def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000495 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000496 [(V8brfcc bb:$dst, SETGE, FCC)]>;
497def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000498 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000499 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
500def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000501 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000502 [(V8brfcc bb:$dst, SETLE, FCC)]>;
503def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000504 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000505 [(V8brfcc bb:$dst, SETULE, FCC)]>;
506def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000507 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000508 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000509
Brian Gaekeb354b712004-11-16 07:32:09 +0000510
511
Brian Gaeke8542e082004-04-02 20:53:37 +0000512// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000513// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000514let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000515 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000516 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
517 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000518 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000519 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000520 bits<30> disp;
521 let op = 1;
522 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000523 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000524 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000525
526 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
527 // be an implicit def):
528 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
529 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000530 def JMPLrr : F3_1<2, 0b111000,
531 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000532 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000533}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000534
Chris Lattner37949f52005-12-17 22:22:53 +0000535// Section B.28 - Read State Register Instructions
536def RDY : F3_1<2, 0b101000,
537 (ops IntRegs:$dst),
538 "rdy $dst", []>;
539
Chris Lattner22ede702004-04-07 04:06:46 +0000540// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000541def WRYrr : F3_1<2, 0b110000,
542 (ops IntRegs:$b, IntRegs:$c),
543 "wr $b, $c, %y", []>;
544def WRYri : F3_2<2, 0b110000,
545 (ops IntRegs:$b, i32imm:$c),
546 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000547
Brian Gaekec53105c2004-06-27 22:53:56 +0000548// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000549def FITOS : F3_3<2, 0b110100, 0b011000100,
550 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000551 "fitos $src, $dst",
552 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000553def FITOD : F3_3<2, 0b110100, 0b011001000,
554 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000555 "fitod $src, $dst",
556 [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000557
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000558// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000559def FSTOI : F3_3<2, 0b110100, 0b011010001,
560 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000561 "fstoi $src, $dst",
562 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000563def FDTOI : F3_3<2, 0b110100, 0b011010010,
564 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000565 "fdtoi $src, $dst",
566 [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000567
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000568// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000569def FSTOD : F3_3<2, 0b110100, 0b011001001,
570 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000571 "fstod $src, $dst",
572 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000573def FDTOS : F3_3<2, 0b110100, 0b011000110,
574 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000575 "fdtos $src, $dst",
576 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000577
Brian Gaekef89cc652004-06-18 06:28:10 +0000578// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000579def FMOVS : F3_3<2, 0b110100, 0b000000001,
580 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000581 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000582def FNEGS : F3_3<2, 0b110100, 0b000000101,
583 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000584 "fnegs $src, $dst",
585 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000586def FABSS : F3_3<2, 0b110100, 0b000001001,
587 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000588 "fabss $src, $dst",
589 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000590// FIXME: ADD FNEGD/FABSD pseudo instructions.
591
Chris Lattner294974b2005-12-17 23:20:27 +0000592
593// Floating-point Square Root Instructions, p.145
594def FSQRTS : F3_3<2, 0b110100, 0b000101001,
595 (ops FPRegs:$dst, FPRegs:$src),
596 "fsqrts $src, $dst",
597 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
598def FSQRTD : F3_3<2, 0b110100, 0b000101010,
599 (ops DFPRegs:$dst, DFPRegs:$src),
600 "fsqrtd $src, $dst",
601 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
602
603
Brian Gaekef89cc652004-06-18 06:28:10 +0000604
Brian Gaekec53105c2004-06-27 22:53:56 +0000605// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000606def FADDS : F3_3<2, 0b110100, 0b001000001,
607 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000608 "fadds $src1, $src2, $dst",
609 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000610def FADDD : F3_3<2, 0b110100, 0b001000010,
611 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000612 "faddd $src1, $src2, $dst",
613 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000614def FSUBS : F3_3<2, 0b110100, 0b001000101,
615 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000616 "fsubs $src1, $src2, $dst",
617 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000618def FSUBD : F3_3<2, 0b110100, 0b001000110,
619 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000620 "fsubd $src1, $src2, $dst",
621 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000622
623// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000624def FMULS : F3_3<2, 0b110100, 0b001001001,
625 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000626 "fmuls $src1, $src2, $dst",
627 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000628def FMULD : F3_3<2, 0b110100, 0b001001010,
629 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000630 "fmuld $src1, $src2, $dst",
631 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000632def FSMULD : F3_3<2, 0b110100, 0b001101001,
633 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000634 "fsmuld $src1, $src2, $dst",
635 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
636 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000637def FDIVS : F3_3<2, 0b110100, 0b001001101,
638 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000639 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000640 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000641def FDIVD : F3_3<2, 0b110100, 0b001001110,
642 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000643 "fdivd $src1, $src2, $dst",
644 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000645
Brian Gaeke4185d032004-07-08 09:08:22 +0000646// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000647// Note: the 2nd template arg is different for these guys.
648// Note 2: the result of a FCMP is not available until the 2nd cycle
649// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000650// is modelled with a forced noop after the instruction.
651def FCMPS : F3_3<2, 0b110101, 0b001010001,
652 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000653 "fcmps $src1, $src2\n\tnop",
654 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000655def FCMPD : F3_3<2, 0b110101, 0b001010010,
656 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000657 "fcmpd $src1, $src2\n\tnop",
658 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000659
660//===----------------------------------------------------------------------===//
661// Non-Instruction Patterns
662//===----------------------------------------------------------------------===//
663
664// Small immediates.
665def : Pat<(i32 simm13:$val),
666 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000667// Arbitrary immediates.
668def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000669 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000670
Chris Lattner76acc872005-12-18 02:37:35 +0000671// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000672def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
673def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000674def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
675def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;