blob: 820eed083b70a98e3c7df8f566e0dbff445d169f [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000019#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000020#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000021#include "LiveDebugVariables.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/STLExtras.h"
23#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Evan Chengbb36a432012-09-21 20:04:28 +000025#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000030#include "llvm/CodeGen/Passes.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000032#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner27f29162004-10-26 15:35:58 +000038#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000039using namespace llvm;
40
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000041STATISTIC(NumSpillSlots, "Number of spill slots allocated");
42STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohman844731a2008-05-13 00:00:25 +000043
Chris Lattner8c4d88d2004-09-30 01:54:45 +000044//===----------------------------------------------------------------------===//
45// VirtRegMap implementation
46//===----------------------------------------------------------------------===//
47
Owen Anderson49c8aa02009-03-13 05:55:11 +000048char VirtRegMap::ID = 0;
49
Owen Andersonce665bd2010-10-07 22:25:06 +000050INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000051
52bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000053 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000054 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000055 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000056 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000057
Owen Anderson49c8aa02009-03-13 05:55:11 +000058 Virt2PhysMap.clear();
59 Virt2StackSlotMap.clear();
Owen Anderson49c8aa02009-03-13 05:55:11 +000060 Virt2SplitMap.clear();
Mike Stumpfe095f32009-05-04 18:40:41 +000061
Chris Lattner29268692006-09-05 02:12:02 +000062 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000063 return false;
Chris Lattner29268692006-09-05 02:12:02 +000064}
65
Chris Lattner8c4d88d2004-09-30 01:54:45 +000066void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000067 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
68 Virt2PhysMap.resize(NumRegs);
69 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000070 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000071}
72
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000073unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
74 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
75 RC->getAlignment());
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000076 ++NumSpillSlots;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000077 return SS;
78}
79
Evan Cheng90f95f82009-06-14 20:22:55 +000080unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +000081 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
82 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000083 if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000084 physReg = getPhys(physReg);
85 if (Hint.first == 0)
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000086 return (TargetRegisterInfo::isPhysicalRegister(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000087 ? physReg : 0;
88 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +000089}
90
Jakob Stoklund Olesen980bddf2012-12-04 00:30:22 +000091bool VirtRegMap::hasPreferredPhys(unsigned VirtReg) {
92 unsigned Hint = MRI->getSimpleHint(VirtReg);
93 if (!Hint)
94 return 0;
95 if (TargetRegisterInfo::isVirtualRegister(Hint))
96 Hint = getPhys(Hint);
97 return getPhys(VirtReg) == Hint;
98}
99
Jakob Stoklund Olesenfc637442012-12-03 23:23:50 +0000100bool VirtRegMap::hasKnownPreference(unsigned VirtReg) {
101 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(VirtReg);
102 if (TargetRegisterInfo::isPhysicalRegister(Hint.second))
103 return true;
104 if (TargetRegisterInfo::isVirtualRegister(Hint.second))
105 return hasPhys(Hint.second);
106 return false;
107}
108
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000110 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000111 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000112 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +0000113 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000114 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000115}
116
Evan Chengd3653122008-02-27 03:04:06 +0000117void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000118 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000119 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000120 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000121 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000122 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000123 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000124 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000125}
126
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000127void VirtRegMap::print(raw_ostream &OS, const Module*) const {
128 OS << "********** REGISTER MAP **********\n";
129 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
130 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
131 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
132 OS << '[' << PrintReg(Reg, TRI) << " -> "
133 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
134 << MRI->getRegClass(Reg)->getName() << "\n";
135 }
136 }
137
138 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
139 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
140 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
141 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
142 << "] " << MRI->getRegClass(Reg)->getName() << "\n";
143 }
144 }
145 OS << '\n';
146}
147
Manman Renb720be62012-09-11 22:23:19 +0000148#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000149void VirtRegMap::dump() const {
150 print(dbgs());
151}
Manman Ren77e300e2012-09-06 19:06:06 +0000152#endif
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000153
154//===----------------------------------------------------------------------===//
155// VirtRegRewriter
156//===----------------------------------------------------------------------===//
157//
158// The VirtRegRewriter is the last of the register allocator passes.
159// It rewrites virtual registers to physical registers as specified in the
160// VirtRegMap analysis. It also updates live-in information on basic blocks
161// according to LiveIntervals.
162//
163namespace {
164class VirtRegRewriter : public MachineFunctionPass {
165 MachineFunction *MF;
166 const TargetMachine *TM;
167 const TargetRegisterInfo *TRI;
168 const TargetInstrInfo *TII;
169 MachineRegisterInfo *MRI;
170 SlotIndexes *Indexes;
171 LiveIntervals *LIS;
172 VirtRegMap *VRM;
173
174 void rewrite();
175 void addMBBLiveIns();
176public:
177 static char ID;
178 VirtRegRewriter() : MachineFunctionPass(ID) {}
179
180 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
181
182 virtual bool runOnMachineFunction(MachineFunction&);
183};
184} // end anonymous namespace
185
186char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
187
188INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
189 "Virtual Register Rewriter", false, false)
190INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
191INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
192INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
Evan Chengbb36a432012-09-21 20:04:28 +0000193INITIALIZE_PASS_DEPENDENCY(LiveStacks)
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000194INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
195INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
196 "Virtual Register Rewriter", false, false)
197
198char VirtRegRewriter::ID = 0;
199
200void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
201 AU.setPreservesCFG();
202 AU.addRequired<LiveIntervals>();
203 AU.addRequired<SlotIndexes>();
204 AU.addPreserved<SlotIndexes>();
205 AU.addRequired<LiveDebugVariables>();
Evan Chengbb36a432012-09-21 20:04:28 +0000206 AU.addRequired<LiveStacks>();
207 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000208 AU.addRequired<VirtRegMap>();
209 MachineFunctionPass::getAnalysisUsage(AU);
210}
211
212bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
213 MF = &fn;
214 TM = &MF->getTarget();
215 TRI = TM->getRegisterInfo();
216 TII = TM->getInstrInfo();
217 MRI = &MF->getRegInfo();
218 Indexes = &getAnalysis<SlotIndexes>();
219 LIS = &getAnalysis<LiveIntervals>();
220 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000221 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
222 << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +0000223 << MF->getName() << '\n');
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000224 DEBUG(VRM->dump());
225
226 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000227 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000228
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000229 // Live-in lists on basic blocks are required for physregs.
230 addMBBLiveIns();
231
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000232 // Rewrite virtual registers.
233 rewrite();
234
235 // Write out new DBG_VALUE instructions.
236 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
237
238 // All machine operands and other references to virtual registers have been
239 // replaced. Remove the virtual registers and release all the transient data.
240 VRM->clearAllVirt();
241 MRI->clearVirtRegs();
242 return true;
243}
244
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000245// Compute MBB live-in lists from virtual register live ranges and their
246// assignments.
247void VirtRegRewriter::addMBBLiveIns() {
248 SmallVector<MachineBasicBlock*, 16> LiveIn;
249 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
250 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
251 if (MRI->reg_nodbg_empty(VirtReg))
252 continue;
253 LiveInterval &LI = LIS->getInterval(VirtReg);
254 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
255 continue;
256 // This is a virtual register that is live across basic blocks. Its
257 // assigned PhysReg must be marked as live-in to those blocks.
258 unsigned PhysReg = VRM->getPhys(VirtReg);
259 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
260
261 // Scan the segments of LI.
262 for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I != E;
263 ++I) {
264 if (!Indexes->findLiveInMBBs(I->start, I->end, LiveIn))
265 continue;
266 for (unsigned i = 0, e = LiveIn.size(); i != e; ++i)
267 if (!LiveIn[i]->isLiveIn(PhysReg))
268 LiveIn[i]->addLiveIn(PhysReg);
269 LiveIn.clear();
270 }
271 }
272}
273
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000274void VirtRegRewriter::rewrite() {
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000275 SmallVector<unsigned, 8> SuperDeads;
276 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000277 SmallVector<unsigned, 8> SuperKills;
278
279 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
280 MBBI != MBBE; ++MBBI) {
281 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Cheng3f9c2512012-01-19 07:46:36 +0000282 for (MachineBasicBlock::instr_iterator
283 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000284 MachineInstr *MI = MII;
285 ++MII;
286
287 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
288 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
289 MachineOperand &MO = *MOI;
Jakob Stoklund Olesend9f0ff52012-02-17 19:07:56 +0000290
291 // Make sure MRI knows about registers clobbered by regmasks.
292 if (MO.isRegMask())
293 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
294
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000295 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
296 continue;
297 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000298 unsigned PhysReg = VRM->getPhys(VirtReg);
299 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
300 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000301 assert(!MRI->isReserved(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000302
303 // Preserve semantics of sub-register operands.
304 if (MO.getSubReg()) {
305 // A virtual register kill refers to the whole register, so we may
Jakob Stoklund Olesen200a8ce2011-10-05 00:01:48 +0000306 // have to add <imp-use,kill> operands for the super-register. A
307 // partial redef always kills and redefines the super-register.
308 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
309 SuperKills.push_back(PhysReg);
310
311 if (MO.isDef()) {
312 // The <def,undef> flag only makes sense for sub-register defs, and
313 // we are substituting a full physreg. An <imp-use,kill> operand
314 // from the SuperKills list will represent the partial read of the
315 // super-register.
316 MO.setIsUndef(false);
317
318 // Also add implicit defs for the super-register.
319 if (MO.isDead())
320 SuperDeads.push_back(PhysReg);
321 else
322 SuperDefs.push_back(PhysReg);
323 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000324
325 // PhysReg operands cannot have subregister indexes.
326 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
327 assert(PhysReg && "Invalid SubReg for physical register");
328 MO.setSubReg(0);
329 }
330 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
331 // we need the inlining here.
332 MO.setReg(PhysReg);
333 }
334
335 // Add any missing super-register kills after rewriting the whole
336 // instruction.
337 while (!SuperKills.empty())
338 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
339
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000340 while (!SuperDeads.empty())
341 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
342
343 while (!SuperDefs.empty())
344 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
345
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000346 DEBUG(dbgs() << "> " << *MI);
347
348 // Finally, remove any identity copies.
349 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +0000350 ++NumIdCopies;
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000351 if (MI->getNumOperands() == 2) {
352 DEBUG(dbgs() << "Deleting identity copy.\n");
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000353 if (Indexes)
354 Indexes->removeMachineInstrFromMaps(MI);
355 // It's safe to erase MI because MII has already been incremented.
356 MI->eraseFromParent();
357 } else {
358 // Transform identity copy to a KILL to deal with subregisters.
359 MI->setDesc(TII->get(TargetOpcode::KILL));
360 DEBUG(dbgs() << "Identity copy: " << *MI);
361 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000362 }
363 }
364 }
365
366 // Tell MRI about physical registers in use.
367 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
368 if (!MRI->reg_nodbg_empty(Reg))
369 MRI->setPhysRegUsed(Reg);
370}