blob: 5a37738a2f6e59bc03c41f1041288f5e4e05fd04 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000030#include "llvm/Support/Debug.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000036#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000037#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000038using namespace llvm;
39
Evan Cheng87bb9912008-06-13 23:58:02 +000040STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000041STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000042STATISTIC(NumReMats , "Number of re-materialization");
43STATISTIC(NumDRM , "Number of re-materializable defs elided");
44STATISTIC(NumStores , "Number of stores added");
45STATISTIC(NumLoads , "Number of loads added");
46STATISTIC(NumReused , "Number of values reused");
47STATISTIC(NumDSE , "Number of dead stores elided");
48STATISTIC(NumDCE , "Number of copies elided");
49STATISTIC(NumDSS , "Number of dead spill slots removed");
50STATISTIC(NumCommutes, "Number of instructions commuted");
Evan Cheng752272a2009-02-11 08:24:21 +000051STATISTIC(NumOmitted , "Number of reloads omited");
52STATISTIC(NumCopified, "Number of available reloads turned into copies");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000053
Chris Lattnercd3245a2006-12-19 22:41:21 +000054namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000055 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000056}
57
Dan Gohman844731a2008-05-13 00:00:25 +000058static cl::opt<SpillerName>
59SpillerOpt("spiller",
60 cl::desc("Spiller to use: (default: local)"),
61 cl::Prefix,
Dan Gohmanb8cab922008-10-14 20:25:08 +000062 cl::values(clEnumVal(simple, "simple spiller"),
63 clEnumVal(local, "local spiller"),
Dan Gohman844731a2008-05-13 00:00:25 +000064 clEnumValEnd),
65 cl::init(local));
66
Chris Lattner8c4d88d2004-09-30 01:54:45 +000067//===----------------------------------------------------------------------===//
68// VirtRegMap implementation
69//===----------------------------------------------------------------------===//
70
Chris Lattner29268692006-09-05 02:12:02 +000071VirtRegMap::VirtRegMap(MachineFunction &mf)
72 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000073 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000074 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000075 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
76 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
77 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000078 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
79 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000080 grow();
81}
82
Chris Lattner8c4d88d2004-09-30 01:54:45 +000083void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000084 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000085 Virt2PhysMap.grow(LastVirtReg);
86 Virt2StackSlotMap.grow(LastVirtReg);
87 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000088 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000089 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000090 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000091 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000092}
93
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000095 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000096 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000097 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000098 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000099 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
100 RC->getAlignment());
101 if (LowSpillSlot == NO_STACK_SLOT)
102 LowSpillSlot = SS;
103 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
104 HighSpillSlot = SS;
105 unsigned Idx = SS-LowSpillSlot;
106 while (Idx >= SpillSlotToUsesMap.size())
107 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
108 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000110 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000111}
112
Evan Chengd3653122008-02-27 03:04:06 +0000113void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000115 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000116 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000117 assert((SS >= 0 ||
118 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000119 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000120 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000121}
122
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000124 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000125 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000126 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000127 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000128 return ReMatId++;
129}
130
Evan Cheng549f27d32007-08-13 23:45:17 +0000131void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000132 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000133 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
134 "attempt to assign re-mat id to already spilled register");
135 Virt2ReMatIdMap[virtReg] = id;
136}
137
Evan Cheng676dd7c2008-03-11 07:19:34 +0000138int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
139 std::map<const TargetRegisterClass*, int>::iterator I =
140 EmergencySpillSlots.find(RC);
141 if (I != EmergencySpillSlots.end())
142 return I->second;
143 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
144 RC->getAlignment());
145 if (LowSpillSlot == NO_STACK_SLOT)
146 LowSpillSlot = SS;
147 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
148 HighSpillSlot = SS;
Dan Gohman4daa9072008-10-06 18:00:07 +0000149 EmergencySpillSlots[RC] = SS;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000150 return SS;
151}
152
Evan Chengd3653122008-02-27 03:04:06 +0000153void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
154 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000155 // If FI < LowSpillSlot, this stack reference was produced by
156 // instruction selection and is not a spill
157 if (FI >= LowSpillSlot) {
158 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000159 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000160 && "Invalid spill slot");
161 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
162 }
Evan Chengd3653122008-02-27 03:04:06 +0000163 }
164}
165
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000166void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000167 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 // Move previous memory references folded to new instruction.
169 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000170 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000171 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
172 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000173 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000174 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000175
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000176 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000177 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000178}
179
Evan Cheng7f566252007-10-13 02:50:24 +0000180void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
181 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
182 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
183}
184
Evan Chengd3653122008-02-27 03:04:06 +0000185void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
187 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000188 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000189 continue;
190 int FI = MO.getIndex();
191 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
192 continue;
David Greenecff86082008-05-22 21:12:21 +0000193 // This stack reference was produced by instruction selection and
194 // is not a spill
195 if (FI < LowSpillSlot)
196 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000197 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000198 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000199 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
200 }
201 MI2VirtMap.erase(MI);
202 SpillPt2VirtMap.erase(MI);
203 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000204 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000205}
206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000209
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000211 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000212 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000213 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000214 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000215 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000216 }
217
Dan Gohman6f0d0242008-02-10 18:45:23 +0000218 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000219 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000220 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
221 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
222 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000223}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000224
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000225void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000226 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000227}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000228
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000229
230//===----------------------------------------------------------------------===//
231// Simple Spiller Implementation
232//===----------------------------------------------------------------------===//
233
234Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000235
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000236namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000237 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000238 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000239 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000240}
241
Chris Lattner35f27052006-05-01 21:16:03 +0000242bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000243 DOUT << "********** REWRITE MACHINE CODE **********\n";
244 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000245 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000246 const TargetInstrInfo &TII = *TM.getInstrInfo();
Owen Anderson724651a2008-08-19 01:05:33 +0000247 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000248
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000249
Chris Lattner4ea1b822004-09-30 02:33:48 +0000250 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
251 // each vreg once (in the case where a spilled vreg is used by multiple
252 // operands). This is always smaller than the number of operands to the
253 // current machine instr, so it should be small.
254 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000255
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000256 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
257 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000258 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000259 MachineBasicBlock &MBB = *MBBI;
260 for (MachineBasicBlock::iterator MII = MBB.begin(),
261 E = MBB.end(); MII != E; ++MII) {
262 MachineInstr &MI = *MII;
263 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000264 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000265 if (MO.isReg() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000267 unsigned VirtReg = MO.getReg();
Owen Anderson724651a2008-08-19 01:05:33 +0000268 unsigned SubIdx = MO.getSubReg();
Chris Lattner886dd912005-04-04 21:35:34 +0000269 unsigned PhysReg = VRM.getPhys(VirtReg);
Owen Anderson724651a2008-08-19 01:05:33 +0000270 unsigned RReg = SubIdx ? TRI.getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000271 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000272 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000273 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000274 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000275
Chris Lattner886dd912005-04-04 21:35:34 +0000276 if (MO.isUse() &&
277 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
278 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000279 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000280 MachineInstr *LoadMI = prior(MII);
281 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000282 LoadedRegs.push_back(VirtReg);
283 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000284 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000285 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000286
Chris Lattner886dd912005-04-04 21:35:34 +0000287 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000288 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000289 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000290 MachineInstr *StoreMI = next(MII);
291 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000292 ++NumStores;
293 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000294 }
Owen Anderson724651a2008-08-19 01:05:33 +0000295 MF.getRegInfo().setPhysRegUsed(RReg);
296 MI.getOperand(i).setReg(RReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000297 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000298 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000299 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000300 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000301 }
Chris Lattner886dd912005-04-04 21:35:34 +0000302
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000303 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000304 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000305 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000306 }
307 return true;
308}
309
310//===----------------------------------------------------------------------===//
311// Local Spiller Implementation
312//===----------------------------------------------------------------------===//
313
Chris Lattner66cf80f2006-02-03 23:13:58 +0000314/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000315/// top down, keep track of which spills slots or remat are available in each
316/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000317///
318/// Note that not all physregs are created equal here. In particular, some
319/// physregs are reloads that we are allowed to clobber or ignore at any time.
320/// Other physregs are values that the register allocated program is using that
321/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000322/// per-stack-slot / remat id basis as the low bit in the value of the
323/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
324/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000325namespace {
326class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000327 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000328 const TargetInstrInfo *TII;
329
Evan Cheng549f27d32007-08-13 23:45:17 +0000330 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
331 // or remat'ed virtual register values that are still available, due to being
332 // loaded or stored to, but not invalidated yet.
333 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000334
Evan Cheng549f27d32007-08-13 23:45:17 +0000335 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
336 // indicating which stack slot values are currently held by a physreg. This
337 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
338 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000339 std::multimap<unsigned, int> PhysRegsAvailable;
340
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000341 void disallowClobberPhysRegOnly(unsigned PhysReg);
342
Chris Lattner66cf80f2006-02-03 23:13:58 +0000343 void ClobberPhysRegOnly(unsigned PhysReg);
344public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000345 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
346 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000347 }
Evan Cheng752272a2009-02-11 08:24:21 +0000348
349 /// clear - Reset the state.
350 void clear() {
351 SpillSlotsOrReMatsAvailable.clear();
352 PhysRegsAvailable.clear();
353 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000354
Dan Gohman6f0d0242008-02-10 18:45:23 +0000355 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000356
Evan Cheng549f27d32007-08-13 23:45:17 +0000357 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
358 /// available in a physical register, return that PhysReg, otherwise
359 /// return 0.
360 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
361 std::map<int, unsigned>::const_iterator I =
362 SpillSlotsOrReMatsAvailable.find(Slot);
363 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000364 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000365 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000366 return 0;
367 }
Evan Chengde4e9422007-02-25 09:51:27 +0000368
Evan Cheng549f27d32007-08-13 23:45:17 +0000369 /// addAvailable - Mark that the specified stack slot / remat is available in
370 /// the specified physreg. If CanClobber is true, the physreg can be modified
371 /// at any time without changing the semantics of the program.
Evan Cheng752272a2009-02-11 08:24:21 +0000372 void addAvailable(int SlotOrReMat, unsigned Reg, bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000373 // If this stack slot is thought to be available in some other physreg,
374 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000375 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000376
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000378 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000379
Evan Cheng549f27d32007-08-13 23:45:17 +0000380 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
381 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000382 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000383 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000384 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000386
Chris Lattner593c9582006-02-03 23:28:46 +0000387 /// canClobberPhysReg - Return true if the spiller is allowed to change the
388 /// value of the specified stackslot register if it desires. The specified
389 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000390 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000391 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
392 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000394 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000395
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000396 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
397 /// stackslot register. The register is still available but is no longer
398 /// allowed to be modifed.
399 void disallowClobberPhysReg(unsigned PhysReg);
400
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000402 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000403 /// it and any of its aliases.
404 void ClobberPhysReg(unsigned PhysReg);
405
Evan Cheng90a43c32007-08-15 20:20:34 +0000406 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
407 /// slot changes. This removes information about which register the previous
408 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000410};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000411}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000412
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000413/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
414/// stackslot register. The register is still available but is no longer
415/// allowed to be modifed.
416void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
417 std::multimap<unsigned, int>::iterator I =
418 PhysRegsAvailable.lower_bound(PhysReg);
419 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000420 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000421 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000422 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000423 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000424 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000425 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000426 << " copied, it is available for use but can no longer be modified\n";
427 }
428}
429
430/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
431/// stackslot register and its aliases. The register and its aliases may
432/// still available but is no longer allowed to be modifed.
433void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000434 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000435 disallowClobberPhysRegOnly(*AS);
436 disallowClobberPhysRegOnly(PhysReg);
437}
438
Chris Lattner66cf80f2006-02-03 23:13:58 +0000439/// ClobberPhysRegOnly - This is called when the specified physreg changes
440/// value. We use this to invalidate any info about stuff we thing lives in it.
441void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
442 std::multimap<unsigned, int>::iterator I =
443 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000444 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000445 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000446 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000447 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000448 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000449 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000450 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000451 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000452 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
453 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000454 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000455 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000456 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000457}
458
Chris Lattner66cf80f2006-02-03 23:13:58 +0000459/// ClobberPhysReg - This is called when the specified physreg changes
460/// value. We use this to invalidate any info about stuff we thing lives in
461/// it and any of its aliases.
462void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000463 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000464 ClobberPhysRegOnly(*AS);
465 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000466}
467
Evan Cheng90a43c32007-08-15 20:20:34 +0000468/// ModifyStackSlotOrReMat - This method is called when the value in a stack
469/// slot changes. This removes information about which register the previous
470/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000471void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000472 std::map<int, unsigned>::iterator It =
473 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000474 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000475 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000476 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000477
478 // This register may hold the value of multiple stack slots, only remove this
479 // stack slot from the set of values the register contains.
480 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
481 for (; ; ++I) {
482 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
483 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000484 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000485 }
486 PhysRegsAvailable.erase(I);
487}
488
Evan Cheng752272a2009-02-11 08:24:21 +0000489static void findSinglePredSuccessor(MachineBasicBlock *MBB,
490 SmallVectorImpl<MachineBasicBlock *> &Succs) {
491 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
492 SE = MBB->succ_end(); SI != SE; ++SI) {
493 MachineBasicBlock *SuccMBB = *SI;
494 if (SuccMBB->pred_size() == 1)
495 Succs.push_back(SuccMBB);
496 }
497}
Chris Lattner07cf1412006-02-03 00:36:31 +0000498
Evan Cheng752272a2009-02-11 08:24:21 +0000499namespace {
500 class AvailableSpills;
501
502 /// LocalSpiller - This spiller does a simple pass over the machine basic
503 /// block to attempt to keep spills in registers as much as possible for
504 /// blocks that have low register pressure (the vreg may be spilled due to
505 /// register pressure in other blocks).
506 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
507 MachineRegisterInfo *RegInfo;
508 const TargetRegisterInfo *TRI;
509 const TargetInstrInfo *TII;
510 DenseMap<MachineInstr*, unsigned> DistanceMap;
511 public:
512 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
513 RegInfo = &MF.getRegInfo();
514 TRI = MF.getTarget().getRegisterInfo();
515 TII = MF.getTarget().getInstrInfo();
516 DOUT << "\n**** Local spiller rewriting function '"
517 << MF.getFunction()->getName() << "':\n";
518 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
519 " ****\n";
520 DEBUG(MF.dump());
521
522 // Spills - Keep track of which spilled values are available in physregs
523 // so that we can choose to reuse the physregs instead of emitting
524 // reloads. This is usually refreshed per basic block.
525 AvailableSpills Spills(TRI, TII);
526
527 // SingleEntrySuccs - Successor blocks which have a single predecessor.
528 SmallVector<MachineBasicBlock*, 4> SinglePredSuccs;
529 SmallPtrSet<MachineBasicBlock*,16> EarlyVisited;
530
531 // Traverse the basic blocks depth first.
532 MachineBasicBlock *Entry = MF.begin();
533 SmallPtrSet<MachineBasicBlock*,16> Visited;
534 for (df_ext_iterator<MachineBasicBlock*,
535 SmallPtrSet<MachineBasicBlock*,16> >
536 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
537 DFI != E; ++DFI) {
538 MachineBasicBlock *MBB = *DFI;
539 if (!EarlyVisited.count(MBB))
540 RewriteMBB(*MBB, VRM, Spills);
541
542 // If this MBB is the only predecessor of a successor. Keep the
543 // availability information and visit it next.
544 do {
545 // Keep visiting single predecessor successor as long as possible.
546 SinglePredSuccs.clear();
547 findSinglePredSuccessor(MBB, SinglePredSuccs);
548 if (SinglePredSuccs.empty())
549 MBB = 0;
550 else {
551 // FIXME: More than one successors, each of which has MBB has
552 // the only predecessor.
553 MBB = SinglePredSuccs[0];
554 if (!Visited.count(MBB) && EarlyVisited.insert(MBB))
555 RewriteMBB(*MBB, VRM, Spills);
556 }
557 } while (MBB);
558
559 // Clear the availability info.
560 Spills.clear();
561 }
562
563 DOUT << "**** Post Machine Instrs ****\n";
564 DEBUG(MF.dump());
565
566 // Mark unused spill slots.
567 MachineFrameInfo *MFI = MF.getFrameInfo();
568 int SS = VRM.getLowSpillSlot();
569 if (SS != VirtRegMap::NO_STACK_SLOT)
570 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
571 if (!VRM.isSpillSlotUsed(SS)) {
572 MFI->RemoveStackObject(SS);
573 ++NumDSS;
574 }
575
576 return true;
577 }
578 private:
579 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
580 unsigned Reg, BitVector &RegKills,
581 std::vector<MachineOperand*> &KillOps);
582 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
583 MachineBasicBlock::iterator &MII,
584 std::vector<MachineInstr*> &MaybeDeadStores,
585 AvailableSpills &Spills, BitVector &RegKills,
586 std::vector<MachineOperand*> &KillOps,
587 VirtRegMap &VRM);
588 bool CommuteToFoldReload(MachineBasicBlock &MBB,
589 MachineBasicBlock::iterator &MII,
590 unsigned VirtReg, unsigned SrcReg, int SS,
591 BitVector &RegKills,
592 std::vector<MachineOperand*> &KillOps,
593 const TargetRegisterInfo *TRI,
594 VirtRegMap &VRM);
595 void SpillRegToStackSlot(MachineBasicBlock &MBB,
596 MachineBasicBlock::iterator &MII,
597 int Idx, unsigned PhysReg, int StackSlot,
598 const TargetRegisterClass *RC,
599 bool isAvailable, MachineInstr *&LastStore,
600 AvailableSpills &Spills,
601 SmallSet<MachineInstr*, 4> &ReMatDefs,
602 BitVector &RegKills,
603 std::vector<MachineOperand*> &KillOps,
604 VirtRegMap &VRM);
605 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
606 AvailableSpills &Spills);
607 };
608}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000609
Evan Cheng28bb4622007-07-11 19:17:18 +0000610/// InvalidateKills - MI is going to be deleted. If any of its operands are
611/// marked kill, then invalidate the information.
612static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000613 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000614 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000615 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
616 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000617 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000618 continue;
619 unsigned Reg = MO.getReg();
Evan Chenge3b8a482008-08-05 21:51:46 +0000620 if (TargetRegisterInfo::isVirtualRegister(Reg))
621 continue;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000622 if (KillRegs)
623 KillRegs->push_back(Reg);
Evan Chenge3b8a482008-08-05 21:51:46 +0000624 assert(Reg < KillOps.size());
Evan Cheng28bb4622007-07-11 19:17:18 +0000625 if (KillOps[Reg] == &MO) {
626 RegKills.reset(Reg);
627 KillOps[Reg] = NULL;
628 }
629 }
630}
631
Evan Cheng39c883c2007-12-11 23:36:57 +0000632/// InvalidateKill - A MI that defines the specified register is being deleted,
633/// invalidate the register kill information.
634static void InvalidateKill(unsigned Reg, BitVector &RegKills,
635 std::vector<MachineOperand*> &KillOps) {
636 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000637 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000638 KillOps[Reg] = NULL;
639 RegKills.reset(Reg);
640 }
641}
642
Evan Chengb6ca4b32007-08-14 23:25:37 +0000643/// InvalidateRegDef - If the def operand of the specified def MI is now dead
644/// (since it's spill instruction is removed), mark it isDead. Also checks if
645/// the def MI has other definition operands that are not dead. Returns it by
646/// reference.
647static bool InvalidateRegDef(MachineBasicBlock::iterator I,
648 MachineInstr &NewDef, unsigned Reg,
649 bool &HasLiveDef) {
650 // Due to remat, it's possible this reg isn't being reused. That is,
651 // the def of this reg (by prev MI) is now dead.
652 MachineInstr *DefMI = I;
653 MachineOperand *DefOp = NULL;
654 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
655 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000656 if (MO.isReg() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000657 if (MO.getReg() == Reg)
658 DefOp = &MO;
659 else if (!MO.isDead())
660 HasLiveDef = true;
661 }
662 }
663 if (!DefOp)
664 return false;
665
666 bool FoundUse = false, Done = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000667 MachineBasicBlock::iterator E = &NewDef;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000668 ++I; ++E;
669 for (; !Done && I != E; ++I) {
670 MachineInstr *NMI = I;
671 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
672 MachineOperand &MO = NMI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000673 if (!MO.isReg() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000674 continue;
675 if (MO.isUse())
676 FoundUse = true;
677 Done = true; // Stop after scanning all the operands of this MI.
678 }
679 }
680 if (!FoundUse) {
681 // Def is dead!
682 DefOp->setIsDead();
683 return true;
684 }
685 return false;
686}
687
Evan Cheng28bb4622007-07-11 19:17:18 +0000688/// UpdateKills - Track and update kill info. If a MI reads a register that is
689/// marked kill, then it must be due to register reuse. Transfer the kill info
690/// over.
691static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
Evan Cheng67845982008-10-17 06:16:07 +0000692 std::vector<MachineOperand*> &KillOps,
693 const TargetRegisterInfo* TRI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000694 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000695 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
696 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000697 if (!MO.isReg() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000698 continue;
699 unsigned Reg = MO.getReg();
700 if (Reg == 0)
701 continue;
702
Evan Cheng70366b92008-03-21 19:09:30 +0000703 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000704 // That can't be right. Register is killed but not re-defined and it's
705 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000706 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000707 KillOps[Reg] = NULL;
708 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000709 if (i < TID.getNumOperands() &&
710 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000711 // Unless it's a two-address operand, this is the new kill.
712 MO.setIsKill();
713 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000714 if (MO.isKill()) {
715 RegKills.set(Reg);
716 KillOps[Reg] = &MO;
717 }
718 }
719
720 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
721 const MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000722 if (!MO.isReg() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000723 continue;
724 unsigned Reg = MO.getReg();
725 RegKills.reset(Reg);
726 KillOps[Reg] = NULL;
Evan Cheng67845982008-10-17 06:16:07 +0000727 // It also defines (or partially define) aliases.
728 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
729 RegKills.reset(*AS);
730 KillOps[*AS] = NULL;
731 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000732 }
733}
734
Evan Chengd70dbb52008-02-22 09:24:50 +0000735/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
736///
737static void ReMaterialize(MachineBasicBlock &MBB,
738 MachineBasicBlock::iterator &MII,
739 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000740 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000741 const TargetRegisterInfo *TRI,
742 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000743 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000744 MachineInstr *NewMI = prior(MII);
745 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
746 MachineOperand &MO = NewMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000747 if (!MO.isReg() || MO.getReg() == 0)
Evan Chengd70dbb52008-02-22 09:24:50 +0000748 continue;
749 unsigned VirtReg = MO.getReg();
750 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
751 continue;
752 assert(MO.isUse());
753 unsigned SubIdx = MO.getSubReg();
754 unsigned Phys = VRM.getPhys(VirtReg);
755 assert(Phys);
756 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
757 MO.setReg(RReg);
758 }
759 ++NumReMats;
760}
761
Evan Cheng28bb4622007-07-11 19:17:18 +0000762
Chris Lattner7fb64342004-10-01 19:04:51 +0000763// ReusedOp - For each reused operand, we keep track of a bit of information, in
764// case we need to rollback upon processing a new operand. See comments below.
765namespace {
766 struct ReusedOp {
767 // The MachineInstr operand that reused an available value.
768 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000769
Evan Cheng549f27d32007-08-13 23:45:17 +0000770 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
771 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000772
Chris Lattner7fb64342004-10-01 19:04:51 +0000773 // PhysRegReused - The physical register the value was available in.
774 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000775
Chris Lattner7fb64342004-10-01 19:04:51 +0000776 // AssignedPhysReg - The physreg that was assigned for use by the reload.
777 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000778
779 // VirtReg - The virtual register itself.
780 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000781
Chris Lattner8a61a752005-10-06 17:19:06 +0000782 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
783 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000784 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
785 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000786 };
Chris Lattner540fec62006-02-25 01:51:33 +0000787
788 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
789 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000790 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000791 MachineInstr &MI;
792 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000793 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000794 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000795 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
796 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000797 }
Chris Lattner540fec62006-02-25 01:51:33 +0000798
799 bool hasReuses() const {
800 return !Reuses.empty();
801 }
802
803 /// addReuse - If we choose to reuse a virtual register that is already
804 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000805 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000806 unsigned PhysRegReused, unsigned AssignedPhysReg,
807 unsigned VirtReg) {
808 // If the reload is to the assigned register anyway, no undo will be
809 // required.
810 if (PhysRegReused == AssignedPhysReg) return;
811
812 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000813 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000814 AssignedPhysReg, VirtReg));
815 }
Evan Chenge077ef62006-11-04 00:21:55 +0000816
817 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000818 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000819 }
820
821 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000822 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000823 }
Chris Lattner540fec62006-02-25 01:51:33 +0000824
825 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
826 /// is some other operand that is using the specified register, either pick
827 /// a new register to use, or evict the previous reload and use this reg.
828 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
829 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000830 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000831 SmallSet<unsigned, 8> &Rejected,
832 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000833 std::vector<MachineOperand*> &KillOps,
834 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000835 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
836 .getInstrInfo();
837
Chris Lattner540fec62006-02-25 01:51:33 +0000838 if (Reuses.empty()) return PhysReg; // This is most often empty.
839
840 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
841 ReusedOp &Op = Reuses[ro];
842 // If we find some other reuse that was supposed to use this register
843 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000844 // register. That is, unless its reload register has already been
845 // considered and subsequently rejected because it has also been reused
846 // by another operand.
847 if (Op.PhysRegReused == PhysReg &&
848 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000849 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000850 unsigned NewReg = Op.AssignedPhysReg;
851 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000852 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000853 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000854 } else {
855 // Otherwise, we might also have a problem if a previously reused
856 // value aliases the new register. If so, codegen the previous reload
857 // and use this one.
858 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000859 const TargetRegisterInfo *TRI = Spills.getRegInfo();
860 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000861 // Okay, we found out that an alias of a reused register
862 // was used. This isn't good because it means we have
863 // to undo a previous reuse.
864 MachineBasicBlock *MBB = MI->getParent();
865 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000866 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000867
868 // Copy Op out of the vector and remove it, we're going to insert an
869 // explicit load for it.
870 ReusedOp NewOp = Op;
871 Reuses.erase(Reuses.begin()+ro);
872
873 // Ok, we're going to try to reload the assigned physreg into the
874 // slot that we were supposed to in the first place. However, that
875 // register could hold a reuse. Check to see if it conflicts or
876 // would prefer us to use a different register.
877 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000878 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000879 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000880
Evan Chengd70dbb52008-02-22 09:24:50 +0000881 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000882 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000883 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000884 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000885 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000886 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000887 MachineInstr *LoadMI = prior(MII);
888 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000889 // Any stores to this stack slot are not dead anymore.
890 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000891 ++NumLoads;
892 }
Chris Lattner28bad082006-02-25 02:17:31 +0000893 Spills.ClobberPhysReg(NewPhysReg);
894 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Evan Cheng014264b2008-09-10 20:08:45 +0000895
896 unsigned SubIdx = MI->getOperand(NewOp.Operand).getSubReg();
897 unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) : NewPhysReg;
898 MI->getOperand(NewOp.Operand).setReg(RReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000899
Evan Cheng752272a2009-02-11 08:24:21 +0000900 Spills.addAvailable(NewOp.StackSlotOrReMat, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000901 --MII;
Evan Cheng67845982008-10-17 06:16:07 +0000902 UpdateKills(*MII, RegKills, KillOps, TRI);
Evan Cheng28bb4622007-07-11 19:17:18 +0000903 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000904
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000905 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000906 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000907
908 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000909 return PhysReg;
910 }
911 }
912 }
913 return PhysReg;
914 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000915
916 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
917 /// 'Rejected' set to remember which registers have been considered and
918 /// rejected for the reload. This avoids infinite looping in case like
919 /// this:
920 /// t1 := op t2, t3
921 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
922 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
923 /// t1 <- desires r1
924 /// sees r1 is taken by t2, tries t2's reload register r0
925 /// sees r0 is taken by t3, tries t3's reload register r1
926 /// sees r1 is taken by t2, tries t2's reload register r0 ...
927 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
928 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000929 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000930 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000931 std::vector<MachineOperand*> &KillOps,
932 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000933 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000934 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000935 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000936 }
Chris Lattner540fec62006-02-25 01:51:33 +0000937 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000938}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000939
Evan Cheng66f71632007-10-19 21:23:22 +0000940/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
941/// instruction. e.g.
942/// xorl %edi, %eax
943/// movl %eax, -32(%ebp)
944/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000945/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000946/// ==>
947/// xorl %edi, %eax
948/// orl -36(%ebp), %eax
949/// mov %eax, -32(%ebp)
950/// This enables unfolding optimization for a subsequent instruction which will
951/// also eliminate the newly introduced store instruction.
952bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +0000953 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +0000954 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +0000955 AvailableSpills &Spills,
956 BitVector &RegKills,
957 std::vector<MachineOperand*> &KillOps,
958 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +0000959 MachineFunction &MF = *MBB.getParent();
960 MachineInstr &MI = *MII;
961 unsigned UnfoldedOpc = 0;
962 unsigned UnfoldPR = 0;
963 unsigned UnfoldVR = 0;
964 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
965 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000966 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000967 // Only transform a MI that folds a single register.
968 if (UnfoldedOpc)
969 return false;
970 UnfoldVR = I->second.first;
971 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000972 // MI2VirtMap be can updated which invalidate the iterator.
973 // Increment the iterator first.
974 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000975 if (VRM.isAssignedReg(UnfoldVR))
976 continue;
977 // If this reference is not a use, any previous store is now dead.
978 // Otherwise, the store to this stack slot is not dead anymore.
979 FoldedSS = VRM.getStackSlot(UnfoldVR);
980 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
981 if (DeadStore && (MR & VirtRegMap::isModRef)) {
982 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000983 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000984 continue;
985 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000986 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000987 false, true);
988 }
989 }
990
991 if (!UnfoldedOpc)
992 return false;
993
994 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
995 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000996 if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse())
Evan Cheng66f71632007-10-19 21:23:22 +0000997 continue;
998 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000999 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +00001000 continue;
1001 if (VRM.isAssignedReg(VirtReg)) {
1002 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001003 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001004 return false;
1005 } else if (VRM.isReMaterialized(VirtReg))
1006 continue;
1007 int SS = VRM.getStackSlot(VirtReg);
1008 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1009 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001010 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001011 return false;
1012 continue;
1013 }
Evan Chenge3b8a482008-08-05 21:51:46 +00001014 if (VRM.hasPhys(VirtReg)) {
1015 PhysReg = VRM.getPhys(VirtReg);
1016 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
1017 continue;
1018 }
Evan Cheng66f71632007-10-19 21:23:22 +00001019
1020 // Ok, we'll need to reload the value into a register which makes
1021 // it impossible to perform the store unfolding optimization later.
1022 // Let's see if it is possible to fold the load if the store is
1023 // unfolded. This allows us to perform the store unfolding
1024 // optimization.
1025 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +00001026 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001027 assert(NewMIs.size() == 1);
1028 MachineInstr *NewMI = NewMIs.back();
1029 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +00001030 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +00001031 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +00001032 SmallVector<unsigned, 2> Ops;
1033 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001034 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +00001035 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +00001036 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +00001037 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +00001038 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +00001039 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1040 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001041 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001042 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001043 MBB.erase(&MI);
Dan Gohmanfa828572008-07-18 18:28:56 +00001044 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001045 return true;
1046 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001047 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001048 }
1049 }
1050 return false;
1051}
Chris Lattner7fb64342004-10-01 19:04:51 +00001052
Evan Cheng87bb9912008-06-13 23:58:02 +00001053/// CommuteToFoldReload -
1054/// Look for
1055/// r1 = load fi#1
1056/// r1 = op r1, r2<kill>
1057/// store r1, fi#1
1058///
1059/// If op is commutable and r2 is killed, then we can xform these to
1060/// r2 = op r2, fi#1
1061/// store r2, fi#1
1062bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
1063 MachineBasicBlock::iterator &MII,
1064 unsigned VirtReg, unsigned SrcReg, int SS,
1065 BitVector &RegKills,
1066 std::vector<MachineOperand*> &KillOps,
1067 const TargetRegisterInfo *TRI,
1068 VirtRegMap &VRM) {
1069 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
1070 return false;
1071
1072 MachineFunction &MF = *MBB.getParent();
1073 MachineInstr &MI = *MII;
1074 MachineBasicBlock::iterator DefMII = prior(MII);
1075 MachineInstr *DefMI = DefMII;
1076 const TargetInstrDesc &TID = DefMI->getDesc();
1077 unsigned NewDstIdx;
1078 if (DefMII != MBB.begin() &&
1079 TID.isCommutable() &&
1080 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1081 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1082 unsigned NewReg = NewDstMO.getReg();
1083 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1084 return false;
1085 MachineInstr *ReloadMI = prior(DefMII);
1086 int FrameIdx;
1087 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1088 if (DestReg != SrcReg || FrameIdx != SS)
1089 return false;
1090 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1091 if (UseIdx == -1)
1092 return false;
1093 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1094 if (DefIdx == -1)
1095 return false;
Dan Gohmand735b802008-10-03 15:45:36 +00001096 assert(DefMI->getOperand(DefIdx).isReg() &&
Evan Cheng87bb9912008-06-13 23:58:02 +00001097 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1098
1099 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001100 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001101 if (!CommutedMI)
1102 return false;
1103 SmallVector<unsigned, 2> Ops;
1104 Ops.push_back(NewDstIdx);
1105 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001106 // Not needed since foldMemoryOperand returns new MI.
1107 MF.DeleteMachineInstr(CommutedMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001108 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001109 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001110
1111 VRM.addSpillSlotUse(SS, FoldedMI);
1112 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1113 // Insert new def MI and spill MI.
1114 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001115 TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC);
Evan Cheng87bb9912008-06-13 23:58:02 +00001116 MII = prior(MII);
1117 MachineInstr *StoreMI = MII;
1118 VRM.addSpillSlotUse(SS, StoreMI);
1119 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1120 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1121
1122 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001123 InvalidateKills(*ReloadMI, RegKills, KillOps);
1124 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1125 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001126 InvalidateKills(*DefMI, RegKills, KillOps);
1127 VRM.RemoveMachineInstrFromMaps(DefMI);
1128 MBB.erase(DefMI);
1129 InvalidateKills(MI, RegKills, KillOps);
1130 VRM.RemoveMachineInstrFromMaps(&MI);
1131 MBB.erase(&MI);
1132
Evan Cheng87bb9912008-06-13 23:58:02 +00001133 ++NumCommutes;
1134 return true;
1135 }
1136
1137 return false;
1138}
1139
Evan Cheng7277a7d2007-11-02 17:35:08 +00001140/// findSuperReg - Find the SubReg's super-register of given register class
1141/// where its SubIdx sub-register is SubReg.
1142static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001143 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001144 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1145 I != E; ++I) {
1146 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001147 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001148 return Reg;
1149 }
1150 return 0;
1151}
1152
Evan Cheng81a03822007-11-17 00:40:40 +00001153/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1154/// the last store to the same slot is now dead. If so, remove the last store.
1155void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1156 MachineBasicBlock::iterator &MII,
1157 int Idx, unsigned PhysReg, int StackSlot,
1158 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001159 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001160 AvailableSpills &Spills,
1161 SmallSet<MachineInstr*, 4> &ReMatDefs,
1162 BitVector &RegKills,
1163 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001164 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001165 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001166 MachineInstr *StoreMI = next(MII);
1167 VRM.addSpillSlotUse(StackSlot, StoreMI);
1168 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001169
1170 // If there is a dead store to this stack slot, nuke it now.
1171 if (LastStore) {
1172 DOUT << "Removed dead store:\t" << *LastStore;
1173 ++NumDSE;
1174 SmallVector<unsigned, 2> KillRegs;
1175 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1176 MachineBasicBlock::iterator PrevMII = LastStore;
1177 bool CheckDef = PrevMII != MBB.begin();
1178 if (CheckDef)
1179 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001180 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001181 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001182 if (CheckDef) {
1183 // Look at defs of killed registers on the store. Mark the defs
1184 // as dead since the store has been deleted and they aren't
1185 // being reused.
1186 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1187 bool HasOtherDef = false;
1188 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1189 MachineInstr *DeadDef = PrevMII;
1190 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1191 // FIXME: This assumes a remat def does not have side
1192 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001193 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001194 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001195 ++NumDRM;
1196 }
1197 }
1198 }
1199 }
1200 }
1201
Evan Chenge4b39002007-12-03 21:31:55 +00001202 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001203
1204 // If the stack slot value was previously available in some other
1205 // register, change it now. Otherwise, make the register available,
1206 // in PhysReg.
1207 Spills.ModifyStackSlotOrReMat(StackSlot);
1208 Spills.ClobberPhysReg(PhysReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001209 Spills.addAvailable(StackSlot, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001210 ++NumStores;
1211}
1212
Evan Cheng7a0f1852008-05-20 08:13:21 +00001213/// TransferDeadness - A identity copy definition is dead and it's being
1214/// removed. Find the last def or use and mark it as dead / kill.
1215void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1216 unsigned Reg, BitVector &RegKills,
1217 std::vector<MachineOperand*> &KillOps) {
1218 int LastUDDist = -1;
1219 MachineInstr *LastUDMI = NULL;
1220 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1221 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1222 MachineInstr *UDMI = &*RI;
1223 if (UDMI->getParent() != MBB)
1224 continue;
1225 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1226 if (DI == DistanceMap.end() || DI->second > CurDist)
1227 continue;
1228 if ((int)DI->second < LastUDDist)
1229 continue;
1230 LastUDDist = DI->second;
1231 LastUDMI = UDMI;
1232 }
1233
1234 if (LastUDMI) {
1235 const TargetInstrDesc &TID = LastUDMI->getDesc();
1236 MachineOperand *LastUD = NULL;
1237 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1238 MachineOperand &MO = LastUDMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001239 if (!MO.isReg() || MO.getReg() != Reg)
Evan Cheng7a0f1852008-05-20 08:13:21 +00001240 continue;
1241 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1242 LastUD = &MO;
1243 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1244 return;
1245 }
1246 if (LastUD->isDef())
1247 LastUD->setIsDead();
1248 else {
1249 LastUD->setIsKill();
1250 RegKills.set(Reg);
1251 KillOps[Reg] = LastUD;
1252 }
1253 }
1254}
1255
Chris Lattner7fb64342004-10-01 19:04:51 +00001256/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001257/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng752272a2009-02-11 08:24:21 +00001258void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
1259 AvailableSpills &Spills) {
1260 DOUT << "\n**** Local spiller rewriting MBB '"
1261 << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001262
Evan Chengfff3e192007-08-14 09:11:18 +00001263 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001264
Chris Lattner52b25db2004-10-01 19:47:12 +00001265 // MaybeDeadStores - When we need to write a value back into a stack slot,
1266 // keep track of the inserted store. If the stack slot value is never read
1267 // (because the value was used from some available register, for example), and
1268 // subsequently stored to, the original store is dead. This map keeps track
1269 // of inserted stores that are not used. If we see a subsequent store to the
1270 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001271 std::vector<MachineInstr*> MaybeDeadStores;
1272 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001273
Evan Chengb6ca4b32007-08-14 23:25:37 +00001274 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1275 SmallSet<MachineInstr*, 4> ReMatDefs;
1276
Evan Cheng0c40d722007-07-11 05:28:39 +00001277 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001278 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001279 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001280 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001281
Evan Cheng7a0f1852008-05-20 08:13:21 +00001282 unsigned Dist = 0;
1283 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001284 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1285 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001286 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001287
Evan Cheng66f71632007-10-19 21:23:22 +00001288 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001289 bool Erased = false;
1290 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001291 if (PrepForUnfoldOpti(MBB, MII,
1292 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1293 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001294
Evan Cheng66f71632007-10-19 21:23:22 +00001295 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001296 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001297
Evan Cheng676dd7c2008-03-11 07:19:34 +00001298 if (VRM.hasEmergencySpills(&MI)) {
1299 // Spill physical register(s) in the rare case the allocator has run out
1300 // of registers to allocate.
1301 SmallSet<int, 4> UsedSS;
1302 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1303 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1304 unsigned PhysReg = EmSpills[i];
1305 const TargetRegisterClass *RC =
1306 TRI->getPhysicalRegisterRegClass(PhysReg);
1307 assert(RC && "Unable to determine register class!");
1308 int SS = VRM.getEmergencySpillSlot(RC);
1309 if (UsedSS.count(SS))
1310 assert(0 && "Need to spill more than one physical registers!");
1311 UsedSS.insert(SS);
1312 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1313 MachineInstr *StoreMI = prior(MII);
1314 VRM.addSpillSlotUse(SS, StoreMI);
1315 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1316 MachineInstr *LoadMI = next(MII);
1317 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001318 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001319 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001320 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001321 }
1322
Evan Cheng0cbb1162007-11-29 01:06:25 +00001323 // Insert restores here if asked to.
1324 if (VRM.isRestorePt(&MI)) {
1325 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1326 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001327 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001328 if (!VRM.getPreSplitReg(VirtReg))
1329 continue; // Split interval spilled again.
1330 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001331 RegInfo->setPhysRegUsed(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001332
1333 // Check if the value being restored if available. If so, it must be
1334 // from a predecessor BB that fallthrough into this BB. We do not
1335 // expect:
1336 // BB1:
1337 // r1 = load fi#1
1338 // ...
1339 // = r1<kill>
1340 // ... # r1 not clobbered
1341 // ...
1342 // = load fi#1
1343 bool DoReMat = VRM.isReMaterialized(VirtReg);
1344 int SSorRMId = DoReMat
1345 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
1346 unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
1347 assert((!InReg || !RegKills[InReg]) &&
1348 "Restoring a value that's previously defined in the same BB?");
1349 if (InReg == Phys) {
1350 // If the value is already available in the expected register, save
1351 // a reload / remat.
1352 if (SSorRMId)
1353 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1354 else
1355 DOUT << "Reusing SS#" << SSorRMId;
1356 DOUT << " from physreg "
1357 << TRI->getName(InReg) << " for vreg"
1358 << VirtReg <<" instead of reloading into physreg "
1359 << TRI->getName(Phys) << "\n";
1360 ++NumOmitted;
1361 continue;
1362 } else if (InReg && InReg != Phys) {
1363 if (SSorRMId)
1364 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1365 else
1366 DOUT << "Reusing SS#" << SSorRMId;
1367 DOUT << " from physreg "
1368 << TRI->getName(InReg) << " for vreg"
1369 << VirtReg <<" by copying it into physreg "
1370 << TRI->getName(Phys) << "\n";
1371
1372 // If the reloaded / remat value is available in another register,
1373 // copy it to the desired register.
1374 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1375 TII->copyRegToReg(MBB, &MI, Phys, InReg, RC, RC);
1376
1377 // This invalidates Phys.
1378 Spills.ClobberPhysReg(Phys);
1379 // Remember it's available.
1380 Spills.addAvailable(SSorRMId, Phys);
1381
1382 // Mark is killed.
1383 MachineInstr *CopyMI = prior(MII);
1384 MachineOperand *KillOpnd = CopyMI->findRegisterUseOperand(InReg);
1385 KillOpnd->setIsKill();
1386 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
1387
1388 DOUT << '\t' << *CopyMI;
1389 ++NumCopified;
1390 continue;
1391 }
1392
Evan Cheng0cbb1162007-11-29 01:06:25 +00001393 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001394 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001395 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001396 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001397 TII->loadRegFromStackSlot(MBB, &MI, Phys, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001398 MachineInstr *LoadMI = prior(MII);
Evan Cheng752272a2009-02-11 08:24:21 +00001399 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001400 ++NumLoads;
1401 }
Evan Cheng752272a2009-02-11 08:24:21 +00001402
Evan Cheng0cbb1162007-11-29 01:06:25 +00001403 // This invalidates Phys.
1404 Spills.ClobberPhysReg(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001405 // Remember it's available.
1406 Spills.addAvailable(SSorRMId, Phys);
1407
Evan Cheng67845982008-10-17 06:16:07 +00001408 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001409 DOUT << '\t' << *prior(MII);
1410 }
1411 }
1412
Evan Cheng81a03822007-11-17 00:40:40 +00001413 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001414 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001415 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1416 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001417 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001418 unsigned VirtReg = SpillRegs[i].first;
1419 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001420 if (!VRM.getPreSplitReg(VirtReg))
1421 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001422 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001423 unsigned Phys = VRM.getPhys(VirtReg);
1424 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001425 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001426 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001427 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001428 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001429 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001430 }
Evan Chenge4b39002007-12-03 21:31:55 +00001431 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001432 }
1433
1434 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1435 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001436 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001437 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001438 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1439 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001440 if (!MO.isReg() || MO.getReg() == 0)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001441 continue; // Ignore non-register operands.
1442
Evan Cheng32dfbea2007-10-12 08:50:34 +00001443 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001444 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001445 // Ignore physregs for spilling, but remember that it is used by this
1446 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001447 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001448 continue;
1449 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001450
1451 // We want to process implicit virtual register uses first.
1452 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001453 // If the virtual register is implicitly defined, emit a implicit_def
1454 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001455 VirtUseOps.insert(VirtUseOps.begin(), i);
1456 else
1457 VirtUseOps.push_back(i);
1458 }
1459
1460 // Process all of the spilled uses and all non spilled reg references.
Evan Chengaf42fe32008-10-17 20:56:41 +00001461 SmallVector<int, 2> PotentialDeadStoreSlots;
Evan Chengb2fd65f2008-02-22 19:22:06 +00001462 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1463 unsigned i = VirtUseOps[j];
1464 MachineOperand &MO = MI.getOperand(i);
1465 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001466 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001467 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001468
Evan Chengc498b022007-11-14 07:59:08 +00001469 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001470 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001471 // This virtual register was assigned a physreg!
1472 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001473 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001474 if (MO.isDef())
1475 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001476 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001477 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001478 if (VRM.isImplicitlyDefined(VirtReg))
Bill Wendlingd62e06c2009-02-03 02:29:34 +00001479 BuildMI(MBB, &MI, MI.getDebugLoc(),
1480 TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001481 continue;
1482 }
1483
1484 // This virtual register is now known to be a spilled value.
1485 if (!MO.isUse())
1486 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001487
Evan Cheng549f27d32007-08-13 23:45:17 +00001488 bool DoReMat = VRM.isReMaterialized(VirtReg);
1489 int SSorRMId = DoReMat
1490 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001491 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001492
Chris Lattner50ea01e2005-09-09 20:29:51 +00001493 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001494 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001495
1496 // If this is a sub-register use, make sure the reuse register is in the
1497 // right register class. For example, for x86 not all of the 32-bit
1498 // registers have accessible sub-registers.
1499 // Similarly so for EXTRACT_SUBREG. Consider this:
1500 // EDI = op
1501 // MOV32_mr fi#1, EDI
1502 // ...
1503 // = EXTRACT_SUBREG fi#1
1504 // fi#1 is available in EDI, but it cannot be reused because it's not in
1505 // the right register file.
1506 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001507 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001508 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001509 if (!RC->contains(PhysReg))
1510 PhysReg = 0;
1511 }
1512
Evan Chengdc6be192007-08-14 05:42:54 +00001513 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001514 // This spilled operand might be part of a two-address operand. If this
1515 // is the case, then changing it will necessarily require changing the
1516 // def part of the instruction as well. However, in some cases, we
1517 // aren't allowed to modify the reused register. If none of these cases
1518 // apply, reuse it.
1519 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001520 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001521 if (ti != -1 &&
Dan Gohmand735b802008-10-03 15:45:36 +00001522 MI.getOperand(ti).isReg() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001523 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001524 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001525 // long as we are allowed to clobber the value and there isn't an
1526 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001527 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001528 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001529 }
1530
1531 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001532 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001533 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1534 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001535 else
Evan Chengdc6be192007-08-14 05:42:54 +00001536 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001537 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001538 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001539 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001540 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001541 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001542 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001543
1544 // The only technical detail we have is that we don't know that
1545 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1546 // later in the instruction. In particular, consider 'op V1, V2'.
1547 // If V1 is available in physreg R0, we would choose to reuse it
1548 // here, instead of reloading it into the register the allocator
1549 // indicated (say R1). However, V2 might have to be reloaded
1550 // later, and it might indicate that it needs to live in R0. When
1551 // this occurs, we need to have information available that
1552 // indicates it is safe to use R1 for the reload instead of R0.
1553 //
1554 // To further complicate matters, we might conflict with an alias,
1555 // or R0 and R1 might not be compatible with each other. In this
1556 // case, we actually insert a reload for V1 in R1, ensuring that
1557 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001558 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001559 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001560 if (ti != -1)
1561 // Only mark it clobbered if this is a use&def operand.
1562 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001563 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001564
1565 if (MI.getOperand(i).isKill() &&
1566 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
Evan Chengaf42fe32008-10-17 20:56:41 +00001567
1568 // The store of this spilled value is potentially dead, but we
1569 // won't know for certain until we've confirmed that the re-use
1570 // above is valid, which means waiting until the other operands
1571 // are processed. For now we just track the spill slot, we'll
1572 // remove it after the other operands are processed if valid.
1573
1574 PotentialDeadStoreSlots.push_back(ReuseSlot);
Evan Chengfff3e192007-08-14 09:11:18 +00001575 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001576 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001577 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001578
1579 // Otherwise we have a situation where we have a two-address instruction
1580 // whose mod/ref operand needs to be reloaded. This reload is already
1581 // available in some register "PhysReg", but if we used PhysReg as the
1582 // operand to our 2-addr instruction, the instruction would modify
1583 // PhysReg. This isn't cool if something later uses PhysReg and expects
1584 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001585 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001586 // To avoid this problem, and to avoid doing a load right after a store,
1587 // we emit a copy from PhysReg into the designated register for this
1588 // operand.
1589 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1590 assert(DesignatedReg && "Must map virtreg to physreg!");
1591
1592 // Note that, if we reused a register for a previous operand, the
1593 // register we want to reload into might not actually be
1594 // available. If this occurs, use the register indicated by the
1595 // reuser.
1596 if (ReusedOperands.hasReuses())
1597 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001598 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001599
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001600 // If the mapped designated register is actually the physreg we have
1601 // incoming, we don't need to inserted a dead copy.
1602 if (DesignatedReg == PhysReg) {
1603 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001604 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1605 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001606 else
Evan Chengdc6be192007-08-14 05:42:54 +00001607 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001608 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001609 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001610 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001611 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001612 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001613 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001614 ++NumReused;
1615 continue;
1616 }
1617
Chris Lattner84bc5422007-12-31 04:13:23 +00001618 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1619 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001620 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001621 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001622
Evan Cheng6b448092007-03-02 08:52:00 +00001623 MachineInstr *CopyMI = prior(MII);
Evan Cheng67845982008-10-17 06:16:07 +00001624 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
Evan Chengde4e9422007-02-25 09:51:27 +00001625
Chris Lattneraddc55a2006-04-28 01:46:50 +00001626 // This invalidates DesignatedReg.
1627 Spills.ClobberPhysReg(DesignatedReg);
1628
Evan Cheng752272a2009-02-11 08:24:21 +00001629 Spills.addAvailable(ReuseSlot, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001630 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001631 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001632 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001633 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001634 ++NumReused;
1635 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001636 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001637
1638 // Otherwise, reload it and remember that we have it.
1639 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001640 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001641
Chris Lattner50ea01e2005-09-09 20:29:51 +00001642 // Note that, if we reused a register for a previous operand, the
1643 // register we want to reload into might not actually be
1644 // available. If this occurs, use the register indicated by the
1645 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001646 if (ReusedOperands.hasReuses())
1647 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001648 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001649
Chris Lattner84bc5422007-12-31 04:13:23 +00001650 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001651 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001652 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001653 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001654 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001655 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001656 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001657 MachineInstr *LoadMI = prior(MII);
1658 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001659 ++NumLoads;
1660 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001661 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001662 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001663
1664 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001665 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001666 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng752272a2009-02-11 08:24:21 +00001667 Spills.addAvailable(SSorRMId, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001668 // Assumes this is the last use. IsKill will be unset if reg is reused
1669 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001670 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001671 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001672 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001673 MI.getOperand(i).setReg(RReg);
Evan Cheng67845982008-10-17 06:16:07 +00001674 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001675 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001676 }
1677
Evan Chengaf42fe32008-10-17 20:56:41 +00001678 // Ok - now we can remove stores that have been confirmed dead.
1679 for (unsigned j = 0, e = PotentialDeadStoreSlots.size(); j != e; ++j) {
1680 // This was the last use and the spilled value is still available
1681 // for reuse. That means the spill was unnecessary!
1682 int PDSSlot = PotentialDeadStoreSlots[j];
1683 MachineInstr* DeadStore = MaybeDeadStores[PDSSlot];
1684 if (DeadStore) {
1685 DOUT << "Removed dead store:\t" << *DeadStore;
1686 InvalidateKills(*DeadStore, RegKills, KillOps);
1687 VRM.RemoveMachineInstrFromMaps(DeadStore);
1688 MBB.erase(DeadStore);
1689 MaybeDeadStores[PDSSlot] = NULL;
1690 ++NumDSE;
1691 }
1692 }
1693
1694
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001695 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001696
Evan Cheng81a03822007-11-17 00:40:40 +00001697
Chris Lattner7fb64342004-10-01 19:04:51 +00001698 // If we have folded references to memory operands, make sure we clear all
1699 // physical registers that may contain the value of the spilled virtual
1700 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001701 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001702 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001703 unsigned VirtReg = I->second.first;
1704 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001705 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001706
Evan Chengc17ba8a2008-03-14 20:44:01 +00001707 // MI2VirtMap be can updated which invalidate the iterator.
1708 // Increment the iterator first.
1709 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001710 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001711 if (SS == VirtRegMap::NO_STACK_SLOT)
1712 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001713 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001714 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001715
1716 // If this folded instruction is just a use, check to see if it's a
1717 // straight load from the virt reg slot.
1718 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1719 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001720 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1721 if (DestReg && FrameIdx == SS) {
1722 // If this spill slot is available, turn it into a copy (or nothing)
1723 // instead of leaving it as a load!
1724 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1725 DOUT << "Promoted Load To Copy: " << MI;
1726 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001727 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001728 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Chengd9c553f2008-09-11 01:02:12 +00001729 MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg);
1730 unsigned SubIdx = DefMO->getSubReg();
Evan Cheng32dfbea2007-10-12 08:50:34 +00001731 // Revisit the copy so we make sure to notice the effects of the
1732 // operation on the destreg (either needing to RA it if it's
1733 // virtual or needing to clobber any values if it's physical).
1734 NextMII = &MI;
1735 --NextMII; // backtrack to the copy.
Evan Chengd9c553f2008-09-11 01:02:12 +00001736 // Propagate the sub-register index over.
1737 if (SubIdx) {
1738 DefMO = NextMII->findRegisterDefOperand(DestReg);
1739 DefMO->setSubReg(SubIdx);
1740 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001741 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001742 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001743 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001744 // Unset last kill since it's being reused.
1745 InvalidateKill(InReg, RegKills, KillOps);
1746 }
Evan Chengde4e9422007-02-25 09:51:27 +00001747
Evan Cheng7a0f1852008-05-20 08:13:21 +00001748 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001749 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001750 MBB.erase(&MI);
1751 Erased = true;
1752 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001753 }
Evan Cheng7f566252007-10-13 02:50:24 +00001754 } else {
1755 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1756 SmallVector<MachineInstr*, 4> NewMIs;
1757 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001758 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001759 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001760 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001761 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001762 MBB.erase(&MI);
1763 Erased = true;
1764 --NextMII; // backtrack to the unfolded instruction.
1765 BackTracked = true;
1766 goto ProcessNextInst;
1767 }
Chris Lattnercea86882005-09-19 06:56:21 +00001768 }
1769 }
1770
1771 // If this reference is not a use, any previous store is now dead.
1772 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001773 MachineInstr* DeadStore = MaybeDeadStores[SS];
1774 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001775 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001776 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001777 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001778 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1779 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001780 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001781 // the value and there isn't an earlier def that has already clobbered
1782 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001783 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001784 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1785 MachineOperand *KillOpnd =
1786 DeadStore->findRegisterUseOperand(PhysReg, true);
1787 // Note, if the store is storing a sub-register, it's possible the
1788 // super-register is needed below.
1789 if (KillOpnd && !KillOpnd->getSubReg() &&
1790 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
Evan Cheng67845982008-10-17 06:16:07 +00001791 MBB.insert(MII, NewMIs[0]);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001792 NewStore = NewMIs[1];
1793 MBB.insert(MII, NewStore);
1794 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001795 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001796 VRM.RemoveMachineInstrFromMaps(&MI);
1797 MBB.erase(&MI);
1798 Erased = true;
1799 --NextMII;
1800 --NextMII; // backtrack to the unfolded instruction.
1801 BackTracked = true;
1802 isDead = true;
1803 }
Evan Cheng66f71632007-10-19 21:23:22 +00001804 }
Evan Cheng7f566252007-10-13 02:50:24 +00001805 }
1806
1807 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001808 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001809 DOUT << "Removed dead store:\t" << *DeadStore;
1810 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001811 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001812 MBB.erase(DeadStore);
1813 if (!NewStore)
1814 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001815 }
Evan Cheng7f566252007-10-13 02:50:24 +00001816
Evan Chengfff3e192007-08-14 09:11:18 +00001817 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001818 if (NewStore) {
1819 // Treat this store as a spill merged into a copy. That makes the
1820 // stack slot value available.
1821 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1822 goto ProcessNextInst;
1823 }
Chris Lattnercea86882005-09-19 06:56:21 +00001824 }
1825
1826 // If the spill slot value is available, and this is a new definition of
1827 // the value, the value is not available anymore.
1828 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001829 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001830 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001831
1832 // If this is *just* a mod of the value, check to see if this is just a
1833 // store to the spill slot (i.e. the spill got merged into the copy). If
1834 // so, realize that the vreg is available now, and add the store to the
1835 // MaybeDeadStore info.
1836 int StackSlot;
1837 if (!(MR & VirtRegMap::isRef)) {
1838 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001839 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001840 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001841
1842 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
1843 RegKills, KillOps, TRI, VRM)) {
1844 NextMII = next(MII);
1845 BackTracked = true;
1846 goto ProcessNextInst;
1847 }
1848
Chris Lattner07cf1412006-02-03 00:36:31 +00001849 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001850 // this as a potentially dead store in case there is a subsequent
1851 // store into the stack slot without a read from it.
1852 MaybeDeadStores[StackSlot] = &MI;
1853
Chris Lattnercd816392006-02-02 23:29:36 +00001854 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001855 // register, change it now. Otherwise, make the register
1856 // available in PhysReg.
Evan Cheng752272a2009-02-11 08:24:21 +00001857 Spills.addAvailable(StackSlot, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001858 }
1859 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001860 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001861 }
1862
Chris Lattner7fb64342004-10-01 19:04:51 +00001863 // Process all of the spilled defs.
1864 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1865 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001866 if (!(MO.isReg() && MO.getReg() && MO.isDef()))
Evan Cheng66f71632007-10-19 21:23:22 +00001867 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001868
Evan Cheng66f71632007-10-19 21:23:22 +00001869 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001870 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001871 // Check to see if this is a noop copy. If so, eliminate the
1872 // instruction before considering the dest reg to be changed.
Evan Cheng04ee5a12009-01-20 19:12:24 +00001873 unsigned Src, Dst, SrcSR, DstSR;
1874 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Evan Cheng66f71632007-10-19 21:23:22 +00001875 ++NumDCE;
1876 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001877 SmallVector<unsigned, 2> KillRegs;
1878 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1879 if (MO.isDead() && !KillRegs.empty()) {
Evan Chengbbe4105cd2008-12-02 02:15:36 +00001880 // Source register or an implicit super/sub-register use is killed.
1881 assert(KillRegs[0] == Dst ||
1882 TRI->isSubRegister(KillRegs[0], Dst) ||
1883 TRI->isSuperRegister(KillRegs[0], Dst));
Evan Cheng7a0f1852008-05-20 08:13:21 +00001884 // Last def is now dead.
1885 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1886 }
Evan Chengd3653122008-02-27 03:04:06 +00001887 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001888 MBB.erase(&MI);
1889 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001890 Spills.disallowClobberPhysReg(VirtReg);
1891 goto ProcessNextInst;
1892 }
1893
1894 // If it's not a no-op copy, it clobbers the value in the destreg.
1895 Spills.ClobberPhysReg(VirtReg);
1896 ReusedOperands.markClobbered(VirtReg);
1897
1898 // Check to see if this instruction is a load from a stack slot into
1899 // a register. If so, this provides the stack slot value in the reg.
1900 int FrameIdx;
1901 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1902 assert(DestReg == VirtReg && "Unknown load situation!");
1903
1904 // If it is a folded reference, then it's not safe to clobber.
1905 bool Folded = FoldedSS.count(FrameIdx);
1906 // Otherwise, if it wasn't available, remember that it is now!
Evan Cheng752272a2009-02-11 08:24:21 +00001907 Spills.addAvailable(FrameIdx, DestReg, !Folded);
Evan Cheng66f71632007-10-19 21:23:22 +00001908 goto ProcessNextInst;
1909 }
1910
1911 continue;
1912 }
1913
Evan Chengc498b022007-11-14 07:59:08 +00001914 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001915 bool DoReMat = VRM.isReMaterialized(VirtReg);
1916 if (DoReMat)
1917 ReMatDefs.insert(&MI);
1918
1919 // The only vregs left are stack slot definitions.
1920 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001921 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001922
1923 // If this def is part of a two-address operand, make sure to execute
1924 // the store from the correct physical register.
1925 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001926 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001927 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001928 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001929 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001930 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1931 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001932 "Can't find corresponding super-register!");
1933 PhysReg = SuperReg;
1934 }
1935 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001936 PhysReg = VRM.getPhys(VirtReg);
1937 if (ReusedOperands.isClobbered(PhysReg)) {
1938 // Another def has taken the assigned physreg. It must have been a
1939 // use&def which got it due to reuse. Undo the reuse!
1940 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1941 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1942 }
1943 }
1944
Evan Chenged70cbb32008-03-26 19:03:01 +00001945 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001946 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001947 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001948 ReusedOperands.markClobbered(RReg);
1949 MI.getOperand(i).setReg(RReg);
1950
Evan Cheng66f71632007-10-19 21:23:22 +00001951 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001952 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001953 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1954 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001955 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001956
1957 // Check to see if this is a noop copy. If so, eliminate the
1958 // instruction before considering the dest reg to be changed.
1959 {
Evan Cheng04ee5a12009-01-20 19:12:24 +00001960 unsigned Src, Dst, SrcSR, DstSR;
1961 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Chris Lattner29268692006-09-05 02:12:02 +00001962 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001963 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001964 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001965 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001966 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001967 Erased = true;
Evan Cheng67845982008-10-17 06:16:07 +00001968 UpdateKills(*LastStore, RegKills, KillOps, TRI);
Chris Lattner29268692006-09-05 02:12:02 +00001969 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001970 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001971 }
Evan Cheng66f71632007-10-19 21:23:22 +00001972 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001973 }
Chris Lattnercea86882005-09-19 06:56:21 +00001974 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001975 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001976 if (!Erased && !BackTracked) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001977 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
Evan Cheng67845982008-10-17 06:16:07 +00001978 UpdateKills(*II, RegKills, KillOps, TRI);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001979 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001980 MII = NextMII;
1981 }
Evan Cheng752272a2009-02-11 08:24:21 +00001982
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001983}
1984
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001985llvm::Spiller* llvm::createSpiller() {
1986 switch (SpillerOpt) {
1987 default: assert(0 && "Unreachable!");
1988 case local:
1989 return new LocalSpiller();
1990 case simple:
1991 return new SimpleSpiller();
1992 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001993}