blob: c78c9c634128f90d461d25b082d27f2f050cdc35 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000036#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000037#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000038#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040using namespace llvm;
41
Mon P Wang3c81d352008-11-23 04:37:22 +000042static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000043DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000044
Evan Cheng10e86422008-04-25 19:11:04 +000045// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000046static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
47 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000048
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000049X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000050 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000051 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000052 X86ScalarSSEf64 = Subtarget->hasSSE2();
53 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000054 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000055
Anton Korobeynikov2365f512007-07-14 14:06:15 +000056 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000059 // Set up the TargetLowering object.
60
61 // X86 is weird, it always uses i8 for shift amounts and setcc results.
62 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000063 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000064 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000065 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000066 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000067
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000068 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000069 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 setUseUnderscoreSetJmp(false);
71 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000072 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 // MS runtime is weird: it exports _setjmp, but longjmp!
74 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(false);
76 } else {
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(true);
79 }
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000081 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000082 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
83 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
84 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 if (Subtarget->is64Bit())
86 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000087
Evan Cheng03294662008-10-14 21:26:46 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000089
Scott Michelfdc40a02009-02-17 22:15:04 +000090 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000091 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000096 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
97
98 // SETOEQ and SETUNE require checking two conditions.
99 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
100 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
101 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
102 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000105
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
107 // operation.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
110 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000111
Evan Cheng25ab6902006-09-08 06:48:29 +0000112 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000113 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000114 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000115 } else if (!UseSoftFloat) {
116 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000117 // We have an impenetrably clever algorithm for ui64->double only.
118 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000119 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000120 // We have an algorithm for SSE2, and we turn this into a 64-bit
121 // FILD for other targets.
122 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124
125 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000129
Devang Patel6a784892009-06-05 18:48:29 +0000130 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000131 // SSE has no i16 to fp conversion, only i32
132 if (X86ScalarSSEf32) {
133 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
134 // f32 and f64 cases are Legal, f80 case is not
135 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
136 } else {
137 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
138 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
139 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000140 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000141 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
142 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000143 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000144
Dale Johannesen73328d12007-09-19 23:55:34 +0000145 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
146 // are Legal, f80 is custom lowered.
147 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
148 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000149
Evan Cheng02568ff2006-01-30 22:13:22 +0000150 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
151 // this operation.
152 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
153 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
154
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000155 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000156 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000157 // f32 and f64 cases are Legal, f80 case is not
158 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000159 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 }
163
164 // Handle FP_TO_UINT by promoting the destination to a larger signed
165 // conversion.
166 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
167 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
168 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
169
Evan Cheng25ab6902006-09-08 06:48:29 +0000170 if (Subtarget->is64Bit()) {
171 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000173 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000175 // Expand FP_TO_UINT into a select.
176 // FIXME: We would like to use a Custom expander here eventually to do
177 // the optimal thing for SSE vs. the default expansion in the legalizer.
178 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
179 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000180 // With SSE3 we can use fisttpll to convert to a signed i64; without
181 // SSE, we're stuck with a fistpll.
182 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Chris Lattner399610a2006-12-05 18:22:22 +0000185 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000187 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
188 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
189 }
Chris Lattner21f66852005-12-23 05:15:23 +0000190
Dan Gohmanb00ee212008-02-18 19:34:53 +0000191 // Scalar integer divide and remainder are lowered to use operations that
192 // produce two results, to match the available instructions. This exposes
193 // the two-result form to trivial CSE, which is able to combine x/y and x%y
194 // into a single instruction.
195 //
196 // Scalar integer multiply-high is also lowered to use two-result
197 // operations, to match the available instructions. However, plain multiply
198 // (low) operations are left as Legal, as there are single-result
199 // instructions for this in x86. Using the two-result multiply instructions
200 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
205 setOperationAction(ISD::SREM , MVT::i8 , Expand);
206 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000207 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
208 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
209 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
210 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
211 setOperationAction(ISD::SREM , MVT::i16 , Expand);
212 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000213 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
214 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
215 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
216 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
217 setOperationAction(ISD::SREM , MVT::i32 , Expand);
218 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000219 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
220 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
221 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
222 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
223 setOperationAction(ISD::SREM , MVT::i64 , Expand);
224 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000225
Evan Chengc35497f2006-10-30 08:02:39 +0000226 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000227 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000228 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
229 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
235 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000236 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000237 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000239 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000240
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
251 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
255
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000256 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000257 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000258
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259 // These should be promoted to a larger select which is supported.
260 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
261 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000262 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000263 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
264 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
265 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
266 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000267 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000268 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
269 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
270 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
271 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
272 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000273 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000274 if (Subtarget->is64Bit()) {
275 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
276 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
277 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000278 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000280 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000281
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000282 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000283 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000284 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000285 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000286 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000287 if (Subtarget->is64Bit())
288 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000289 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 if (Subtarget->is64Bit()) {
291 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
292 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
293 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000294 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000296 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000297 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
298 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
299 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000300 if (Subtarget->is64Bit()) {
301 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
304 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Chengd2cde682008-03-10 19:38:10 +0000306 if (Subtarget->hasSSE1())
307 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000308
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000309 if (!Subtarget->hasSSE2())
310 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
311
Mon P Wang63307c32008-05-05 19:05:59 +0000312 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000313 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
314 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000317
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000318 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
319 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000322
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000323 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000324 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000331 }
332
Dan Gohman7f460202008-06-30 20:59:49 +0000333 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
334 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000335 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000336 if (!Subtarget->isTargetDarwin() &&
337 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000338 !Subtarget->isTargetCygMing()) {
339 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
340 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
341 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000342
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000343 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
344 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
347 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000348 setExceptionPointerRegister(X86::RAX);
349 setExceptionSelectorRegister(X86::RDX);
350 } else {
351 setExceptionPointerRegister(X86::EAX);
352 setExceptionSelectorRegister(X86::EDX);
353 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000354 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000355 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
356
Duncan Sandsf7331b32007-09-11 14:10:23 +0000357 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000358
Chris Lattnerda68d302008-01-15 21:58:22 +0000359 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000360
Nate Begemanacc398c2006-01-25 18:21:52 +0000361 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
362 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000364 if (Subtarget->is64Bit()) {
365 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000366 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000367 } else {
368 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000369 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000370 }
Evan Chengae642192007-03-02 23:16:35 +0000371
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000372 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000373 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
375 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000376 if (Subtarget->isTargetCygMing())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
378 else
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000380
Evan Chengc7ce29b2009-02-13 22:36:38 +0000381 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000382 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000383 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000384 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
385 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000386
Evan Cheng223547a2006-01-31 22:28:30 +0000387 // Use ANDPD to simulate FABS.
388 setOperationAction(ISD::FABS , MVT::f64, Custom);
389 setOperationAction(ISD::FABS , MVT::f32, Custom);
390
391 // Use XORP to simulate FNEG.
392 setOperationAction(ISD::FNEG , MVT::f64, Custom);
393 setOperationAction(ISD::FNEG , MVT::f32, Custom);
394
Evan Cheng68c47cb2007-01-05 07:55:56 +0000395 // Use ANDPD and ORPD to simulate FCOPYSIGN.
396 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
397 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
398
Evan Chengd25e9e82006-02-02 00:28:23 +0000399 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 setOperationAction(ISD::FSIN , MVT::f64, Expand);
401 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f32, Expand);
403 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404
Chris Lattnera54aa942006-01-29 06:26:08 +0000405 // Expand FP immediates into loads from the stack, except for the special
406 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000407 addLegalFPImmediate(APFloat(+0.0)); // xorpd
408 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000409 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000410 // Use SSE for f32, x87 for f64.
411 // Set up the FP register classes.
412 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
413 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
414
415 // Use ANDPS to simulate FABS.
416 setOperationAction(ISD::FABS , MVT::f32, Custom);
417
418 // Use XORP to simulate FNEG.
419 setOperationAction(ISD::FNEG , MVT::f32, Custom);
420
421 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
422
423 // Use ANDPS and ORPS to simulate FCOPYSIGN.
424 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
425 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
426
427 // We don't support sin/cos/fmod
428 setOperationAction(ISD::FSIN , MVT::f32, Expand);
429 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430
Nate Begemane1795842008-02-14 08:57:00 +0000431 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432 addLegalFPImmediate(APFloat(+0.0f)); // xorps
433 addLegalFPImmediate(APFloat(+0.0)); // FLD0
434 addLegalFPImmediate(APFloat(+1.0)); // FLD1
435 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
436 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
437
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000438 if (!UnsafeFPMath) {
439 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
440 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
441 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000442 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000445 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
446 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000447
Evan Cheng68c47cb2007-01-05 07:55:56 +0000448 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000449 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
451 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000452
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453 if (!UnsafeFPMath) {
454 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
455 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
456 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000457 addLegalFPImmediate(APFloat(+0.0)); // FLD0
458 addLegalFPImmediate(APFloat(+1.0)); // FLD1
459 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
460 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
462 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
463 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
464 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000465 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000466
Dale Johannesen59a58732007-08-05 18:49:15 +0000467 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000468 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000469 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
470 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
471 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
472 {
473 bool ignored;
474 APFloat TmpFlt(+0.0);
475 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
476 &ignored);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
482 &ignored);
483 addLegalFPImmediate(TmpFlt2); // FLD1
484 TmpFlt2.changeSign();
485 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
486 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000487
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
491 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000492 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000493
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000494 // Always use a library call for pow.
495 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
496 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
497 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
498
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000499 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000500 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
504
Mon P Wangf007a8b2008-11-06 05:31:54 +0000505 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000506 // (for widening) or expand (for scalarization). Then we will selectively
507 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000508 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
509 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000523 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000525 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000526 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000527 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000549 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000554 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000558 }
559
Evan Chengc7ce29b2009-02-13 22:36:38 +0000560 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
561 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000562 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000563 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
564 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
565 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000566 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000567 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000568
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000569 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
570 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
571 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000572 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000573
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000574 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
575 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
576 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000577 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000578
Bill Wendling74027e92007-03-15 21:24:36 +0000579 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
580 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
581
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000582 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000583 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
586 setOperationAction(ISD::AND, MVT::v2i32, Promote);
587 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000589
590 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000591 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000592 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
594 setOperationAction(ISD::OR, MVT::v2i32, Promote);
595 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000597
598 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000599 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000600 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
602 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
603 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000605
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000606 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000607 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
610 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
611 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000612 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000614 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000615
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000616 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
617 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000619 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000620 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000621
622 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
623 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000626
Evan Cheng52672b82008-07-22 18:39:19 +0000627 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000631
632 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000633
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000634 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
636 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
637 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
638 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
639 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000640 }
641
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000643 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
644
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000645 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
646 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
647 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
648 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000649 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
650 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000651 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
652 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000654 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000655 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000656 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657 }
658
Evan Cheng92722532009-03-26 23:06:32 +0000659 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000662 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
663 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
665 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
666 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
668
Evan Chengf7c378e2006-04-10 07:23:14 +0000669 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
670 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
671 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000672 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000673 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000674 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
675 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
676 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000677 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000678 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000679 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
680 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
681 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
682 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000683 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
684 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000685
Nate Begeman30a0de92008-07-17 16:51:19 +0000686 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000694 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696
Evan Cheng2c3ae372006-04-12 21:21:57 +0000697 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000698 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
699 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000700 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000701 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000703 // Do not attempt to custom lower non-128-bit vectors
704 if (!VT.is128BitVector())
705 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000706 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
707 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
708 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000709 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000710
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
712 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
713 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000717
Nate Begemancdd1eec2008-02-12 22:51:28 +0000718 if (Subtarget->is64Bit()) {
719 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000720 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000721 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000722
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000723 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
725 MVT VT = (MVT::SimpleValueType)i;
726
727 // Do not attempt to promote non-128-bit vectors
728 if (!VT.is128BitVector()) {
729 continue;
730 }
731 setOperationAction(ISD::AND, VT, Promote);
732 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
733 setOperationAction(ISD::OR, VT, Promote);
734 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
735 setOperationAction(ISD::XOR, VT, Promote);
736 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
737 setOperationAction(ISD::LOAD, VT, Promote);
738 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
739 setOperationAction(ISD::SELECT, VT, Promote);
740 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000741 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Chris Lattnerddf89562008-01-17 19:59:44 +0000743 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000744
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745 // Custom lower v2i64 and v2f64 selects.
746 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000747 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000748 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Eli Friedman23ef1052009-06-06 03:57:58 +0000751 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
752 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
753 if (!DisableMMX && Subtarget->hasMMX()) {
754 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
755 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
756 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000757 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758
Nate Begeman14d12ca2008-02-11 04:19:36 +0000759 if (Subtarget->hasSSE41()) {
760 // FIXME: Do we need to handle scalar-to-vector here?
761 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
762
763 // i8 and i16 vectors are custom , because the source register and source
764 // source memory operand types are not the same width. f32 vectors are
765 // custom since the immediate controlling the insert encodes additional
766 // information.
767 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
771
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000776
777 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000780 }
781 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782
Nate Begeman30a0de92008-07-17 16:51:19 +0000783 if (Subtarget->hasSSE42()) {
784 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
785 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
David Greene9b9838d2009-06-29 16:47:10 +0000787 if (!UseSoftFloat && Subtarget->hasAVX()) {
788 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
789 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
790 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
791 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
792 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
798 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
799 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
800 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
801 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
802 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
803
804 // Operations to consider commented out -v16i16 v32i8
805 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
806 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
807 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
808 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
809 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
810 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
811 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
812 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
813 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
814 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
815 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
816 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
817 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
818 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
819
820 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
821 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
822 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
823 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
824
825 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
826 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
827 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
829 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
830
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
832 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
833 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
834 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
836 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
837
838#if 0
839 // Not sure we want to do this since there are no 256-bit integer
840 // operations in AVX
841
842 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
843 // This includes 256-bit vectors
844 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
845 MVT VT = (MVT::SimpleValueType)i;
846
847 // Do not attempt to custom lower non-power-of-2 vectors
848 if (!isPowerOf2_32(VT.getVectorNumElements()))
849 continue;
850
851 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
852 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
854 }
855
856 if (Subtarget->is64Bit()) {
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
859 }
860#endif
861
862#if 0
863 // Not sure we want to do this since there are no 256-bit integer
864 // operations in AVX
865
866 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
867 // Including 256-bit vectors
868 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
869 MVT VT = (MVT::SimpleValueType)i;
870
871 if (!VT.is256BitVector()) {
872 continue;
873 }
874 setOperationAction(ISD::AND, VT, Promote);
875 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
876 setOperationAction(ISD::OR, VT, Promote);
877 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
878 setOperationAction(ISD::XOR, VT, Promote);
879 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
880 setOperationAction(ISD::LOAD, VT, Promote);
881 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
882 setOperationAction(ISD::SELECT, VT, Promote);
883 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
884 }
885
886 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
887#endif
888 }
889
Evan Cheng6be2c582006-04-05 23:38:46 +0000890 // We want to custom lower some of our intrinsics.
891 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
892
Bill Wendling74c37652008-12-09 22:08:41 +0000893 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000894 setOperationAction(ISD::SADDO, MVT::i32, Custom);
895 setOperationAction(ISD::SADDO, MVT::i64, Custom);
896 setOperationAction(ISD::UADDO, MVT::i32, Custom);
897 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000898 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
899 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
900 setOperationAction(ISD::USUBO, MVT::i32, Custom);
901 setOperationAction(ISD::USUBO, MVT::i64, Custom);
902 setOperationAction(ISD::SMULO, MVT::i32, Custom);
903 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000904
Evan Chengd54f2d52009-03-31 19:38:51 +0000905 if (!Subtarget->is64Bit()) {
906 // These libcalls are not available in 32-bit.
907 setLibcallName(RTLIB::SHL_I128, 0);
908 setLibcallName(RTLIB::SRL_I128, 0);
909 setLibcallName(RTLIB::SRA_I128, 0);
910 }
911
Evan Cheng206ee9d2006-07-07 08:33:52 +0000912 // We have target-specific dag combine patterns for the following nodes:
913 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000914 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000915 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000916 setTargetDAGCombine(ISD::SHL);
917 setTargetDAGCombine(ISD::SRA);
918 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000919 setTargetDAGCombine(ISD::STORE);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000920 if (Subtarget->is64Bit())
921 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000922
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000923 computeRegisterProperties();
924
Evan Cheng87ed7162006-02-14 08:25:08 +0000925 // FIXME: These should be based on subtarget info. Plus, the values should
926 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000927 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
928 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
929 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000930 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000931 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000932 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000933}
934
Scott Michel5b8f82e2008-03-10 15:42:14 +0000935
Duncan Sands5480c042009-01-01 15:52:00 +0000936MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000937 return MVT::i8;
938}
939
940
Evan Cheng29286502008-01-23 23:17:41 +0000941/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
942/// the desired ByVal argument alignment.
943static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
944 if (MaxAlign == 16)
945 return;
946 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
947 if (VTy->getBitWidth() == 128)
948 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000949 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
950 unsigned EltAlign = 0;
951 getMaxByValAlign(ATy->getElementType(), EltAlign);
952 if (EltAlign > MaxAlign)
953 MaxAlign = EltAlign;
954 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
955 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
956 unsigned EltAlign = 0;
957 getMaxByValAlign(STy->getElementType(i), EltAlign);
958 if (EltAlign > MaxAlign)
959 MaxAlign = EltAlign;
960 if (MaxAlign == 16)
961 break;
962 }
963 }
964 return;
965}
966
967/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
968/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000969/// that contain SSE vectors are placed at 16-byte boundaries while the rest
970/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000971unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000972 if (Subtarget->is64Bit()) {
973 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000974 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000975 if (TyAlign > 8)
976 return TyAlign;
977 return 8;
978 }
979
Evan Cheng29286502008-01-23 23:17:41 +0000980 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000981 if (Subtarget->hasSSE1())
982 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000983 return Align;
984}
Chris Lattner2b02a442007-02-25 08:29:00 +0000985
Evan Chengf0df0312008-05-15 08:39:06 +0000986/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000987/// and store operations as a result of memset, memcpy, and memmove
988/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000989/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000990MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000991X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +0000992 bool isSrcConst, bool isSrcStr,
993 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000994 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
995 // linux. This is because the stack realignment code can't handle certain
996 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +0000997 const Function *F = DAG.getMachineFunction().getFunction();
998 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
999 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001000 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1001 return MVT::v4i32;
1002 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1003 return MVT::v4f32;
1004 }
Evan Chengf0df0312008-05-15 08:39:06 +00001005 if (Subtarget->is64Bit() && Size >= 8)
1006 return MVT::i64;
1007 return MVT::i32;
1008}
1009
Evan Chengcc415862007-11-09 01:32:10 +00001010/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1011/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001012SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001013 SelectionDAG &DAG) const {
1014 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001015 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001016 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001017 // This doesn't have DebugLoc associated with it, but is not really the
1018 // same as a Register.
1019 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1020 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001021 return Table;
1022}
1023
Chris Lattner2b02a442007-02-25 08:29:00 +00001024//===----------------------------------------------------------------------===//
1025// Return Value Calling Convention Implementation
1026//===----------------------------------------------------------------------===//
1027
Chris Lattner59ed56b2007-02-28 04:55:35 +00001028#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001029
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001030/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001031SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001032 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001033 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattner9774c912007-02-27 05:28:59 +00001035 SmallVector<CCValAssign, 16> RVLocs;
1036 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001037 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1038 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001039 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001041 // If this is the first return lowered for this function, add the regs to the
1042 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001043 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001044 for (unsigned i = 0; i != RVLocs.size(); ++i)
1045 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001046 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001047 }
Dan Gohman475871a2008-07-27 21:46:04 +00001048 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001050 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001051 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001052 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue TailCall = Chain;
1054 SDValue TargetAddress = TailCall.getOperand(1);
1055 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001056 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001057 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001058 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001059 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001060 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001061 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001062 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1063 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001064
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001066 Operands.push_back(Chain.getOperand(0));
1067 Operands.push_back(TargetAddress);
1068 Operands.push_back(StackAdjustment);
1069 // Copy registers used by the call. Last operand is a flag so it is not
1070 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001071 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001072 Operands.push_back(Chain.getOperand(i));
1073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001074 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001075 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001078 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001080
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001082 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1083 // Operand #1 = Bytes To Pop
1084 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001085
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001086 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001087 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1088 CCValAssign &VA = RVLocs[i];
1089 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattner447ff682008-03-11 03:23:40 +00001092 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1093 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001094 if (VA.getLocReg() == X86::ST0 ||
1095 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001096 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1097 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001098 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001099 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001100 RetOps.push_back(ValToCopy);
1101 // Don't emit a copytoreg.
1102 continue;
1103 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001104
Evan Cheng242b38b2009-02-23 09:03:22 +00001105 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1106 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001107 if (Subtarget->is64Bit()) {
1108 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001109 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001110 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001111 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1112 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1113 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001114 }
1115
Dale Johannesendd64c412009-02-04 00:33:20 +00001116 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001117 Flag = Chain.getValue(1);
1118 }
Dan Gohman61a92132008-04-21 23:59:07 +00001119
1120 // The x86-64 ABI for returning structs by value requires that we copy
1121 // the sret argument into %rax for the return. We saved the argument into
1122 // a virtual register in the entry block, so now we copy the value out
1123 // and into %rax.
1124 if (Subtarget->is64Bit() &&
1125 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1126 MachineFunction &MF = DAG.getMachineFunction();
1127 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1128 unsigned Reg = FuncInfo->getSRetReturnReg();
1129 if (!Reg) {
1130 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1131 FuncInfo->setSRetReturnReg(Reg);
1132 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001133 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001134
Dale Johannesendd64c412009-02-04 00:33:20 +00001135 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001136 Flag = Chain.getValue(1);
1137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001138
Chris Lattner447ff682008-03-11 03:23:40 +00001139 RetOps[0] = Chain; // Update chain.
1140
1141 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001142 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001143 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
1145 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001146 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001147}
1148
1149
Chris Lattner3085e152007-02-25 08:59:22 +00001150/// LowerCallResult - Lower the result values of an ISD::CALL into the
1151/// appropriate copies out of appropriate physical registers. This assumes that
1152/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1153/// being lowered. The returns a SDNode with the same number of values as the
1154/// ISD::CALL.
1155SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001156LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001157 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001158
Scott Michelfdc40a02009-02-17 22:15:04 +00001159 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001160 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001161 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001162 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001163 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001164 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001165 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1166
Dan Gohman475871a2008-07-27 21:46:04 +00001167 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Chris Lattner3085e152007-02-25 08:59:22 +00001169 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001170 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001171 CCValAssign &VA = RVLocs[i];
1172 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Torok Edwin3f142c32009-02-01 18:15:56 +00001174 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001175 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1177 cerr << "SSE register return with SSE disabled\n";
1178 exit(1);
1179 }
1180
Chris Lattner8e6da152008-03-10 21:08:41 +00001181 // If this is a call to a function that returns an fp value on the floating
1182 // point stack, but where we prefer to use the value in xmm registers, copy
1183 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001184 if ((VA.getLocReg() == X86::ST0 ||
1185 VA.getLocReg() == X86::ST1) &&
1186 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001187 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Evan Cheng79fb3b42009-02-20 20:43:02 +00001190 SDValue Val;
1191 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001192 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1193 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1194 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1195 MVT::v2i64, InFlag).getValue(1);
1196 Val = Chain.getValue(0);
1197 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1198 Val, DAG.getConstant(0, MVT::i64));
1199 } else {
1200 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1201 MVT::i64, InFlag).getValue(1);
1202 Val = Chain.getValue(0);
1203 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001204 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1205 } else {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 CopyVT, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001210 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001211
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 // Round the F80 the right size, which also moves to the appropriate xmm
1214 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001215 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001216 // This truncation won't change the value.
1217 DAG.getIntPtrConstant(1));
1218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001222
Chris Lattner3085e152007-02-25 08:59:22 +00001223 // Merge everything together with a MERGE_VALUES node.
1224 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001225 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1226 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001227}
1228
1229
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001230//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001231// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001232//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001233// StdCall calling convention seems to be standard for many Windows' API
1234// routines and around. It differs from C calling convention just a little:
1235// callee should clean up the stack, not caller. Symbols should be also
1236// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001237// For info on fast calling convention see Fast Calling Convention (tail call)
1238// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001239
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001240/// CallIsStructReturn - Determines whether a CALL node uses struct return
1241/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001242static bool CallIsStructReturn(CallSDNode *TheCall) {
1243 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001244 if (!NumOps)
1245 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001246
Dan Gohman095cc292008-09-13 01:54:27 +00001247 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001248}
1249
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001250/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1251/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001252static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001253 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001254 if (!NumArgs)
1255 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001256
1257 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001258}
1259
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001260/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1261/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001263bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001264 if (IsVarArg)
1265 return false;
1266
Dan Gohman095cc292008-09-13 01:54:27 +00001267 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 default:
1269 return false;
1270 case CallingConv::X86_StdCall:
1271 return !Subtarget->is64Bit();
1272 case CallingConv::X86_FastCall:
1273 return !Subtarget->is64Bit();
1274 case CallingConv::Fast:
1275 return PerformTailCallOpt;
1276 }
1277}
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1280/// given CallingConvention value.
1281CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001282 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001283 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001284 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001285 else
1286 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001287 }
1288
Gordon Henriksen86737662008-01-05 16:56:59 +00001289 if (CC == CallingConv::X86_FastCall)
1290 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001291 else if (CC == CallingConv::Fast)
1292 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001293 else
1294 return CC_X86_32_C;
1295}
1296
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001297/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1298/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001299NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001300X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001301 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001302 if (CC == CallingConv::X86_FastCall)
1303 return FastCall;
1304 else if (CC == CallingConv::X86_StdCall)
1305 return StdCall;
1306 return None;
1307}
1308
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001309
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001310/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1311/// in a register before calling.
1312bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1313 return !IsTailCall && !Is64Bit &&
1314 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1315 Subtarget->isPICStyleGOT();
1316}
1317
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001318/// CallRequiresFnAddressInReg - Check whether the call requires the function
1319/// address to be loaded in a register.
Scott Michelfdc40a02009-02-17 22:15:04 +00001320bool
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001321X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001322 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001323 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1324 Subtarget->isPICStyleGOT();
1325}
1326
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001327/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1328/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001329/// the specific parameter attribute. The copy will be passed as a byval
1330/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001331static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001332CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001333 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1334 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001335 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001336 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001337 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001338}
1339
Dan Gohman475871a2008-07-27 21:46:04 +00001340SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001341 const CCValAssign &VA,
1342 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001343 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001344 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001345 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001346 ISD::ArgFlagsTy Flags =
1347 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001348 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001349 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001350
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001352 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001353 // In case of tail call optimization mark all arguments mutable. Since they
1354 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001355 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001356 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001358 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001359 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001360 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001361 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001362}
1363
Dan Gohman475871a2008-07-27 21:46:04 +00001364SDValue
1365X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001366 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001368 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001369
Gordon Henriksen86737662008-01-05 16:56:59 +00001370 const Function* Fn = MF.getFunction();
1371 if (Fn->hasExternalLinkage() &&
1372 Subtarget->isTargetCygMing() &&
1373 Fn->getName() == "main")
1374 FuncInfo->setForceFramePointer(true);
1375
1376 // Decorate the function name.
1377 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Evan Cheng1bc78042006-04-26 01:20:17 +00001379 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001380 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001381 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001382 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001384 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001385
1386 assert(!(isVarArg && CC == CallingConv::Fast) &&
1387 "Var args not supported with calling convention fastcc");
1388
Chris Lattner638402b2007-02-28 07:00:42 +00001389 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001390 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001391 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001392 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Dan Gohman475871a2008-07-27 21:46:04 +00001394 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001395 unsigned LastVal = ~0U;
1396 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1397 CCValAssign &VA = ArgLocs[i];
1398 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1399 // places.
1400 assert(VA.getValNo() != LastVal &&
1401 "Don't support value assigned to multiple locs yet");
1402 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Chris Lattnerf39f7712007-02-28 05:46:49 +00001404 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001405 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001406 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001407 if (RegVT == MVT::i32)
1408 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 else if (Is64Bit && RegVT == MVT::i64)
1410 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001411 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001413 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001415 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001416 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001417 else if (RegVT.isVector()) {
1418 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001419 if (!Is64Bit)
1420 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1421 else {
1422 // Darwin calling convention passes MMX values in either GPRs or
1423 // XMMs in x86-64. Other targets pass them in memory.
1424 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1425 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1426 RegVT = MVT::v2i64;
1427 } else {
1428 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1429 RegVT = MVT::i64;
1430 }
1431 }
1432 } else {
1433 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001434 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001435
Bob Wilson998e1252009-04-20 18:36:57 +00001436 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001438
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1440 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1441 // right size.
1442 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001443 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 DAG.getValueType(VA.getValVT()));
1445 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001446 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001448
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001450 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001453 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001454 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001455 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001456 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001457 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1458 ArgValue, DAG.getConstant(0, MVT::i64));
1459 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001460 }
1461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001462
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 ArgValues.push_back(ArgValue);
1464 } else {
1465 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001466 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001467 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001469
Dan Gohman61a92132008-04-21 23:59:07 +00001470 // The x86-64 ABI for returning structs by value requires that we copy
1471 // the sret argument into %rax for the return. Save the argument into
1472 // a virtual register so that we can access it from the return points.
1473 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1476 unsigned Reg = FuncInfo->getSRetReturnReg();
1477 if (!Reg) {
1478 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1479 FuncInfo->setSRetReturnReg(Reg);
1480 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001482 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001483 }
1484
Chris Lattnerf39f7712007-02-28 05:46:49 +00001485 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001486 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001487 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001488 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001489
Evan Cheng1bc78042006-04-26 01:20:17 +00001490 // If the function takes variable number of arguments, make a frame index for
1491 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001492 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1494 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1495 }
1496 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001497 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1498
1499 // FIXME: We should really autogenerate these arrays
1500 static const unsigned GPR64ArgRegsWin64[] = {
1501 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 static const unsigned XMMArgRegsWin64[] = {
1504 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1505 };
1506 static const unsigned GPR64ArgRegs64Bit[] = {
1507 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1508 };
1509 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1511 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1512 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1514
1515 if (IsWin64) {
1516 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1517 GPR64ArgRegs = GPR64ArgRegsWin64;
1518 XMMArgRegs = XMMArgRegsWin64;
1519 } else {
1520 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1521 GPR64ArgRegs = GPR64ArgRegs64Bit;
1522 XMMArgRegs = XMMArgRegs64Bit;
1523 }
1524 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1525 TotalNumIntRegs);
1526 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1527 TotalNumXMMRegs);
1528
Devang Patel578efa92009-06-05 21:57:13 +00001529 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001530 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001531 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001532 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001533 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001534 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001535 // Kernel mode asks for SSE to be disabled, so don't push them
1536 // on the stack.
1537 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001538
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 // For X86-64, if there are vararg parameters that are passed via
1540 // registers, then we must store them to their spots on the stack so they
1541 // may be loaded by deferencing the result of va_next.
1542 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1544 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1545 TotalNumXMMRegs * 16, 16);
1546
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SmallVector<SDValue, 8> MemOps;
1549 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001550 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001551 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001552 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001553 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1554 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001556 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001557 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001558 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001560 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001561 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001565 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001566 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001567 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001568 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1569 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001570 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001572 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001573 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001575 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001576 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 }
1578 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001579 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 &MemOps[0], MemOps.size());
1581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001585
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001587 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001589 BytesCallerReserves = 0;
1590 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001591 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001593 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001594 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001596 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001597
Gordon Henriksen86737662008-01-05 16:56:59 +00001598 if (!Is64Bit) {
1599 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1600 if (CC == CallingConv::X86_FastCall)
1601 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1602 }
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001604 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001605
Evan Cheng25caf632006-05-23 21:06:34 +00001606 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001607 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001608 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001609}
1610
Dan Gohman475871a2008-07-27 21:46:04 +00001611SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001612X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001613 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001614 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001616 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001617 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001618 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001619 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001620 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001621 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001622 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001623 }
Dale Johannesenace16102009-02-03 19:33:06 +00001624 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001625 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001626}
1627
Bill Wendling64e87322009-01-16 19:25:27 +00001628/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001629/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001630SDValue
1631X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001633 SDValue Chain,
1634 bool IsTailCall,
1635 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001636 int FPDiff,
1637 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001638 if (!IsTailCall || FPDiff==0) return Chain;
1639
1640 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001641 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001643
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001644 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001645 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001646 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001647}
1648
1649/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1650/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001651static SDValue
1652EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001654 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655 // Store the return address to the appropriate stack slot.
1656 if (!FPDiff) return Chain;
1657 // Calculate the new stack slot for the return address.
1658 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001659 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001661 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001663 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001664 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665 return Chain;
1666}
1667
Dan Gohman475871a2008-07-27 21:46:04 +00001668SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001669 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001670 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1671 SDValue Chain = TheCall->getChain();
1672 unsigned CC = TheCall->getCallingConv();
1673 bool isVarArg = TheCall->isVarArg();
1674 bool IsTailCall = TheCall->isTailCall() &&
1675 CC == CallingConv::Fast && PerformTailCallOpt;
1676 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001678 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001679 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001680
1681 assert(!(isVarArg && CC == CallingConv::Fast) &&
1682 "Var args not supported with calling convention fastcc");
1683
Chris Lattner638402b2007-02-28 07:00:42 +00001684 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001685 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001686 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001687 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001688
Chris Lattner423c5f42007-02-28 05:31:48 +00001689 // Get a count of how many bytes are to be pushed on the stack.
1690 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001691 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001692 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 int FPDiff = 0;
1695 if (IsTailCall) {
1696 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001697 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1699 FPDiff = NumBytesCallerPushed - NumBytes;
1700
1701 // Set the delta of movement of the returnaddr stackslot.
1702 // But only set if delta is greater than previous delta.
1703 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1704 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1705 }
1706
Chris Lattnere563bbc2008-10-11 22:08:30 +00001707 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001710 // Load return adress for tail calls.
1711 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001712 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001713
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1715 SmallVector<SDValue, 8> MemOpChains;
1716 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001717
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001718 // Walk the register/memloc assignments, inserting copies/loads. In the case
1719 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001720 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1721 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001722 SDValue Arg = TheCall->getArg(i);
1723 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1724 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Chris Lattner423c5f42007-02-28 05:31:48 +00001726 // Promote the value if needed.
1727 switch (VA.getLocInfo()) {
1728 default: assert(0 && "Unknown loc info!");
1729 case CCValAssign::Full: break;
1730 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001731 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001732 break;
1733 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001734 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 break;
1736 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001737 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001739 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001742 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001743 MVT RegVT = VA.getLocVT();
1744 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001745 switch (VA.getLocReg()) {
1746 default:
1747 break;
1748 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1749 case X86::R8: {
1750 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001751 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001752 break;
1753 }
1754 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1755 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1756 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1758 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001759 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001760 break;
1761 }
1762 }
1763 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1765 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001767 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001768 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001769 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Dan Gohman095cc292008-09-13 01:54:27 +00001771 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1772 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001773 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001774 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001776
Evan Cheng32fe1032006-05-25 00:59:30 +00001777 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001778 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001779 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001780
Evan Cheng347d5f72006-04-28 21:29:37 +00001781 // Build a sequence of copy-to-reg nodes chained together with token chain
1782 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001784 // Tail call byval lowering might overwrite argument registers so in case of
1785 // tail call optimization the copies to registers are lowered later.
1786 if (!IsTailCall)
1787 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001788 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001789 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001790 InFlag = Chain.getValue(1);
1791 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001792
Evan Chengf4684712007-02-21 21:18:14 +00001793 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001794 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001795 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001796 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001797 DAG.getNode(X86ISD::GlobalBaseReg,
1798 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001799 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001800 InFlag);
1801 InFlag = Chain.getValue(1);
1802 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001803 // If we are tail calling and generating PIC/GOT style code load the address
1804 // of the callee into ecx. The value in ecx is used as target of the tail
1805 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1806 // calls on PIC/GOT architectures. Normally we would just put the address of
1807 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1808 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001809 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001810 // Note: The actual moving to ecx is done further down.
1811 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001812 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001813 !G->getGlobal()->hasProtectedVisibility())
1814 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001815 else if (isa<ExternalSymbolSDNode>(Callee))
1816 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001817 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 if (Is64Bit && isVarArg) {
1820 // From AMD64 ABI document:
1821 // For calls that may call functions that use varargs or stdargs
1822 // (prototype-less calls or calls to functions containing ellipsis (...) in
1823 // the declaration) %al is used as hidden argument to specify the number
1824 // of SSE registers used. The contents of %al do not need to match exactly
1825 // the number of registers, but must be an ubound on the number of SSE
1826 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001827
1828 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 // Count the number of XMM registers allocated.
1830 static const unsigned XMMArgRegs[] = {
1831 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1832 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1833 };
1834 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001835 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001836 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Dale Johannesendd64c412009-02-04 00:33:20 +00001838 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1840 InFlag = Chain.getValue(1);
1841 }
1842
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001843
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001844 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SmallVector<SDValue, 8> MemOpChains2;
1847 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001849 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001850 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1852 CCValAssign &VA = ArgLocs[i];
1853 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001854 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001855 SDValue Arg = TheCall->getArg(i);
1856 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 // Create frame index.
1858 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001859 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001862
Duncan Sands276dcbd2008-03-21 09:14:45 +00001863 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001864 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001866 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001867 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001869 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870
1871 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001872 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001874 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001875 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001876 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001877 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 }
1880 }
1881
1882 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001883 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001884 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001885
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 // Copy arguments to their registers.
1887 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001889 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 InFlag = Chain.getValue(1);
1891 }
Dan Gohman475871a2008-07-27 21:46:04 +00001892 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001893
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001896 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 }
1898
Evan Cheng32fe1032006-05-25 00:59:30 +00001899 // If the callee is a GlobalAddress node (quite common, every direct call is)
1900 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001901 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001902 // We should use extra load for direct calls to dllimported functions in
1903 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001904 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1905 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001906 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1907 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001908 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1909 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001910 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001911 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001912
Dale Johannesendd64c412009-02-04 00:33:20 +00001913 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 Callee,InFlag);
1916 Callee = DAG.getRegister(Opc, getPointerTy());
1917 // Add register as live out.
1918 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001920
Chris Lattnerd96d0722007-02-25 06:40:16 +00001921 // Returns a chain & a flag for retval copy to use.
1922 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001924
1925 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001926 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1927 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001929
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 // Returns a chain & a flag for retval copy to use.
1931 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1932 Ops.clear();
1933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001935 Ops.push_back(Chain);
1936 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001937
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 if (IsTailCall)
1939 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001940
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 // Add argument registers to the end of the list so that they are known live
1942 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001943 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1944 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1945 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001946
Evan Cheng586ccac2008-03-18 23:36:35 +00001947 // Add an implicit use GOT pointer in EBX.
1948 if (!IsTailCall && !Is64Bit &&
1949 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1950 Subtarget->isPICStyleGOT())
1951 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1952
1953 // Add an implicit use of AL for x86 vararg functions.
1954 if (Is64Bit && isVarArg)
1955 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1956
Gabor Greifba36cb52008-08-28 21:40:38 +00001957 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001958 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001959
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001963 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001964 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Gabor Greifba36cb52008-08-28 21:40:38 +00001966 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
1968
Dale Johannesenace16102009-02-03 19:33:06 +00001969 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001970 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001971
Chris Lattner2d297092006-05-23 18:50:38 +00001972 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001974 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001976 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001977 // If this is is a call to a struct-return function, the callee
1978 // pops the hidden struct pointer, so we have to push it back.
1979 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001980 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001981 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001982 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001983
Gordon Henriksenae636f82008-01-03 16:47:34 +00001984 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001985 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001986 DAG.getIntPtrConstant(NumBytes, true),
1987 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1988 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001989 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001990 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001991
Chris Lattner3085e152007-02-25 08:59:22 +00001992 // Handle result values, copying them out of physregs into vregs that we
1993 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001994 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001995 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001996}
1997
Evan Cheng25ab6902006-09-08 06:48:29 +00001998
1999//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002000// Fast Calling Convention (tail call) implementation
2001//===----------------------------------------------------------------------===//
2002
2003// Like std call, callee cleans arguments, convention except that ECX is
2004// reserved for storing the tail called function address. Only 2 registers are
2005// free for argument passing (inreg). Tail call optimization is performed
2006// provided:
2007// * tailcallopt is enabled
2008// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002009// On X86_64 architecture with GOT-style position independent code only local
2010// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002011// To keep the stack aligned according to platform abi the function
2012// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2013// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002014// If a tail called function callee has more arguments than the caller the
2015// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002016// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002017// original REtADDR, but before the saved framepointer or the spilled registers
2018// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2019// stack layout:
2020// arg1
2021// arg2
2022// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002023// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002024// move area ]
2025// (possible EBP)
2026// ESI
2027// EDI
2028// local1 ..
2029
2030/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2031/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002032unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002033 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002034 MachineFunction &MF = DAG.getMachineFunction();
2035 const TargetMachine &TM = MF.getTarget();
2036 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2037 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002038 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002039 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002040 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002041 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2042 // Number smaller than 12 so just add the difference.
2043 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2044 } else {
2045 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002046 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002047 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002048 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002049 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002050}
2051
2052/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002053/// following the call is a return. A function is eligible if caller/callee
2054/// calling conventions match, currently only fastcc supports tail calls, and
2055/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002056bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002057 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002059 if (!PerformTailCallOpt)
2060 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002061
Dan Gohman095cc292008-09-13 01:54:27 +00002062 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002063 MachineFunction &MF = DAG.getMachineFunction();
2064 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002065 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002066 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00002067 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002068 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00002069 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002070 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00002071 return true;
2072
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002073 // Can only do local tail calls (in same module, hidden or protected) on
2074 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2076 return G->getGlobal()->hasHiddenVisibility()
2077 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002078 }
2079 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002080
2081 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002082}
2083
Dan Gohman3df24e62008-09-03 23:12:08 +00002084FastISel *
2085X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002086 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002087 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002088 DenseMap<const Value *, unsigned> &vm,
2089 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002090 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002091 DenseMap<const AllocaInst *, int> &am
2092#ifndef NDEBUG
2093 , SmallSet<Instruction*, 8> &cil
2094#endif
2095 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002096 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002097#ifndef NDEBUG
2098 , cil
2099#endif
2100 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002101}
2102
2103
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002104//===----------------------------------------------------------------------===//
2105// Other Lowering Hooks
2106//===----------------------------------------------------------------------===//
2107
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002110 MachineFunction &MF = DAG.getMachineFunction();
2111 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2112 int ReturnAddrIndex = FuncInfo->getRAIndex();
2113
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002114 if (ReturnAddrIndex == 0) {
2115 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002116 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002117 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002118 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002119 }
2120
Evan Cheng25ab6902006-09-08 06:48:29 +00002121 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002122}
2123
2124
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002125/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2126/// specific condition code, returning the condition code and the LHS/RHS of the
2127/// comparison to make.
2128static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2129 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002130 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002131 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2132 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2133 // X > -1 -> X == 0, jump !sign.
2134 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002135 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002136 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2137 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002138 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002139 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002140 // X < 1 -> X <= 0
2141 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002142 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002143 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002144 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002145
Evan Chengd9558e02006-01-06 00:43:03 +00002146 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002147 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002148 case ISD::SETEQ: return X86::COND_E;
2149 case ISD::SETGT: return X86::COND_G;
2150 case ISD::SETGE: return X86::COND_GE;
2151 case ISD::SETLT: return X86::COND_L;
2152 case ISD::SETLE: return X86::COND_LE;
2153 case ISD::SETNE: return X86::COND_NE;
2154 case ISD::SETULT: return X86::COND_B;
2155 case ISD::SETUGT: return X86::COND_A;
2156 case ISD::SETULE: return X86::COND_BE;
2157 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002158 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Chris Lattner4c78e022008-12-23 23:42:27 +00002161 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002162
Chris Lattner4c78e022008-12-23 23:42:27 +00002163 // If LHS is a foldable load, but RHS is not, flip the condition.
2164 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2165 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2166 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2167 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002168 }
2169
Chris Lattner4c78e022008-12-23 23:42:27 +00002170 switch (SetCCOpcode) {
2171 default: break;
2172 case ISD::SETOLT:
2173 case ISD::SETOLE:
2174 case ISD::SETUGT:
2175 case ISD::SETUGE:
2176 std::swap(LHS, RHS);
2177 break;
2178 }
2179
2180 // On a floating point condition, the flags are set as follows:
2181 // ZF PF CF op
2182 // 0 | 0 | 0 | X > Y
2183 // 0 | 0 | 1 | X < Y
2184 // 1 | 0 | 0 | X == Y
2185 // 1 | 1 | 1 | unordered
2186 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002187 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002188 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002189 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002190 case ISD::SETOLT: // flipped
2191 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002192 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002193 case ISD::SETOLE: // flipped
2194 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002195 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002196 case ISD::SETUGT: // flipped
2197 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002198 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002199 case ISD::SETUGE: // flipped
2200 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002201 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002202 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002203 case ISD::SETNE: return X86::COND_NE;
2204 case ISD::SETUO: return X86::COND_P;
2205 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002206 }
Evan Chengd9558e02006-01-06 00:43:03 +00002207}
2208
Evan Cheng4a460802006-01-11 00:33:36 +00002209/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2210/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002211/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002212static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002213 switch (X86CC) {
2214 default:
2215 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002216 case X86::COND_B:
2217 case X86::COND_BE:
2218 case X86::COND_E:
2219 case X86::COND_P:
2220 case X86::COND_A:
2221 case X86::COND_AE:
2222 case X86::COND_NE:
2223 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002224 return true;
2225 }
2226}
2227
Nate Begeman9008ca62009-04-27 18:41:29 +00002228/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2229/// the specified range (L, H].
2230static bool isUndefOrInRange(int Val, int Low, int Hi) {
2231 return (Val < 0) || (Val >= Low && Val < Hi);
2232}
2233
2234/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2235/// specified value.
2236static bool isUndefOrEqual(int Val, int CmpVal) {
2237 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002238 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002239 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002240}
2241
Nate Begeman9008ca62009-04-27 18:41:29 +00002242/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2243/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2244/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002245static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002246 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2247 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2248 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2249 return (Mask[0] < 2 && Mask[1] < 2);
2250 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002251}
2252
Nate Begeman9008ca62009-04-27 18:41:29 +00002253bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2254 SmallVector<int, 8> M;
2255 N->getMask(M);
2256 return ::isPSHUFDMask(M, N->getValueType(0));
2257}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002258
Nate Begeman9008ca62009-04-27 18:41:29 +00002259/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2260/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002261static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002262 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002263 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002264
2265 // Lower quadword copied in order or undef.
2266 for (int i = 0; i != 4; ++i)
2267 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002268 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002269
Evan Cheng506d3df2006-03-29 23:07:14 +00002270 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002271 for (int i = 4; i != 8; ++i)
2272 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002273 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002274
Evan Cheng506d3df2006-03-29 23:07:14 +00002275 return true;
2276}
2277
Nate Begeman9008ca62009-04-27 18:41:29 +00002278bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2279 SmallVector<int, 8> M;
2280 N->getMask(M);
2281 return ::isPSHUFHWMask(M, N->getValueType(0));
2282}
Evan Cheng506d3df2006-03-29 23:07:14 +00002283
Nate Begeman9008ca62009-04-27 18:41:29 +00002284/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2285/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002286static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002287 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002288 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002289
Rafael Espindola15684b22009-04-24 12:40:33 +00002290 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002291 for (int i = 4; i != 8; ++i)
2292 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002293 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002294
Rafael Espindola15684b22009-04-24 12:40:33 +00002295 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002296 for (int i = 0; i != 4; ++i)
2297 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002298 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002299
Rafael Espindola15684b22009-04-24 12:40:33 +00002300 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002301}
2302
Nate Begeman9008ca62009-04-27 18:41:29 +00002303bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2304 SmallVector<int, 8> M;
2305 N->getMask(M);
2306 return ::isPSHUFLWMask(M, N->getValueType(0));
2307}
2308
Evan Cheng14aed5e2006-03-24 01:18:28 +00002309/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2310/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002311static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002312 int NumElems = VT.getVectorNumElements();
2313 if (NumElems != 2 && NumElems != 4)
2314 return false;
2315
2316 int Half = NumElems / 2;
2317 for (int i = 0; i < Half; ++i)
2318 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002319 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002320 for (int i = Half; i < NumElems; ++i)
2321 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002322 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002323
Evan Cheng14aed5e2006-03-24 01:18:28 +00002324 return true;
2325}
2326
Nate Begeman9008ca62009-04-27 18:41:29 +00002327bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2328 SmallVector<int, 8> M;
2329 N->getMask(M);
2330 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002331}
2332
Evan Cheng213d2cf2007-05-17 18:45:50 +00002333/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002334/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2335/// half elements to come from vector 1 (which would equal the dest.) and
2336/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002337static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002338 int NumElems = VT.getVectorNumElements();
2339
2340 if (NumElems != 2 && NumElems != 4)
2341 return false;
2342
2343 int Half = NumElems / 2;
2344 for (int i = 0; i < Half; ++i)
2345 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002346 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002347 for (int i = Half; i < NumElems; ++i)
2348 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002349 return false;
2350 return true;
2351}
2352
Nate Begeman9008ca62009-04-27 18:41:29 +00002353static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2354 SmallVector<int, 8> M;
2355 N->getMask(M);
2356 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002357}
2358
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002359/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2360/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002361bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2362 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002363 return false;
2364
Evan Cheng2064a2b2006-03-28 06:50:32 +00002365 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002366 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2367 isUndefOrEqual(N->getMaskElt(1), 7) &&
2368 isUndefOrEqual(N->getMaskElt(2), 2) &&
2369 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002370}
2371
Evan Cheng5ced1d82006-04-06 23:23:56 +00002372/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2373/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002374bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2375 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002376
Evan Cheng5ced1d82006-04-06 23:23:56 +00002377 if (NumElems != 2 && NumElems != 4)
2378 return false;
2379
Evan Chengc5cdff22006-04-07 21:53:05 +00002380 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002382 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002383
Evan Chengc5cdff22006-04-07 21:53:05 +00002384 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002385 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002386 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002387
2388 return true;
2389}
2390
2391/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002392/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2393/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002394bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2395 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002396
Evan Cheng5ced1d82006-04-06 23:23:56 +00002397 if (NumElems != 2 && NumElems != 4)
2398 return false;
2399
Evan Chengc5cdff22006-04-07 21:53:05 +00002400 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002401 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002402 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002403
Nate Begeman9008ca62009-04-27 18:41:29 +00002404 for (unsigned i = 0; i < NumElems/2; ++i)
2405 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002406 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002407
2408 return true;
2409}
2410
Nate Begeman9008ca62009-04-27 18:41:29 +00002411/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2412/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2413/// <2, 3, 2, 3>
2414bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2415 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2416
2417 if (NumElems != 4)
2418 return false;
2419
2420 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2421 isUndefOrEqual(N->getMaskElt(1), 3) &&
2422 isUndefOrEqual(N->getMaskElt(2), 2) &&
2423 isUndefOrEqual(N->getMaskElt(3), 3);
2424}
2425
Evan Cheng0038e592006-03-28 00:39:58 +00002426/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2427/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002428static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002429 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002430 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002431 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002432 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002433
2434 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2435 int BitI = Mask[i];
2436 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002437 if (!isUndefOrEqual(BitI, j))
2438 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002439 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002440 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002441 return false;
2442 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002443 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002444 return false;
2445 }
Evan Cheng0038e592006-03-28 00:39:58 +00002446 }
Evan Cheng0038e592006-03-28 00:39:58 +00002447 return true;
2448}
2449
Nate Begeman9008ca62009-04-27 18:41:29 +00002450bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2451 SmallVector<int, 8> M;
2452 N->getMask(M);
2453 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002454}
2455
Evan Cheng4fcb9222006-03-28 02:43:26 +00002456/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2457/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002458static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002459 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002460 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002461 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002462 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002463
2464 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2465 int BitI = Mask[i];
2466 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002467 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002468 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002469 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002470 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002471 return false;
2472 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002473 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002474 return false;
2475 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002476 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002477 return true;
2478}
2479
Nate Begeman9008ca62009-04-27 18:41:29 +00002480bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2481 SmallVector<int, 8> M;
2482 N->getMask(M);
2483 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002484}
2485
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002486/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2487/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2488/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002489static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002490 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002491 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002492 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002493
2494 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2495 int BitI = Mask[i];
2496 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002497 if (!isUndefOrEqual(BitI, j))
2498 return false;
2499 if (!isUndefOrEqual(BitI1, j))
2500 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002501 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002502 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002503}
2504
Nate Begeman9008ca62009-04-27 18:41:29 +00002505bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2506 SmallVector<int, 8> M;
2507 N->getMask(M);
2508 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2509}
2510
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002511/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2512/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2513/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002514static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002516 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2517 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002518
2519 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2520 int BitI = Mask[i];
2521 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002522 if (!isUndefOrEqual(BitI, j))
2523 return false;
2524 if (!isUndefOrEqual(BitI1, j))
2525 return false;
2526 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002527 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002528}
2529
Nate Begeman9008ca62009-04-27 18:41:29 +00002530bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2531 SmallVector<int, 8> M;
2532 N->getMask(M);
2533 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2534}
2535
Evan Cheng017dcc62006-04-21 01:05:10 +00002536/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2537/// specifies a shuffle of elements that is suitable for input to MOVSS,
2538/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002539static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002540 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002541 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002542
2543 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002544
2545 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002546 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002547
2548 for (int i = 1; i < NumElts; ++i)
2549 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002550 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002551
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002552 return true;
2553}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002554
Nate Begeman9008ca62009-04-27 18:41:29 +00002555bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2556 SmallVector<int, 8> M;
2557 N->getMask(M);
2558 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002559}
2560
Evan Cheng017dcc62006-04-21 01:05:10 +00002561/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2562/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002563/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002565 bool V2IsSplat = false, bool V2IsUndef = false) {
2566 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002567 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002568 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002569
2570 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002571 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002572
2573 for (int i = 1; i < NumOps; ++i)
2574 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2575 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2576 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002577 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002578
Evan Cheng39623da2006-04-20 08:58:49 +00002579 return true;
2580}
2581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002583 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 SmallVector<int, 8> M;
2585 N->getMask(M);
2586 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002587}
2588
Evan Chengd9539472006-04-14 21:59:03 +00002589/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2590/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002591bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2592 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002593 return false;
2594
2595 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002596 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 int Elt = N->getMaskElt(i);
2598 if (Elt >= 0 && Elt != 1)
2599 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002600 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002601
2602 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002603 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 int Elt = N->getMaskElt(i);
2605 if (Elt >= 0 && Elt != 3)
2606 return false;
2607 if (Elt == 3)
2608 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002609 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002610 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002612 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002613}
2614
2615/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2616/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002617bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2618 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002619 return false;
2620
2621 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 for (unsigned i = 0; i < 2; ++i)
2623 if (N->getMaskElt(i) > 0)
2624 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002625
2626 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002627 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 int Elt = N->getMaskElt(i);
2629 if (Elt >= 0 && Elt != 2)
2630 return false;
2631 if (Elt == 2)
2632 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002633 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002635 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002636}
2637
Evan Cheng0b457f02008-09-25 20:50:48 +00002638/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2639/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002640bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2641 int e = N->getValueType(0).getVectorNumElements() / 2;
2642
2643 for (int i = 0; i < e; ++i)
2644 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002645 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 for (int i = 0; i < e; ++i)
2647 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002648 return false;
2649 return true;
2650}
2651
Evan Cheng63d33002006-03-22 08:01:21 +00002652/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2653/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2654/// instructions.
2655unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2657 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2658
Evan Chengb9df0ca2006-03-22 02:53:00 +00002659 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2660 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 for (int i = 0; i < NumOperands; ++i) {
2662 int Val = SVOp->getMaskElt(NumOperands-i-1);
2663 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002664 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002665 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002666 if (i != NumOperands - 1)
2667 Mask <<= Shift;
2668 }
Evan Cheng63d33002006-03-22 08:01:21 +00002669 return Mask;
2670}
2671
Evan Cheng506d3df2006-03-29 23:07:14 +00002672/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2673/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2674/// instructions.
2675unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002677 unsigned Mask = 0;
2678 // 8 nodes, but we only care about the last 4.
2679 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Val = SVOp->getMaskElt(i);
2681 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002682 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002683 if (i != 4)
2684 Mask <<= 2;
2685 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002686 return Mask;
2687}
2688
2689/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2690/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2691/// instructions.
2692unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002694 unsigned Mask = 0;
2695 // 8 nodes, but we only care about the first 4.
2696 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 int Val = SVOp->getMaskElt(i);
2698 if (Val >= 0)
2699 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002700 if (i != 0)
2701 Mask <<= 2;
2702 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002703 return Mask;
2704}
2705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2707/// their permute mask.
2708static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2709 SelectionDAG &DAG) {
2710 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002711 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 SmallVector<int, 8> MaskVec;
2713
Nate Begeman5a5ca152009-04-29 05:20:52 +00002714 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 int idx = SVOp->getMaskElt(i);
2716 if (idx < 0)
2717 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002718 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002720 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002722 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2724 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002725}
2726
Evan Cheng779ccea2007-12-07 21:30:01 +00002727/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2728/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002729static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002730 unsigned NumElems = VT.getVectorNumElements();
2731 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 int idx = Mask[i];
2733 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002734 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002737 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002739 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002740}
2741
Evan Cheng533a0aa2006-04-19 20:35:22 +00002742/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2743/// match movhlps. The lower half elements should come from upper half of
2744/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002745/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002746static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2747 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002748 return false;
2749 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002751 return false;
2752 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002754 return false;
2755 return true;
2756}
2757
Evan Cheng5ced1d82006-04-06 23:23:56 +00002758/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002759/// is promoted to a vector. It also returns the LoadSDNode by reference if
2760/// required.
2761static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002762 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2763 return false;
2764 N = N->getOperand(0).getNode();
2765 if (!ISD::isNON_EXTLoad(N))
2766 return false;
2767 if (LD)
2768 *LD = cast<LoadSDNode>(N);
2769 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770}
2771
Evan Cheng533a0aa2006-04-19 20:35:22 +00002772/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2773/// match movlp{s|d}. The lower half elements should come from lower half of
2774/// V1 (and in order), and the upper half elements should come from the upper
2775/// half of V2 (and in order). And since V1 will become the source of the
2776/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002777static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2778 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002779 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002780 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002781 // Is V2 is a vector load, don't do this transformation. We will try to use
2782 // load folding shufps op.
2783 if (ISD::isNON_EXTLoad(V2))
2784 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002785
Nate Begeman5a5ca152009-04-29 05:20:52 +00002786 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002787
Evan Cheng533a0aa2006-04-19 20:35:22 +00002788 if (NumElems != 2 && NumElems != 4)
2789 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002792 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002793 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002795 return false;
2796 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002797}
2798
Evan Cheng39623da2006-04-20 08:58:49 +00002799/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2800/// all the same.
2801static bool isSplatVector(SDNode *N) {
2802 if (N->getOpcode() != ISD::BUILD_VECTOR)
2803 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002804
Dan Gohman475871a2008-07-27 21:46:04 +00002805 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002806 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2807 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808 return false;
2809 return true;
2810}
2811
Evan Cheng213d2cf2007-05-17 18:45:50 +00002812/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2813/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002814static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002815 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002816 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002817 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002818 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002819}
2820
2821/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002822/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002823/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002824static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002825 SDValue V1 = N->getOperand(0);
2826 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002827 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2828 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002830 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002832 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2833 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2835 return false;
2836 } else if (Idx >= 0) {
2837 unsigned Opc = V1.getOpcode();
2838 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2839 continue;
2840 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002841 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002842 }
2843 }
2844 return true;
2845}
2846
2847/// getZeroVector - Returns a vector of specified type with all zero elements.
2848///
Dale Johannesenace16102009-02-03 19:33:06 +00002849static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2850 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002851 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002852
Chris Lattner8a594482007-11-25 00:24:49 +00002853 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2854 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002856 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002857 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002858 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002859 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002861 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002862 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002864 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002865 }
Dale Johannesenace16102009-02-03 19:33:06 +00002866 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002867}
2868
Chris Lattner8a594482007-11-25 00:24:49 +00002869/// getOnesVector - Returns a vector of specified type with all bits set.
2870///
Dale Johannesenace16102009-02-03 19:33:06 +00002871static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002872 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002873
Chris Lattner8a594482007-11-25 00:24:49 +00002874 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2875 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2877 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002878 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002879 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002880 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002881 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002882 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002883}
2884
2885
Evan Cheng39623da2006-04-20 08:58:49 +00002886/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2887/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002888static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2889 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002891
Evan Cheng39623da2006-04-20 08:58:49 +00002892 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 SmallVector<int, 8> MaskVec;
2894 SVOp->getMask(MaskVec);
2895
Nate Begeman5a5ca152009-04-29 05:20:52 +00002896 for (unsigned i = 0; i != NumElems; ++i) {
2897 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 MaskVec[i] = NumElems;
2899 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002900 }
Evan Cheng39623da2006-04-20 08:58:49 +00002901 }
Evan Cheng39623da2006-04-20 08:58:49 +00002902 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2904 SVOp->getOperand(1), &MaskVec[0]);
2905 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002906}
2907
Evan Cheng017dcc62006-04-21 01:05:10 +00002908/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2909/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002910static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2911 SDValue V2) {
2912 unsigned NumElems = VT.getVectorNumElements();
2913 SmallVector<int, 8> Mask;
2914 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002915 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 Mask.push_back(i);
2917 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002918}
2919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2921static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2922 SDValue V2) {
2923 unsigned NumElems = VT.getVectorNumElements();
2924 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002925 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 Mask.push_back(i);
2927 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002928 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002930}
2931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2933static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2934 SDValue V2) {
2935 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002936 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002938 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 Mask.push_back(i + Half);
2940 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002941 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002943}
2944
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002945/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2947 bool HasSSE2) {
2948 if (SV->getValueType(0).getVectorNumElements() <= 4)
2949 return SDValue(SV, 0);
2950
2951 MVT PVT = MVT::v4f32;
2952 MVT VT = SV->getValueType(0);
2953 DebugLoc dl = SV->getDebugLoc();
2954 SDValue V1 = SV->getOperand(0);
2955 int NumElems = VT.getVectorNumElements();
2956 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 // unpack elements to the correct location
2959 while (NumElems > 4) {
2960 if (EltNo < NumElems/2) {
2961 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2962 } else {
2963 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2964 EltNo -= NumElems/2;
2965 }
2966 NumElems >>= 1;
2967 }
2968
2969 // Perform the splat.
2970 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002971 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2973 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002974}
2975
Evan Chengba05f722006-04-21 23:03:30 +00002976/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002977/// vector of zero or undef vector. This produces a shuffle where the low
2978/// element of V2 is swizzled into the zero/undef vector, landing at element
2979/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002980static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002981 bool isZero, bool HasSSE2,
2982 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002983 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002984 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2986 unsigned NumElems = VT.getVectorNumElements();
2987 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002988 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 // If this is the insertion idx, put the low elt of V2 here.
2990 MaskVec.push_back(i == Idx ? NumElems : i);
2991 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002992}
2993
Evan Chengf26ffe92008-05-29 08:22:04 +00002994/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2995/// a shuffle that is zero.
2996static
Nate Begeman9008ca62009-04-27 18:41:29 +00002997unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
2998 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002999 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003001 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 int Idx = SVOp->getMaskElt(Index);
3003 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003004 ++NumZeros;
3005 continue;
3006 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003008 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003009 ++NumZeros;
3010 else
3011 break;
3012 }
3013 return NumZeros;
3014}
3015
3016/// isVectorShift - Returns true if the shuffle can be implemented as a
3017/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003018/// FIXME: split into pslldqi, psrldqi, palignr variants.
3019static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003020 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003022
3023 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003025 if (!NumZeros) {
3026 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003028 if (!NumZeros)
3029 return false;
3030 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003031 bool SeenV1 = false;
3032 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 for (int i = NumZeros; i < NumElems; ++i) {
3034 int Val = isLeft ? (i - NumZeros) : i;
3035 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3036 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003037 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003039 SeenV1 = true;
3040 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003042 SeenV2 = true;
3043 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003045 return false;
3046 }
3047 if (SeenV1 && SeenV2)
3048 return false;
3049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003051 ShAmt = NumZeros;
3052 return true;
3053}
3054
3055
Evan Chengc78d3b42006-04-24 18:01:45 +00003056/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3057///
Dan Gohman475871a2008-07-27 21:46:04 +00003058static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003059 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003060 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003061 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003062 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003063
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003064 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003066 bool First = true;
3067 for (unsigned i = 0; i < 16; ++i) {
3068 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3069 if (ThisIsNonZero && First) {
3070 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003071 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003072 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003073 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003074 First = false;
3075 }
3076
3077 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003079 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3080 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003081 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003082 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003083 }
3084 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003085 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3086 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003087 ThisElt, DAG.getConstant(8, MVT::i8));
3088 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003089 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003090 } else
3091 ThisElt = LastElt;
3092
Gabor Greifba36cb52008-08-28 21:40:38 +00003093 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003094 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003095 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003096 }
3097 }
3098
Dale Johannesenace16102009-02-03 19:33:06 +00003099 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003100}
3101
Bill Wendlinga348c562007-03-22 18:42:45 +00003102/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003103///
Dan Gohman475871a2008-07-27 21:46:04 +00003104static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003106 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003107 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003108 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003109
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003110 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003111 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003112 bool First = true;
3113 for (unsigned i = 0; i < 8; ++i) {
3114 bool isNonZero = (NonZeros & (1 << i)) != 0;
3115 if (isNonZero) {
3116 if (First) {
3117 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003118 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003119 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003120 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003121 First = false;
3122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003123 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003124 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003125 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 }
3127 }
3128
3129 return V;
3130}
3131
Evan Chengf26ffe92008-05-29 08:22:04 +00003132/// getVShift - Return a vector logical shift node.
3133///
Dan Gohman475871a2008-07-27 21:46:04 +00003134static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 unsigned NumBits, SelectionDAG &DAG,
3136 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003137 bool isMMX = VT.getSizeInBits() == 64;
3138 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003139 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003140 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3141 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3142 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003143 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003144}
3145
Dan Gohman475871a2008-07-27 21:46:04 +00003146SDValue
3147X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003148 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003149 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003150 if (ISD::isBuildVectorAllZeros(Op.getNode())
3151 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003152 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3153 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3154 // eliminated on x86-32 hosts.
3155 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3156 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003157
Gabor Greifba36cb52008-08-28 21:40:38 +00003158 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003159 return getOnesVector(Op.getValueType(), DAG, dl);
3160 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003162
Duncan Sands83ec4b62008-06-06 12:08:01 +00003163 MVT VT = Op.getValueType();
3164 MVT EVT = VT.getVectorElementType();
3165 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003166
3167 unsigned NumElems = Op.getNumOperands();
3168 unsigned NumZero = 0;
3169 unsigned NumNonZero = 0;
3170 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003171 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003172 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003173 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003174 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003175 if (Elt.getOpcode() == ISD::UNDEF)
3176 continue;
3177 Values.insert(Elt);
3178 if (Elt.getOpcode() != ISD::Constant &&
3179 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003180 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003181 if (isZeroNode(Elt))
3182 NumZero++;
3183 else {
3184 NonZeros |= (1 << i);
3185 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003186 }
3187 }
3188
Dan Gohman7f321562007-06-25 16:23:39 +00003189 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003190 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003191 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003192 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003193
Chris Lattner67f453a2008-03-09 05:42:06 +00003194 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003195 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003196 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003197 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003198
Chris Lattner62098042008-03-09 01:05:04 +00003199 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3200 // the value are obviously zero, truncate the value to i32 and do the
3201 // insertion that way. Only do this if the value is non-constant or if the
3202 // value is a constant being inserted into element 0. It is cheaper to do
3203 // a constant pool load than it is to do a movd + shuffle.
3204 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3205 (!IsAllConstants || Idx == 0)) {
3206 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3207 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003208 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3209 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003210
Chris Lattner62098042008-03-09 01:05:04 +00003211 // Truncate the value (which may itself be a constant) to i32, and
3212 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003213 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3214 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003215 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3216 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003217
Chris Lattner62098042008-03-09 01:05:04 +00003218 // Now we have our 32-bit value zero extended in the low element of
3219 // a vector. If Idx != 0, swizzle it into place.
3220 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 SmallVector<int, 4> Mask;
3222 Mask.push_back(Idx);
3223 for (unsigned i = 1; i != VecElts; ++i)
3224 Mask.push_back(i);
3225 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3226 DAG.getUNDEF(Item.getValueType()),
3227 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003228 }
Dale Johannesenace16102009-02-03 19:33:06 +00003229 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003230 }
3231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003232
Chris Lattner19f79692008-03-08 22:59:52 +00003233 // If we have a constant or non-constant insertion into the low element of
3234 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3235 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003236 // depending on what the source datatype is.
3237 if (Idx == 0) {
3238 if (NumZero == 0) {
3239 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3240 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3241 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3242 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3243 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3244 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3245 DAG);
3246 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3247 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3248 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3249 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3250 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3251 Subtarget->hasSSE2(), DAG);
3252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3253 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003254 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003255
3256 // Is it a vector logical left shift?
3257 if (NumElems == 2 && Idx == 1 &&
3258 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003259 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003260 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003261 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003262 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003263 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003265
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003266 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003267 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003268
Chris Lattner19f79692008-03-08 22:59:52 +00003269 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3270 // is a non-constant being inserted into an element other than the low one,
3271 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3272 // movd/movss) to move this into the low element, then shuffle it into
3273 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003274 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003275 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003276
Evan Cheng0db9fe62006-04-25 20:13:52 +00003277 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003278 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3279 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003281 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 MaskVec.push_back(i == Idx ? 0 : 1);
3283 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003284 }
3285 }
3286
Chris Lattner67f453a2008-03-09 05:42:06 +00003287 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3288 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003289 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Dan Gohmana3941172007-07-24 22:55:08 +00003291 // A vector full of immediates; various special cases are already
3292 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003293 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003294 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003295
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003296 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003297 if (EVTBits == 64) {
3298 if (NumNonZero == 1) {
3299 // One half is zero or undef.
3300 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003301 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003302 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003303 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3304 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003305 }
Dan Gohman475871a2008-07-27 21:46:04 +00003306 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003307 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003308
3309 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003310 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003311 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003312 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003313 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003314 }
3315
Bill Wendling826f36f2007-03-28 00:57:11 +00003316 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003317 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003318 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003319 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003320 }
3321
3322 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003324 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003325 if (NumElems == 4 && NumZero > 0) {
3326 for (unsigned i = 0; i < 4; ++i) {
3327 bool isZero = !(NonZeros & (1 << i));
3328 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003329 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330 else
Dale Johannesenace16102009-02-03 19:33:06 +00003331 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003332 }
3333
3334 for (unsigned i = 0; i < 2; ++i) {
3335 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3336 default: break;
3337 case 0:
3338 V[i] = V[i*2]; // Must be a zero vector.
3339 break;
3340 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003342 break;
3343 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345 break;
3346 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003348 break;
3349 }
3350 }
3351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003353 bool Reverse = (NonZeros & 0x3) == 2;
3354 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003356 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3357 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3359 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 }
3361
3362 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3364 // values to be inserted is equal to the number of elements, in which case
3365 // use the unpack code below in the hopes of matching the consecutive elts
3366 // load merge pattern for shuffles.
3367 // FIXME: We could probably just check that here directly.
3368 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3369 getSubtarget()->hasSSE41()) {
3370 V[0] = DAG.getUNDEF(VT);
3371 for (unsigned i = 0; i < NumElems; ++i)
3372 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3373 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3374 Op.getOperand(i), DAG.getIntPtrConstant(i));
3375 return V[0];
3376 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 // Expand into a number of unpckl*.
3378 // e.g. for v4f32
3379 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3380 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3381 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003382 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003383 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003384 NumElems >>= 1;
3385 while (NumElems != 0) {
3386 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003388 NumElems >>= 1;
3389 }
3390 return V[0];
3391 }
3392
Dan Gohman475871a2008-07-27 21:46:04 +00003393 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394}
3395
Nate Begemanb9a47b82009-02-23 08:49:38 +00003396// v8i16 shuffles - Prefer shuffles in the following order:
3397// 1. [all] pshuflw, pshufhw, optional move
3398// 2. [ssse3] 1 x pshufb
3399// 3. [ssse3] 2 x pshufb + 1 x por
3400// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003401static
Nate Begeman9008ca62009-04-27 18:41:29 +00003402SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3403 SelectionDAG &DAG, X86TargetLowering &TLI) {
3404 SDValue V1 = SVOp->getOperand(0);
3405 SDValue V2 = SVOp->getOperand(1);
3406 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003407 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003408
Nate Begemanb9a47b82009-02-23 08:49:38 +00003409 // Determine if more than 1 of the words in each of the low and high quadwords
3410 // of the result come from the same quadword of one of the two inputs. Undef
3411 // mask values count as coming from any quadword, for better codegen.
3412 SmallVector<unsigned, 4> LoQuad(4);
3413 SmallVector<unsigned, 4> HiQuad(4);
3414 BitVector InputQuads(4);
3415 for (unsigned i = 0; i < 8; ++i) {
3416 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003418 MaskVals.push_back(EltIdx);
3419 if (EltIdx < 0) {
3420 ++Quad[0];
3421 ++Quad[1];
3422 ++Quad[2];
3423 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003424 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003425 }
3426 ++Quad[EltIdx / 4];
3427 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003428 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003429
Nate Begemanb9a47b82009-02-23 08:49:38 +00003430 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003431 unsigned MaxQuad = 1;
3432 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003433 if (LoQuad[i] > MaxQuad) {
3434 BestLoQuad = i;
3435 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003436 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003437 }
3438
Nate Begemanb9a47b82009-02-23 08:49:38 +00003439 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003440 MaxQuad = 1;
3441 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003442 if (HiQuad[i] > MaxQuad) {
3443 BestHiQuad = i;
3444 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003445 }
3446 }
3447
Nate Begemanb9a47b82009-02-23 08:49:38 +00003448 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3449 // of the two input vectors, shuffle them into one input vector so only a
3450 // single pshufb instruction is necessary. If There are more than 2 input
3451 // quads, disable the next transformation since it does not help SSSE3.
3452 bool V1Used = InputQuads[0] || InputQuads[1];
3453 bool V2Used = InputQuads[2] || InputQuads[3];
3454 if (TLI.getSubtarget()->hasSSSE3()) {
3455 if (InputQuads.count() == 2 && V1Used && V2Used) {
3456 BestLoQuad = InputQuads.find_first();
3457 BestHiQuad = InputQuads.find_next(BestLoQuad);
3458 }
3459 if (InputQuads.count() > 2) {
3460 BestLoQuad = -1;
3461 BestHiQuad = -1;
3462 }
3463 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003464
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3466 // the shuffle mask. If a quad is scored as -1, that means that it contains
3467 // words from all 4 input quadwords.
3468 SDValue NewV;
3469 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 SmallVector<int, 8> MaskV;
3471 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3472 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3473 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3474 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3475 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003476 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003477
Nate Begemanb9a47b82009-02-23 08:49:38 +00003478 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3479 // source words for the shuffle, to aid later transformations.
3480 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003481 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003482 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003483 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003484 if (idx != (int)i)
3485 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003486 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003487 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 AllWordsInNewV = false;
3489 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003490 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003491
Nate Begemanb9a47b82009-02-23 08:49:38 +00003492 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3493 if (AllWordsInNewV) {
3494 for (int i = 0; i != 8; ++i) {
3495 int idx = MaskVals[i];
3496 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003497 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003498 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3499 if ((idx != i) && idx < 4)
3500 pshufhw = false;
3501 if ((idx != i) && idx > 3)
3502 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003503 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003504 V1 = NewV;
3505 V2Used = false;
3506 BestLoQuad = 0;
3507 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003508 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003509
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3511 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003512 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3514 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003515 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003516 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003517
3518 // If we have SSSE3, and all words of the result are from 1 input vector,
3519 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3520 // is present, fall back to case 4.
3521 if (TLI.getSubtarget()->hasSSSE3()) {
3522 SmallVector<SDValue,16> pshufbMask;
3523
3524 // If we have elements from both input vectors, set the high bit of the
3525 // shuffle mask element to zero out elements that come from V2 in the V1
3526 // mask, and elements that come from V1 in the V2 mask, so that the two
3527 // results can be OR'd together.
3528 bool TwoInputs = V1Used && V2Used;
3529 for (unsigned i = 0; i != 8; ++i) {
3530 int EltIdx = MaskVals[i] * 2;
3531 if (TwoInputs && (EltIdx >= 16)) {
3532 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3533 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3534 continue;
3535 }
3536 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3537 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3538 }
3539 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3540 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003541 DAG.getNode(ISD::BUILD_VECTOR, dl,
3542 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003543 if (!TwoInputs)
3544 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3545
3546 // Calculate the shuffle mask for the second input, shuffle it, and
3547 // OR it with the first shuffled input.
3548 pshufbMask.clear();
3549 for (unsigned i = 0; i != 8; ++i) {
3550 int EltIdx = MaskVals[i] * 2;
3551 if (EltIdx < 16) {
3552 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3553 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3554 continue;
3555 }
3556 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3557 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3558 }
3559 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3560 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003561 DAG.getNode(ISD::BUILD_VECTOR, dl,
3562 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003563 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3564 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3565 }
3566
3567 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3568 // and update MaskVals with new element order.
3569 BitVector InOrder(8);
3570 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572 for (int i = 0; i != 4; ++i) {
3573 int idx = MaskVals[i];
3574 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003576 InOrder.set(i);
3577 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003579 InOrder.set(i);
3580 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003582 }
3583 }
3584 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 MaskV.push_back(i);
3586 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3587 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003588 }
3589
3590 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3591 // and update MaskVals with the new element order.
3592 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003594 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 for (unsigned i = 4; i != 8; ++i) {
3597 int idx = MaskVals[i];
3598 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 InOrder.set(i);
3601 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003603 InOrder.set(i);
3604 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003606 }
3607 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3609 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003610 }
3611
3612 // In case BestHi & BestLo were both -1, which means each quadword has a word
3613 // from each of the four input quadwords, calculate the InOrder bitvector now
3614 // before falling through to the insert/extract cleanup.
3615 if (BestLoQuad == -1 && BestHiQuad == -1) {
3616 NewV = V1;
3617 for (int i = 0; i != 8; ++i)
3618 if (MaskVals[i] < 0 || MaskVals[i] == i)
3619 InOrder.set(i);
3620 }
3621
3622 // The other elements are put in the right place using pextrw and pinsrw.
3623 for (unsigned i = 0; i != 8; ++i) {
3624 if (InOrder[i])
3625 continue;
3626 int EltIdx = MaskVals[i];
3627 if (EltIdx < 0)
3628 continue;
3629 SDValue ExtOp = (EltIdx < 8)
3630 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3631 DAG.getIntPtrConstant(EltIdx))
3632 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3633 DAG.getIntPtrConstant(EltIdx - 8));
3634 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3635 DAG.getIntPtrConstant(i));
3636 }
3637 return NewV;
3638}
3639
3640// v16i8 shuffles - Prefer shuffles in the following order:
3641// 1. [ssse3] 1 x pshufb
3642// 2. [ssse3] 2 x pshufb + 1 x por
3643// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3644static
Nate Begeman9008ca62009-04-27 18:41:29 +00003645SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3646 SelectionDAG &DAG, X86TargetLowering &TLI) {
3647 SDValue V1 = SVOp->getOperand(0);
3648 SDValue V2 = SVOp->getOperand(1);
3649 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003650 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003652
3653 // If we have SSSE3, case 1 is generated when all result bytes come from
3654 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3655 // present, fall back to case 3.
3656 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3657 bool V1Only = true;
3658 bool V2Only = true;
3659 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003661 if (EltIdx < 0)
3662 continue;
3663 if (EltIdx < 16)
3664 V2Only = false;
3665 else
3666 V1Only = false;
3667 }
3668
3669 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3670 if (TLI.getSubtarget()->hasSSSE3()) {
3671 SmallVector<SDValue,16> pshufbMask;
3672
3673 // If all result elements are from one input vector, then only translate
3674 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3675 //
3676 // Otherwise, we have elements from both input vectors, and must zero out
3677 // elements that come from V2 in the first mask, and V1 in the second mask
3678 // so that we can OR them together.
3679 bool TwoInputs = !(V1Only || V2Only);
3680 for (unsigned i = 0; i != 16; ++i) {
3681 int EltIdx = MaskVals[i];
3682 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3683 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3684 continue;
3685 }
3686 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3687 }
3688 // If all the elements are from V2, assign it to V1 and return after
3689 // building the first pshufb.
3690 if (V2Only)
3691 V1 = V2;
3692 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003693 DAG.getNode(ISD::BUILD_VECTOR, dl,
3694 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695 if (!TwoInputs)
3696 return V1;
3697
3698 // Calculate the shuffle mask for the second input, shuffle it, and
3699 // OR it with the first shuffled input.
3700 pshufbMask.clear();
3701 for (unsigned i = 0; i != 16; ++i) {
3702 int EltIdx = MaskVals[i];
3703 if (EltIdx < 16) {
3704 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3705 continue;
3706 }
3707 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3708 }
3709 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003710 DAG.getNode(ISD::BUILD_VECTOR, dl,
3711 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3713 }
3714
3715 // No SSSE3 - Calculate in place words and then fix all out of place words
3716 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3717 // the 16 different words that comprise the two doublequadword input vectors.
3718 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3719 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3720 SDValue NewV = V2Only ? V2 : V1;
3721 for (int i = 0; i != 8; ++i) {
3722 int Elt0 = MaskVals[i*2];
3723 int Elt1 = MaskVals[i*2+1];
3724
3725 // This word of the result is all undef, skip it.
3726 if (Elt0 < 0 && Elt1 < 0)
3727 continue;
3728
3729 // This word of the result is already in the correct place, skip it.
3730 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3731 continue;
3732 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3733 continue;
3734
3735 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3736 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3737 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003738
3739 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3740 // using a single extract together, load it and store it.
3741 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3742 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3743 DAG.getIntPtrConstant(Elt1 / 2));
3744 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3745 DAG.getIntPtrConstant(i));
3746 continue;
3747 }
3748
Nate Begemanb9a47b82009-02-23 08:49:38 +00003749 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003750 // source byte is not also odd, shift the extracted word left 8 bits
3751 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003752 if (Elt1 >= 0) {
3753 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3754 DAG.getIntPtrConstant(Elt1 / 2));
3755 if ((Elt1 & 1) == 0)
3756 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3757 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003758 else if (Elt0 >= 0)
3759 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3760 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003761 }
3762 // If Elt0 is defined, extract it from the appropriate source. If the
3763 // source byte is not also even, shift the extracted word right 8 bits. If
3764 // Elt1 was also defined, OR the extracted values together before
3765 // inserting them in the result.
3766 if (Elt0 >= 0) {
3767 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3768 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3769 if ((Elt0 & 1) != 0)
3770 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3771 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003772 else if (Elt1 >= 0)
3773 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3774 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3776 : InsElt0;
3777 }
3778 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3779 DAG.getIntPtrConstant(i));
3780 }
3781 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003782}
3783
Evan Cheng7a831ce2007-12-15 03:00:47 +00003784/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3785/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3786/// done when every pair / quad of shuffle mask elements point to elements in
3787/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003788/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3789static
Nate Begeman9008ca62009-04-27 18:41:29 +00003790SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3791 SelectionDAG &DAG,
3792 TargetLowering &TLI, DebugLoc dl) {
3793 MVT VT = SVOp->getValueType(0);
3794 SDValue V1 = SVOp->getOperand(0);
3795 SDValue V2 = SVOp->getOperand(1);
3796 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003797 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003798 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003799 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003800 MVT NewVT = MaskVT;
3801 switch (VT.getSimpleVT()) {
3802 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003803 case MVT::v4f32: NewVT = MVT::v2f64; break;
3804 case MVT::v4i32: NewVT = MVT::v2i64; break;
3805 case MVT::v8i16: NewVT = MVT::v4i32; break;
3806 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003807 }
3808
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003809 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003810 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003811 NewVT = MVT::v2i64;
3812 else
3813 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003814 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 int Scale = NumElems / NewWidth;
3816 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003817 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 int StartIdx = -1;
3819 for (int j = 0; j < Scale; ++j) {
3820 int EltIdx = SVOp->getMaskElt(i+j);
3821 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003822 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003824 StartIdx = EltIdx - (EltIdx % Scale);
3825 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003826 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003827 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 if (StartIdx == -1)
3829 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003830 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003832 }
3833
Dale Johannesenace16102009-02-03 19:33:06 +00003834 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3835 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003837}
3838
Evan Chengd880b972008-05-09 21:53:03 +00003839/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003840///
Dan Gohman475871a2008-07-27 21:46:04 +00003841static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 SDValue SrcOp, SelectionDAG &DAG,
3843 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003844 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3845 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003846 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003847 LD = dyn_cast<LoadSDNode>(SrcOp);
3848 if (!LD) {
3849 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3850 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003851 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003852 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3853 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3854 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3855 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3856 // PR2108
3857 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003858 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3859 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3860 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3861 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003862 SrcOp.getOperand(0)
3863 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003864 }
3865 }
3866 }
3867
Dale Johannesenace16102009-02-03 19:33:06 +00003868 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3869 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003870 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003871 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872}
3873
Evan Chengace3c172008-07-22 21:13:36 +00003874/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3875/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003876static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003877LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3878 SDValue V1 = SVOp->getOperand(0);
3879 SDValue V2 = SVOp->getOperand(1);
3880 DebugLoc dl = SVOp->getDebugLoc();
3881 MVT VT = SVOp->getValueType(0);
3882
Evan Chengace3c172008-07-22 21:13:36 +00003883 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003884 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 SmallVector<int, 8> Mask1(4U, -1);
3886 SmallVector<int, 8> PermMask;
3887 SVOp->getMask(PermMask);
3888
Evan Chengace3c172008-07-22 21:13:36 +00003889 unsigned NumHi = 0;
3890 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003891 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 int Idx = PermMask[i];
3893 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003894 Locs[i] = std::make_pair(-1, -1);
3895 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3897 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003898 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003900 NumLo++;
3901 } else {
3902 Locs[i] = std::make_pair(1, NumHi);
3903 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003905 NumHi++;
3906 }
3907 }
3908 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003909
Evan Chengace3c172008-07-22 21:13:36 +00003910 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003911 // If no more than two elements come from either vector. This can be
3912 // implemented with two shuffles. First shuffle gather the elements.
3913 // The second shuffle, which takes the first shuffle as both of its
3914 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003916
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 SmallVector<int, 8> Mask2(4U, -1);
3918
Evan Chengace3c172008-07-22 21:13:36 +00003919 for (unsigned i = 0; i != 4; ++i) {
3920 if (Locs[i].first == -1)
3921 continue;
3922 else {
3923 unsigned Idx = (i < 2) ? 0 : 4;
3924 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003926 }
3927 }
3928
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003930 } else if (NumLo == 3 || NumHi == 3) {
3931 // Otherwise, we must have three elements from one vector, call it X, and
3932 // one element from the other, call it Y. First, use a shufps to build an
3933 // intermediate vector with the one element from Y and the element from X
3934 // that will be in the same half in the final destination (the indexes don't
3935 // matter). Then, use a shufps to build the final vector, taking the half
3936 // containing the element from Y from the intermediate, and the other half
3937 // from X.
3938 if (NumHi == 3) {
3939 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003941 std::swap(V1, V2);
3942 }
3943
3944 // Find the element from V2.
3945 unsigned HiIndex;
3946 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 int Val = PermMask[HiIndex];
3948 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003949 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003950 if (Val >= 4)
3951 break;
3952 }
3953
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 Mask1[0] = PermMask[HiIndex];
3955 Mask1[1] = -1;
3956 Mask1[2] = PermMask[HiIndex^1];
3957 Mask1[3] = -1;
3958 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003959
3960 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 Mask1[0] = PermMask[0];
3962 Mask1[1] = PermMask[1];
3963 Mask1[2] = HiIndex & 1 ? 6 : 4;
3964 Mask1[3] = HiIndex & 1 ? 4 : 6;
3965 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003966 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 Mask1[0] = HiIndex & 1 ? 2 : 0;
3968 Mask1[1] = HiIndex & 1 ? 0 : 2;
3969 Mask1[2] = PermMask[2];
3970 Mask1[3] = PermMask[3];
3971 if (Mask1[2] >= 0)
3972 Mask1[2] += 4;
3973 if (Mask1[3] >= 0)
3974 Mask1[3] += 4;
3975 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003976 }
Evan Chengace3c172008-07-22 21:13:36 +00003977 }
3978
3979 // Break it into (shuffle shuffle_hi, shuffle_lo).
3980 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 SmallVector<int,8> LoMask(4U, -1);
3982 SmallVector<int,8> HiMask(4U, -1);
3983
3984 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003985 unsigned MaskIdx = 0;
3986 unsigned LoIdx = 0;
3987 unsigned HiIdx = 2;
3988 for (unsigned i = 0; i != 4; ++i) {
3989 if (i == 2) {
3990 MaskPtr = &HiMask;
3991 MaskIdx = 1;
3992 LoIdx = 0;
3993 HiIdx = 2;
3994 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 int Idx = PermMask[i];
3996 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003997 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003999 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004001 LoIdx++;
4002 } else {
4003 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004005 HiIdx++;
4006 }
4007 }
4008
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4010 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4011 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004012 for (unsigned i = 0; i != 4; ++i) {
4013 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004015 } else {
4016 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004018 }
4019 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004021}
4022
Dan Gohman475871a2008-07-27 21:46:04 +00004023SDValue
4024X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004026 SDValue V1 = Op.getOperand(0);
4027 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004028 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004029 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004031 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004032 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4033 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004034 bool V1IsSplat = false;
4035 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004036
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004038 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004039
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 // Promote splats to v4f32.
4041 if (SVOp->isSplat()) {
4042 if (isMMX || NumElems < 4)
4043 return Op;
4044 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004045 }
4046
Evan Cheng7a831ce2007-12-15 03:00:47 +00004047 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4048 // do it!
4049 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004051 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004052 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004053 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004054 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4055 // FIXME: Figure out a cleaner way to do this.
4056 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004057 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004059 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4061 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4062 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004063 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004064 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4066 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004067 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004069 }
4070 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004071
4072 if (X86::isPSHUFDMask(SVOp))
4073 return Op;
4074
Evan Chengf26ffe92008-05-29 08:22:04 +00004075 // Check if this can be converted into a logical shift.
4076 bool isLeft = false;
4077 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004078 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 bool isShift = getSubtarget()->hasSSE2() &&
4080 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004081 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004082 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004083 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004084 MVT EVT = VT.getVectorElementType();
4085 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004086 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004088
4089 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004090 if (V1IsUndef)
4091 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004092 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004093 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004094 if (!isMMX)
4095 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004096 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004097
4098 // FIXME: fold these into legal mask.
4099 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4100 X86::isMOVSLDUPMask(SVOp) ||
4101 X86::isMOVHLPSMask(SVOp) ||
4102 X86::isMOVHPMask(SVOp) ||
4103 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004104 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004105
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 if (ShouldXformToMOVHLPS(SVOp) ||
4107 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4108 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004109
Evan Chengf26ffe92008-05-29 08:22:04 +00004110 if (isShift) {
4111 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004112 MVT EVT = VT.getVectorElementType();
4113 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004114 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004116
Evan Cheng9eca5e82006-10-25 21:49:50 +00004117 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004118 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4119 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004120 V1IsSplat = isSplatVector(V1.getNode());
4121 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Chris Lattner8a594482007-11-25 00:24:49 +00004123 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004124 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 Op = CommuteVectorShuffle(SVOp, DAG);
4126 SVOp = cast<ShuffleVectorSDNode>(Op);
4127 V1 = SVOp->getOperand(0);
4128 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004129 std::swap(V1IsSplat, V2IsSplat);
4130 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004131 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004132 }
4133
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4135 // Shuffling low element of v1 into undef, just return v1.
4136 if (V2IsUndef)
4137 return V1;
4138 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4139 // the instruction selector will not match, so get a canonical MOVL with
4140 // swapped operands to undo the commute.
4141 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004142 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004143
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4145 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4146 X86::isUNPCKLMask(SVOp) ||
4147 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004148 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004149
Evan Cheng9bbbb982006-10-25 20:48:19 +00004150 if (V2IsSplat) {
4151 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004152 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004153 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 SDValue NewMask = NormalizeMask(SVOp, DAG);
4155 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4156 if (NSVOp != SVOp) {
4157 if (X86::isUNPCKLMask(NSVOp, true)) {
4158 return NewMask;
4159 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4160 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004161 }
4162 }
4163 }
4164
Evan Cheng9eca5e82006-10-25 21:49:50 +00004165 if (Commuted) {
4166 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 // FIXME: this seems wrong.
4168 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4169 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4170 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4171 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4172 X86::isUNPCKLMask(NewSVOp) ||
4173 X86::isUNPCKHMask(NewSVOp))
4174 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004175 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004176
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004178
4179 // Normalize the node to match x86 shuffle ops if needed
4180 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4181 return CommuteVectorShuffle(SVOp, DAG);
4182
4183 // Check for legal shuffle and return?
4184 SmallVector<int, 16> PermMask;
4185 SVOp->getMask(PermMask);
4186 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004187 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004188
Evan Cheng14b32e12007-12-11 01:46:18 +00004189 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4190 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004192 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004193 return NewOp;
4194 }
4195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 if (NewOp.getNode())
4199 return NewOp;
4200 }
4201
Evan Chengace3c172008-07-22 21:13:36 +00004202 // Handle all 4 wide cases with a number of shuffles except for MMX.
4203 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004205
Dan Gohman475871a2008-07-27 21:46:04 +00004206 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004207}
4208
Dan Gohman475871a2008-07-27 21:46:04 +00004209SDValue
4210X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004211 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004212 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004213 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004214 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004215 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004216 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004217 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004218 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004219 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004220 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004221 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4222 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4223 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004224 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4225 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4226 DAG.getNode(ISD::BIT_CONVERT, dl,
4227 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004228 Op.getOperand(0)),
4229 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004230 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004231 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004232 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004233 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004234 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004235 } else if (VT == MVT::f32) {
4236 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4237 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004238 // result has a single use which is a store or a bitcast to i32. And in
4239 // the case of a store, it's not worth it if the index is a constant 0,
4240 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004241 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004242 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004243 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004244 if ((User->getOpcode() != ISD::STORE ||
4245 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4246 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004247 (User->getOpcode() != ISD::BIT_CONVERT ||
4248 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004249 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004250 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004251 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004252 Op.getOperand(0)),
4253 Op.getOperand(1));
4254 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004255 } else if (VT == MVT::i32) {
4256 // ExtractPS works with constant index.
4257 if (isa<ConstantSDNode>(Op.getOperand(1)))
4258 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004259 }
Dan Gohman475871a2008-07-27 21:46:04 +00004260 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004261}
4262
4263
Dan Gohman475871a2008-07-27 21:46:04 +00004264SDValue
4265X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004266 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004267 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004268
Evan Cheng62a3f152008-03-24 21:52:23 +00004269 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004270 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004271 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004272 return Res;
4273 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004274
Duncan Sands83ec4b62008-06-06 12:08:01 +00004275 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004276 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004277 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004278 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004279 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004280 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004281 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004282 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4283 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004284 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004285 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004286 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004287 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004288 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004289 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004291 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004293 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004294 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004295 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 if (Idx == 0)
4297 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004298
Evan Cheng0db9fe62006-04-25 20:13:52 +00004299 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 int Mask[4] = { Idx, -1, -1, -1 };
4301 MVT VVT = Op.getOperand(0).getValueType();
4302 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4303 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004304 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004305 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004306 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004307 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4308 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4309 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004310 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 if (Idx == 0)
4312 return Op;
4313
4314 // UNPCKHPD the element to the lowest double word, then movsd.
4315 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4316 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 int Mask[2] = { 1, -1 };
4318 MVT VVT = Op.getOperand(0).getValueType();
4319 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4320 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004321 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004322 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 }
4324
Dan Gohman475871a2008-07-27 21:46:04 +00004325 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326}
4327
Dan Gohman475871a2008-07-27 21:46:04 +00004328SDValue
4329X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004330 MVT VT = Op.getValueType();
4331 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004332 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004333
Dan Gohman475871a2008-07-27 21:46:04 +00004334 SDValue N0 = Op.getOperand(0);
4335 SDValue N1 = Op.getOperand(1);
4336 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004337
Dan Gohmanef521f12008-08-14 22:53:18 +00004338 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4339 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004340 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004342 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4343 // argument.
4344 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004345 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004346 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004347 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004348 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004349 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004350 // Bits [7:6] of the constant are the source select. This will always be
4351 // zero here. The DAG Combiner may combine an extract_elt index into these
4352 // bits. For example (insert (extract, 3), 2) could be matched by putting
4353 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004354 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004355 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004356 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004357 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004358 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004359 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004360 } else if (EVT == MVT::i32) {
4361 // InsertPS works with constant index.
4362 if (isa<ConstantSDNode>(N2))
4363 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004364 }
Dan Gohman475871a2008-07-27 21:46:04 +00004365 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004366}
4367
Dan Gohman475871a2008-07-27 21:46:04 +00004368SDValue
4369X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004370 MVT VT = Op.getValueType();
4371 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004372
4373 if (Subtarget->hasSSE41())
4374 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4375
Evan Cheng794405e2007-12-12 07:55:34 +00004376 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004377 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004378
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004379 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004380 SDValue N0 = Op.getOperand(0);
4381 SDValue N1 = Op.getOperand(1);
4382 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004383
Eli Friedman30e71eb2009-06-06 06:32:50 +00004384 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004385 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4386 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004387 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004388 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004389 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004390 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004391 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 }
Dan Gohman475871a2008-07-27 21:46:04 +00004393 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004394}
4395
Dan Gohman475871a2008-07-27 21:46:04 +00004396SDValue
4397X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004398 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004399 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004400 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4401 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4402 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004403 Op.getOperand(0))));
4404
Dale Johannesenace16102009-02-03 19:33:06 +00004405 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004406 MVT VT = MVT::v2i32;
4407 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004408 default: break;
4409 case MVT::v16i8:
4410 case MVT::v8i16:
4411 VT = MVT::v4i32;
4412 break;
4413 }
Dale Johannesenace16102009-02-03 19:33:06 +00004414 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4415 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004416}
4417
Bill Wendling056292f2008-09-16 21:48:12 +00004418// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4419// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4420// one of the above mentioned nodes. It has to be wrapped because otherwise
4421// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4422// be used to form addressing mode. These wrapped nodes will be selected
4423// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004424SDValue
4425X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004426 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004427
4428 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4429 // global base reg.
4430 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004431 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner41621a22009-06-26 19:22:52 +00004432 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4433 if (Subtarget->isPICStyleStub())
4434 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4435 else if (Subtarget->isPICStyleGOT())
4436 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004437 else if (Subtarget->isPICStyleRIPRel() &&
4438 getTargetMachine().getCodeModel() == CodeModel::Small)
4439 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner41621a22009-06-26 19:22:52 +00004440 }
4441
Evan Cheng1606e8e2009-03-13 07:51:59 +00004442 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004443 CP->getAlignment(),
4444 CP->getOffset(), OpFlag);
4445 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004446 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004447 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004448 if (OpFlag) {
4449 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004450 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004451 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004452 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004453 }
4454
4455 return Result;
4456}
4457
Chris Lattner18c59872009-06-27 04:16:01 +00004458SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4459 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4460
4461 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4462 // global base reg.
4463 unsigned char OpFlag = 0;
4464 unsigned WrapperKind = X86ISD::Wrapper;
4465 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4466 if (Subtarget->isPICStyleStub())
4467 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4468 else if (Subtarget->isPICStyleGOT())
4469 OpFlag = X86II::MO_GOTOFF;
4470 else if (Subtarget->isPICStyleRIPRel())
4471 WrapperKind = X86ISD::WrapperRIP;
4472 }
4473
4474 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4475 OpFlag);
4476 DebugLoc DL = JT->getDebugLoc();
4477 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4478
4479 // With PIC, the address is actually $g + Offset.
4480 if (OpFlag) {
4481 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4482 DAG.getNode(X86ISD::GlobalBaseReg,
4483 DebugLoc::getUnknownLoc(), getPointerTy()),
4484 Result);
4485 }
4486
4487 return Result;
4488}
4489
4490SDValue
4491X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4492 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4493
4494 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4495 // global base reg.
4496 unsigned char OpFlag = 0;
4497 unsigned WrapperKind = X86ISD::Wrapper;
4498 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4499 if (Subtarget->isPICStyleStub())
4500 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4501 else if (Subtarget->isPICStyleGOT())
4502 OpFlag = X86II::MO_GOTOFF;
4503 else if (Subtarget->isPICStyleRIPRel())
4504 WrapperKind = X86ISD::WrapperRIP;
4505 }
4506
4507 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4508
4509 DebugLoc DL = Op.getDebugLoc();
4510 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4511
4512
4513 // With PIC, the address is actually $g + Offset.
4514 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4515 !Subtarget->isPICStyleRIPRel()) {
4516 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4517 DAG.getNode(X86ISD::GlobalBaseReg,
4518 DebugLoc::getUnknownLoc(),
4519 getPointerTy()),
4520 Result);
4521 }
4522
4523 return Result;
4524}
4525
Dan Gohman475871a2008-07-27 21:46:04 +00004526SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004527X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004528 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004529 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004530 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4531 bool ExtraLoadRequired =
4532 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4533
4534 // Create the TargetGlobalAddress node, folding in the constant
4535 // offset if it is legal.
4536 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004537 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman6520e202008-10-18 02:06:02 +00004538 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4539 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004540 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004541 unsigned char OpFlags = 0;
4542
4543 if (Subtarget->isPICStyleRIPRel() &&
4544 getTargetMachine().getRelocationModel() != Reloc::Static) {
4545 if (ExtraLoadRequired)
4546 OpFlags = X86II::MO_GOTPCREL;
4547 } else if (Subtarget->isPICStyleGOT() &&
4548 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4549 if (ExtraLoadRequired)
4550 OpFlags = X86II::MO_GOT;
4551 else
4552 OpFlags = X86II::MO_GOTOFF;
4553 }
4554
4555 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004556 }
4557
4558 if (Subtarget->isPICStyleRIPRel() &&
4559 getTargetMachine().getCodeModel() == CodeModel::Small)
4560 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4561 else
4562 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004563
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004564 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004565 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004566 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4567 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004568 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004571 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4572 // load the value at address GV, not the value of GV itself. This means that
4573 // the GlobalAddress must be in the base or index register of the address, not
4574 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004575 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004576 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004577 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004578 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579
Dan Gohman6520e202008-10-18 02:06:02 +00004580 // If there was a non-zero offset that we didn't fold, create an explicit
4581 // addition for it.
4582 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004583 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004584 DAG.getConstant(Offset, getPointerTy()));
4585
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586 return Result;
4587}
4588
Evan Chengda43bcf2008-09-24 00:05:32 +00004589SDValue
4590X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4591 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004592 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004593 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004594}
4595
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004596static SDValue
4597GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004598 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4599 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004600 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4601 DebugLoc dl = GA->getDebugLoc();
4602 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4603 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004604 GA->getOffset(),
4605 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004606 if (InFlag) {
4607 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004608 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004609 } else {
4610 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004611 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004612 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004613 SDValue Flag = Chain.getValue(1);
4614 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004615}
4616
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004617// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004618static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004619LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004620 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004621 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004622 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4623 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004624 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004625 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004626 PtrVT), InFlag);
4627 InFlag = Chain.getValue(1);
4628
Chris Lattnerb903bed2009-06-26 21:20:29 +00004629 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004630}
4631
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004632// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004633static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004634LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004635 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004636 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4637 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004638}
4639
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004640// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4641// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004642static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004643 const MVT PtrVT, TLSModel::Model model,
4644 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004645 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004646 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004647 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4648 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004649 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4650 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004651
4652 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4653 NULL, 0);
4654
Chris Lattnerb903bed2009-06-26 21:20:29 +00004655 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004656 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4657 // initialexec.
4658 unsigned WrapperKind = X86ISD::Wrapper;
4659 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004660 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004661 } else if (is64Bit) {
4662 assert(model == TLSModel::InitialExec);
4663 OperandFlags = X86II::MO_GOTTPOFF;
4664 WrapperKind = X86ISD::WrapperRIP;
4665 } else {
4666 assert(model == TLSModel::InitialExec);
4667 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004668 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004669
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004670 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4671 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004672 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004673 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004674 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004675
Rafael Espindola9a580232009-02-27 13:37:18 +00004676 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004677 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004678 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004679
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004680 // The address of the thread local variable is the add of the thread
4681 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004682 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004683}
4684
Dan Gohman475871a2008-07-27 21:46:04 +00004685SDValue
4686X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004687 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004688 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004689 assert(Subtarget->isTargetELF() &&
4690 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004691 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004692 const GlobalValue *GV = GA->getGlobal();
4693
4694 // If GV is an alias then use the aliasee for determining
4695 // thread-localness.
4696 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4697 GV = GA->resolveAliasedGlobal(false);
4698
4699 TLSModel::Model model = getTLSModel(GV,
4700 getTargetMachine().getRelocationModel());
4701
4702 switch (model) {
4703 case TLSModel::GeneralDynamic:
4704 case TLSModel::LocalDynamic: // not implemented
4705 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004706 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004707 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4708
4709 case TLSModel::InitialExec:
4710 case TLSModel::LocalExec:
4711 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4712 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004713 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004714
Chris Lattner5867de12009-04-01 22:14:45 +00004715 assert(0 && "Unreachable");
4716 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004717}
4718
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004720/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004721/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004722SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004723 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004724 MVT VT = Op.getValueType();
4725 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004727 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004728 SDValue ShOpLo = Op.getOperand(0);
4729 SDValue ShOpHi = Op.getOperand(1);
4730 SDValue ShAmt = Op.getOperand(2);
4731 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004732 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004733 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004734 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004735
Dan Gohman475871a2008-07-27 21:46:04 +00004736 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004737 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004738 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4739 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004740 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004741 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4742 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004743 }
Evan Chenge3413162006-01-09 18:33:28 +00004744
Dale Johannesenace16102009-02-03 19:33:06 +00004745 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004746 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004747 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004748 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004749
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue Hi, Lo;
4751 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4752 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4753 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004754
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004755 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004756 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4757 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004758 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004759 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4760 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004761 }
4762
Dan Gohman475871a2008-07-27 21:46:04 +00004763 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765}
Evan Chenga3195e82006-01-12 22:54:21 +00004766
Dan Gohman475871a2008-07-27 21:46:04 +00004767SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004768 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004769
4770 if (SrcVT.isVector()) {
4771 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4772 return Op;
4773 }
4774 return SDValue();
4775 }
4776
Duncan Sands8e4eb092008-06-08 20:54:56 +00004777 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004778 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004779
Eli Friedman36df4992009-05-27 00:47:34 +00004780 // These are really Legal; return the operand so the caller accepts it as
4781 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004782 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004783 return Op;
4784 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4785 Subtarget->is64Bit()) {
4786 return Op;
4787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004788
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004789 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004790 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 MachineFunction &MF = DAG.getMachineFunction();
4792 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004793 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004794 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004795 StackSlot,
4796 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004797 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4798}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004799
Eli Friedman948e95a2009-05-23 09:59:16 +00004800SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4801 SDValue StackSlot,
4802 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004804 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004805 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004806 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004807 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004808 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4809 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004810 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004812 Ops.push_back(Chain);
4813 Ops.push_back(StackSlot);
4814 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004815 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004816 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004817
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004818 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004820 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004821
4822 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4823 // shouldn't be necessary except that RFP cannot be live across
4824 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004825 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004826 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004827 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004828 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004829 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004830 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004832 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 Ops.push_back(DAG.getValueType(Op.getValueType()));
4834 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004835 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4836 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004837 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004838 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004839
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840 return Result;
4841}
4842
Bill Wendling8b8a6362009-01-17 03:56:04 +00004843// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4844SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4845 // This algorithm is not obvious. Here it is in C code, more or less:
4846 /*
4847 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4848 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4849 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004850
Bill Wendling8b8a6362009-01-17 03:56:04 +00004851 // Copy ints to xmm registers.
4852 __m128i xh = _mm_cvtsi32_si128( hi );
4853 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004854
Bill Wendling8b8a6362009-01-17 03:56:04 +00004855 // Combine into low half of a single xmm register.
4856 __m128i x = _mm_unpacklo_epi32( xh, xl );
4857 __m128d d;
4858 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004859
Bill Wendling8b8a6362009-01-17 03:56:04 +00004860 // Merge in appropriate exponents to give the integer bits the right
4861 // magnitude.
4862 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004863
Bill Wendling8b8a6362009-01-17 03:56:04 +00004864 // Subtract away the biases to deal with the IEEE-754 double precision
4865 // implicit 1.
4866 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004867
Bill Wendling8b8a6362009-01-17 03:56:04 +00004868 // All conversions up to here are exact. The correctly rounded result is
4869 // calculated using the current rounding mode using the following
4870 // horizontal add.
4871 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4872 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4873 // store doesn't really need to be here (except
4874 // maybe to zero the other double)
4875 return sd;
4876 }
4877 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004878
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004880
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004881 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004882 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004883 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4884 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4885 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4886 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4887 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004888 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004889
Bill Wendling8b8a6362009-01-17 03:56:04 +00004890 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004891 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4892 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4893 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004894 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004895
Dale Johannesenace16102009-02-03 19:33:06 +00004896 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4897 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004898 Op.getOperand(0),
4899 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004900 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4901 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004902 Op.getOperand(0),
4903 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004905 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004906 PseudoSourceValue::getConstantPool(), 0,
4907 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004908 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004909 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4910 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004911 PseudoSourceValue::getConstantPool(), 0,
4912 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004913 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004914
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004915 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 int ShufMask[2] = { 1, -1 };
4917 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4918 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004919 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4920 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004921 DAG.getIntPtrConstant(0));
4922}
4923
Bill Wendling8b8a6362009-01-17 03:56:04 +00004924// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4925SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004926 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004927 // FP constant to bias correct the final result.
4928 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4929 MVT::f64);
4930
4931 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004932 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4933 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934 Op.getOperand(0),
4935 DAG.getIntPtrConstant(0)));
4936
Dale Johannesenace16102009-02-03 19:33:06 +00004937 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4938 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004939 DAG.getIntPtrConstant(0));
4940
4941 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004942 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4943 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4944 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004945 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004946 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4947 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004948 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004949 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4950 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004951 DAG.getIntPtrConstant(0));
4952
4953 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004954 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004955
4956 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004957 MVT DestVT = Op.getValueType();
4958
4959 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004960 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004961 DAG.getIntPtrConstant(0));
4962 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004963 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004964 }
4965
4966 // Handle final rounding.
4967 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004968}
4969
4970SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004971 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004972 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004973
Evan Chenga06ec9e2009-01-19 08:08:22 +00004974 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4975 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4976 // the optimization here.
4977 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004978 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004979
4980 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004981 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004982 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004983 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004984 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004985
Bill Wendling8b8a6362009-01-17 03:56:04 +00004986 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004987 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004988 return LowerUINT_TO_FP_i32(Op, DAG);
4989 }
4990
Eli Friedman948e95a2009-05-23 09:59:16 +00004991 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4992
4993 // Make a 64-bit buffer, and use it to build an FILD.
4994 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
4995 SDValue WordOff = DAG.getConstant(4, getPointerTy());
4996 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
4997 getPointerTy(), StackSlot, WordOff);
4998 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
4999 StackSlot, NULL, 0);
5000 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5001 OffsetSlot, NULL, 0);
5002 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003}
5004
Dan Gohman475871a2008-07-27 21:46:04 +00005005std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005006FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005007 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005008
5009 MVT DstTy = Op.getValueType();
5010
5011 if (!IsSigned) {
5012 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5013 DstTy = MVT::i64;
5014 }
5015
5016 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5017 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005019
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005020 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005021 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005022 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005023 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005024 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005025 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005026 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005027 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005028
Evan Cheng87c89352007-10-15 20:11:21 +00005029 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5030 // stack slot.
5031 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005032 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005033 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005034 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005035
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005037 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005038 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5039 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5040 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5041 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005043
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SDValue Chain = DAG.getEntryNode();
5045 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005046 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005047 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005048 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005049 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005050 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005051 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005052 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5053 };
Dale Johannesenace16102009-02-03 19:33:06 +00005054 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055 Chain = Value.getValue(1);
5056 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5057 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5058 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005059
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005062 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005063
Chris Lattner27a6c732007-11-24 07:07:01 +00005064 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065}
5066
Dan Gohman475871a2008-07-27 21:46:04 +00005067SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005068 if (Op.getValueType().isVector()) {
5069 if (Op.getValueType() == MVT::v2i32 &&
5070 Op.getOperand(0).getValueType() == MVT::v2f64) {
5071 return Op;
5072 }
5073 return SDValue();
5074 }
5075
Eli Friedman948e95a2009-05-23 09:59:16 +00005076 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005078 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5079 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005080
Chris Lattner27a6c732007-11-24 07:07:01 +00005081 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005082 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005083 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005084}
5085
Eli Friedman948e95a2009-05-23 09:59:16 +00005086SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5087 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5088 SDValue FIST = Vals.first, StackSlot = Vals.second;
5089 assert(FIST.getNode() && "Unexpected failure");
5090
5091 // Load the result.
5092 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5093 FIST, StackSlot, NULL, 0);
5094}
5095
Dan Gohman475871a2008-07-27 21:46:04 +00005096SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005097 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005098 MVT VT = Op.getValueType();
5099 MVT EltVT = VT;
5100 if (VT.isVector())
5101 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005103 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005104 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005105 CV.push_back(C);
5106 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005108 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005109 CV.push_back(C);
5110 CV.push_back(C);
5111 CV.push_back(C);
5112 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 }
Dan Gohmand3006222007-07-27 17:16:43 +00005114 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005115 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005116 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005117 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005118 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005119 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120}
5121
Dan Gohman475871a2008-07-27 21:46:04 +00005122SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005123 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005124 MVT VT = Op.getValueType();
5125 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005126 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005127 if (VT.isVector()) {
5128 EltVT = VT.getVectorElementType();
5129 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005130 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005132 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005133 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005134 CV.push_back(C);
5135 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005137 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005138 CV.push_back(C);
5139 CV.push_back(C);
5140 CV.push_back(C);
5141 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 }
Dan Gohmand3006222007-07-27 17:16:43 +00005143 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005144 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005145 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005146 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005147 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005148 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005149 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5150 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005151 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005152 Op.getOperand(0)),
5153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005154 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005155 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005156 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157}
5158
Dan Gohman475871a2008-07-27 21:46:04 +00005159SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5160 SDValue Op0 = Op.getOperand(0);
5161 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005162 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005163 MVT VT = Op.getValueType();
5164 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005165
5166 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005167 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005168 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005169 SrcVT = VT;
5170 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005171 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005172 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005173 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005174 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005175 }
5176
5177 // At this point the operands and the result should have the same
5178 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005179
Evan Cheng68c47cb2007-01-05 07:55:56 +00005180 // First get the sign bit of second operand.
5181 std::vector<Constant*> CV;
5182 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005183 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5184 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005185 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005186 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5187 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5188 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5189 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005190 }
Dan Gohmand3006222007-07-27 17:16:43 +00005191 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005192 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005193 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005194 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005195 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005196 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005197
5198 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005199 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005200 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005201 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5202 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005203 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005204 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5205 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005206 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005207 }
5208
Evan Cheng73d6cf12007-01-05 21:37:56 +00005209 // Clear first operand sign bit.
5210 CV.clear();
5211 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005212 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5213 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005214 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005215 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5216 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5217 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5218 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005219 }
Dan Gohmand3006222007-07-27 17:16:43 +00005220 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005221 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005222 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005223 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005224 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005225 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005226
5227 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005228 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005229}
5230
Dan Gohman076aee32009-03-04 19:44:21 +00005231/// Emit nodes that will be selected as "test Op0,Op0", or something
5232/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005233SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5234 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005235 DebugLoc dl = Op.getDebugLoc();
5236
Dan Gohman31125812009-03-07 01:58:32 +00005237 // CF and OF aren't always set the way we want. Determine which
5238 // of these we need.
5239 bool NeedCF = false;
5240 bool NeedOF = false;
5241 switch (X86CC) {
5242 case X86::COND_A: case X86::COND_AE:
5243 case X86::COND_B: case X86::COND_BE:
5244 NeedCF = true;
5245 break;
5246 case X86::COND_G: case X86::COND_GE:
5247 case X86::COND_L: case X86::COND_LE:
5248 case X86::COND_O: case X86::COND_NO:
5249 NeedOF = true;
5250 break;
5251 default: break;
5252 }
5253
Dan Gohman076aee32009-03-04 19:44:21 +00005254 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005255 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5256 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5257 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005258 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005259 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005260 switch (Op.getNode()->getOpcode()) {
5261 case ISD::ADD:
5262 // Due to an isel shortcoming, be conservative if this add is likely to
5263 // be selected as part of a load-modify-store instruction. When the root
5264 // node in a match is a store, isel doesn't know how to remap non-chain
5265 // non-flag uses of other nodes in the match, such as the ADD in this
5266 // case. This leads to the ADD being left around and reselected, with
5267 // the result being two adds in the output.
5268 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5269 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5270 if (UI->getOpcode() == ISD::STORE)
5271 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005272 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005273 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5274 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005275 if (C->getAPIntValue() == 1) {
5276 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005277 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005278 break;
5279 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005280 // An add of negative one (subtract of one) will be selected as a DEC.
5281 if (C->getAPIntValue().isAllOnesValue()) {
5282 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005283 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005284 break;
5285 }
5286 }
Dan Gohman076aee32009-03-04 19:44:21 +00005287 // Otherwise use a regular EFLAGS-setting add.
5288 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005289 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005290 break;
5291 case ISD::SUB:
5292 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5293 // likely to be selected as part of a load-modify-store instruction.
5294 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5295 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5296 if (UI->getOpcode() == ISD::STORE)
5297 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005298 // Otherwise use a regular EFLAGS-setting sub.
5299 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005300 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005301 break;
5302 case X86ISD::ADD:
5303 case X86ISD::SUB:
5304 case X86ISD::INC:
5305 case X86ISD::DEC:
5306 return SDValue(Op.getNode(), 1);
5307 default:
5308 default_case:
5309 break;
5310 }
5311 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005312 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005313 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005314 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005315 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005316 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005317 DAG.ReplaceAllUsesWith(Op, New);
5318 return SDValue(New.getNode(), 1);
5319 }
5320 }
5321
5322 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5323 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5324 DAG.getConstant(0, Op.getValueType()));
5325}
5326
5327/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5328/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005329SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5330 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005331 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5332 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005333 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005334
5335 DebugLoc dl = Op0.getDebugLoc();
5336 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5337}
5338
Dan Gohman475871a2008-07-27 21:46:04 +00005339SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005340 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005341 SDValue Op0 = Op.getOperand(0);
5342 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005343 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005344 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Dan Gohmane5af2d32009-01-29 01:59:02 +00005346 // Lower (X & (1 << N)) == 0 to BT(X, N).
5347 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5348 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005349 if (Op0.getOpcode() == ISD::AND &&
5350 Op0.hasOneUse() &&
5351 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005352 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005353 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005354 SDValue LHS, RHS;
5355 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5356 if (ConstantSDNode *Op010C =
5357 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5358 if (Op010C->getZExtValue() == 1) {
5359 LHS = Op0.getOperand(0);
5360 RHS = Op0.getOperand(1).getOperand(1);
5361 }
5362 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5363 if (ConstantSDNode *Op000C =
5364 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5365 if (Op000C->getZExtValue() == 1) {
5366 LHS = Op0.getOperand(1);
5367 RHS = Op0.getOperand(0).getOperand(1);
5368 }
5369 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5370 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5371 SDValue AndLHS = Op0.getOperand(0);
5372 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5373 LHS = AndLHS.getOperand(0);
5374 RHS = AndLHS.getOperand(1);
5375 }
5376 }
Evan Cheng0488db92007-09-25 01:57:46 +00005377
Dan Gohmane5af2d32009-01-29 01:59:02 +00005378 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005379 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5380 // instruction. Since the shift amount is in-range-or-undefined, we know
5381 // that doing a bittest on the i16 value is ok. We extend to i32 because
5382 // the encoding for the i16 version is larger than the i32 version.
5383 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005384 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005385
5386 // If the operand types disagree, extend the shift amount to match. Since
5387 // BT ignores high bits (like shifts) we can use anyextend.
5388 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005389 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005390
Dale Johannesenace16102009-02-03 19:33:06 +00005391 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005392 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005393 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005394 DAG.getConstant(Cond, MVT::i8), BT);
5395 }
5396 }
5397
5398 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5399 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Dan Gohman31125812009-03-07 01:58:32 +00005401 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005402 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005403 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005404}
5405
Dan Gohman475871a2008-07-27 21:46:04 +00005406SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5407 SDValue Cond;
5408 SDValue Op0 = Op.getOperand(0);
5409 SDValue Op1 = Op.getOperand(1);
5410 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005411 MVT VT = Op.getValueType();
5412 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5413 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005414 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005415
5416 if (isFP) {
5417 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005418 MVT VT0 = Op0.getValueType();
5419 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5420 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005421 bool Swap = false;
5422
5423 switch (SetCCOpcode) {
5424 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005425 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005426 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005427 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005428 case ISD::SETGT: Swap = true; // Fallthrough
5429 case ISD::SETLT:
5430 case ISD::SETOLT: SSECC = 1; break;
5431 case ISD::SETOGE:
5432 case ISD::SETGE: Swap = true; // Fallthrough
5433 case ISD::SETLE:
5434 case ISD::SETOLE: SSECC = 2; break;
5435 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005436 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005437 case ISD::SETNE: SSECC = 4; break;
5438 case ISD::SETULE: Swap = true;
5439 case ISD::SETUGE: SSECC = 5; break;
5440 case ISD::SETULT: Swap = true;
5441 case ISD::SETUGT: SSECC = 6; break;
5442 case ISD::SETO: SSECC = 7; break;
5443 }
5444 if (Swap)
5445 std::swap(Op0, Op1);
5446
Nate Begemanfb8ead02008-07-25 19:05:58 +00005447 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005448 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005449 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005451 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5452 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5453 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005454 }
5455 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005456 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005457 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5458 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5459 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005460 }
5461 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005462 }
5463 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005464 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Nate Begeman30a0de92008-07-17 16:51:19 +00005467 // We are handling one of the integer comparisons here. Since SSE only has
5468 // GT and EQ comparisons for integer, swapping operands and multiple
5469 // operations may be required for some comparisons.
5470 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5471 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Nate Begeman30a0de92008-07-17 16:51:19 +00005473 switch (VT.getSimpleVT()) {
5474 default: break;
5475 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5476 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5477 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5478 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Nate Begeman30a0de92008-07-17 16:51:19 +00005481 switch (SetCCOpcode) {
5482 default: break;
5483 case ISD::SETNE: Invert = true;
5484 case ISD::SETEQ: Opc = EQOpc; break;
5485 case ISD::SETLT: Swap = true;
5486 case ISD::SETGT: Opc = GTOpc; break;
5487 case ISD::SETGE: Swap = true;
5488 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5489 case ISD::SETULT: Swap = true;
5490 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5491 case ISD::SETUGE: Swap = true;
5492 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5493 }
5494 if (Swap)
5495 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5498 // bits of the inputs before performing those operations.
5499 if (FlipSigns) {
5500 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005501 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5502 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005503 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005504 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5505 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005506 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5507 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005509
Dale Johannesenace16102009-02-03 19:33:06 +00005510 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005511
5512 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005513 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005514 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005515
Nate Begeman30a0de92008-07-17 16:51:19 +00005516 return Result;
5517}
Evan Cheng0488db92007-09-25 01:57:46 +00005518
Evan Cheng370e5342008-12-03 08:38:43 +00005519// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005520static bool isX86LogicalCmp(SDValue Op) {
5521 unsigned Opc = Op.getNode()->getOpcode();
5522 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5523 return true;
5524 if (Op.getResNo() == 1 &&
5525 (Opc == X86ISD::ADD ||
5526 Opc == X86ISD::SUB ||
5527 Opc == X86ISD::SMUL ||
5528 Opc == X86ISD::UMUL ||
5529 Opc == X86ISD::INC ||
5530 Opc == X86ISD::DEC))
5531 return true;
5532
5533 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005534}
5535
Dan Gohman475871a2008-07-27 21:46:04 +00005536SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005537 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005539 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005540 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005541
Evan Cheng734503b2006-09-11 02:19:56 +00005542 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005543 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005544
Evan Cheng3f41d662007-10-08 22:16:29 +00005545 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5546 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005547 if (Cond.getOpcode() == X86ISD::SETCC) {
5548 CC = Cond.getOperand(0);
5549
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005551 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005552 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005553
Evan Cheng3f41d662007-10-08 22:16:29 +00005554 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005555 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005556 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005557 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005558
Chris Lattnerd1980a52009-03-12 06:52:53 +00005559 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5560 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005561 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005562 addTest = false;
5563 }
5564 }
5565
5566 if (addTest) {
5567 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005568 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005569 }
5570
Dan Gohmanfc166572009-04-09 23:54:40 +00005571 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005572 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005573 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5574 // condition is true.
5575 Ops.push_back(Op.getOperand(2));
5576 Ops.push_back(Op.getOperand(1));
5577 Ops.push_back(CC);
5578 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005579 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005580}
5581
Evan Cheng370e5342008-12-03 08:38:43 +00005582// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5583// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5584// from the AND / OR.
5585static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5586 Opc = Op.getOpcode();
5587 if (Opc != ISD::OR && Opc != ISD::AND)
5588 return false;
5589 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5590 Op.getOperand(0).hasOneUse() &&
5591 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5592 Op.getOperand(1).hasOneUse());
5593}
5594
Evan Cheng961d6d42009-02-02 08:19:07 +00005595// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5596// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005597static bool isXor1OfSetCC(SDValue Op) {
5598 if (Op.getOpcode() != ISD::XOR)
5599 return false;
5600 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5601 if (N1C && N1C->getAPIntValue() == 1) {
5602 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5603 Op.getOperand(0).hasOneUse();
5604 }
5605 return false;
5606}
5607
Dan Gohman475871a2008-07-27 21:46:04 +00005608SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005609 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005610 SDValue Chain = Op.getOperand(0);
5611 SDValue Cond = Op.getOperand(1);
5612 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005613 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005614 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005615
Evan Cheng0db9fe62006-04-25 20:13:52 +00005616 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005617 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005618#if 0
5619 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005620 else if (Cond.getOpcode() == X86ISD::ADD ||
5621 Cond.getOpcode() == X86ISD::SUB ||
5622 Cond.getOpcode() == X86ISD::SMUL ||
5623 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005624 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005625#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005626
Evan Cheng3f41d662007-10-08 22:16:29 +00005627 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5628 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005630 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631
Dan Gohman475871a2008-07-27 21:46:04 +00005632 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005633 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005634 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005635 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005636 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005637 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005638 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005639 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005640 default: break;
5641 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005642 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005643 // These can only come from an arithmetic instruction with overflow,
5644 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005645 Cond = Cond.getNode()->getOperand(1);
5646 addTest = false;
5647 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005648 }
Evan Cheng0488db92007-09-25 01:57:46 +00005649 }
Evan Cheng370e5342008-12-03 08:38:43 +00005650 } else {
5651 unsigned CondOpc;
5652 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5653 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005654 if (CondOpc == ISD::OR) {
5655 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5656 // two branches instead of an explicit OR instruction with a
5657 // separate test.
5658 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005659 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005660 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005661 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005662 Chain, Dest, CC, Cmp);
5663 CC = Cond.getOperand(1).getOperand(0);
5664 Cond = Cmp;
5665 addTest = false;
5666 }
5667 } else { // ISD::AND
5668 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5669 // two branches instead of an explicit AND instruction with a
5670 // separate test. However, we only do this if this block doesn't
5671 // have a fall-through edge, because this requires an explicit
5672 // jmp when the condition is false.
5673 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005674 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005675 Op.getNode()->hasOneUse()) {
5676 X86::CondCode CCode =
5677 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5678 CCode = X86::GetOppositeBranchCondition(CCode);
5679 CC = DAG.getConstant(CCode, MVT::i8);
5680 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5681 // Look for an unconditional branch following this conditional branch.
5682 // We need this because we need to reverse the successors in order
5683 // to implement FCMP_OEQ.
5684 if (User.getOpcode() == ISD::BR) {
5685 SDValue FalseBB = User.getOperand(1);
5686 SDValue NewBR =
5687 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5688 assert(NewBR == User);
5689 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005690
Dale Johannesene4d209d2009-02-03 20:21:25 +00005691 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005692 Chain, Dest, CC, Cmp);
5693 X86::CondCode CCode =
5694 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5695 CCode = X86::GetOppositeBranchCondition(CCode);
5696 CC = DAG.getConstant(CCode, MVT::i8);
5697 Cond = Cmp;
5698 addTest = false;
5699 }
5700 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005701 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005702 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5703 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5704 // It should be transformed during dag combiner except when the condition
5705 // is set by a arithmetics with overflow node.
5706 X86::CondCode CCode =
5707 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5708 CCode = X86::GetOppositeBranchCondition(CCode);
5709 CC = DAG.getConstant(CCode, MVT::i8);
5710 Cond = Cond.getOperand(0).getOperand(1);
5711 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005712 }
Evan Cheng0488db92007-09-25 01:57:46 +00005713 }
5714
5715 if (addTest) {
5716 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005717 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005718 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005719 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005720 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005721}
5722
Anton Korobeynikove060b532007-04-17 19:34:00 +00005723
5724// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5725// Calls to _alloca is needed to probe the stack when allocating more than 4k
5726// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5727// that the guard pages used by the OS virtual memory manager are allocated in
5728// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005729SDValue
5730X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005731 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005732 assert(Subtarget->isTargetCygMing() &&
5733 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005734 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005735
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005736 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005737 SDValue Chain = Op.getOperand(0);
5738 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005739 // FIXME: Ensure alignment here
5740
Dan Gohman475871a2008-07-27 21:46:04 +00005741 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005742
Duncan Sands83ec4b62008-06-06 12:08:01 +00005743 MVT IntPtr = getPointerTy();
5744 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005745
Chris Lattnere563bbc2008-10-11 22:08:30 +00005746 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005747
Dale Johannesendd64c412009-02-04 00:33:20 +00005748 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005749 Flag = Chain.getValue(1);
5750
5751 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005752 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005753 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005754 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005755 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005756 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005757 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005758 Flag = Chain.getValue(1);
5759
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005760 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005761 DAG.getIntPtrConstant(0, true),
5762 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005763 Flag);
5764
Dale Johannesendd64c412009-02-04 00:33:20 +00005765 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005766
Dan Gohman475871a2008-07-27 21:46:04 +00005767 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005768 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005769}
5770
Dan Gohman475871a2008-07-27 21:46:04 +00005771SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005772X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005773 SDValue Chain,
5774 SDValue Dst, SDValue Src,
5775 SDValue Size, unsigned Align,
5776 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005777 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005778 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005779
Bill Wendling6f287b22008-09-30 21:22:07 +00005780 // If not DWORD aligned or size is more than the threshold, call the library.
5781 // The libc version is likely to be faster for these cases. It can use the
5782 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005783 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005784 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005785 ConstantSize->getZExtValue() >
5786 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005788
5789 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005790 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005791
Bill Wendling6158d842008-10-01 00:59:58 +00005792 if (const char *bzeroEntry = V &&
5793 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5794 MVT IntPtr = getPointerTy();
5795 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005796 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005797 TargetLowering::ArgListEntry Entry;
5798 Entry.Node = Dst;
5799 Entry.Ty = IntPtrTy;
5800 Args.push_back(Entry);
5801 Entry.Node = Size;
5802 Args.push_back(Entry);
5803 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005804 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5805 CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005806 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005807 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005808 }
5809
Dan Gohman707e0182008-04-12 04:36:06 +00005810 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005811 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005812 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005813
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005814 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005816 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005818 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005819 unsigned BytesLeft = 0;
5820 bool TwoRepStos = false;
5821 if (ValC) {
5822 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005823 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005824
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 // If the value is a constant, then we can potentially use larger sets.
5826 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005827 case 2: // WORD aligned
5828 AVT = MVT::i16;
5829 ValReg = X86::AX;
5830 Val = (Val << 8) | Val;
5831 break;
5832 case 0: // DWORD aligned
5833 AVT = MVT::i32;
5834 ValReg = X86::EAX;
5835 Val = (Val << 8) | Val;
5836 Val = (Val << 16) | Val;
5837 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5838 AVT = MVT::i64;
5839 ValReg = X86::RAX;
5840 Val = (Val << 32) | Val;
5841 }
5842 break;
5843 default: // Byte aligned
5844 AVT = MVT::i8;
5845 ValReg = X86::AL;
5846 Count = DAG.getIntPtrConstant(SizeVal);
5847 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005848 }
5849
Duncan Sands8e4eb092008-06-08 20:54:56 +00005850 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005851 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005852 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5853 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005854 }
5855
Dale Johannesen0f502f62009-02-03 22:26:09 +00005856 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857 InFlag);
5858 InFlag = Chain.getValue(1);
5859 } else {
5860 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005861 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005862 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005863 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005864 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005865
Scott Michelfdc40a02009-02-17 22:15:04 +00005866 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005867 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005868 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005869 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005870 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005871 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005872 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005874
Chris Lattnerd96d0722007-02-25 06:40:16 +00005875 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005876 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 Ops.push_back(Chain);
5878 Ops.push_back(DAG.getValueType(AVT));
5879 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005880 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005881
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 if (TwoRepStos) {
5883 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005884 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005885 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005886 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005887 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005888 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005889 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005890 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005891 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005892 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 Ops.clear();
5894 Ops.push_back(Chain);
5895 Ops.push_back(DAG.getValueType(MVT::i8));
5896 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005899 // Handle the last 1 - 7 bytes.
5900 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005901 MVT AddrVT = Dst.getValueType();
5902 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005903
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 Chain = DAG.getMemset(Chain, dl,
5905 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005906 DAG.getConstant(Offset, AddrVT)),
5907 Src,
5908 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005909 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005910 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005911
Dan Gohman707e0182008-04-12 04:36:06 +00005912 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005913 return Chain;
5914}
Evan Cheng11e15b32006-04-03 20:53:28 +00005915
Dan Gohman475871a2008-07-27 21:46:04 +00005916SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005917X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005918 SDValue Chain, SDValue Dst, SDValue Src,
5919 SDValue Size, unsigned Align,
5920 bool AlwaysInline,
5921 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005922 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005923 // This requires the copy size to be a constant, preferrably
5924 // within a subtarget-specific limit.
5925 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5926 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005927 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005928 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005929 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005930 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005931
Evan Cheng1887c1c2008-08-21 21:00:15 +00005932 /// If not DWORD aligned, call the library.
5933 if ((Align & 3) != 0)
5934 return SDValue();
5935
5936 // DWORD aligned
5937 MVT AVT = MVT::i32;
5938 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005939 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005940
Duncan Sands83ec4b62008-06-06 12:08:01 +00005941 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005942 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005943 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005944 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005945
Dan Gohman475871a2008-07-27 21:46:04 +00005946 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005947 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005948 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005949 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005951 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005953 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005955 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005956 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005957 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005958 InFlag = Chain.getValue(1);
5959
Chris Lattnerd96d0722007-02-25 06:40:16 +00005960 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005961 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005962 Ops.push_back(Chain);
5963 Ops.push_back(DAG.getValueType(AVT));
5964 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005965 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966
Dan Gohman475871a2008-07-27 21:46:04 +00005967 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005968 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005969 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005970 // Handle the last 1 - 7 bytes.
5971 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005972 MVT DstVT = Dst.getValueType();
5973 MVT SrcVT = Src.getValueType();
5974 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005975 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005977 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005978 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005979 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005980 DAG.getConstant(BytesLeft, SizeVT),
5981 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005982 DstSV, DstSVOff + Offset,
5983 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005984 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005987 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005988}
5989
Dan Gohman475871a2008-07-27 21:46:04 +00005990SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005991 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005992 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00005993
Evan Cheng25ab6902006-09-08 06:48:29 +00005994 if (!Subtarget->is64Bit()) {
5995 // vastart just stores the address of the VarArgsFrameIndex slot into the
5996 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00005997 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005998 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005999 }
6000
6001 // __va_list_tag:
6002 // gp_offset (0 - 6 * 8)
6003 // fp_offset (48 - 48 + 8 * 16)
6004 // overflow_arg_area (point to parameters coming in memory).
6005 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006006 SmallVector<SDValue, 8> MemOps;
6007 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006008 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006009 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006010 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006011 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006012 MemOps.push_back(Store);
6013
6014 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006015 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006016 FIN, DAG.getIntPtrConstant(4));
6017 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006018 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006019 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006020 MemOps.push_back(Store);
6021
6022 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006023 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006024 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006025 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006026 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006027 MemOps.push_back(Store);
6028
6029 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006030 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006031 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006034 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006035 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006036 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006037}
6038
Dan Gohman475871a2008-07-27 21:46:04 +00006039SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006040 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6041 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue Chain = Op.getOperand(0);
6043 SDValue SrcPtr = Op.getOperand(1);
6044 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006045
6046 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6047 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00006048 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006049}
6050
Dan Gohman475871a2008-07-27 21:46:04 +00006051SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006052 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006053 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006054 SDValue Chain = Op.getOperand(0);
6055 SDValue DstPtr = Op.getOperand(1);
6056 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006057 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6058 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006059 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006060
Dale Johannesendd64c412009-02-04 00:33:20 +00006061 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006062 DAG.getIntPtrConstant(24), 8, false,
6063 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006064}
6065
Dan Gohman475871a2008-07-27 21:46:04 +00006066SDValue
6067X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006068 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006069 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006070 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006071 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006072 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006073 case Intrinsic::x86_sse_comieq_ss:
6074 case Intrinsic::x86_sse_comilt_ss:
6075 case Intrinsic::x86_sse_comile_ss:
6076 case Intrinsic::x86_sse_comigt_ss:
6077 case Intrinsic::x86_sse_comige_ss:
6078 case Intrinsic::x86_sse_comineq_ss:
6079 case Intrinsic::x86_sse_ucomieq_ss:
6080 case Intrinsic::x86_sse_ucomilt_ss:
6081 case Intrinsic::x86_sse_ucomile_ss:
6082 case Intrinsic::x86_sse_ucomigt_ss:
6083 case Intrinsic::x86_sse_ucomige_ss:
6084 case Intrinsic::x86_sse_ucomineq_ss:
6085 case Intrinsic::x86_sse2_comieq_sd:
6086 case Intrinsic::x86_sse2_comilt_sd:
6087 case Intrinsic::x86_sse2_comile_sd:
6088 case Intrinsic::x86_sse2_comigt_sd:
6089 case Intrinsic::x86_sse2_comige_sd:
6090 case Intrinsic::x86_sse2_comineq_sd:
6091 case Intrinsic::x86_sse2_ucomieq_sd:
6092 case Intrinsic::x86_sse2_ucomilt_sd:
6093 case Intrinsic::x86_sse2_ucomile_sd:
6094 case Intrinsic::x86_sse2_ucomigt_sd:
6095 case Intrinsic::x86_sse2_ucomige_sd:
6096 case Intrinsic::x86_sse2_ucomineq_sd: {
6097 unsigned Opc = 0;
6098 ISD::CondCode CC = ISD::SETCC_INVALID;
6099 switch (IntNo) {
6100 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006101 case Intrinsic::x86_sse_comieq_ss:
6102 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006103 Opc = X86ISD::COMI;
6104 CC = ISD::SETEQ;
6105 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006106 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006107 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006108 Opc = X86ISD::COMI;
6109 CC = ISD::SETLT;
6110 break;
6111 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006112 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006113 Opc = X86ISD::COMI;
6114 CC = ISD::SETLE;
6115 break;
6116 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006117 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 Opc = X86ISD::COMI;
6119 CC = ISD::SETGT;
6120 break;
6121 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006122 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Opc = X86ISD::COMI;
6124 CC = ISD::SETGE;
6125 break;
6126 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006127 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 Opc = X86ISD::COMI;
6129 CC = ISD::SETNE;
6130 break;
6131 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006132 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006133 Opc = X86ISD::UCOMI;
6134 CC = ISD::SETEQ;
6135 break;
6136 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006137 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006138 Opc = X86ISD::UCOMI;
6139 CC = ISD::SETLT;
6140 break;
6141 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006142 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 Opc = X86ISD::UCOMI;
6144 CC = ISD::SETLE;
6145 break;
6146 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006147 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Opc = X86ISD::UCOMI;
6149 CC = ISD::SETGT;
6150 break;
6151 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006152 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006153 Opc = X86ISD::UCOMI;
6154 CC = ISD::SETGE;
6155 break;
6156 case Intrinsic::x86_sse_ucomineq_ss:
6157 case Intrinsic::x86_sse2_ucomineq_sd:
6158 Opc = X86ISD::UCOMI;
6159 CC = ISD::SETNE;
6160 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 }
Evan Cheng734503b2006-09-11 02:19:56 +00006162
Dan Gohman475871a2008-07-27 21:46:04 +00006163 SDValue LHS = Op.getOperand(1);
6164 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006165 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006166 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6167 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006168 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006169 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006170 }
Evan Cheng5759f972008-05-04 09:15:50 +00006171
6172 // Fix vector shift instructions where the last operand is a non-immediate
6173 // i32 value.
6174 case Intrinsic::x86_sse2_pslli_w:
6175 case Intrinsic::x86_sse2_pslli_d:
6176 case Intrinsic::x86_sse2_pslli_q:
6177 case Intrinsic::x86_sse2_psrli_w:
6178 case Intrinsic::x86_sse2_psrli_d:
6179 case Intrinsic::x86_sse2_psrli_q:
6180 case Intrinsic::x86_sse2_psrai_w:
6181 case Intrinsic::x86_sse2_psrai_d:
6182 case Intrinsic::x86_mmx_pslli_w:
6183 case Intrinsic::x86_mmx_pslli_d:
6184 case Intrinsic::x86_mmx_pslli_q:
6185 case Intrinsic::x86_mmx_psrli_w:
6186 case Intrinsic::x86_mmx_psrli_d:
6187 case Intrinsic::x86_mmx_psrli_q:
6188 case Intrinsic::x86_mmx_psrai_w:
6189 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006190 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006191 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006192 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006193
6194 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006195 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006196 switch (IntNo) {
6197 case Intrinsic::x86_sse2_pslli_w:
6198 NewIntNo = Intrinsic::x86_sse2_psll_w;
6199 break;
6200 case Intrinsic::x86_sse2_pslli_d:
6201 NewIntNo = Intrinsic::x86_sse2_psll_d;
6202 break;
6203 case Intrinsic::x86_sse2_pslli_q:
6204 NewIntNo = Intrinsic::x86_sse2_psll_q;
6205 break;
6206 case Intrinsic::x86_sse2_psrli_w:
6207 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6208 break;
6209 case Intrinsic::x86_sse2_psrli_d:
6210 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6211 break;
6212 case Intrinsic::x86_sse2_psrli_q:
6213 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6214 break;
6215 case Intrinsic::x86_sse2_psrai_w:
6216 NewIntNo = Intrinsic::x86_sse2_psra_w;
6217 break;
6218 case Intrinsic::x86_sse2_psrai_d:
6219 NewIntNo = Intrinsic::x86_sse2_psra_d;
6220 break;
6221 default: {
6222 ShAmtVT = MVT::v2i32;
6223 switch (IntNo) {
6224 case Intrinsic::x86_mmx_pslli_w:
6225 NewIntNo = Intrinsic::x86_mmx_psll_w;
6226 break;
6227 case Intrinsic::x86_mmx_pslli_d:
6228 NewIntNo = Intrinsic::x86_mmx_psll_d;
6229 break;
6230 case Intrinsic::x86_mmx_pslli_q:
6231 NewIntNo = Intrinsic::x86_mmx_psll_q;
6232 break;
6233 case Intrinsic::x86_mmx_psrli_w:
6234 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6235 break;
6236 case Intrinsic::x86_mmx_psrli_d:
6237 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6238 break;
6239 case Intrinsic::x86_mmx_psrli_q:
6240 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6241 break;
6242 case Intrinsic::x86_mmx_psrai_w:
6243 NewIntNo = Intrinsic::x86_mmx_psra_w;
6244 break;
6245 case Intrinsic::x86_mmx_psrai_d:
6246 NewIntNo = Intrinsic::x86_mmx_psra_d;
6247 break;
6248 default: abort(); // Can't reach here.
6249 }
6250 break;
6251 }
6252 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006253 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006254 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6255 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6256 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006257 DAG.getConstant(NewIntNo, MVT::i32),
6258 Op.getOperand(1), ShAmt);
6259 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006261}
Evan Cheng72261582005-12-20 06:22:03 +00006262
Dan Gohman475871a2008-07-27 21:46:04 +00006263SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006264 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006265 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006266
6267 if (Depth > 0) {
6268 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6269 SDValue Offset =
6270 DAG.getConstant(TD->getPointerSize(),
6271 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006272 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006273 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006274 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006275 NULL, 0);
6276 }
6277
6278 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006279 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006280 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006281 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006282}
6283
Dan Gohman475871a2008-07-27 21:46:04 +00006284SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006285 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6286 MFI->setFrameAddressIsTaken(true);
6287 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006288 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006289 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6290 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006291 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006292 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006293 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006294 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006295}
6296
Dan Gohman475871a2008-07-27 21:46:04 +00006297SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006298 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006299 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006300}
6301
Dan Gohman475871a2008-07-27 21:46:04 +00006302SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006303{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006304 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006305 SDValue Chain = Op.getOperand(0);
6306 SDValue Offset = Op.getOperand(1);
6307 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006308 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006309
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006310 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6311 getPointerTy());
6312 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006313
Dale Johannesene4d209d2009-02-03 20:21:25 +00006314 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006315 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006316 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6317 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006318 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006319 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006320
Dale Johannesene4d209d2009-02-03 20:21:25 +00006321 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006322 MVT::Other,
6323 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006324}
6325
Dan Gohman475871a2008-07-27 21:46:04 +00006326SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006327 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue Root = Op.getOperand(0);
6329 SDValue Trmp = Op.getOperand(1); // trampoline
6330 SDValue FPtr = Op.getOperand(2); // nested function
6331 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006332 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006333
Dan Gohman69de1932008-02-06 22:27:42 +00006334 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006335
Duncan Sands339e14f2008-01-16 22:55:25 +00006336 const X86InstrInfo *TII =
6337 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6338
Duncan Sandsb116fac2007-07-27 20:02:49 +00006339 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006340 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006341
6342 // Large code-model.
6343
6344 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6345 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6346
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006347 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6348 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006349
6350 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6351
6352 // Load the pointer to the nested function into R11.
6353 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006355 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6356 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006357
Scott Michelfdc40a02009-02-17 22:15:04 +00006358 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006359 DAG.getConstant(2, MVT::i64));
6360 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006361
6362 // Load the 'nest' parameter value into R10.
6363 // R10 is specified in X86CallingConv.td
6364 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006365 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006366 DAG.getConstant(10, MVT::i64));
6367 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6368 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006369
Scott Michelfdc40a02009-02-17 22:15:04 +00006370 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006371 DAG.getConstant(12, MVT::i64));
6372 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006373
6374 // Jump to the nested function.
6375 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006376 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006377 DAG.getConstant(20, MVT::i64));
6378 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6379 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006380
6381 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006382 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 DAG.getConstant(22, MVT::i64));
6384 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006385 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006386
Dan Gohman475871a2008-07-27 21:46:04 +00006387 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006388 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6389 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006390 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006391 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006392 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6393 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006394 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006395
6396 switch (CC) {
6397 default:
6398 assert(0 && "Unsupported calling convention");
6399 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006400 case CallingConv::X86_StdCall: {
6401 // Pass 'nest' parameter in ECX.
6402 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006403 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006404
6405 // Check that ECX wasn't needed by an 'inreg' parameter.
6406 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006407 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006408
Chris Lattner58d74912008-03-12 17:45:29 +00006409 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410 unsigned InRegCount = 0;
6411 unsigned Idx = 1;
6412
6413 for (FunctionType::param_iterator I = FTy->param_begin(),
6414 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006415 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006416 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006417 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006418
6419 if (InRegCount > 2) {
6420 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6421 abort();
6422 }
6423 }
6424 break;
6425 }
6426 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006427 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006428 // Pass 'nest' parameter in EAX.
6429 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006430 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006431 break;
6432 }
6433
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue OutChains[4];
6435 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436
Scott Michelfdc40a02009-02-17 22:15:04 +00006437 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006438 DAG.getConstant(10, MVT::i32));
6439 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006440
Duncan Sands339e14f2008-01-16 22:55:25 +00006441 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006442 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006443 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006444 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006445 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006446
Scott Michelfdc40a02009-02-17 22:15:04 +00006447 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006448 DAG.getConstant(1, MVT::i32));
6449 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006450
Duncan Sands339e14f2008-01-16 22:55:25 +00006451 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006453 DAG.getConstant(5, MVT::i32));
6454 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006455 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006456
Scott Michelfdc40a02009-02-17 22:15:04 +00006457 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006458 DAG.getConstant(6, MVT::i32));
6459 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006460
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6463 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464 }
6465}
6466
Dan Gohman475871a2008-07-27 21:46:04 +00006467SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006468 /*
6469 The rounding mode is in bits 11:10 of FPSR, and has the following
6470 settings:
6471 00 Round to nearest
6472 01 Round to -inf
6473 10 Round to +inf
6474 11 Round to 0
6475
6476 FLT_ROUNDS, on the other hand, expects the following:
6477 -1 Undefined
6478 0 Round to 0
6479 1 Round to nearest
6480 2 Round to +inf
6481 3 Round to -inf
6482
6483 To perform the conversion, we do:
6484 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6485 */
6486
6487 MachineFunction &MF = DAG.getMachineFunction();
6488 const TargetMachine &TM = MF.getTarget();
6489 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6490 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006491 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006492 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006493
6494 // Save FP Control Word to stack slot
6495 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006496 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006497
Dale Johannesene4d209d2009-02-03 20:21:25 +00006498 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006499 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006500
6501 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006502 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006503
6504 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006505 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006506 DAG.getNode(ISD::SRL, dl, MVT::i16,
6507 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006508 CWD, DAG.getConstant(0x800, MVT::i16)),
6509 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 DAG.getNode(ISD::SRL, dl, MVT::i16,
6512 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006513 CWD, DAG.getConstant(0x400, MVT::i16)),
6514 DAG.getConstant(9, MVT::i8));
6515
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006517 DAG.getNode(ISD::AND, dl, MVT::i16,
6518 DAG.getNode(ISD::ADD, dl, MVT::i16,
6519 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006520 DAG.getConstant(1, MVT::i16)),
6521 DAG.getConstant(3, MVT::i16));
6522
6523
Duncan Sands83ec4b62008-06-06 12:08:01 +00006524 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006525 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006526}
6527
Dan Gohman475871a2008-07-27 21:46:04 +00006528SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006529 MVT VT = Op.getValueType();
6530 MVT OpVT = VT;
6531 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006532 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006533
6534 Op = Op.getOperand(0);
6535 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006536 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006537 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006538 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006539 }
Evan Cheng18efe262007-12-14 02:13:44 +00006540
Evan Cheng152804e2007-12-14 08:30:15 +00006541 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6542 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006543 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006544
6545 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006547 Ops.push_back(Op);
6548 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6549 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6550 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006552
6553 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006554 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006555
Evan Cheng18efe262007-12-14 02:13:44 +00006556 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006558 return Op;
6559}
6560
Dan Gohman475871a2008-07-27 21:46:04 +00006561SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006562 MVT VT = Op.getValueType();
6563 MVT OpVT = VT;
6564 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006565 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006566
6567 Op = Op.getOperand(0);
6568 if (VT == MVT::i8) {
6569 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006570 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006571 }
Evan Cheng152804e2007-12-14 08:30:15 +00006572
6573 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6574 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006575 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006576
6577 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006579 Ops.push_back(Op);
6580 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6581 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6582 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006583 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006584
Evan Cheng18efe262007-12-14 02:13:44 +00006585 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006586 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006587 return Op;
6588}
6589
Mon P Wangaf9b9522008-12-18 21:42:19 +00006590SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6591 MVT VT = Op.getValueType();
6592 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006593 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006594
Mon P Wangaf9b9522008-12-18 21:42:19 +00006595 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6596 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6597 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6598 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6599 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6600 //
6601 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6602 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6603 // return AloBlo + AloBhi + AhiBlo;
6604
6605 SDValue A = Op.getOperand(0);
6606 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006607
Dale Johannesene4d209d2009-02-03 20:21:25 +00006608 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006609 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6610 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006611 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006612 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6613 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006615 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6616 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006618 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6619 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006621 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6622 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006623 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006624 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6625 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006627 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6628 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6630 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006631 return Res;
6632}
6633
6634
Bill Wendling74c37652008-12-09 22:08:41 +00006635SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6636 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6637 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006638 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6639 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006640 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006641 SDValue LHS = N->getOperand(0);
6642 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006643 unsigned BaseOp = 0;
6644 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006646
6647 switch (Op.getOpcode()) {
6648 default: assert(0 && "Unknown ovf instruction!");
6649 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006650 // A subtract of one will be selected as a INC. Note that INC doesn't
6651 // set CF, so we can't do this for UADDO.
6652 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6653 if (C->getAPIntValue() == 1) {
6654 BaseOp = X86ISD::INC;
6655 Cond = X86::COND_O;
6656 break;
6657 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006658 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006659 Cond = X86::COND_O;
6660 break;
6661 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006662 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006663 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006664 break;
6665 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006666 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6667 // set CF, so we can't do this for USUBO.
6668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6669 if (C->getAPIntValue() == 1) {
6670 BaseOp = X86ISD::DEC;
6671 Cond = X86::COND_O;
6672 break;
6673 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006674 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006675 Cond = X86::COND_O;
6676 break;
6677 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006678 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006679 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006680 break;
6681 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006682 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006683 Cond = X86::COND_O;
6684 break;
6685 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006686 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006687 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006688 break;
6689 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006690
Bill Wendling61edeb52008-12-02 01:06:39 +00006691 // Also sets EFLAGS.
6692 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006694
Bill Wendling61edeb52008-12-02 01:06:39 +00006695 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006697 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006698
Bill Wendling61edeb52008-12-02 01:06:39 +00006699 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6700 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006701}
6702
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006704 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006706 unsigned Reg = 0;
6707 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006708 switch(T.getSimpleVT()) {
6709 default:
6710 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006711 case MVT::i8: Reg = X86::AL; size = 1; break;
6712 case MVT::i16: Reg = X86::AX; size = 2; break;
6713 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006714 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006715 assert(Subtarget->is64Bit() && "Node not type legal!");
6716 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006717 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006718 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006719 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006720 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006722 Op.getOperand(1),
6723 Op.getOperand(3),
6724 DAG.getTargetConstant(size, MVT::i8),
6725 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006726 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006727 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006728 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006729 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006730 return cpOut;
6731}
6732
Duncan Sands1607f052008-12-01 11:39:25 +00006733SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006734 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006735 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006736 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006737 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006738 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006739 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006740 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6741 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006742 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006743 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006744 DAG.getConstant(32, MVT::i8));
6745 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006746 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006747 rdx.getValue(1)
6748 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006749 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006750}
6751
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006752SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6753 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006755 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006756 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006757 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006759 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006760 Node->getOperand(0),
6761 Node->getOperand(1), negOp,
6762 cast<AtomicSDNode>(Node)->getSrcValue(),
6763 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006764}
6765
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766/// LowerOperation - Provide custom lowering hooks for some operations.
6767///
Dan Gohman475871a2008-07-27 21:46:04 +00006768SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006769 switch (Op.getOpcode()) {
6770 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006771 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6772 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6774 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6775 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6776 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6777 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6778 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6779 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006780 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006781 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 case ISD::SHL_PARTS:
6783 case ISD::SRA_PARTS:
6784 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6785 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006786 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006788 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789 case ISD::FABS: return LowerFABS(Op, DAG);
6790 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006791 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006792 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006793 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006794 case ISD::SELECT: return LowerSELECT(Op, DAG);
6795 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006797 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006799 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006801 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006802 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006804 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6805 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006806 case ISD::FRAME_TO_ARGS_OFFSET:
6807 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006808 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006809 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006810 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006811 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006812 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6813 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006814 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006815 case ISD::SADDO:
6816 case ISD::UADDO:
6817 case ISD::SSUBO:
6818 case ISD::USUBO:
6819 case ISD::SMULO:
6820 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006821 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006823}
6824
Duncan Sands1607f052008-12-01 11:39:25 +00006825void X86TargetLowering::
6826ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6827 SelectionDAG &DAG, unsigned NewOp) {
6828 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006829 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006830 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6831
6832 SDValue Chain = Node->getOperand(0);
6833 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006834 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006835 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006836 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006837 Node->getOperand(2), DAG.getIntPtrConstant(1));
6838 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6839 // have a MemOperand. Pass the info through as a normal operand.
6840 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6841 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6842 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006844 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006845 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006846 Results.push_back(Result.getValue(2));
6847}
6848
Duncan Sands126d9072008-07-04 11:47:58 +00006849/// ReplaceNodeResults - Replace a node with an illegal result type
6850/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006851void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6852 SmallVectorImpl<SDValue>&Results,
6853 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006855 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006856 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006857 assert(false && "Do not know how to custom type legalize this operation!");
6858 return;
6859 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006860 std::pair<SDValue,SDValue> Vals =
6861 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006862 SDValue FIST = Vals.first, StackSlot = Vals.second;
6863 if (FIST.getNode() != 0) {
6864 MVT VT = N->getValueType(0);
6865 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006866 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006867 }
6868 return;
6869 }
6870 case ISD::READCYCLECOUNTER: {
6871 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6872 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006873 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006874 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006875 rd.getValue(1));
6876 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006877 eax.getValue(2));
6878 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6879 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006881 Results.push_back(edx.getValue(1));
6882 return;
6883 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006884 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006885 MVT T = N->getValueType(0);
6886 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6887 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006889 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006890 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006891 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006892 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6893 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006894 cpInL.getValue(1));
6895 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006897 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006898 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006899 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006900 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006901 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006902 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006903 swapInL.getValue(1));
6904 SDValue Ops[] = { swapInH.getValue(0),
6905 N->getOperand(1),
6906 swapInH.getValue(1) };
6907 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006909 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6910 MVT::i32, Result.getValue(1));
6911 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6912 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006913 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006915 Results.push_back(cpOutH.getValue(1));
6916 return;
6917 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006918 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006919 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6920 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006921 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006922 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6923 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006924 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006925 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6926 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006927 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006928 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6929 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006930 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006931 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6932 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006933 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006934 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6935 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006936 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006937 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6938 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006939 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940}
6941
Evan Cheng72261582005-12-20 06:22:03 +00006942const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6943 switch (Opcode) {
6944 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006945 case X86ISD::BSF: return "X86ISD::BSF";
6946 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006947 case X86ISD::SHLD: return "X86ISD::SHLD";
6948 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006949 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006950 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006951 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006952 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006953 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006954 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006955 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6956 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6957 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006958 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006959 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006960 case X86ISD::CALL: return "X86ISD::CALL";
6961 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6962 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006963 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006964 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006965 case X86ISD::COMI: return "X86ISD::COMI";
6966 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006967 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006968 case X86ISD::CMOV: return "X86ISD::CMOV";
6969 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006970 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006971 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6972 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006973 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006974 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006975 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006976 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006977 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6979 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006980 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006981 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006982 case X86ISD::FMAX: return "X86ISD::FMAX";
6983 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006984 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6985 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006986 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006987 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006988 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006989 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006990 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006991 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6992 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006993 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6994 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6995 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6996 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6997 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6998 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00006999 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7000 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007001 case X86ISD::VSHL: return "X86ISD::VSHL";
7002 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007003 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7004 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7005 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7006 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7007 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7008 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7009 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7010 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7011 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7012 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007013 case X86ISD::ADD: return "X86ISD::ADD";
7014 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007015 case X86ISD::SMUL: return "X86ISD::SMUL";
7016 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007017 case X86ISD::INC: return "X86ISD::INC";
7018 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007019 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007020 }
7021}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007022
Chris Lattnerc9addb72007-03-30 23:15:24 +00007023// isLegalAddressingMode - Return true if the addressing mode represented
7024// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007025bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007026 const Type *Ty) const {
7027 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007028
Chris Lattnerc9addb72007-03-30 23:15:24 +00007029 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7030 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7031 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007032
Chris Lattnerc9addb72007-03-30 23:15:24 +00007033 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007034 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007035 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7036 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007037 // If BaseGV requires a register, we cannot also have a BaseReg.
7038 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7039 AM.HasBaseReg)
7040 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007041
7042 // X86-64 only supports addr of globals in small code model.
7043 if (Subtarget->is64Bit()) {
7044 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7045 return false;
7046 // If lower 4G is not available, then we must use rip-relative addressing.
7047 if (AM.BaseOffs || AM.Scale > 1)
7048 return false;
7049 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007051
Chris Lattnerc9addb72007-03-30 23:15:24 +00007052 switch (AM.Scale) {
7053 case 0:
7054 case 1:
7055 case 2:
7056 case 4:
7057 case 8:
7058 // These scales always work.
7059 break;
7060 case 3:
7061 case 5:
7062 case 9:
7063 // These scales are formed with basereg+scalereg. Only accept if there is
7064 // no basereg yet.
7065 if (AM.HasBaseReg)
7066 return false;
7067 break;
7068 default: // Other stuff never works.
7069 return false;
7070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007071
Chris Lattnerc9addb72007-03-30 23:15:24 +00007072 return true;
7073}
7074
7075
Evan Cheng2bd122c2007-10-26 01:56:11 +00007076bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7077 if (!Ty1->isInteger() || !Ty2->isInteger())
7078 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007079 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7080 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007081 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007082 return false;
7083 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007084}
7085
Duncan Sands83ec4b62008-06-06 12:08:01 +00007086bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7087 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007088 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007089 unsigned NumBits1 = VT1.getSizeInBits();
7090 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007091 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007092 return false;
7093 return Subtarget->is64Bit() || NumBits1 < 64;
7094}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007095
Dan Gohman97121ba2009-04-08 00:15:30 +00007096bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007097 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007098 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7099}
7100
7101bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007102 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007103 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7104}
7105
Evan Cheng8b944d32009-05-28 00:35:15 +00007106bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7107 // i16 instructions are longer (0x66 prefix) and potentially slower.
7108 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7109}
7110
Evan Cheng60c07e12006-07-05 22:17:51 +00007111/// isShuffleMaskLegal - Targets can use this to indicate that they only
7112/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7113/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7114/// are assumed to be legal.
7115bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007116X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7117 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007118 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007119 if (VT.getSizeInBits() == 64)
7120 return false;
7121
7122 // FIXME: pshufb, blends, palignr, shifts.
7123 return (VT.getVectorNumElements() == 2 ||
7124 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7125 isMOVLMask(M, VT) ||
7126 isSHUFPMask(M, VT) ||
7127 isPSHUFDMask(M, VT) ||
7128 isPSHUFHWMask(M, VT) ||
7129 isPSHUFLWMask(M, VT) ||
7130 isUNPCKLMask(M, VT) ||
7131 isUNPCKHMask(M, VT) ||
7132 isUNPCKL_v_undef_Mask(M, VT) ||
7133 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007134}
7135
Dan Gohman7d8143f2008-04-09 20:09:42 +00007136bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007137X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007138 MVT VT) const {
7139 unsigned NumElts = VT.getVectorNumElements();
7140 // FIXME: This collection of masks seems suspect.
7141 if (NumElts == 2)
7142 return true;
7143 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7144 return (isMOVLMask(Mask, VT) ||
7145 isCommutedMOVLMask(Mask, VT, true) ||
7146 isSHUFPMask(Mask, VT) ||
7147 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007148 }
7149 return false;
7150}
7151
7152//===----------------------------------------------------------------------===//
7153// X86 Scheduler Hooks
7154//===----------------------------------------------------------------------===//
7155
Mon P Wang63307c32008-05-05 19:05:59 +00007156// private utility function
7157MachineBasicBlock *
7158X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7159 MachineBasicBlock *MBB,
7160 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007161 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007162 unsigned LoadOpc,
7163 unsigned CXchgOpc,
7164 unsigned copyOpc,
7165 unsigned notOpc,
7166 unsigned EAXreg,
7167 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007168 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007169 // For the atomic bitwise operator, we generate
7170 // thisMBB:
7171 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007172 // ld t1 = [bitinstr.addr]
7173 // op t2 = t1, [bitinstr.val]
7174 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007175 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7176 // bz newMBB
7177 // fallthrough -->nextMBB
7178 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7179 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007180 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007181 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007182
Mon P Wang63307c32008-05-05 19:05:59 +00007183 /// First build the CFG
7184 MachineFunction *F = MBB->getParent();
7185 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007186 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7187 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7188 F->insert(MBBIter, newMBB);
7189 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007190
Mon P Wang63307c32008-05-05 19:05:59 +00007191 // Move all successors to thisMBB to nextMBB
7192 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007193
Mon P Wang63307c32008-05-05 19:05:59 +00007194 // Update thisMBB to fall through to newMBB
7195 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007196
Mon P Wang63307c32008-05-05 19:05:59 +00007197 // newMBB jumps to itself and fall through to nextMBB
7198 newMBB->addSuccessor(nextMBB);
7199 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007200
Mon P Wang63307c32008-05-05 19:05:59 +00007201 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007202 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007203 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007204 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007205 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007206 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007207 int numArgs = bInstr->getNumOperands() - 1;
7208 for (int i=0; i < numArgs; ++i)
7209 argOpers[i] = &bInstr->getOperand(i+1);
7210
7211 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007212 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7213 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007214
Dale Johannesen140be2d2008-08-19 18:47:28 +00007215 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007216 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007217 for (int i=0; i <= lastAddrIndx; ++i)
7218 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007219
Dale Johannesen140be2d2008-08-19 18:47:28 +00007220 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007221 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007222 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007224 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007225 tt = t1;
7226
Dale Johannesen140be2d2008-08-19 18:47:28 +00007227 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007228 assert((argOpers[valArgIndx]->isReg() ||
7229 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007230 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007231 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007232 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007233 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007235 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007236 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007237
Dale Johannesene4d209d2009-02-03 20:21:25 +00007238 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007239 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007240
Dale Johannesene4d209d2009-02-03 20:21:25 +00007241 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007242 for (int i=0; i <= lastAddrIndx; ++i)
7243 (*MIB).addOperand(*argOpers[i]);
7244 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007245 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7246 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7247
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007249 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007250
Mon P Wang63307c32008-05-05 19:05:59 +00007251 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007252 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007253
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007254 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007255 return nextMBB;
7256}
7257
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007258// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007259MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007260X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7261 MachineBasicBlock *MBB,
7262 unsigned regOpcL,
7263 unsigned regOpcH,
7264 unsigned immOpcL,
7265 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007266 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007267 // For the atomic bitwise operator, we generate
7268 // thisMBB (instructions are in pairs, except cmpxchg8b)
7269 // ld t1,t2 = [bitinstr.addr]
7270 // newMBB:
7271 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7272 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007273 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007274 // mov ECX, EBX <- t5, t6
7275 // mov EAX, EDX <- t1, t2
7276 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7277 // mov t3, t4 <- EAX, EDX
7278 // bz newMBB
7279 // result in out1, out2
7280 // fallthrough -->nextMBB
7281
7282 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7283 const unsigned LoadOpc = X86::MOV32rm;
7284 const unsigned copyOpc = X86::MOV32rr;
7285 const unsigned NotOpc = X86::NOT32r;
7286 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7287 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7288 MachineFunction::iterator MBBIter = MBB;
7289 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007290
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007291 /// First build the CFG
7292 MachineFunction *F = MBB->getParent();
7293 MachineBasicBlock *thisMBB = MBB;
7294 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7295 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7296 F->insert(MBBIter, newMBB);
7297 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007298
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007299 // Move all successors to thisMBB to nextMBB
7300 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007301
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007302 // Update thisMBB to fall through to newMBB
7303 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007304
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007305 // newMBB jumps to itself and fall through to nextMBB
7306 newMBB->addSuccessor(nextMBB);
7307 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007310 // Insert instructions into newMBB based on incoming instruction
7311 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007312 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007313 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007314 MachineOperand& dest1Oper = bInstr->getOperand(0);
7315 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007316 MachineOperand* argOpers[2 + X86AddrNumOperands];
7317 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 argOpers[i] = &bInstr->getOperand(i+2);
7319
7320 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007321 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007323 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007325 for (int i=0; i <= lastAddrIndx; ++i)
7326 (*MIB).addOperand(*argOpers[i]);
7327 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007328 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007329 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007330 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007332 MachineOperand newOp3 = *(argOpers[3]);
7333 if (newOp3.isImm())
7334 newOp3.setImm(newOp3.getImm()+4);
7335 else
7336 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007338 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007339
7340 // t3/4 are defined later, at the bottom of the loop
7341 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7342 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007344 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007345 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007346 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7347
7348 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7349 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007350 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007351 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7352 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007353 } else {
7354 tt1 = t1;
7355 tt2 = t2;
7356 }
7357
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007358 int valArgIndx = lastAddrIndx + 1;
7359 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007360 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007361 "invalid operand");
7362 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7363 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007364 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007366 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007367 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007368 if (regOpcL != X86::MOV32rr)
7369 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007370 (*MIB).addOperand(*argOpers[valArgIndx]);
7371 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007372 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007373 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007374 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007375 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007377 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007379 if (regOpcH != X86::MOV32rr)
7380 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007381 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007382
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007385 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007386 MIB.addReg(t2);
7387
Dale Johannesene4d209d2009-02-03 20:21:25 +00007388 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007389 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007390 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007392
Dale Johannesene4d209d2009-02-03 20:21:25 +00007393 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394 for (int i=0; i <= lastAddrIndx; ++i)
7395 (*MIB).addOperand(*argOpers[i]);
7396
7397 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7398 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7399
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407
7408 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7409 return nextMBB;
7410}
7411
7412// private utility function
7413MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007414X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7415 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007416 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007417 // For the atomic min/max operator, we generate
7418 // thisMBB:
7419 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007420 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007421 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007422 // cmp t1, t2
7423 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007424 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007425 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7426 // bz newMBB
7427 // fallthrough -->nextMBB
7428 //
7429 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7430 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007431 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007432 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007433
Mon P Wang63307c32008-05-05 19:05:59 +00007434 /// First build the CFG
7435 MachineFunction *F = MBB->getParent();
7436 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007437 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7438 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7439 F->insert(MBBIter, newMBB);
7440 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007441
Mon P Wang63307c32008-05-05 19:05:59 +00007442 // Move all successors to thisMBB to nextMBB
7443 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007444
Mon P Wang63307c32008-05-05 19:05:59 +00007445 // Update thisMBB to fall through to newMBB
7446 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007447
Mon P Wang63307c32008-05-05 19:05:59 +00007448 // newMBB jumps to newMBB and fall through to nextMBB
7449 newMBB->addSuccessor(nextMBB);
7450 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007451
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007453 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007454 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007455 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007456 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007457 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007458 int numArgs = mInstr->getNumOperands() - 1;
7459 for (int i=0; i < numArgs; ++i)
7460 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007461
Mon P Wang63307c32008-05-05 19:05:59 +00007462 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007463 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7464 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007465
Mon P Wangab3e7472008-05-05 22:56:23 +00007466 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007468 for (int i=0; i <= lastAddrIndx; ++i)
7469 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007470
Mon P Wang63307c32008-05-05 19:05:59 +00007471 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007472 assert((argOpers[valArgIndx]->isReg() ||
7473 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007474 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007475
7476 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007477 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007479 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007481 (*MIB).addOperand(*argOpers[valArgIndx]);
7482
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007484 MIB.addReg(t1);
7485
Dale Johannesene4d209d2009-02-03 20:21:25 +00007486 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007487 MIB.addReg(t1);
7488 MIB.addReg(t2);
7489
7490 // Generate movc
7491 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007493 MIB.addReg(t2);
7494 MIB.addReg(t1);
7495
7496 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007498 for (int i=0; i <= lastAddrIndx; ++i)
7499 (*MIB).addOperand(*argOpers[i]);
7500 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007501 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7502 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007503
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007505 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007506
Mon P Wang63307c32008-05-05 19:05:59 +00007507 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007509
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007510 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007511 return nextMBB;
7512}
7513
7514
Evan Cheng60c07e12006-07-05 22:17:51 +00007515MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007516X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007517 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007519 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007520 switch (MI->getOpcode()) {
7521 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007522 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007523 case X86::CMOV_FR32:
7524 case X86::CMOV_FR64:
7525 case X86::CMOV_V4F32:
7526 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007527 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007528 // To "insert" a SELECT_CC instruction, we actually have to insert the
7529 // diamond control-flow pattern. The incoming instruction knows the
7530 // destination vreg to set, the condition code register to branch on, the
7531 // true/false values to select between, and a branch opcode to use.
7532 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007533 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007534 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007535
Evan Cheng60c07e12006-07-05 22:17:51 +00007536 // thisMBB:
7537 // ...
7538 // TrueVal = ...
7539 // cmpTY ccX, r1, r2
7540 // bCC copy1MBB
7541 // fallthrough --> copy0MBB
7542 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007543 MachineFunction *F = BB->getParent();
7544 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7545 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007546 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007547 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007549 F->insert(It, copy0MBB);
7550 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007551 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007552 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007553 sinkMBB->transferSuccessors(BB);
7554
7555 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007556 BB->addSuccessor(copy0MBB);
7557 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007558
Evan Cheng60c07e12006-07-05 22:17:51 +00007559 // copy0MBB:
7560 // %FalseValue = ...
7561 // # fallthrough to sinkMBB
7562 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007563
Evan Cheng60c07e12006-07-05 22:17:51 +00007564 // Update machine-CFG edges
7565 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007566
Evan Cheng60c07e12006-07-05 22:17:51 +00007567 // sinkMBB:
7568 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7569 // ...
7570 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007572 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7573 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7574
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007575 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007576 return BB;
7577 }
7578
Dale Johannesen849f2142007-07-03 00:53:03 +00007579 case X86::FP32_TO_INT16_IN_MEM:
7580 case X86::FP32_TO_INT32_IN_MEM:
7581 case X86::FP32_TO_INT64_IN_MEM:
7582 case X86::FP64_TO_INT16_IN_MEM:
7583 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007584 case X86::FP64_TO_INT64_IN_MEM:
7585 case X86::FP80_TO_INT16_IN_MEM:
7586 case X86::FP80_TO_INT32_IN_MEM:
7587 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007588 // Change the floating point control register to use "round towards zero"
7589 // mode when truncating to an integer value.
7590 MachineFunction *F = BB->getParent();
7591 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007593
7594 // Load the old value of the high byte of the control word...
7595 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007596 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007597 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007599
7600 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007602 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007603
7604 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007605 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007606
7607 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007609 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007610
7611 // Get the X86 opcode to use.
7612 unsigned Opc;
7613 switch (MI->getOpcode()) {
7614 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007615 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7616 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7617 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7618 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7619 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7620 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007621 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7622 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7623 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007624 }
7625
7626 X86AddressMode AM;
7627 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007628 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007629 AM.BaseType = X86AddressMode::RegBase;
7630 AM.Base.Reg = Op.getReg();
7631 } else {
7632 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007633 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007634 }
7635 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007636 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007637 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007638 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007639 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007640 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007641 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007642 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007643 AM.GV = Op.getGlobal();
7644 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007645 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007646 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007648 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007649
7650 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007652
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007653 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007654 return BB;
7655 }
Mon P Wang63307c32008-05-05 19:05:59 +00007656 case X86::ATOMAND32:
7657 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007658 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007659 X86::LCMPXCHG32, X86::MOV32rr,
7660 X86::NOT32r, X86::EAX,
7661 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007662 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007663 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7664 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007665 X86::LCMPXCHG32, X86::MOV32rr,
7666 X86::NOT32r, X86::EAX,
7667 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007668 case X86::ATOMXOR32:
7669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007670 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007671 X86::LCMPXCHG32, X86::MOV32rr,
7672 X86::NOT32r, X86::EAX,
7673 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007674 case X86::ATOMNAND32:
7675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007676 X86::AND32ri, X86::MOV32rm,
7677 X86::LCMPXCHG32, X86::MOV32rr,
7678 X86::NOT32r, X86::EAX,
7679 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007680 case X86::ATOMMIN32:
7681 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7682 case X86::ATOMMAX32:
7683 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7684 case X86::ATOMUMIN32:
7685 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7686 case X86::ATOMUMAX32:
7687 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007688
7689 case X86::ATOMAND16:
7690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7691 X86::AND16ri, X86::MOV16rm,
7692 X86::LCMPXCHG16, X86::MOV16rr,
7693 X86::NOT16r, X86::AX,
7694 X86::GR16RegisterClass);
7695 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007696 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007697 X86::OR16ri, X86::MOV16rm,
7698 X86::LCMPXCHG16, X86::MOV16rr,
7699 X86::NOT16r, X86::AX,
7700 X86::GR16RegisterClass);
7701 case X86::ATOMXOR16:
7702 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7703 X86::XOR16ri, X86::MOV16rm,
7704 X86::LCMPXCHG16, X86::MOV16rr,
7705 X86::NOT16r, X86::AX,
7706 X86::GR16RegisterClass);
7707 case X86::ATOMNAND16:
7708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7709 X86::AND16ri, X86::MOV16rm,
7710 X86::LCMPXCHG16, X86::MOV16rr,
7711 X86::NOT16r, X86::AX,
7712 X86::GR16RegisterClass, true);
7713 case X86::ATOMMIN16:
7714 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7715 case X86::ATOMMAX16:
7716 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7717 case X86::ATOMUMIN16:
7718 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7719 case X86::ATOMUMAX16:
7720 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7721
7722 case X86::ATOMAND8:
7723 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7724 X86::AND8ri, X86::MOV8rm,
7725 X86::LCMPXCHG8, X86::MOV8rr,
7726 X86::NOT8r, X86::AL,
7727 X86::GR8RegisterClass);
7728 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007729 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007730 X86::OR8ri, X86::MOV8rm,
7731 X86::LCMPXCHG8, X86::MOV8rr,
7732 X86::NOT8r, X86::AL,
7733 X86::GR8RegisterClass);
7734 case X86::ATOMXOR8:
7735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7736 X86::XOR8ri, X86::MOV8rm,
7737 X86::LCMPXCHG8, X86::MOV8rr,
7738 X86::NOT8r, X86::AL,
7739 X86::GR8RegisterClass);
7740 case X86::ATOMNAND8:
7741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7742 X86::AND8ri, X86::MOV8rm,
7743 X86::LCMPXCHG8, X86::MOV8rr,
7744 X86::NOT8r, X86::AL,
7745 X86::GR8RegisterClass, true);
7746 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007747 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007748 case X86::ATOMAND64:
7749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007750 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007751 X86::LCMPXCHG64, X86::MOV64rr,
7752 X86::NOT64r, X86::RAX,
7753 X86::GR64RegisterClass);
7754 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7756 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007757 X86::LCMPXCHG64, X86::MOV64rr,
7758 X86::NOT64r, X86::RAX,
7759 X86::GR64RegisterClass);
7760 case X86::ATOMXOR64:
7761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007762 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007763 X86::LCMPXCHG64, X86::MOV64rr,
7764 X86::NOT64r, X86::RAX,
7765 X86::GR64RegisterClass);
7766 case X86::ATOMNAND64:
7767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7768 X86::AND64ri32, X86::MOV64rm,
7769 X86::LCMPXCHG64, X86::MOV64rr,
7770 X86::NOT64r, X86::RAX,
7771 X86::GR64RegisterClass, true);
7772 case X86::ATOMMIN64:
7773 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7774 case X86::ATOMMAX64:
7775 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7776 case X86::ATOMUMIN64:
7777 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7778 case X86::ATOMUMAX64:
7779 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007780
7781 // This group does 64-bit operations on a 32-bit host.
7782 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007783 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007784 X86::AND32rr, X86::AND32rr,
7785 X86::AND32ri, X86::AND32ri,
7786 false);
7787 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007788 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007789 X86::OR32rr, X86::OR32rr,
7790 X86::OR32ri, X86::OR32ri,
7791 false);
7792 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007793 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007794 X86::XOR32rr, X86::XOR32rr,
7795 X86::XOR32ri, X86::XOR32ri,
7796 false);
7797 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007798 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007799 X86::AND32rr, X86::AND32rr,
7800 X86::AND32ri, X86::AND32ri,
7801 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007802 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007803 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007804 X86::ADD32rr, X86::ADC32rr,
7805 X86::ADD32ri, X86::ADC32ri,
7806 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007807 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007808 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007809 X86::SUB32rr, X86::SBB32rr,
7810 X86::SUB32ri, X86::SBB32ri,
7811 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007812 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007813 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007814 X86::MOV32rr, X86::MOV32rr,
7815 X86::MOV32ri, X86::MOV32ri,
7816 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007817 }
7818}
7819
7820//===----------------------------------------------------------------------===//
7821// X86 Optimization Hooks
7822//===----------------------------------------------------------------------===//
7823
Dan Gohman475871a2008-07-27 21:46:04 +00007824void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007825 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007826 APInt &KnownZero,
7827 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007828 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007829 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007830 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007831 assert((Opc >= ISD::BUILTIN_OP_END ||
7832 Opc == ISD::INTRINSIC_WO_CHAIN ||
7833 Opc == ISD::INTRINSIC_W_CHAIN ||
7834 Opc == ISD::INTRINSIC_VOID) &&
7835 "Should use MaskedValueIsZero if you don't know whether Op"
7836 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007837
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007838 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007839 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007840 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007841 case X86ISD::ADD:
7842 case X86ISD::SUB:
7843 case X86ISD::SMUL:
7844 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007845 case X86ISD::INC:
7846 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007847 // These nodes' second result is a boolean.
7848 if (Op.getResNo() == 0)
7849 break;
7850 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007851 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007852 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7853 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007854 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007855 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007856}
Chris Lattner259e97c2006-01-31 19:43:35 +00007857
Evan Cheng206ee9d2006-07-07 08:33:52 +00007858/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007859/// node is a GlobalAddress + offset.
7860bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7861 GlobalValue* &GA, int64_t &Offset) const{
7862 if (N->getOpcode() == X86ISD::Wrapper) {
7863 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007864 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007865 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007866 return true;
7867 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007868 }
Evan Chengad4196b2008-05-12 19:56:52 +00007869 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007870}
7871
Evan Chengad4196b2008-05-12 19:56:52 +00007872static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7873 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007874 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007875 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007876 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007877 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007878 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007879 return false;
7880}
7881
Nate Begeman9008ca62009-04-27 18:41:29 +00007882static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007883 MVT EVT, LoadSDNode *&LDBase,
7884 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007885 SelectionDAG &DAG, MachineFrameInfo *MFI,
7886 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007887 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007888 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007889 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007890 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007891 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007892 return false;
7893 continue;
7894 }
7895
Dan Gohman475871a2008-07-27 21:46:04 +00007896 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007897 if (!Elt.getNode() ||
7898 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007899 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007900 if (!LDBase) {
7901 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007902 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007903 LDBase = cast<LoadSDNode>(Elt.getNode());
7904 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007905 continue;
7906 }
7907 if (Elt.getOpcode() == ISD::UNDEF)
7908 continue;
7909
Nate Begemanabc01992009-06-05 21:37:30 +00007910 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007911 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007912 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007913 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007914 }
7915 return true;
7916}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007917
7918/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7919/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7920/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007921/// order. In the case of v2i64, it will see if it can rewrite the
7922/// shuffle to be an appropriate build vector so it can take advantage of
7923// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007924static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007925 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007926 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007927 MVT VT = N->getValueType(0);
7928 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007929 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7930 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007931
Eli Friedman7a5e5552009-06-07 06:52:44 +00007932 if (VT.getSizeInBits() != 128)
7933 return SDValue();
7934
Mon P Wang1e955802009-04-03 02:43:30 +00007935 // Try to combine a vector_shuffle into a 128-bit load.
7936 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007937 LoadSDNode *LD = NULL;
7938 unsigned LastLoadedElt;
7939 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7940 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007941 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007942
Eli Friedman7a5e5552009-06-07 06:52:44 +00007943 if (LastLoadedElt == NumElems - 1) {
7944 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7945 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7946 LD->getSrcValue(), LD->getSrcValueOffset(),
7947 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007948 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007949 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007950 LD->isVolatile(), LD->getAlignment());
7951 } else if (NumElems == 4 && LastLoadedElt == 1) {
7952 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007953 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7954 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007955 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7956 }
7957 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007958}
Evan Chengd880b972008-05-09 21:53:03 +00007959
Chris Lattner83e6c992006-10-04 06:57:07 +00007960/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007961static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007962 const X86Subtarget *Subtarget) {
7963 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007964 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007965 // Get the LHS/RHS of the select.
7966 SDValue LHS = N->getOperand(1);
7967 SDValue RHS = N->getOperand(2);
7968
Chris Lattner83e6c992006-10-04 06:57:07 +00007969 // If we have SSE[12] support, try to form min/max nodes.
7970 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007971 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7972 Cond.getOpcode() == ISD::SETCC) {
7973 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007974
Chris Lattner47b4ce82009-03-11 05:48:52 +00007975 unsigned Opcode = 0;
7976 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7977 switch (CC) {
7978 default: break;
7979 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7980 case ISD::SETULE:
7981 case ISD::SETLE:
7982 if (!UnsafeFPMath) break;
7983 // FALL THROUGH.
7984 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7985 case ISD::SETLT:
7986 Opcode = X86ISD::FMIN;
7987 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007988
Chris Lattner47b4ce82009-03-11 05:48:52 +00007989 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7990 case ISD::SETUGT:
7991 case ISD::SETGT:
7992 if (!UnsafeFPMath) break;
7993 // FALL THROUGH.
7994 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7995 case ISD::SETGE:
7996 Opcode = X86ISD::FMAX;
7997 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00007998 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007999 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8000 switch (CC) {
8001 default: break;
8002 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8003 case ISD::SETUGT:
8004 case ISD::SETGT:
8005 if (!UnsafeFPMath) break;
8006 // FALL THROUGH.
8007 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8008 case ISD::SETGE:
8009 Opcode = X86ISD::FMIN;
8010 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008011
Chris Lattner47b4ce82009-03-11 05:48:52 +00008012 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8013 case ISD::SETULE:
8014 case ISD::SETLE:
8015 if (!UnsafeFPMath) break;
8016 // FALL THROUGH.
8017 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8018 case ISD::SETLT:
8019 Opcode = X86ISD::FMAX;
8020 break;
8021 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008022 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008023
Chris Lattner47b4ce82009-03-11 05:48:52 +00008024 if (Opcode)
8025 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008026 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008027
Chris Lattnerd1980a52009-03-12 06:52:53 +00008028 // If this is a select between two integer constants, try to do some
8029 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008030 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8031 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008032 // Don't do this for crazy integer types.
8033 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8034 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008035 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008036 bool NeedsCondInvert = false;
8037
Chris Lattnercee56e72009-03-13 05:53:31 +00008038 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008039 // Efficiently invertible.
8040 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8041 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8042 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8043 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008044 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008045 }
8046
8047 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008048 if (FalseC->getAPIntValue() == 0 &&
8049 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008050 if (NeedsCondInvert) // Invert the condition if needed.
8051 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8052 DAG.getConstant(1, Cond.getValueType()));
8053
8054 // Zero extend the condition if needed.
8055 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8056
Chris Lattnercee56e72009-03-13 05:53:31 +00008057 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008058 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8059 DAG.getConstant(ShAmt, MVT::i8));
8060 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008061
8062 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008063 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008064 if (NeedsCondInvert) // Invert the condition if needed.
8065 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8066 DAG.getConstant(1, Cond.getValueType()));
8067
8068 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008069 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8070 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008071 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008072 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008073 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008074
8075 // Optimize cases that will turn into an LEA instruction. This requires
8076 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8077 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8078 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8079 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8080
8081 bool isFastMultiplier = false;
8082 if (Diff < 10) {
8083 switch ((unsigned char)Diff) {
8084 default: break;
8085 case 1: // result = add base, cond
8086 case 2: // result = lea base( , cond*2)
8087 case 3: // result = lea base(cond, cond*2)
8088 case 4: // result = lea base( , cond*4)
8089 case 5: // result = lea base(cond, cond*4)
8090 case 8: // result = lea base( , cond*8)
8091 case 9: // result = lea base(cond, cond*8)
8092 isFastMultiplier = true;
8093 break;
8094 }
8095 }
8096
8097 if (isFastMultiplier) {
8098 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8099 if (NeedsCondInvert) // Invert the condition if needed.
8100 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8101 DAG.getConstant(1, Cond.getValueType()));
8102
8103 // Zero extend the condition if needed.
8104 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8105 Cond);
8106 // Scale the condition by the difference.
8107 if (Diff != 1)
8108 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8109 DAG.getConstant(Diff, Cond.getValueType()));
8110
8111 // Add the base if non-zero.
8112 if (FalseC->getAPIntValue() != 0)
8113 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8114 SDValue(FalseC, 0));
8115 return Cond;
8116 }
8117 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008118 }
8119 }
8120
Dan Gohman475871a2008-07-27 21:46:04 +00008121 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008122}
8123
Chris Lattnerd1980a52009-03-12 06:52:53 +00008124/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8125static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8126 TargetLowering::DAGCombinerInfo &DCI) {
8127 DebugLoc DL = N->getDebugLoc();
8128
8129 // If the flag operand isn't dead, don't touch this CMOV.
8130 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8131 return SDValue();
8132
8133 // If this is a select between two integer constants, try to do some
8134 // optimizations. Note that the operands are ordered the opposite of SELECT
8135 // operands.
8136 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8137 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8138 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8139 // larger than FalseC (the false value).
8140 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8141
8142 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8143 CC = X86::GetOppositeBranchCondition(CC);
8144 std::swap(TrueC, FalseC);
8145 }
8146
8147 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008148 // This is efficient for any integer data type (including i8/i16) and
8149 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008150 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8151 SDValue Cond = N->getOperand(3);
8152 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8153 DAG.getConstant(CC, MVT::i8), Cond);
8154
8155 // Zero extend the condition if needed.
8156 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8157
8158 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8159 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8160 DAG.getConstant(ShAmt, MVT::i8));
8161 if (N->getNumValues() == 2) // Dead flag value?
8162 return DCI.CombineTo(N, Cond, SDValue());
8163 return Cond;
8164 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008165
8166 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8167 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008168 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8169 SDValue Cond = N->getOperand(3);
8170 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8171 DAG.getConstant(CC, MVT::i8), Cond);
8172
8173 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008174 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8175 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008176 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8177 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008178
Chris Lattner97a29a52009-03-13 05:22:11 +00008179 if (N->getNumValues() == 2) // Dead flag value?
8180 return DCI.CombineTo(N, Cond, SDValue());
8181 return Cond;
8182 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008183
8184 // Optimize cases that will turn into an LEA instruction. This requires
8185 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8186 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8187 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8188 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8189
8190 bool isFastMultiplier = false;
8191 if (Diff < 10) {
8192 switch ((unsigned char)Diff) {
8193 default: break;
8194 case 1: // result = add base, cond
8195 case 2: // result = lea base( , cond*2)
8196 case 3: // result = lea base(cond, cond*2)
8197 case 4: // result = lea base( , cond*4)
8198 case 5: // result = lea base(cond, cond*4)
8199 case 8: // result = lea base( , cond*8)
8200 case 9: // result = lea base(cond, cond*8)
8201 isFastMultiplier = true;
8202 break;
8203 }
8204 }
8205
8206 if (isFastMultiplier) {
8207 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8208 SDValue Cond = N->getOperand(3);
8209 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8210 DAG.getConstant(CC, MVT::i8), Cond);
8211 // Zero extend the condition if needed.
8212 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8213 Cond);
8214 // Scale the condition by the difference.
8215 if (Diff != 1)
8216 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8217 DAG.getConstant(Diff, Cond.getValueType()));
8218
8219 // Add the base if non-zero.
8220 if (FalseC->getAPIntValue() != 0)
8221 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8222 SDValue(FalseC, 0));
8223 if (N->getNumValues() == 2) // Dead flag value?
8224 return DCI.CombineTo(N, Cond, SDValue());
8225 return Cond;
8226 }
8227 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008228 }
8229 }
8230 return SDValue();
8231}
8232
8233
Evan Cheng0b0cd912009-03-28 05:57:29 +00008234/// PerformMulCombine - Optimize a single multiply with constant into two
8235/// in order to implement it with two cheaper instructions, e.g.
8236/// LEA + SHL, LEA + LEA.
8237static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8238 TargetLowering::DAGCombinerInfo &DCI) {
8239 if (DAG.getMachineFunction().
8240 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8241 return SDValue();
8242
8243 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8244 return SDValue();
8245
8246 MVT VT = N->getValueType(0);
8247 if (VT != MVT::i64)
8248 return SDValue();
8249
8250 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8251 if (!C)
8252 return SDValue();
8253 uint64_t MulAmt = C->getZExtValue();
8254 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8255 return SDValue();
8256
8257 uint64_t MulAmt1 = 0;
8258 uint64_t MulAmt2 = 0;
8259 if ((MulAmt % 9) == 0) {
8260 MulAmt1 = 9;
8261 MulAmt2 = MulAmt / 9;
8262 } else if ((MulAmt % 5) == 0) {
8263 MulAmt1 = 5;
8264 MulAmt2 = MulAmt / 5;
8265 } else if ((MulAmt % 3) == 0) {
8266 MulAmt1 = 3;
8267 MulAmt2 = MulAmt / 3;
8268 }
8269 if (MulAmt2 &&
8270 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8271 DebugLoc DL = N->getDebugLoc();
8272
8273 if (isPowerOf2_64(MulAmt2) &&
8274 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8275 // If second multiplifer is pow2, issue it first. We want the multiply by
8276 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8277 // is an add.
8278 std::swap(MulAmt1, MulAmt2);
8279
8280 SDValue NewMul;
8281 if (isPowerOf2_64(MulAmt1))
8282 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8283 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8284 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008285 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008286 DAG.getConstant(MulAmt1, VT));
8287
8288 if (isPowerOf2_64(MulAmt2))
8289 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8290 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8291 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008292 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008293 DAG.getConstant(MulAmt2, VT));
8294
8295 // Do not add new nodes to DAG combiner worklist.
8296 DCI.CombineTo(N, NewMul, false);
8297 }
8298 return SDValue();
8299}
8300
8301
Nate Begeman740ab032009-01-26 00:52:55 +00008302/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8303/// when possible.
8304static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8305 const X86Subtarget *Subtarget) {
8306 // On X86 with SSE2 support, we can transform this to a vector shift if
8307 // all elements are shifted by the same amount. We can't do this in legalize
8308 // because the a constant vector is typically transformed to a constant pool
8309 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008310 if (!Subtarget->hasSSE2())
8311 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008312
Nate Begeman740ab032009-01-26 00:52:55 +00008313 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008314 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8315 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008316
Mon P Wang3becd092009-01-28 08:12:05 +00008317 SDValue ShAmtOp = N->getOperand(1);
8318 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008319 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008320 SDValue BaseShAmt;
8321 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8322 unsigned NumElts = VT.getVectorNumElements();
8323 unsigned i = 0;
8324 for (; i != NumElts; ++i) {
8325 SDValue Arg = ShAmtOp.getOperand(i);
8326 if (Arg.getOpcode() == ISD::UNDEF) continue;
8327 BaseShAmt = Arg;
8328 break;
8329 }
8330 for (; i != NumElts; ++i) {
8331 SDValue Arg = ShAmtOp.getOperand(i);
8332 if (Arg.getOpcode() == ISD::UNDEF) continue;
8333 if (Arg != BaseShAmt) {
8334 return SDValue();
8335 }
8336 }
8337 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008338 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8339 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8340 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008341 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008342 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008343
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008344 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008345 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008346 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008347 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008348
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008349 // The shift amount is identical so we can do a vector shift.
8350 SDValue ValOp = N->getOperand(0);
8351 switch (N->getOpcode()) {
8352 default:
8353 assert(0 && "Unknown shift opcode!");
8354 break;
8355 case ISD::SHL:
8356 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008357 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008358 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8359 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008360 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008361 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008362 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8363 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008364 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008366 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8367 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008368 break;
8369 case ISD::SRA:
8370 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008371 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008372 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8373 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008374 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008376 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8377 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008378 break;
8379 case ISD::SRL:
8380 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008381 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008382 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8383 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008384 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008385 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008386 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8387 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008388 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008390 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8391 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008392 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008393 }
8394 return SDValue();
8395}
8396
Chris Lattner149a4e52008-02-22 02:09:43 +00008397/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008398static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008399 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008400 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8401 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008402 // A preferable solution to the general problem is to figure out the right
8403 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008404
8405 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008406 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008407 MVT VT = St->getValue().getValueType();
8408 if (VT.getSizeInBits() != 64)
8409 return SDValue();
8410
Devang Patel578efa92009-06-05 21:57:13 +00008411 const Function *F = DAG.getMachineFunction().getFunction();
8412 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8413 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8414 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008415 if ((VT.isVector() ||
8416 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008417 isa<LoadSDNode>(St->getValue()) &&
8418 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8419 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008420 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008421 LoadSDNode *Ld = 0;
8422 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008423 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008424 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008425 // Must be a store of a load. We currently handle two cases: the load
8426 // is a direct child, and it's under an intervening TokenFactor. It is
8427 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008428 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008429 Ld = cast<LoadSDNode>(St->getChain());
8430 else if (St->getValue().hasOneUse() &&
8431 ChainVal->getOpcode() == ISD::TokenFactor) {
8432 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008433 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008434 TokenFactorIndex = i;
8435 Ld = cast<LoadSDNode>(St->getValue());
8436 } else
8437 Ops.push_back(ChainVal->getOperand(i));
8438 }
8439 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008440
Evan Cheng536e6672009-03-12 05:59:15 +00008441 if (!Ld || !ISD::isNormalLoad(Ld))
8442 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008443
Evan Cheng536e6672009-03-12 05:59:15 +00008444 // If this is not the MMX case, i.e. we are just turning i64 load/store
8445 // into f64 load/store, avoid the transformation if there are multiple
8446 // uses of the loaded value.
8447 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8448 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008449
Evan Cheng536e6672009-03-12 05:59:15 +00008450 DebugLoc LdDL = Ld->getDebugLoc();
8451 DebugLoc StDL = N->getDebugLoc();
8452 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8453 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8454 // pair instead.
8455 if (Subtarget->is64Bit() || F64IsLegal) {
8456 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8457 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8458 Ld->getBasePtr(), Ld->getSrcValue(),
8459 Ld->getSrcValueOffset(), Ld->isVolatile(),
8460 Ld->getAlignment());
8461 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008462 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008463 Ops.push_back(NewChain);
8464 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008465 Ops.size());
8466 }
Evan Cheng536e6672009-03-12 05:59:15 +00008467 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008468 St->getSrcValue(), St->getSrcValueOffset(),
8469 St->isVolatile(), St->getAlignment());
8470 }
Evan Cheng536e6672009-03-12 05:59:15 +00008471
8472 // Otherwise, lower to two pairs of 32-bit loads / stores.
8473 SDValue LoAddr = Ld->getBasePtr();
8474 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8475 DAG.getConstant(4, MVT::i32));
8476
8477 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8478 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8479 Ld->isVolatile(), Ld->getAlignment());
8480 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8481 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8482 Ld->isVolatile(),
8483 MinAlign(Ld->getAlignment(), 4));
8484
8485 SDValue NewChain = LoLd.getValue(1);
8486 if (TokenFactorIndex != -1) {
8487 Ops.push_back(LoLd);
8488 Ops.push_back(HiLd);
8489 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8490 Ops.size());
8491 }
8492
8493 LoAddr = St->getBasePtr();
8494 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8495 DAG.getConstant(4, MVT::i32));
8496
8497 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8498 St->getSrcValue(), St->getSrcValueOffset(),
8499 St->isVolatile(), St->getAlignment());
8500 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8501 St->getSrcValue(),
8502 St->getSrcValueOffset() + 4,
8503 St->isVolatile(),
8504 MinAlign(St->getAlignment(), 4));
8505 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008506 }
Dan Gohman475871a2008-07-27 21:46:04 +00008507 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008508}
8509
Chris Lattner6cf73262008-01-25 06:14:17 +00008510/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8511/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008512static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008513 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8514 // F[X]OR(0.0, x) -> x
8515 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008516 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8517 if (C->getValueAPF().isPosZero())
8518 return N->getOperand(1);
8519 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8520 if (C->getValueAPF().isPosZero())
8521 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008522 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008523}
8524
8525/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008526static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008527 // FAND(0.0, x) -> 0.0
8528 // FAND(x, 0.0) -> 0.0
8529 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8530 if (C->getValueAPF().isPosZero())
8531 return N->getOperand(0);
8532 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8533 if (C->getValueAPF().isPosZero())
8534 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008535 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008536}
8537
Dan Gohmane5af2d32009-01-29 01:59:02 +00008538static SDValue PerformBTCombine(SDNode *N,
8539 SelectionDAG &DAG,
8540 TargetLowering::DAGCombinerInfo &DCI) {
8541 // BT ignores high bits in the bit index operand.
8542 SDValue Op1 = N->getOperand(1);
8543 if (Op1.hasOneUse()) {
8544 unsigned BitWidth = Op1.getValueSizeInBits();
8545 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8546 APInt KnownZero, KnownOne;
8547 TargetLowering::TargetLoweringOpt TLO(DAG);
8548 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8549 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8550 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8551 DCI.CommitTargetLoweringOpt(TLO);
8552 }
8553 return SDValue();
8554}
Chris Lattner83e6c992006-10-04 06:57:07 +00008555
Eli Friedman7a5e5552009-06-07 06:52:44 +00008556static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8557 SDValue Op = N->getOperand(0);
8558 if (Op.getOpcode() == ISD::BIT_CONVERT)
8559 Op = Op.getOperand(0);
8560 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8561 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8562 VT.getVectorElementType().getSizeInBits() ==
8563 OpVT.getVectorElementType().getSizeInBits()) {
8564 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8565 }
8566 return SDValue();
8567}
8568
Dan Gohman475871a2008-07-27 21:46:04 +00008569SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008570 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008571 SelectionDAG &DAG = DCI.DAG;
8572 switch (N->getOpcode()) {
8573 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008574 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008575 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008576 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008577 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008578 case ISD::SHL:
8579 case ISD::SRA:
8580 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008581 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008582 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008583 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8584 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008585 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008586 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008587 }
8588
Dan Gohman475871a2008-07-27 21:46:04 +00008589 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008590}
8591
Evan Cheng60c07e12006-07-05 22:17:51 +00008592//===----------------------------------------------------------------------===//
8593// X86 Inline Assembly Support
8594//===----------------------------------------------------------------------===//
8595
Chris Lattnerf4dff842006-07-11 02:54:03 +00008596/// getConstraintType - Given a constraint letter, return the type of
8597/// constraint it is for this target.
8598X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008599X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8600 if (Constraint.size() == 1) {
8601 switch (Constraint[0]) {
8602 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008603 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008604 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008605 case 'r':
8606 case 'R':
8607 case 'l':
8608 case 'q':
8609 case 'Q':
8610 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008611 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008612 case 'Y':
8613 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008614 case 'e':
8615 case 'Z':
8616 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008617 default:
8618 break;
8619 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008620 }
Chris Lattner4234f572007-03-25 02:14:49 +00008621 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008622}
8623
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008624/// LowerXConstraint - try to replace an X constraint, which matches anything,
8625/// with another that has more specific requirements based on the type of the
8626/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008627const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008628LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008629 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8630 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008631 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008632 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008633 return "Y";
8634 if (Subtarget->hasSSE1())
8635 return "x";
8636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008637
Chris Lattner5e764232008-04-26 23:02:14 +00008638 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008639}
8640
Chris Lattner48884cd2007-08-25 00:47:38 +00008641/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8642/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008643void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008644 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008645 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008646 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008647 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008648 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008649
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008650 switch (Constraint) {
8651 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008652 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008653 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008654 if (C->getZExtValue() <= 31) {
8655 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008656 break;
8657 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008658 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008659 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008660 case 'J':
8661 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008662 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008663 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8664 break;
8665 }
8666 }
8667 return;
8668 case 'K':
8669 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008670 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008671 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8672 break;
8673 }
8674 }
8675 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008676 case 'N':
8677 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008678 if (C->getZExtValue() <= 255) {
8679 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008680 break;
8681 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008682 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008683 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008684 case 'e': {
8685 // 32-bit signed value
8686 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8687 const ConstantInt *CI = C->getConstantIntValue();
8688 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8689 // Widen to 64 bits here to get it sign extended.
8690 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8691 break;
8692 }
8693 // FIXME gcc accepts some relocatable values here too, but only in certain
8694 // memory models; it's complicated.
8695 }
8696 return;
8697 }
8698 case 'Z': {
8699 // 32-bit unsigned value
8700 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8701 const ConstantInt *CI = C->getConstantIntValue();
8702 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8703 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8704 break;
8705 }
8706 }
8707 // FIXME gcc accepts some relocatable values here too, but only in certain
8708 // memory models; it's complicated.
8709 return;
8710 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008711 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008712 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008713 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008714 // Widen to 64 bits here to get it sign extended.
8715 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008716 break;
8717 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008718
Chris Lattnerdc43a882007-05-03 16:52:29 +00008719 // If we are in non-pic codegen mode, we allow the address of a global (with
8720 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008721 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008722 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008723
Chris Lattner49921962009-05-08 18:23:14 +00008724 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8725 while (1) {
8726 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8727 Offset += GA->getOffset();
8728 break;
8729 } else if (Op.getOpcode() == ISD::ADD) {
8730 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8731 Offset += C->getZExtValue();
8732 Op = Op.getOperand(0);
8733 continue;
8734 }
8735 } else if (Op.getOpcode() == ISD::SUB) {
8736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8737 Offset += -C->getZExtValue();
8738 Op = Op.getOperand(0);
8739 continue;
8740 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008741 }
Chris Lattner49921962009-05-08 18:23:14 +00008742
8743 // Otherwise, this isn't something we can handle, reject it.
8744 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008746
Chris Lattner49921962009-05-08 18:23:14 +00008747 if (hasMemory)
8748 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8749 else
8750 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8751 Offset);
8752 Result = Op;
8753 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008754 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008756
Gabor Greifba36cb52008-08-28 21:40:38 +00008757 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008758 Ops.push_back(Result);
8759 return;
8760 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008761 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8762 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008763}
8764
Chris Lattner259e97c2006-01-31 19:43:35 +00008765std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008766getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008767 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008768 if (Constraint.size() == 1) {
8769 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008770 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008771 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008772 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8773 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008774 if (VT == MVT::i32)
8775 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8776 else if (VT == MVT::i16)
8777 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8778 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008779 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008780 else if (VT == MVT::i64)
8781 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8782 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008783 }
8784 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008785
Chris Lattner1efa40f2006-02-22 00:56:39 +00008786 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008787}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008789std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008790X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008791 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008792 // First, see if this is a constraint that directly corresponds to an LLVM
8793 // register class.
8794 if (Constraint.size() == 1) {
8795 // GCC Constraint Letters
8796 switch (Constraint[0]) {
8797 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008798 case 'r': // GENERAL_REGS
8799 case 'R': // LEGACY_REGS
8800 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008801 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008802 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008803 if (VT == MVT::i16)
8804 return std::make_pair(0U, X86::GR16RegisterClass);
8805 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008806 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008807 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008808 case 'f': // FP Stack registers.
8809 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8810 // value to the correct fpstack register class.
8811 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8812 return std::make_pair(0U, X86::RFP32RegisterClass);
8813 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8814 return std::make_pair(0U, X86::RFP64RegisterClass);
8815 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008816 case 'y': // MMX_REGS if MMX allowed.
8817 if (!Subtarget->hasMMX()) break;
8818 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008819 case 'Y': // SSE_REGS if SSE2 allowed
8820 if (!Subtarget->hasSSE2()) break;
8821 // FALL THROUGH.
8822 case 'x': // SSE_REGS if SSE1 allowed
8823 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008824
8825 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008826 default: break;
8827 // Scalar SSE types.
8828 case MVT::f32:
8829 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008830 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008831 case MVT::f64:
8832 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008833 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008834 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008835 case MVT::v16i8:
8836 case MVT::v8i16:
8837 case MVT::v4i32:
8838 case MVT::v2i64:
8839 case MVT::v4f32:
8840 case MVT::v2f64:
8841 return std::make_pair(0U, X86::VR128RegisterClass);
8842 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008843 break;
8844 }
8845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008846
Chris Lattnerf76d1802006-07-31 23:26:50 +00008847 // Use the default implementation in TargetLowering to convert the register
8848 // constraint into a member of a register class.
8849 std::pair<unsigned, const TargetRegisterClass*> Res;
8850 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008851
8852 // Not found as a standard register?
8853 if (Res.second == 0) {
8854 // GCC calls "st(0)" just plain "st".
8855 if (StringsEqualNoCase("{st}", Constraint)) {
8856 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008857 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008858 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008859 // 'A' means EAX + EDX.
8860 if (Constraint == "A") {
8861 Res.first = X86::EAX;
8862 Res.second = X86::GRADRegisterClass;
8863 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008864 return Res;
8865 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008866
Chris Lattnerf76d1802006-07-31 23:26:50 +00008867 // Otherwise, check to see if this is a register class of the wrong value
8868 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8869 // turn into {ax},{dx}.
8870 if (Res.second->hasType(VT))
8871 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008872
Chris Lattnerf76d1802006-07-31 23:26:50 +00008873 // All of the single-register GCC register classes map their values onto
8874 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8875 // really want an 8-bit or 32-bit register, map to the appropriate register
8876 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008877 if (Res.second == X86::GR16RegisterClass) {
8878 if (VT == MVT::i8) {
8879 unsigned DestReg = 0;
8880 switch (Res.first) {
8881 default: break;
8882 case X86::AX: DestReg = X86::AL; break;
8883 case X86::DX: DestReg = X86::DL; break;
8884 case X86::CX: DestReg = X86::CL; break;
8885 case X86::BX: DestReg = X86::BL; break;
8886 }
8887 if (DestReg) {
8888 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008889 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008890 }
8891 } else if (VT == MVT::i32) {
8892 unsigned DestReg = 0;
8893 switch (Res.first) {
8894 default: break;
8895 case X86::AX: DestReg = X86::EAX; break;
8896 case X86::DX: DestReg = X86::EDX; break;
8897 case X86::CX: DestReg = X86::ECX; break;
8898 case X86::BX: DestReg = X86::EBX; break;
8899 case X86::SI: DestReg = X86::ESI; break;
8900 case X86::DI: DestReg = X86::EDI; break;
8901 case X86::BP: DestReg = X86::EBP; break;
8902 case X86::SP: DestReg = X86::ESP; break;
8903 }
8904 if (DestReg) {
8905 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008906 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008907 }
8908 } else if (VT == MVT::i64) {
8909 unsigned DestReg = 0;
8910 switch (Res.first) {
8911 default: break;
8912 case X86::AX: DestReg = X86::RAX; break;
8913 case X86::DX: DestReg = X86::RDX; break;
8914 case X86::CX: DestReg = X86::RCX; break;
8915 case X86::BX: DestReg = X86::RBX; break;
8916 case X86::SI: DestReg = X86::RSI; break;
8917 case X86::DI: DestReg = X86::RDI; break;
8918 case X86::BP: DestReg = X86::RBP; break;
8919 case X86::SP: DestReg = X86::RSP; break;
8920 }
8921 if (DestReg) {
8922 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008923 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008924 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008925 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008926 } else if (Res.second == X86::FR32RegisterClass ||
8927 Res.second == X86::FR64RegisterClass ||
8928 Res.second == X86::VR128RegisterClass) {
8929 // Handle references to XMM physical registers that got mapped into the
8930 // wrong class. This can happen with constraints like {xmm0} where the
8931 // target independent register mapper will just pick the first match it can
8932 // find, ignoring the required type.
8933 if (VT == MVT::f32)
8934 Res.second = X86::FR32RegisterClass;
8935 else if (VT == MVT::f64)
8936 Res.second = X86::FR64RegisterClass;
8937 else if (X86::VR128RegisterClass->hasType(VT))
8938 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00008939 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008940
Chris Lattnerf76d1802006-07-31 23:26:50 +00008941 return Res;
8942}
Mon P Wang0c397192008-10-30 08:01:45 +00008943
8944//===----------------------------------------------------------------------===//
8945// X86 Widen vector type
8946//===----------------------------------------------------------------------===//
8947
8948/// getWidenVectorType: given a vector type, returns the type to widen
8949/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8950/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00008951/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00008952/// scalarizing vs using the wider vector type.
8953
Dan Gohmanc13cf132009-01-15 17:34:08 +00008954MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00008955 assert(VT.isVector());
8956 if (isTypeLegal(VT))
8957 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008958
Mon P Wang0c397192008-10-30 08:01:45 +00008959 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8960 // type based on element type. This would speed up our search (though
8961 // it may not be worth it since the size of the list is relatively
8962 // small).
8963 MVT EltVT = VT.getVectorElementType();
8964 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00008965
Mon P Wang0c397192008-10-30 08:01:45 +00008966 // On X86, it make sense to widen any vector wider than 1
8967 if (NElts <= 1)
8968 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00008969
8970 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00008971 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8972 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008973
8974 if (isTypeLegal(SVT) &&
8975 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00008976 SVT.getVectorNumElements() > NElts)
8977 return SVT;
8978 }
8979 return MVT::Other;
8980}