blob: 0ca9c69c00399d54bf946fa9a21abc667ad52066 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
51//===----------------------------------------------------------------------===//
52// SSE 'Special' Instructions
53//===----------------------------------------------------------------------===//
54
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000055let isImplicitDef = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000056def IMPLICIT_DEF_VR128 : I<0, Pseudo, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 "#IMPLICIT_DEF $dst",
58 [(set VR128:$dst, (v4f32 (undef)))]>,
59 Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000060def IMPLICIT_DEF_FR32 : I<0, Pseudo, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 "#IMPLICIT_DEF $dst",
Dale Johannesene0e0fd02007-09-23 14:52:20 +000062 [(set FR32:$dst, (undef))]>, Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000063def IMPLICIT_DEF_FR64 : I<0, Pseudo, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 "#IMPLICIT_DEF $dst",
65 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000066}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
68//===----------------------------------------------------------------------===//
69// SSE Complex Patterns
70//===----------------------------------------------------------------------===//
71
72// These are 'extloads' from a scalar to the low element of a vector, zeroing
73// the top elements. These are used for the SSE 'ss' and 'sd' instruction
74// forms.
75def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000076 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000078 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
80def ssmem : Operand<v4f32> {
81 let PrintMethod = "printf32mem";
82 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
83}
84def sdmem : Operand<v2f64> {
85 let PrintMethod = "printf64mem";
86 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
87}
88
89//===----------------------------------------------------------------------===//
90// SSE pattern fragments
91//===----------------------------------------------------------------------===//
92
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
94def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
95def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
96def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
97
Dan Gohman11821702007-07-27 17:16:43 +000098// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000099def alignedstore : PatFrag<(ops node:$val, node:$ptr),
100 (st node:$val, node:$ptr), [{
101 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
102 return !ST->isTruncatingStore() &&
103 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000104 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000105 return false;
106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
110 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
111 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
112 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000113 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114 return false;
115}]>;
116
Dan Gohman11821702007-07-27 17:16:43 +0000117def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
118def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000119def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
120def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
121def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
122def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
123
124// Like 'load', but uses special alignment checks suitable for use in
125// memory operands in most SSE instructions, which are required to
126// be naturally aligned on some targets but not on others.
127// FIXME: Actually implement support for targets that don't require the
128// alignment. This probably wants a subtarget predicate.
129def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
130 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
131 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
132 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000133 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000134 return false;
135}]>;
136
Dan Gohman11821702007-07-27 17:16:43 +0000137def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
138def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000139def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
140def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
141def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
142def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000143def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000144
Bill Wendling3b15d722007-08-11 09:52:53 +0000145// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
146// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000147// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000148def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
149 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
150 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
151 LD->getAddressingMode() == ISD::UNINDEXED &&
152 LD->getAlignment() >= 8;
153 return false;
154}]>;
155
156def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000157def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
158def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
159def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
162def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
163def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
164def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
165def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
166def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
167
168def fp32imm0 : PatLeaf<(f32 fpimm), [{
169 return N->isExactlyValue(+0.0);
170}]>;
171
172def PSxLDQ_imm : SDNodeXForm<imm, [{
173 // Transformation function: imm >> 3
174 return getI32Imm(N->getValue() >> 3);
175}]>;
176
177// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
178// SHUFP* etc. imm.
179def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
180 return getI8Imm(X86::getShuffleSHUFImmediate(N));
181}]>;
182
183// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
184// PSHUFHW imm.
185def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
186 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
187}]>;
188
189// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
190// PSHUFLW imm.
191def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
192 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
193}]>;
194
195def SSE_splat_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatMask(N);
197}], SHUFFLE_get_shuf_imm>;
198
199def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
200 return X86::isSplatLoMask(N);
201}]>;
202
203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
271//===----------------------------------------------------------------------===//
272// SSE scalar FP Instructions
273//===----------------------------------------------------------------------===//
274
275// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
276// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000277// These are expanded by the scheduler.
278let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000280 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000282 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
283 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000285 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000287 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
288 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000290 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 "#CMOV_V4F32 PSEUDO!",
292 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000293 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
294 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000296 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 "#CMOV_V2F64 PSEUDO!",
298 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000299 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
300 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000302 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "#CMOV_V2I64 PSEUDO!",
304 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000305 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000306 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307}
308
309//===----------------------------------------------------------------------===//
310// SSE1 Instructions
311//===----------------------------------------------------------------------===//
312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000314let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000315def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000317let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000318def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000319 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000321def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000322 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 [(store FR32:$src, addr:$dst)]>;
324
325// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000326def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000329def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000330 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000332def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
338
339// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000340def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(set GR32:$dst, (int_x86_sse_cvtss2si
346 (load addr:$src)))]>;
347
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000348// Match intrinisics which expect MM and XMM operand(s).
349def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
350 "cvtps2pi\t{$src, $dst|$dst, $src}",
351 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
352def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
353 "cvtps2pi\t{$src, $dst|$dst, $src}",
354 [(set VR64:$dst, (int_x86_sse_cvtps2pi
355 (load addr:$src)))]>;
356def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
357 "cvttps2pi\t{$src, $dst|$dst, $src}",
358 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
359def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
360 "cvttps2pi\t{$src, $dst|$dst, $src}",
361 [(set VR64:$dst, (int_x86_sse_cvttps2pi
362 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000363let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000364 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
365 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
366 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
367 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
368 VR64:$src2))]>;
369 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
370 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
371 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
372 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
373 (load addr:$src2)))]>;
374}
375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000377def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set GR32:$dst,
380 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000381def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR32:$dst,
384 (int_x86_sse_cvttss2si(load addr:$src)))]>;
385
Evan Cheng3ea4d672008-03-05 08:19:16 +0000386let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000388 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
391 GR32:$src2))]>;
392 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000393 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
396 (loadi32 addr:$src2)))]>;
397}
398
399// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000400let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000401let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000402 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000403 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000404 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000405let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409}
410
Evan Cheng55687072007-09-14 21:48:26 +0000411let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000412def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000414 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000415def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000417 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000418 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000419} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000422let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000423 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000424 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
427 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000428 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000429 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
432 (load addr:$src), imm:$cc))]>;
433}
434
Evan Cheng55687072007-09-14 21:48:26 +0000435let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000436def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000437 (ins VR128:$src1, VR128:$src2),
438 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000439 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000441def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000442 (ins VR128:$src1, f128mem:$src2),
443 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000444 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000445 (implicit EFLAGS)]>;
446
Evan Cheng621216e2007-09-29 00:00:36 +0000447def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000448 (ins VR128:$src1, VR128:$src2),
449 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000452def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 (ins VR128:$src1, f128mem:$src2),
454 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000456 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000457} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458
459// Aliases of packed SSE1 instructions for scalar use. These all have names that
460// start with 'Fs'.
461
462// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000463let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000464def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000465 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 Requires<[HasSSE1]>, TB, OpSize;
467
468// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
469// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000470let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000471def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
475// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000476let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000477def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000479 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000482let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000484 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000485 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000487 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000488 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000490 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000491 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
493}
494
Evan Chengb783fa32007-07-19 01:14:50 +0000495def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000498 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000499def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000500 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000502 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000503def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000507let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000509 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000510 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000511
512let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000514 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000515 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000517}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518
519/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
520///
521/// In addition, we also have a special variant of the scalar form here to
522/// represent the associated intrinsic operation. This form is unlike the
523/// plain scalar form, in that it takes an entire vector (instead of a scalar)
524/// and leaves the top elements undefined.
525///
526/// These three forms can each be reg+reg or reg+mem, so there are a total of
527/// six "instructions".
528///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000529let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
531 SDNode OpNode, Intrinsic F32Int,
532 bit Commutable = 0> {
533 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000534 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000535 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
537 let isCommutable = Commutable;
538 }
539
540 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000541 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
544
545 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000546 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
549 let isCommutable = Commutable;
550 }
551
552 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000553 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000555 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556
557 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000558 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
561 let isCommutable = Commutable;
562 }
563
564 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000565 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 [(set VR128:$dst, (F32Int VR128:$src1,
568 sse_load_f32:$src2))]>;
569}
570}
571
572// Arithmetic instructions
573defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
574defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
575defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
576defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
577
578/// sse1_fp_binop_rm - Other SSE1 binops
579///
580/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
581/// instructions for a full-vector intrinsic form. Operations that map
582/// onto C operators don't use this form since they just use the plain
583/// vector form instead of having a separate vector intrinsic form.
584///
585/// This provides a total of eight "instructions".
586///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000587let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
589 SDNode OpNode,
590 Intrinsic F32Int,
591 Intrinsic V4F32Int,
592 bit Commutable = 0> {
593
594 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000595 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000596 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
598 let isCommutable = Commutable;
599 }
600
601 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
605
606 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000607 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000608 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
610 let isCommutable = Commutable;
611 }
612
613 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000614 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000616 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617
618 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000619 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
622 let isCommutable = Commutable;
623 }
624
625 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000626 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(set VR128:$dst, (F32Int VR128:$src1,
629 sse_load_f32:$src2))]>;
630
631 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000632 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000633 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
635 let isCommutable = Commutable;
636 }
637
638 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000639 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
642}
643}
644
645defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
646 int_x86_sse_max_ss, int_x86_sse_max_ps>;
647defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
648 int_x86_sse_min_ss, int_x86_sse_min_ps>;
649
650//===----------------------------------------------------------------------===//
651// SSE packed FP Instructions
652
653// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000654let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000655def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000656 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000657let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000658def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000659 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000660 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661
Evan Chengb783fa32007-07-19 01:14:50 +0000662def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000664 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000666let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000667def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000668 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000669let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000670def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000671 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000672 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000673def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000674 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000675 [(store (v4f32 VR128:$src), addr:$dst)]>;
676
677// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000678let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000679def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000681 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000682def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000684 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
Evan Cheng3ea4d672008-03-05 08:19:16 +0000686let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 let AddedComplexity = 20 in {
688 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000689 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "movlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set VR128:$dst,
692 (v4f32 (vector_shuffle VR128:$src1,
693 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
694 MOVLP_shuffle_mask)))]>;
695 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000696 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 [(set VR128:$dst,
699 (v4f32 (vector_shuffle VR128:$src1,
700 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
701 MOVHP_shuffle_mask)))]>;
702 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000703} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704
Evan Chengb783fa32007-07-19 01:14:50 +0000705def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
708 (iPTR 0))), addr:$dst)]>;
709
710// v2f64 extract element 1 is always custom lowered to unpack high to low
711// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000712def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(store (f64 (vector_extract
715 (v2f64 (vector_shuffle
716 (bc_v2f64 (v4f32 VR128:$src)), (undef),
717 UNPCKH_shuffle_mask)), (iPTR 0))),
718 addr:$dst)]>;
719
Evan Cheng3ea4d672008-03-05 08:19:16 +0000720let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000722def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000723 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 [(set VR128:$dst,
725 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
726 MOVHP_shuffle_mask)))]>;
727
Evan Chengb783fa32007-07-19 01:14:50 +0000728def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 [(set VR128:$dst,
731 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
732 MOVHLPS_shuffle_mask)))]>;
733} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000734} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
736
737
738// Arithmetic
739
740/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
741///
742/// In addition, we also have a special variant of the scalar form here to
743/// represent the associated intrinsic operation. This form is unlike the
744/// plain scalar form, in that it takes an entire vector (instead of a
745/// scalar) and leaves the top elements undefined.
746///
747/// And, we have a special variant form for a full-vector intrinsic form.
748///
749/// These four forms can each have a reg or a mem operand, so there are a
750/// total of eight "instructions".
751///
752multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
753 SDNode OpNode,
754 Intrinsic F32Int,
755 Intrinsic V4F32Int,
756 bit Commutable = 0> {
757 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000758 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000759 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 [(set FR32:$dst, (OpNode FR32:$src))]> {
761 let isCommutable = Commutable;
762 }
763
764 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000765 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
768
769 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000770 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
773 let isCommutable = Commutable;
774 }
775
776 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000779 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780
781 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000782 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set VR128:$dst, (F32Int VR128:$src))]> {
785 let isCommutable = Commutable;
786 }
787
788 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
792
793 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000794 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
797 let isCommutable = Commutable;
798 }
799
800 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000801 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
804}
805
806// Square root.
807defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
808 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
809
810// Reciprocal approximations. Note that these typically require refinement
811// in order to obtain suitable precision.
812defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
813 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
814defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
815 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
816
817// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000818let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 let isCommutable = 1 in {
820 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000821 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(set VR128:$dst, (v2i64
824 (and VR128:$src1, VR128:$src2)))]>;
825 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000826 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000827 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 [(set VR128:$dst, (v2i64
829 (or VR128:$src1, VR128:$src2)))]>;
830 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 [(set VR128:$dst, (v2i64
834 (xor VR128:$src1, VR128:$src2)))]>;
835 }
836
837 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000838 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000840 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
841 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000845 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
846 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000850 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
851 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst,
856 (v2i64 (and (xor VR128:$src1,
857 (bc_v2i64 (v4i32 immAllOnesV))),
858 VR128:$src2)))]>;
859 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000863 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866}
867
Evan Cheng3ea4d672008-03-05 08:19:16 +0000868let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
873 VR128:$src, imm:$cc))]>;
874 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
878 (load addr:$src), imm:$cc))]>;
879}
880
881// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000882let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
884 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000887 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 [(set VR128:$dst,
889 (v4f32 (vector_shuffle
890 VR128:$src1, VR128:$src2,
891 SHUFP_shuffle_mask:$src3)))]>;
892 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set VR128:$dst,
897 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000898 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 SHUFP_shuffle_mask:$src3)))]>;
900
901 let AddedComplexity = 10 in {
902 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000903 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000904 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 [(set VR128:$dst,
906 (v4f32 (vector_shuffle
907 VR128:$src1, VR128:$src2,
908 UNPCKH_shuffle_mask)))]>;
909 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000910 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 [(set VR128:$dst,
913 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000914 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 UNPCKH_shuffle_mask)))]>;
916
917 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000918 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
921 (v4f32 (vector_shuffle
922 VR128:$src1, VR128:$src2,
923 UNPCKL_shuffle_mask)))]>;
924 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000925 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 [(set VR128:$dst,
928 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000929 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 UNPCKL_shuffle_mask)))]>;
931 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000932} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933
934// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000935def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000936 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000938def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
941
Evan Chengd1d68072008-03-08 00:58:38 +0000942// Prefetch intrinsic.
943def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
944 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
945def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
946 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
947def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
948 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
949def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
950 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951
952// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000953def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
956
957// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000958def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
960// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000961def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000963def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000964 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
966// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000967let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000968def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000970 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
Evan Chenga15896e2008-03-12 07:02:50 +0000972let Predicates = [HasSSE1] in {
973 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
974 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
975 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
976 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
977 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
978}
979
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000981def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000982 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 [(set VR128:$dst,
984 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000985def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000986 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 [(set VR128:$dst,
988 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
989
990// FIXME: may not be able to eliminate this movss with coalescing the src and
991// dest register classes are different. We really want to write this pattern
992// like this:
993// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
994// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000995def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
998 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000999def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(store (f32 (vector_extract (v4f32 VR128:$src),
1002 (iPTR 0))), addr:$dst)]>;
1003
1004
1005// Move to lower bits of a VR128, leaving upper bits alone.
1006// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001007let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001008let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001010 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001011 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012
1013 let AddedComplexity = 15 in
1014 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001015 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set VR128:$dst,
1018 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1019 MOVL_shuffle_mask)))]>;
1020}
1021
1022// Move to lower bits of a VR128 and zeroing upper bits.
1023// Loading from memory automatically zeroing upper bits.
1024let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001025def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "movss\t{$src, $dst|$dst, $src}",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001027 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1029 MOVL_shuffle_mask)))]>;
1030
1031
1032//===----------------------------------------------------------------------===//
1033// SSE2 Instructions
1034//===----------------------------------------------------------------------===//
1035
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001037let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001038def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001040let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001041def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 [(store FR64:$src, addr:$dst)]>;
1047
1048// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001049def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001052def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001053 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001055def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001058def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001061def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1067
1068// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001069def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1072 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001073def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1076 Requires<[HasSSE2]>;
1077
1078// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001079def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001082def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001083 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1085 (load addr:$src)))]>;
1086
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001087// Match intrinisics which expect MM and XMM operand(s).
1088def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1089 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1090 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1091def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1092 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1093 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1094 (load addr:$src)))]>;
1095def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1096 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1097 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1098def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1099 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1100 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1101 (load addr:$src)))]>;
1102def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1103 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1104 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1105def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1106 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1107 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1108 (load addr:$src)))]>;
1109
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001111def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 [(set GR32:$dst,
1114 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001115def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1118 (load addr:$src)))]>;
1119
1120// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001121let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001122 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001123 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001124 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001125let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001126 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129}
1130
Evan Cheng950aac02007-09-25 01:57:46 +00001131let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001132def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001134 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001135def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001137 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001138 (implicit EFLAGS)]>;
1139}
1140
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001142let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001143 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001144 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1147 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001148 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001149 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1152 (load addr:$src), imm:$cc))]>;
1153}
1154
Evan Cheng950aac02007-09-25 01:57:46 +00001155let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001156def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001158 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1159 (implicit EFLAGS)]>;
1160def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001161 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001162 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1163 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164
Evan Chengb783fa32007-07-19 01:14:50 +00001165def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001166 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001167 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1168 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001169def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001171 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001172 (implicit EFLAGS)]>;
1173} // Defs = EFLAGS]
1174
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175// Aliases of packed SSE2 instructions for scalar use. These all have names that
1176// start with 'Fs'.
1177
1178// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001179let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001180def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 Requires<[HasSSE2]>, TB, OpSize;
1183
1184// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1185// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001186let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001187def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189
1190// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1191// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001192let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001193def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001194 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001195 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196
1197// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001198let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001200 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001201 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001203 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001204 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001206 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001207 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1209}
1210
Evan Chengb783fa32007-07-19 01:14:50 +00001211def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001212 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001214 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001215def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001216 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001218 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001219def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001222 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001224let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001226 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001227 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001228let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001230 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001231 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001233}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234
1235/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1236///
1237/// In addition, we also have a special variant of the scalar form here to
1238/// represent the associated intrinsic operation. This form is unlike the
1239/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1240/// and leaves the top elements undefined.
1241///
1242/// These three forms can each be reg+reg or reg+mem, so there are a total of
1243/// six "instructions".
1244///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001245let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1247 SDNode OpNode, Intrinsic F64Int,
1248 bit Commutable = 0> {
1249 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001250 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001251 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1253 let isCommutable = Commutable;
1254 }
1255
1256 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001257 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001258 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1260
1261 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001262 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001263 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1265 let isCommutable = Commutable;
1266 }
1267
1268 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001269 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001270 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001271 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272
1273 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001274 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001275 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1277 let isCommutable = Commutable;
1278 }
1279
1280 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001281 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001282 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 [(set VR128:$dst, (F64Int VR128:$src1,
1284 sse_load_f64:$src2))]>;
1285}
1286}
1287
1288// Arithmetic instructions
1289defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1290defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1291defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1292defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1293
1294/// sse2_fp_binop_rm - Other SSE2 binops
1295///
1296/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1297/// instructions for a full-vector intrinsic form. Operations that map
1298/// onto C operators don't use this form since they just use the plain
1299/// vector form instead of having a separate vector intrinsic form.
1300///
1301/// This provides a total of eight "instructions".
1302///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001303let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1305 SDNode OpNode,
1306 Intrinsic F64Int,
1307 Intrinsic V2F64Int,
1308 bit Commutable = 0> {
1309
1310 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001311 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1314 let isCommutable = Commutable;
1315 }
1316
1317 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001318 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001319 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1321
1322 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001323 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001324 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1326 let isCommutable = Commutable;
1327 }
1328
1329 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001330 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001331 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001332 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333
1334 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001335 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001336 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1338 let isCommutable = Commutable;
1339 }
1340
1341 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001342 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001343 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 [(set VR128:$dst, (F64Int VR128:$src1,
1345 sse_load_f64:$src2))]>;
1346
1347 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001348 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001349 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1351 let isCommutable = Commutable;
1352 }
1353
1354 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001355 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1358}
1359}
1360
1361defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1362 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1363defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1364 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1365
1366//===----------------------------------------------------------------------===//
1367// SSE packed FP Instructions
1368
1369// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001370let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001371def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001372 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001373let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001374def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001375 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001376 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377
Evan Chengb783fa32007-07-19 01:14:50 +00001378def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001380 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001382let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001383def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001385let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001386def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001387 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001388 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001389def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001391 [(store (v2f64 VR128:$src), addr:$dst)]>;
1392
1393// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001394def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001395 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001396 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001397def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001398 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001399 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400
Evan Cheng3ea4d672008-03-05 08:19:16 +00001401let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001402 let AddedComplexity = 20 in {
1403 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001404 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001405 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 [(set VR128:$dst,
1407 (v2f64 (vector_shuffle VR128:$src1,
1408 (scalar_to_vector (loadf64 addr:$src2)),
1409 MOVLP_shuffle_mask)))]>;
1410 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001411 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(set VR128:$dst,
1414 (v2f64 (vector_shuffle VR128:$src1,
1415 (scalar_to_vector (loadf64 addr:$src2)),
1416 MOVHP_shuffle_mask)))]>;
1417 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001418} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419
Evan Chengb783fa32007-07-19 01:14:50 +00001420def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001421 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 [(store (f64 (vector_extract (v2f64 VR128:$src),
1423 (iPTR 0))), addr:$dst)]>;
1424
1425// v2f64 extract element 1 is always custom lowered to unpack high to low
1426// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001427def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 [(store (f64 (vector_extract
1430 (v2f64 (vector_shuffle VR128:$src, (undef),
1431 UNPCKH_shuffle_mask)), (iPTR 0))),
1432 addr:$dst)]>;
1433
1434// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001435def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1438 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Dan Gohman4a4f1512007-07-18 20:23:34 +00001442 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 TB, Requires<[HasSSE2]>;
1444
1445// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001446def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001447 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1449 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001450def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001451 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Dan Gohman4a4f1512007-07-18 20:23:34 +00001453 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 XS, Requires<[HasSSE2]>;
1455
Evan Chengb783fa32007-07-19 01:14:50 +00001456def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001457 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001459def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001460 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1462 (load addr:$src)))]>;
1463// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001464def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001465 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1467 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001468def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001469 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1471 (load addr:$src)))]>,
1472 XS, Requires<[HasSSE2]>;
1473
1474// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001475def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001476 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1478 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001479def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001480 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1482 (load addr:$src)))]>,
1483 XD, Requires<[HasSSE2]>;
1484
Evan Chengb783fa32007-07-19 01:14:50 +00001485def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001486 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001488def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001489 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1491 (load addr:$src)))]>;
1492
1493// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001494def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001495 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1497 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1501 (load addr:$src)))]>,
1502 TB, Requires<[HasSSE2]>;
1503
Evan Chengb783fa32007-07-19 01:14:50 +00001504def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001507def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1510 (load addr:$src)))]>;
1511
1512// Match intrinsics which expect XMM operand(s).
1513// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001514let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001516 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001517 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1519 GR32:$src2))]>;
1520def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001521 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1524 (loadi32 addr:$src2)))]>;
1525def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001526 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1529 VR128:$src2))]>;
1530def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001531 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1534 (load addr:$src2)))]>;
1535def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001536 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1539 VR128:$src2))]>, XS,
1540 Requires<[HasSSE2]>;
1541def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001542 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001543 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1545 (load addr:$src2)))]>, XS,
1546 Requires<[HasSSE2]>;
1547}
1548
1549// Arithmetic
1550
1551/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1552///
1553/// In addition, we also have a special variant of the scalar form here to
1554/// represent the associated intrinsic operation. This form is unlike the
1555/// plain scalar form, in that it takes an entire vector (instead of a
1556/// scalar) and leaves the top elements undefined.
1557///
1558/// And, we have a special variant form for a full-vector intrinsic form.
1559///
1560/// These four forms can each have a reg or a mem operand, so there are a
1561/// total of eight "instructions".
1562///
1563multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1564 SDNode OpNode,
1565 Intrinsic F64Int,
1566 Intrinsic V2F64Int,
1567 bit Commutable = 0> {
1568 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001569 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001570 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 [(set FR64:$dst, (OpNode FR64:$src))]> {
1572 let isCommutable = Commutable;
1573 }
1574
1575 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001576 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1579
1580 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001581 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001582 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1584 let isCommutable = Commutable;
1585 }
1586
1587 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001588 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001590 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591
1592 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001593 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001594 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 [(set VR128:$dst, (F64Int VR128:$src))]> {
1596 let isCommutable = Commutable;
1597 }
1598
1599 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001600 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001601 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1603
1604 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001605 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001607 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1608 let isCommutable = Commutable;
1609 }
1610
1611 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001612 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1615}
1616
1617// Square root.
1618defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1619 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1620
1621// There is no f64 version of the reciprocal approximation instructions.
1622
1623// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001624let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 let isCommutable = 1 in {
1626 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001627 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set VR128:$dst,
1630 (and (bc_v2i64 (v2f64 VR128:$src1)),
1631 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1632 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001633 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001634 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 [(set VR128:$dst,
1636 (or (bc_v2i64 (v2f64 VR128:$src1)),
1637 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1638 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001639 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst,
1642 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1643 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1644 }
1645
1646 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001647 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001648 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 [(set VR128:$dst,
1650 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001651 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001653 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 [(set VR128:$dst,
1656 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001657 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001658 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001659 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 [(set VR128:$dst,
1662 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001663 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001665 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001666 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 [(set VR128:$dst,
1668 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1669 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1670 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001671 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 [(set VR128:$dst,
1674 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001675 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676}
1677
Evan Cheng3ea4d672008-03-05 08:19:16 +00001678let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001680 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1683 VR128:$src, imm:$cc))]>;
1684 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001685 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1688 (load addr:$src), imm:$cc))]>;
1689}
1690
1691// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001692let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001694 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001695 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 [(set VR128:$dst, (v2f64 (vector_shuffle
1697 VR128:$src1, VR128:$src2,
1698 SHUFP_shuffle_mask:$src3)))]>;
1699 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001700 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001705 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 SHUFP_shuffle_mask:$src3)))]>;
1707
1708 let AddedComplexity = 10 in {
1709 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001710 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001711 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 [(set VR128:$dst,
1713 (v2f64 (vector_shuffle
1714 VR128:$src1, VR128:$src2,
1715 UNPCKH_shuffle_mask)))]>;
1716 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001717 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001718 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 [(set VR128:$dst,
1720 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001721 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 UNPCKH_shuffle_mask)))]>;
1723
1724 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001725 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001726 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 [(set VR128:$dst,
1728 (v2f64 (vector_shuffle
1729 VR128:$src1, VR128:$src2,
1730 UNPCKL_shuffle_mask)))]>;
1731 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001732 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001733 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734 [(set VR128:$dst,
1735 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001736 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 UNPCKL_shuffle_mask)))]>;
1738 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001739} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740
1741
1742//===----------------------------------------------------------------------===//
1743// SSE integer instructions
1744
1745// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001746let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001747def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001748 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001749let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001750def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001751 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001752 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001753let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001754def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001756 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001757let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001758def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001760 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001762let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001763def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001765 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 XS, Requires<[HasSSE2]>;
1767
Dan Gohman4a4f1512007-07-18 20:23:34 +00001768// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001769let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001770def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001772 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1773 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001774def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001775 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001776 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1777 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778
Evan Cheng88004752008-03-05 08:11:27 +00001779let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780
1781multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1782 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001783 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001784 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1786 let isCommutable = Commutable;
1787 }
Evan Chengb783fa32007-07-19 01:14:50 +00001788 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001789 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001791 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792}
1793
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794/// PDI_binop_rm - Simple SSE2 binary operator.
1795multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1796 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001797 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1800 let isCommutable = Commutable;
1801 }
Evan Chengb783fa32007-07-19 01:14:50 +00001802 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001803 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001804 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001805 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806}
1807
1808/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1809///
1810/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1811/// to collapse (bitconvert VT to VT) into its operand.
1812///
1813multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1814 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001815 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001817 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1818 let isCommutable = Commutable;
1819 }
Evan Chengb783fa32007-07-19 01:14:50 +00001820 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001822 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823}
1824
Evan Cheng3ea4d672008-03-05 08:19:16 +00001825} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826
1827// 128-bit Integer Arithmetic
1828
1829defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1830defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1831defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1832defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1833
1834defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1835defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1836defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1837defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1838
1839defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1840defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1841defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1842defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1843
1844defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1845defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1846defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1847defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1848
1849defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1850
1851defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1852defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1853defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1854
1855defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1856
1857defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1858defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1859
1860
1861defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1862defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1863defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1864defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1865defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1866
1867
Evan Chengd1045a62008-02-18 23:04:32 +00001868defm PSLLW : PDI_binop_rm_int<0xF1, "psllw", int_x86_sse2_psll_w>;
1869defm PSLLD : PDI_binop_rm_int<0xF2, "pslld", int_x86_sse2_psll_d>;
1870defm PSLLQ : PDI_binop_rm_int<0xF3, "psllq", int_x86_sse2_psll_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871
Evan Chengd1045a62008-02-18 23:04:32 +00001872defm PSRLW : PDI_binop_rm_int<0xD1, "psrlw", int_x86_sse2_psrl_w>;
1873defm PSRLD : PDI_binop_rm_int<0xD2, "psrld", int_x86_sse2_psrl_d>;
1874defm PSRLQ : PDI_binop_rm_int<0xD3, "psrlq", int_x86_sse2_psrl_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875
Evan Chengd1045a62008-02-18 23:04:32 +00001876defm PSRAW : PDI_binop_rm_int<0xE1, "psraw", int_x86_sse2_psra_w>;
1877defm PSRAD : PDI_binop_rm_int<0xE2, "psrad", int_x86_sse2_psra_d>;
1878
1879// Some immediate variants need to match a bit_convert.
Evan Cheng88004752008-03-05 08:11:27 +00001880let Constraints = "$src1 = $dst" in {
Evan Chengd1045a62008-02-18 23:04:32 +00001881def PSLLWri : PDIi8<0x71, MRM6r, (outs VR128:$dst),
1882 (ins VR128:$src1, i32i8imm:$src2),
1883 "psllw\t{$src2, $dst|$dst, $src2}",
1884 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1885 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1886def PSLLDri : PDIi8<0x72, MRM6r, (outs VR128:$dst),
1887 (ins VR128:$src1, i32i8imm:$src2),
1888 "pslld\t{$src2, $dst|$dst, $src2}",
1889 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1890 (scalar_to_vector (i32 imm:$src2))))]>;
1891def PSLLQri : PDIi8<0x73, MRM6r, (outs VR128:$dst),
1892 (ins VR128:$src1, i32i8imm:$src2),
1893 "psllq\t{$src2, $dst|$dst, $src2}",
1894 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1895 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1896
1897def PSRLWri : PDIi8<0x71, MRM2r, (outs VR128:$dst),
1898 (ins VR128:$src1, i32i8imm:$src2),
1899 "psrlw\t{$src2, $dst|$dst, $src2}",
1900 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1901 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1902def PSRLDri : PDIi8<0x72, MRM2r, (outs VR128:$dst),
1903 (ins VR128:$src1, i32i8imm:$src2),
1904 "psrld\t{$src2, $dst|$dst, $src2}",
1905 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1906 (scalar_to_vector (i32 imm:$src2))))]>;
1907def PSRLQri : PDIi8<0x73, MRM2r, (outs VR128:$dst),
1908 (ins VR128:$src1, i32i8imm:$src2),
1909 "psrlq\t{$src2, $dst|$dst, $src2}",
1910 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1911 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1912
1913def PSRAWri : PDIi8<0x71, MRM4r, (outs VR128:$dst),
1914 (ins VR128:$src1, i32i8imm:$src2),
1915 "psraw\t{$src2, $dst|$dst, $src2}",
1916 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1917 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1918def PSRADri : PDIi8<0x72, MRM4r, (outs VR128:$dst),
1919 (ins VR128:$src1, i32i8imm:$src2),
1920 "psrad\t{$src2, $dst|$dst, $src2}",
1921 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1922 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng88004752008-03-05 08:11:27 +00001923}
Evan Chengd1045a62008-02-18 23:04:32 +00001924
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925// PSRAQ doesn't exist in SSE[1-3].
1926
1927// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001928let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001930 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001933 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001934 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935 // PSRADQri doesn't exist in SSE[1-3].
1936}
1937
1938let Predicates = [HasSSE2] in {
1939 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1940 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1941 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1942 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1943 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1944 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1945}
1946
1947// Logical
1948defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1949defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1950defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1951
Evan Cheng3ea4d672008-03-05 08:19:16 +00001952let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001954 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001955 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1957 VR128:$src2)))]>;
1958
1959 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001960 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001961 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001963 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964}
1965
1966// SSE2 Integer comparison
1967defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1968defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1969defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1970defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1971defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1972defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1973
1974// Pack instructions
1975defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1976defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1977defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1978
1979// Shuffle and unpack instructions
1980def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001981 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001982 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 [(set VR128:$dst, (v4i32 (vector_shuffle
1984 VR128:$src1, (undef),
1985 PSHUFD_shuffle_mask:$src2)))]>;
1986def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001987 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001988 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001990 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 (undef),
1992 PSHUFD_shuffle_mask:$src2)))]>;
1993
1994// SSE2 with ImmT == Imm8 and XS prefix.
1995def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001996 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001997 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 [(set VR128:$dst, (v8i16 (vector_shuffle
1999 VR128:$src1, (undef),
2000 PSHUFHW_shuffle_mask:$src2)))]>,
2001 XS, Requires<[HasSSE2]>;
2002def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002003 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002004 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002006 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 (undef),
2008 PSHUFHW_shuffle_mask:$src2)))]>,
2009 XS, Requires<[HasSSE2]>;
2010
2011// SSE2 with ImmT == Imm8 and XD prefix.
2012def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002013 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002014 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015 [(set VR128:$dst, (v8i16 (vector_shuffle
2016 VR128:$src1, (undef),
2017 PSHUFLW_shuffle_mask:$src2)))]>,
2018 XD, Requires<[HasSSE2]>;
2019def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002020 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002021 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002023 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 (undef),
2025 PSHUFLW_shuffle_mask:$src2)))]>,
2026 XD, Requires<[HasSSE2]>;
2027
2028
Evan Cheng3ea4d672008-03-05 08:19:16 +00002029let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002031 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002032 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 [(set VR128:$dst,
2034 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2035 UNPCKL_shuffle_mask)))]>;
2036 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002037 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002038 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 [(set VR128:$dst,
2040 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002041 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 UNPCKL_shuffle_mask)))]>;
2043 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002044 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002045 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 [(set VR128:$dst,
2047 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2048 UNPCKL_shuffle_mask)))]>;
2049 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002050 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002051 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 [(set VR128:$dst,
2053 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002054 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 UNPCKL_shuffle_mask)))]>;
2056 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002057 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002058 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059 [(set VR128:$dst,
2060 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2061 UNPCKL_shuffle_mask)))]>;
2062 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002063 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002064 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 [(set VR128:$dst,
2066 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002067 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 UNPCKL_shuffle_mask)))]>;
2069 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002070 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002071 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 [(set VR128:$dst,
2073 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2074 UNPCKL_shuffle_mask)))]>;
2075 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002076 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002077 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 [(set VR128:$dst,
2079 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002080 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 UNPCKL_shuffle_mask)))]>;
2082
2083 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002084 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002085 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 [(set VR128:$dst,
2087 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2088 UNPCKH_shuffle_mask)))]>;
2089 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002090 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 [(set VR128:$dst,
2093 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002094 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 UNPCKH_shuffle_mask)))]>;
2096 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002097 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(set VR128:$dst,
2100 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2101 UNPCKH_shuffle_mask)))]>;
2102 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set VR128:$dst,
2106 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002107 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 UNPCKH_shuffle_mask)))]>;
2109 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002110 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set VR128:$dst,
2113 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2114 UNPCKH_shuffle_mask)))]>;
2115 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
2119 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002120 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 UNPCKH_shuffle_mask)))]>;
2122 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002123 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002124 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 [(set VR128:$dst,
2126 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2127 UNPCKH_shuffle_mask)))]>;
2128 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002129 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(set VR128:$dst,
2132 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002133 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 UNPCKH_shuffle_mask)))]>;
2135}
2136
2137// Extract / Insert
2138def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002139 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002140 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002142 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002143let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002145 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002147 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002149 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002151 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002154 [(set VR128:$dst,
2155 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2156 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157}
2158
2159// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002160def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2163
2164// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002165let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002166def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002168 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169
2170// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002171def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002172 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002174def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002177def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2180 TB, Requires<[HasSSE2]>;
2181
2182// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002183def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 TB, Requires<[HasSSE2]>;
2186
2187// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002188def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002190def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002191 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2192
Andrew Lenharth785610d2008-02-16 01:24:58 +00002193//TODO: custom lower this so as to never even generate the noop
2194def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2195 (i8 0)), (NOOP)>;
2196def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2197def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2198def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2199 (i8 1)), (MFENCE)>;
2200
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002202let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002203 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002205 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206
2207// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002208def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 [(set VR128:$dst,
2211 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002212def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 [(set VR128:$dst,
2215 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2216
Evan Chengb783fa32007-07-19 01:14:50 +00002217def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002218 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 [(set VR128:$dst,
2220 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002221def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002222 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 [(set VR128:$dst,
2224 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2225
Evan Chengb783fa32007-07-19 01:14:50 +00002226def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2229
Evan Chengb783fa32007-07-19 01:14:50 +00002230def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002231 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2233
2234// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002235def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 [(set VR128:$dst,
2238 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2239 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002240def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(store (i64 (vector_extract (v2i64 VR128:$src),
2243 (iPTR 0))), addr:$dst)]>;
2244
2245// FIXME: may not be able to eliminate this movss with coalescing the src and
2246// dest register classes are different. We really want to write this pattern
2247// like this:
2248// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2249// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002250def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2253 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002254def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(store (f64 (vector_extract (v2f64 VR128:$src),
2257 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002258def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2261 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002262def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 [(store (i32 (vector_extract (v4i32 VR128:$src),
2265 (iPTR 0))), addr:$dst)]>;
2266
Evan Chengb783fa32007-07-19 01:14:50 +00002267def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002270def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002271 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2273
2274
2275// Move to lower bits of a VR128, leaving upper bits alone.
2276// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002277let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002278 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002280 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282
2283 let AddedComplexity = 15 in
2284 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002285 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002286 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002287 [(set VR128:$dst,
2288 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2289 MOVL_shuffle_mask)))]>;
2290}
2291
2292// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2296
2297// Move to lower bits of a VR128 and zeroing upper bits.
2298// Loading from memory automatically zeroing upper bits.
2299let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002300 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(set VR128:$dst,
Chris Lattnere6aa3862007-11-25 00:24:49 +00002303 (v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 (v2f64 (scalar_to_vector
2305 (loadf64 addr:$src))),
2306 MOVL_shuffle_mask)))]>;
2307
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002309let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002310def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002311 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312 [(set VR128:$dst,
2313 (v4i32 (vector_shuffle immAllZerosV,
2314 (v4i32 (scalar_to_vector GR32:$src)),
2315 MOVL_shuffle_mask)))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002316// This is X86-64 only.
2317def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2318 "mov{d|q}\t{$src, $dst|$dst, $src}",
2319 [(set VR128:$dst,
2320 (v2i64 (vector_shuffle immAllZerosV_bc,
2321 (v2i64 (scalar_to_vector GR64:$src)),
2322 MOVL_shuffle_mask)))]>;
2323}
2324
2325let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002326def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 [(set VR128:$dst,
2329 (v4i32 (vector_shuffle immAllZerosV,
2330 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2331 MOVL_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002332def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002333 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002334 [(set VR128:$dst,
2335 (v2i64 (vector_shuffle immAllZerosV_bc,
2336 (v2i64 (scalar_to_vector (loadi64 addr:$src))),
2337 MOVL_shuffle_mask)))]>, XS,
2338 Requires<[HasSSE2]>;
2339}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002341// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2342// IA32 document. movq xmm1, xmm2 does clear the high bits.
2343let AddedComplexity = 15 in
2344def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2345 "movq\t{$src, $dst|$dst, $src}",
2346 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2347 VR128:$src,
2348 MOVL_shuffle_mask)))]>,
2349 XS, Requires<[HasSSE2]>;
2350
2351let AddedComplexity = 20 in
2352def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2353 "movq\t{$src, $dst|$dst, $src}",
2354 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2355 (memopv2i64 addr:$src),
2356 MOVL_shuffle_mask)))]>,
2357 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358
2359//===----------------------------------------------------------------------===//
2360// SSE3 Instructions
2361//===----------------------------------------------------------------------===//
2362
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002364def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002365 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366 [(set VR128:$dst, (v4f32 (vector_shuffle
2367 VR128:$src, (undef),
2368 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002372 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002373 MOVSHDUP_shuffle_mask)))]>;
2374
Evan Chengb783fa32007-07-19 01:14:50 +00002375def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002376 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 [(set VR128:$dst, (v4f32 (vector_shuffle
2378 VR128:$src, (undef),
2379 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002380def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002381 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002383 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 MOVSLDUP_shuffle_mask)))]>;
2385
Evan Chengb783fa32007-07-19 01:14:50 +00002386def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002387 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388 [(set VR128:$dst, (v2f64 (vector_shuffle
2389 VR128:$src, (undef),
2390 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002391def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002392 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393 [(set VR128:$dst,
2394 (v2f64 (vector_shuffle
2395 (scalar_to_vector (loadf64 addr:$src)),
2396 (undef),
2397 SSE_splat_lo_mask)))]>;
2398
2399// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002400let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002402 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002403 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2405 VR128:$src2))]>;
2406 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002407 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002409 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2410 (load addr:$src2)))]>;
2411 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002412 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002413 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2415 VR128:$src2))]>;
2416 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002417 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002418 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2420 (load addr:$src2)))]>;
2421}
2422
Evan Chengb783fa32007-07-19 01:14:50 +00002423def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002425 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2426
2427// Horizontal ops
2428class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002429 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002430 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2432class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002433 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002434 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2436class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002437 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002438 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2440class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002441 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002442 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002443 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2444
Evan Cheng3ea4d672008-03-05 08:19:16 +00002445let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2447 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2448 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2449 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2450 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2451 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2452 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2453 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2454}
2455
2456// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002457def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002458 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002459def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2461
2462// vector_shuffle v1, <undef> <1, 1, 3, 3>
2463let AddedComplexity = 15 in
2464def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2465 MOVSHDUP_shuffle_mask)),
2466 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2467let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002468def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 MOVSHDUP_shuffle_mask)),
2470 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2471
2472// vector_shuffle v1, <undef> <0, 0, 2, 2>
2473let AddedComplexity = 15 in
2474 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2475 MOVSLDUP_shuffle_mask)),
2476 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2477let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002478 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 MOVSLDUP_shuffle_mask)),
2480 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2481
2482//===----------------------------------------------------------------------===//
2483// SSSE3 Instructions
2484//===----------------------------------------------------------------------===//
2485
Bill Wendling98680292007-08-10 06:22:27 +00002486/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002487multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2488 Intrinsic IntId64, Intrinsic IntId128> {
2489 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2490 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2491 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002492
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002493 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2494 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2495 [(set VR64:$dst,
2496 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2497
2498 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2499 (ins VR128:$src),
2500 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2501 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2502 OpSize;
2503
2504 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2505 (ins i128mem:$src),
2506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2507 [(set VR128:$dst,
2508 (IntId128
2509 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510}
2511
Bill Wendling98680292007-08-10 06:22:27 +00002512/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002513multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2514 Intrinsic IntId64, Intrinsic IntId128> {
2515 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2516 (ins VR64:$src),
2517 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2518 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002519
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002520 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2521 (ins i64mem:$src),
2522 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2523 [(set VR64:$dst,
2524 (IntId64
2525 (bitconvert (memopv4i16 addr:$src))))]>;
2526
2527 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2528 (ins VR128:$src),
2529 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2530 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2531 OpSize;
2532
2533 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2534 (ins i128mem:$src),
2535 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2536 [(set VR128:$dst,
2537 (IntId128
2538 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002539}
2540
2541/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002542multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2543 Intrinsic IntId64, Intrinsic IntId128> {
2544 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2545 (ins VR64:$src),
2546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2547 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002548
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002549 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2550 (ins i64mem:$src),
2551 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2552 [(set VR64:$dst,
2553 (IntId64
2554 (bitconvert (memopv2i32 addr:$src))))]>;
2555
2556 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2557 (ins VR128:$src),
2558 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2559 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2560 OpSize;
2561
2562 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2563 (ins i128mem:$src),
2564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2565 [(set VR128:$dst,
2566 (IntId128
2567 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002568}
2569
2570defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2571 int_x86_ssse3_pabs_b,
2572 int_x86_ssse3_pabs_b_128>;
2573defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2574 int_x86_ssse3_pabs_w,
2575 int_x86_ssse3_pabs_w_128>;
2576defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2577 int_x86_ssse3_pabs_d,
2578 int_x86_ssse3_pabs_d_128>;
2579
2580/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002581let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002582 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2583 Intrinsic IntId64, Intrinsic IntId128,
2584 bit Commutable = 0> {
2585 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2586 (ins VR64:$src1, VR64:$src2),
2587 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2588 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2589 let isCommutable = Commutable;
2590 }
2591 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2592 (ins VR64:$src1, i64mem:$src2),
2593 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2594 [(set VR64:$dst,
2595 (IntId64 VR64:$src1,
2596 (bitconvert (memopv8i8 addr:$src2))))]>;
2597
2598 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2599 (ins VR128:$src1, VR128:$src2),
2600 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2601 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2602 OpSize {
2603 let isCommutable = Commutable;
2604 }
2605 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2606 (ins VR128:$src1, i128mem:$src2),
2607 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2608 [(set VR128:$dst,
2609 (IntId128 VR128:$src1,
2610 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2611 }
2612}
2613
2614/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002615let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002616 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2617 Intrinsic IntId64, Intrinsic IntId128,
2618 bit Commutable = 0> {
2619 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2620 (ins VR64:$src1, VR64:$src2),
2621 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2622 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2623 let isCommutable = Commutable;
2624 }
2625 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2626 (ins VR64:$src1, i64mem:$src2),
2627 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2628 [(set VR64:$dst,
2629 (IntId64 VR64:$src1,
2630 (bitconvert (memopv4i16 addr:$src2))))]>;
2631
2632 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2633 (ins VR128:$src1, VR128:$src2),
2634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2635 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2636 OpSize {
2637 let isCommutable = Commutable;
2638 }
2639 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2640 (ins VR128:$src1, i128mem:$src2),
2641 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2642 [(set VR128:$dst,
2643 (IntId128 VR128:$src1,
2644 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2645 }
2646}
2647
2648/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002649let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002650 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2651 Intrinsic IntId64, Intrinsic IntId128,
2652 bit Commutable = 0> {
2653 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2654 (ins VR64:$src1, VR64:$src2),
2655 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2656 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2657 let isCommutable = Commutable;
2658 }
2659 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2660 (ins VR64:$src1, i64mem:$src2),
2661 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2662 [(set VR64:$dst,
2663 (IntId64 VR64:$src1,
2664 (bitconvert (memopv2i32 addr:$src2))))]>;
2665
2666 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2667 (ins VR128:$src1, VR128:$src2),
2668 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2669 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2670 OpSize {
2671 let isCommutable = Commutable;
2672 }
2673 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2674 (ins VR128:$src1, i128mem:$src2),
2675 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2676 [(set VR128:$dst,
2677 (IntId128 VR128:$src1,
2678 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2679 }
2680}
2681
2682defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2683 int_x86_ssse3_phadd_w,
2684 int_x86_ssse3_phadd_w_128, 1>;
2685defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2686 int_x86_ssse3_phadd_d,
2687 int_x86_ssse3_phadd_d_128, 1>;
2688defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2689 int_x86_ssse3_phadd_sw,
2690 int_x86_ssse3_phadd_sw_128, 1>;
2691defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2692 int_x86_ssse3_phsub_w,
2693 int_x86_ssse3_phsub_w_128>;
2694defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2695 int_x86_ssse3_phsub_d,
2696 int_x86_ssse3_phsub_d_128>;
2697defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2698 int_x86_ssse3_phsub_sw,
2699 int_x86_ssse3_phsub_sw_128>;
2700defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2701 int_x86_ssse3_pmadd_ub_sw,
2702 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2703defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2704 int_x86_ssse3_pmul_hr_sw,
2705 int_x86_ssse3_pmul_hr_sw_128, 1>;
2706defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2707 int_x86_ssse3_pshuf_b,
2708 int_x86_ssse3_pshuf_b_128>;
2709defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2710 int_x86_ssse3_psign_b,
2711 int_x86_ssse3_psign_b_128>;
2712defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2713 int_x86_ssse3_psign_w,
2714 int_x86_ssse3_psign_w_128>;
2715defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2716 int_x86_ssse3_psign_d,
2717 int_x86_ssse3_psign_d_128>;
2718
Evan Cheng3ea4d672008-03-05 08:19:16 +00002719let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002720 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2721 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002722 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002723 [(set VR64:$dst,
2724 (int_x86_ssse3_palign_r
2725 VR64:$src1, VR64:$src2,
2726 imm:$src3))]>;
2727 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2728 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002729 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002730 [(set VR64:$dst,
2731 (int_x86_ssse3_palign_r
2732 VR64:$src1,
2733 (bitconvert (memopv2i32 addr:$src2)),
2734 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002735
Bill Wendling1dc817c2007-08-10 09:00:17 +00002736 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2737 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002738 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002739 [(set VR128:$dst,
2740 (int_x86_ssse3_palign_r_128
2741 VR128:$src1, VR128:$src2,
2742 imm:$src3))]>, OpSize;
2743 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2744 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002745 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002746 [(set VR128:$dst,
2747 (int_x86_ssse3_palign_r_128
2748 VR128:$src1,
2749 (bitconvert (memopv4i32 addr:$src2)),
2750 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002751}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002752
2753//===----------------------------------------------------------------------===//
2754// Non-Instruction Patterns
2755//===----------------------------------------------------------------------===//
2756
2757// 128-bit vector undef's.
Bill Wendling1dc817c2007-08-10 09:00:17 +00002758def : Pat<(v4f32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002759def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2760def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2761def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2762def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2763def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2764
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002765// extload f32 -> f64. This matches load+fextend because we have a hack in
2766// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2767// Since these loads aren't folded into the fextend, we have to match it
2768// explicitly here.
2769let Predicates = [HasSSE2] in
2770 def : Pat<(fextend (loadf32 addr:$src)),
2771 (CVTSS2SDrm addr:$src)>;
2772
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002773// bit_convert
2774let Predicates = [HasSSE2] in {
2775 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2776 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2777 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2778 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2779 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2780 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2781 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2782 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2783 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2784 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2785 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2786 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2787 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2788 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2789 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2790 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2791 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2792 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2793 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2794 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2795 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2796 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2797 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2798 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2799 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2800 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2801 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2802 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2803 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2804 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2805}
2806
2807// Move scalar to XMM zero-extended
2808// movd to XMM register zero-extends
2809let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002810// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002811def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2813 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002814def : Pat<(v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2816 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2817}
2818
2819// Splat v2f64 / v2i64
2820let AddedComplexity = 10 in {
2821def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2822 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2823def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2824 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2825def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2826 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2827def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2828 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2829}
2830
2831// Splat v4f32
2832def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2833 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
2834 Requires<[HasSSE1]>;
2835
2836// Special unary SHUFPSrri case.
2837// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002838def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2839 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2841 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002842// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002843def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2844 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002845 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2846 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Dan Gohman4a4f1512007-07-18 20:23:34 +00002848def : Pat<(vector_shuffle (memopv4f32 addr:$src1), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002849 SHUFP_unary_shuffle_mask:$sm),
2850 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2851 Requires<[HasSSE2]>;
2852// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002853def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2854 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2856 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002857def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2858 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2860 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002861// Special binary v2i64 shuffle cases using SHUFPDrri.
2862def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2863 SHUFP_shuffle_mask:$sm)),
2864 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2865 Requires<[HasSSE2]>;
2866// Special unary SHUFPDrri case.
2867def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2868 SHUFP_unary_shuffle_mask:$sm)),
2869 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2870 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871
2872// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2873let AddedComplexity = 10 in {
2874def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2875 UNPCKL_v_undef_shuffle_mask)),
2876 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2877def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2878 UNPCKL_v_undef_shuffle_mask)),
2879 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2880def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2881 UNPCKL_v_undef_shuffle_mask)),
2882 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2883def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2884 UNPCKL_v_undef_shuffle_mask)),
2885 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2886}
2887
2888// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2889let AddedComplexity = 10 in {
2890def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2891 UNPCKH_v_undef_shuffle_mask)),
2892 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2893def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2894 UNPCKH_v_undef_shuffle_mask)),
2895 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2896def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2897 UNPCKH_v_undef_shuffle_mask)),
2898 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2899def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2900 UNPCKH_v_undef_shuffle_mask)),
2901 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2902}
2903
2904let AddedComplexity = 15 in {
2905// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2906def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2907 MOVHP_shuffle_mask)),
2908 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2909
2910// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2911def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2912 MOVHLPS_shuffle_mask)),
2913 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2914
2915// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2916def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2917 MOVHLPS_v_undef_shuffle_mask)),
2918 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2919def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2920 MOVHLPS_v_undef_shuffle_mask)),
2921 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2922}
2923
2924let AddedComplexity = 20 in {
2925// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2926// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002927def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 MOVLP_shuffle_mask)),
2929 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002930def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931 MOVLP_shuffle_mask)),
2932 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002933def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934 MOVHP_shuffle_mask)),
2935 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002936def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937 MOVHP_shuffle_mask)),
2938 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2939
Dan Gohman4a4f1512007-07-18 20:23:34 +00002940def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941 MOVLP_shuffle_mask)),
2942 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002943def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944 MOVLP_shuffle_mask)),
2945 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002946def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 MOVHP_shuffle_mask)),
2948 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002949def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 MOVLP_shuffle_mask)),
2951 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2952}
2953
2954let AddedComplexity = 15 in {
2955// Setting the lowest element in the vector.
2956def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2957 MOVL_shuffle_mask)),
2958 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2959def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2960 MOVL_shuffle_mask)),
2961 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2962
2963// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2964def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2965 MOVLP_shuffle_mask)),
2966 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2967def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2968 MOVLP_shuffle_mask)),
2969 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2970}
2971
2972// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002973let AddedComplexity = 15 in
2974def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2975 MOVL_shuffle_mask)),
2976 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
2977
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978
2979// FIXME: Temporary workaround since 2-wide shuffle is broken.
2980def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2981 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2982def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2983 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2984def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2985 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2986def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2987 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2988 Requires<[HasSSE2]>;
2989def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2990 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2991 Requires<[HasSSE2]>;
2992def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2993 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2994def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2995 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2996def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2997 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2998def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2999 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3000def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
3001 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
3002def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
3003 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3004def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
3005 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
3006def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
3007 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3008
3009// Some special case pandn patterns.
3010def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3011 VR128:$src2)),
3012 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3013def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3014 VR128:$src2)),
3015 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3016def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3017 VR128:$src2)),
3018 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3019
3020def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003021 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003022 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3023def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003024 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3026def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003027 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3029
Nate Begeman78246ca2007-11-17 03:58:34 +00003030// vector -> vector casts
3031def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3032 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3033def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3034 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3035
Evan Cheng51a49b22007-07-20 00:27:43 +00003036// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003037def : Pat<(alignedloadv4i32 addr:$src),
3038 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3039def : Pat<(loadv4i32 addr:$src),
3040 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003041def : Pat<(alignedloadv2i64 addr:$src),
3042 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3043def : Pat<(loadv2i64 addr:$src),
3044 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3045
3046def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3047 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3048def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3049 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3050def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3051 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3052def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3053 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3054def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3055 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3056def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3057 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3058def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3059 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3060def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3061 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003062
3063//===----------------------------------------------------------------------===//
3064// SSE4.1 Instructions
3065//===----------------------------------------------------------------------===//
3066
Nate Begemanb2975562008-02-03 07:18:54 +00003067multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3068 bits<8> opcsd, bits<8> opcpd,
3069 string OpcodeStr,
3070 Intrinsic F32Int,
3071 Intrinsic V4F32Int,
3072 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003073 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003074 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003075 def SSr_Int : SS4AI<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003076 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003077 !strconcat(OpcodeStr,
3078 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003079 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3080 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003081
3082 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003083 def SSm_Int : SS4AI<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003084 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003085 !strconcat(OpcodeStr,
3086 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003087 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3088 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003089
3090 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003091 def PSr_Int : SS4AI<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003092 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003093 !strconcat(OpcodeStr,
3094 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003095 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3096 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003097
3098 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003099 def PSm_Int : SS4AI<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003100 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003101 !strconcat(OpcodeStr,
3102 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003103 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3104 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003105
3106 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003107 def SDr_Int : SS4AI<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003108 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003109 !strconcat(OpcodeStr,
3110 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003111 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3112 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003113
3114 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003115 def SDm_Int : SS4AI<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003116 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003117 !strconcat(OpcodeStr,
3118 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003119 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3120 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003121
3122 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003123 def PDr_Int : SS4AI<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003124 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003125 !strconcat(OpcodeStr,
3126 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003127 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3128 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003129
3130 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003131 def PDm_Int : SS4AI<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003132 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003133 !strconcat(OpcodeStr,
3134 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003135 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3136 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003137}
3138
3139// FP round - roundss, roundps, roundsd, roundpd
3140defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3141 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3142 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003143
3144// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3145multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3146 Intrinsic IntId128> {
3147 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3148 (ins VR128:$src),
3149 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3150 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3151 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3152 (ins i128mem:$src),
3153 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3154 [(set VR128:$dst,
3155 (IntId128
3156 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3157}
3158
3159defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3160 int_x86_sse41_phminposuw>;
3161
3162/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003163let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003164 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3165 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003166 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3167 (ins VR128:$src1, VR128:$src2),
3168 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3169 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3170 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003171 let isCommutable = Commutable;
3172 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003173 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3174 (ins VR128:$src1, i128mem:$src2),
3175 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3176 [(set VR128:$dst,
3177 (IntId128 VR128:$src1,
3178 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003179 }
3180}
3181
3182defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3183 int_x86_sse41_pcmpeqq, 1>;
3184defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3185 int_x86_sse41_packusdw, 0>;
3186defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3187 int_x86_sse41_pminsb, 1>;
3188defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3189 int_x86_sse41_pminsd, 1>;
3190defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3191 int_x86_sse41_pminud, 1>;
3192defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3193 int_x86_sse41_pminuw, 1>;
3194defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3195 int_x86_sse41_pmaxsb, 1>;
3196defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3197 int_x86_sse41_pmaxsd, 1>;
3198defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3199 int_x86_sse41_pmaxud, 1>;
3200defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3201 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003202defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3203 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003204
Nate Begeman58057962008-02-09 01:38:08 +00003205
3206/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003207let Constraints = "$src1 = $dst" in {
Nate Begeman58057962008-02-09 01:38:08 +00003208 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3209 Intrinsic IntId128, bit Commutable = 0> {
3210 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3211 (ins VR128:$src1, VR128:$src2),
3212 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3213 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3214 VR128:$src2))]>, OpSize {
3215 let isCommutable = Commutable;
3216 }
3217 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3218 (ins VR128:$src1, VR128:$src2),
3219 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3220 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3221 OpSize {
3222 let isCommutable = Commutable;
3223 }
3224 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3225 (ins VR128:$src1, i128mem:$src2),
3226 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3227 [(set VR128:$dst,
3228 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3229 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3230 (ins VR128:$src1, i128mem:$src2),
3231 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3232 [(set VR128:$dst,
3233 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3234 OpSize;
3235 }
3236}
3237defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3238 int_x86_sse41_pmulld, 1>;
3239
3240
Nate Begeman72d802a2008-02-04 06:00:24 +00003241/// SS41I_binop_rmi_int - SSE 4.1 binary operator with immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003242let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003243 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3244 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003245 def rri : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3246 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3247 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003248 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003249 [(set VR128:$dst,
3250 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3251 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003252 let isCommutable = Commutable;
3253 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003254 def rmi : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3255 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3256 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003257 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003258 [(set VR128:$dst,
3259 (IntId128 VR128:$src1,
3260 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3261 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003262 }
3263}
3264
3265defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3266 int_x86_sse41_blendps, 0>;
3267defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3268 int_x86_sse41_blendpd, 0>;
3269defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3270 int_x86_sse41_pblendw, 0>;
3271defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3272 int_x86_sse41_dpps, 1>;
3273defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3274 int_x86_sse41_dppd, 1>;
3275defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3276 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003277
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003278
Nate Begemanb4e9a042008-02-10 18:47:57 +00003279/// SS41I_binop_rmi_int - SSE 4.1 binary operator with immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003280let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003281 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3282 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3283 (ins VR128:$src1, VR128:$src2),
3284 !strconcat(OpcodeStr,
3285 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3286 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3287 OpSize;
3288
3289 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3290 (ins VR128:$src1, i128mem:$src2),
3291 !strconcat(OpcodeStr,
3292 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3293 [(set VR128:$dst,
3294 (IntId VR128:$src1,
3295 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3296 }
3297}
3298
3299defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3300defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3301defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3302
3303
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003304multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3305 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3306 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3307 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3308
3309 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3310 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3311 [(set VR128:$dst,
3312 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3313}
3314
3315defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3316defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3317defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3318defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3319defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3320defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3321
3322multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3323 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3324 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3325 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3326
3327 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3328 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3329 [(set VR128:$dst,
3330 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3331}
3332
3333defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3334defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3335defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3336defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3337
3338multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3339 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3340 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3341 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3342
3343 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3344 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3345 [(set VR128:$dst,
3346 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3347}
3348
3349defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3350defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3351
3352
Nate Begemand77e59e2008-02-11 04:19:36 +00003353/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3354multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003355 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3356 (ins VR128:$src1, i32i8imm:$src2),
3357 !strconcat(OpcodeStr,
3358 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003359 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3360 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003361 def mr : SS4AI<opc, MRMDestMem, (outs),
3362 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3363 !strconcat(OpcodeStr,
3364 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003365 []>, OpSize;
3366// FIXME:
3367// There's an AssertZext in the way of writing the store pattern
3368// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003369}
3370
Nate Begemand77e59e2008-02-11 04:19:36 +00003371defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003372
Nate Begemand77e59e2008-02-11 04:19:36 +00003373
3374/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3375multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
3376 def mr : SS4AI<opc, MRMDestMem, (outs),
3377 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3378 !strconcat(OpcodeStr,
3379 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3380 []>, OpSize;
3381// FIXME:
3382// There's an AssertZext in the way of writing the store pattern
3383// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3384}
3385
3386defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3387
3388
3389/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3390multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003391 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3392 (ins VR128:$src1, i32i8imm:$src2),
3393 !strconcat(OpcodeStr,
3394 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3395 [(set GR32:$dst,
3396 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
3397 def mr : SS4AI<opc, MRMDestMem, (outs),
3398 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3399 !strconcat(OpcodeStr,
3400 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3401 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3402 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003403}
3404
Nate Begemand77e59e2008-02-11 04:19:36 +00003405defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003406
Nate Begemand77e59e2008-02-11 04:19:36 +00003407
3408/// SS41I_extractf32 - SSE 4.1 extract 32 bits to fp reg or memory destination
3409multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003410 def rr : SS4AI<opc, MRMSrcReg, (outs FR32:$dst),
3411 (ins VR128:$src1, i32i8imm:$src2),
3412 !strconcat(OpcodeStr,
3413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3414 [(set FR32:$dst,
3415 (extractelt (v4f32 VR128:$src1), imm:$src2))]>, OpSize;
3416 def mr : SS4AI<opc, MRMDestMem, (outs),
3417 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3418 !strconcat(OpcodeStr,
3419 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3420 [(store (extractelt (v4f32 VR128:$src1), imm:$src2),
3421 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003422}
3423
Nate Begemand77e59e2008-02-11 04:19:36 +00003424defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003425
Evan Cheng3ea4d672008-03-05 08:19:16 +00003426let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003427 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
3428 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3429 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3430 !strconcat(OpcodeStr,
3431 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3432 [(set VR128:$dst,
3433 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
3434 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3435 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3436 !strconcat(OpcodeStr,
3437 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3438 [(set VR128:$dst,
3439 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3440 imm:$src3))]>, OpSize;
3441 }
3442}
3443
3444defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3445
Evan Cheng3ea4d672008-03-05 08:19:16 +00003446let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003447 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
3448 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3449 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3450 !strconcat(OpcodeStr,
3451 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3452 [(set VR128:$dst,
3453 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3454 OpSize;
3455 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3456 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3457 !strconcat(OpcodeStr,
3458 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3459 [(set VR128:$dst,
3460 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3461 imm:$src3)))]>, OpSize;
3462 }
3463}
3464
3465defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3466
Evan Cheng3ea4d672008-03-05 08:19:16 +00003467let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003468 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
3469 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3470 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3471 !strconcat(OpcodeStr,
3472 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3473 [(set VR128:$dst,
3474 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
3475 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3476 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3477 !strconcat(OpcodeStr,
3478 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3479 [(set VR128:$dst,
3480 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3481 imm:$src3))]>, OpSize;
3482 }
3483}
3484
3485defm INSERTPS : SS41I_insertf32<0x31, "insertps">;