Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1 | //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Bob Wilson | 656edcf | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 10 | // This file contains a pass that expands pseudo instructions into target |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 11 | // instructions to allow proper scheduling, if-conversion, and other late |
| 12 | // optimizations. This pass should be run after register allocation but before |
Bob Wilson | 656edcf | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 13 | // the post-regalloc scheduling pass. |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
| 17 | #define DEBUG_TYPE "arm-pseudo" |
| 18 | #include "ARM.h" |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 19 | #include "ARMAddressingModes.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 20 | #include "ARMBaseInstrInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 21 | #include "ARMBaseRegisterInfo.h" |
| 22 | #include "ARMMachineFunctionInfo.h" |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 23 | #include "ARMRegisterInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetFrameLowering.h" |
Chris Lattner | 4dbbe34 | 2010-07-20 21:17:29 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetRegisterInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 29 | #include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove! |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
| 33 | class ARMExpandPseudo : public MachineFunctionPass { |
| 34 | public: |
| 35 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 36 | ARMExpandPseudo() : MachineFunctionPass(ID) {} |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 37 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 38 | const ARMBaseInstrInfo *TII; |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 39 | const TargetRegisterInfo *TRI; |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 40 | const ARMSubtarget *STI; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 41 | ARMFunctionInfo *AFI; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 42 | |
| 43 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 44 | |
| 45 | virtual const char *getPassName() const { |
| 46 | return "ARM pseudo instruction expansion pass"; |
| 47 | } |
| 48 | |
| 49 | private: |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 50 | void TransferImpOps(MachineInstr &OldMI, |
| 51 | MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 52 | bool ExpandMI(MachineBasicBlock &MBB, |
| 53 | MachineBasicBlock::iterator MBBI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 54 | bool ExpandMBB(MachineBasicBlock &MBB); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 55 | void ExpandVLD(MachineBasicBlock::iterator &MBBI); |
| 56 | void ExpandVST(MachineBasicBlock::iterator &MBBI); |
| 57 | void ExpandLaneOp(MachineBasicBlock::iterator &MBBI); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 58 | void ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
| 59 | unsigned Opc, bool IsExt, unsigned NumRegs); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 60 | void ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 61 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 62 | }; |
| 63 | char ARMExpandPseudo::ID = 0; |
| 64 | } |
| 65 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 66 | /// TransferImpOps - Transfer implicit operands on the pseudo instruction to |
| 67 | /// the instructions created from the expansion. |
| 68 | void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI, |
| 69 | MachineInstrBuilder &UseMI, |
| 70 | MachineInstrBuilder &DefMI) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 71 | const MCInstrDesc &Desc = OldMI.getDesc(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 72 | for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands(); |
| 73 | i != e; ++i) { |
| 74 | const MachineOperand &MO = OldMI.getOperand(i); |
| 75 | assert(MO.isReg() && MO.getReg()); |
| 76 | if (MO.isUse()) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 77 | UseMI.addOperand(MO); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 78 | else |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 79 | DefMI.addOperand(MO); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 80 | } |
| 81 | } |
| 82 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 83 | namespace { |
| 84 | // Constants for register spacing in NEON load/store instructions. |
| 85 | // For quad-register load-lane and store-lane pseudo instructors, the |
| 86 | // spacing is initially assumed to be EvenDblSpc, and that is changed to |
| 87 | // OddDblSpc depending on the lane number operand. |
| 88 | enum NEONRegSpacing { |
| 89 | SingleSpc, |
| 90 | EvenDblSpc, |
| 91 | OddDblSpc |
| 92 | }; |
| 93 | |
| 94 | // Entries for NEON load/store information table. The table is sorted by |
| 95 | // PseudoOpc for fast binary-search lookups. |
| 96 | struct NEONLdStTableEntry { |
| 97 | unsigned PseudoOpc; |
| 98 | unsigned RealOpc; |
| 99 | bool IsLoad; |
| 100 | bool HasWriteBack; |
| 101 | NEONRegSpacing RegSpacing; |
| 102 | unsigned char NumRegs; // D registers loaded or stored |
| 103 | unsigned char RegElts; // elements per D register; used for lane ops |
| 104 | |
| 105 | // Comparison methods for binary search of the table. |
| 106 | bool operator<(const NEONLdStTableEntry &TE) const { |
| 107 | return PseudoOpc < TE.PseudoOpc; |
| 108 | } |
| 109 | friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) { |
| 110 | return TE.PseudoOpc < PseudoOpc; |
| 111 | } |
Chandler Carruth | 100c267 | 2010-10-23 08:10:43 +0000 | [diff] [blame] | 112 | friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc, |
| 113 | const NEONLdStTableEntry &TE) { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 114 | return PseudoOpc < TE.PseudoOpc; |
| 115 | } |
| 116 | }; |
| 117 | } |
| 118 | |
| 119 | static const NEONLdStTableEntry NEONLdStTable[] = { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 120 | { ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4}, |
| 121 | { ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4}, |
| 122 | { ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2}, |
| 123 | { ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2}, |
| 124 | { ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8}, |
| 125 | { ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8}, |
| 126 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 127 | { ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 128 | { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 129 | { ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 130 | { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 131 | { ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 132 | { ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 133 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 134 | { ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 }, |
| 135 | { ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 }, |
| 136 | { ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 }, |
| 137 | { ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 }, |
| 138 | |
| 139 | { ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 }, |
| 140 | { ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 }, |
| 141 | { ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 }, |
| 142 | { ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 }, |
| 143 | { ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 }, |
| 144 | { ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 }, |
| 145 | { ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 }, |
| 146 | { ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 }, |
| 147 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 148 | { ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4}, |
| 149 | { ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4}, |
| 150 | { ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2}, |
| 151 | { ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2}, |
| 152 | { ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8}, |
| 153 | { ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8}, |
| 154 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 155 | { ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 }, |
| 156 | { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 }, |
| 157 | { ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 }, |
| 158 | { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 }, |
| 159 | { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 }, |
| 160 | { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 }, |
| 161 | { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 }, |
| 162 | { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 }, |
| 163 | { ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 }, |
| 164 | { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 }, |
| 165 | |
| 166 | { ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 }, |
| 167 | { ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 }, |
| 168 | { ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 }, |
| 169 | { ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 }, |
| 170 | { ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 }, |
| 171 | { ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 }, |
| 172 | |
| 173 | { ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 }, |
| 174 | { ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 }, |
| 175 | { ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 }, |
| 176 | { ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 }, |
| 177 | { ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 }, |
| 178 | { ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 }, |
| 179 | |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 180 | { ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4}, |
| 181 | { ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4}, |
| 182 | { ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2}, |
| 183 | { ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2}, |
| 184 | { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8}, |
| 185 | { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8}, |
| 186 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 187 | { ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 }, |
| 188 | { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 }, |
| 189 | { ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 }, |
| 190 | { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 }, |
| 191 | { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 }, |
| 192 | { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 }, |
| 193 | { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 }, |
| 194 | { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 }, |
| 195 | { ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 }, |
| 196 | { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 }, |
| 197 | |
| 198 | { ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 }, |
| 199 | { ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 }, |
| 200 | { ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 }, |
| 201 | { ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 }, |
| 202 | { ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 }, |
| 203 | { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 }, |
| 204 | |
| 205 | { ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 206 | { ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 207 | { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 }, |
| 208 | { ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 209 | { ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 210 | { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 }, |
| 211 | { ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 212 | { ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 213 | { ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 }, |
| 214 | |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 215 | { ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4}, |
| 216 | { ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4}, |
| 217 | { ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2}, |
| 218 | { ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2}, |
| 219 | { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8}, |
| 220 | { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8}, |
| 221 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 222 | { ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 }, |
| 223 | { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 }, |
| 224 | { ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 }, |
| 225 | { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 }, |
| 226 | { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 }, |
| 227 | { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 }, |
| 228 | { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 }, |
| 229 | { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 }, |
| 230 | { ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 }, |
| 231 | { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 }, |
| 232 | |
| 233 | { ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 }, |
| 234 | { ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 }, |
| 235 | { ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 }, |
| 236 | { ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 }, |
| 237 | { ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 }, |
| 238 | { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 }, |
| 239 | |
| 240 | { ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 241 | { ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 242 | { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 }, |
| 243 | { ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 244 | { ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 245 | { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 }, |
| 246 | { ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 247 | { ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 248 | { ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 }, |
| 249 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 250 | { ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 }, |
| 251 | { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 }, |
| 252 | { ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 }, |
| 253 | { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 }, |
| 254 | { ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 }, |
| 255 | { ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 }, |
| 256 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 257 | { ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 }, |
| 258 | { ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 }, |
| 259 | { ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 }, |
| 260 | { ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 }, |
| 261 | |
| 262 | { ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 }, |
| 263 | { ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 }, |
| 264 | { ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 }, |
| 265 | { ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 }, |
| 266 | { ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 }, |
| 267 | { ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 }, |
| 268 | { ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 }, |
| 269 | { ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 }, |
| 270 | |
| 271 | { ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 }, |
| 272 | { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 }, |
| 273 | { ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 }, |
| 274 | { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 }, |
| 275 | { ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 }, |
| 276 | { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 }, |
| 277 | { ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4}, |
| 278 | { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4}, |
| 279 | { ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2}, |
| 280 | { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2}, |
| 281 | |
| 282 | { ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 }, |
| 283 | { ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 }, |
| 284 | { ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 }, |
| 285 | { ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 }, |
| 286 | { ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 }, |
| 287 | { ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 }, |
| 288 | |
| 289 | { ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 }, |
| 290 | { ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 }, |
| 291 | { ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 }, |
| 292 | { ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 }, |
| 293 | { ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 }, |
| 294 | { ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 }, |
| 295 | |
| 296 | { ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 }, |
| 297 | { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 }, |
| 298 | { ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 }, |
| 299 | { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 }, |
| 300 | { ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 }, |
| 301 | { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 }, |
| 302 | { ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4}, |
| 303 | { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4}, |
| 304 | { ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2}, |
| 305 | { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2}, |
| 306 | |
| 307 | { ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 }, |
| 308 | { ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 }, |
| 309 | { ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 }, |
| 310 | { ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 }, |
| 311 | { ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 }, |
| 312 | { ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 }, |
| 313 | |
| 314 | { ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 315 | { ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 316 | { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 }, |
| 317 | { ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 318 | { ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 319 | { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 }, |
| 320 | { ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 321 | { ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 322 | { ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 }, |
| 323 | |
| 324 | { ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 }, |
| 325 | { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 }, |
| 326 | { ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 }, |
| 327 | { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 }, |
| 328 | { ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 }, |
| 329 | { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 }, |
| 330 | { ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4}, |
| 331 | { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4}, |
| 332 | { ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2}, |
| 333 | { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2}, |
| 334 | |
| 335 | { ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 }, |
| 336 | { ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 }, |
| 337 | { ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 }, |
| 338 | { ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 }, |
| 339 | { ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 }, |
| 340 | { ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 }, |
| 341 | |
| 342 | { ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 343 | { ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 344 | { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 }, |
| 345 | { ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 346 | { ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 }, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 347 | { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 }, |
| 348 | { ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 }, |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 349 | { ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 }, |
| 350 | { ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 } |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 351 | }; |
| 352 | |
| 353 | /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON |
| 354 | /// load or store pseudo instruction. |
| 355 | static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) { |
| 356 | unsigned NumEntries = array_lengthof(NEONLdStTable); |
| 357 | |
| 358 | #ifndef NDEBUG |
| 359 | // Make sure the table is sorted. |
| 360 | static bool TableChecked = false; |
| 361 | if (!TableChecked) { |
| 362 | for (unsigned i = 0; i != NumEntries-1; ++i) |
| 363 | assert(NEONLdStTable[i] < NEONLdStTable[i+1] && |
| 364 | "NEONLdStTable is not sorted!"); |
| 365 | TableChecked = true; |
| 366 | } |
| 367 | #endif |
| 368 | |
| 369 | const NEONLdStTableEntry *I = |
| 370 | std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode); |
| 371 | if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode) |
| 372 | return I; |
| 373 | return NULL; |
| 374 | } |
| 375 | |
| 376 | /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register, |
| 377 | /// corresponding to the specified register spacing. Not all of the results |
| 378 | /// are necessarily valid, e.g., a Q register only has 2 D subregisters. |
| 379 | static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc, |
| 380 | const TargetRegisterInfo *TRI, unsigned &D0, |
| 381 | unsigned &D1, unsigned &D2, unsigned &D3) { |
| 382 | if (RegSpc == SingleSpc) { |
| 383 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 384 | D1 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 385 | D2 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 386 | D3 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 387 | } else if (RegSpc == EvenDblSpc) { |
| 388 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 389 | D1 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 390 | D2 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 391 | D3 = TRI->getSubReg(Reg, ARM::dsub_6); |
| 392 | } else { |
| 393 | assert(RegSpc == OddDblSpc && "unknown register spacing"); |
| 394 | D0 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 395 | D1 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 396 | D2 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 397 | D3 = TRI->getSubReg(Reg, ARM::dsub_7); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 398 | } |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 399 | } |
| 400 | |
Bob Wilson | 82a9c84 | 2010-09-02 16:17:29 +0000 | [diff] [blame] | 401 | /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register |
| 402 | /// operands to real VLD instructions with D register operands. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 403 | void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 404 | MachineInstr &MI = *MBBI; |
| 405 | MachineBasicBlock &MBB = *MI.getParent(); |
| 406 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 407 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 408 | assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
| 409 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 410 | unsigned NumRegs = TableEntry->NumRegs; |
| 411 | |
| 412 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 413 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 414 | unsigned OpIdx = 0; |
| 415 | |
| 416 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 417 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
| 418 | unsigned D0, D1, D2, D3; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 419 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 420 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 421 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 422 | if (NumRegs > 2) |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 423 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 424 | if (NumRegs > 3) |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 425 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 426 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 427 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 428 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 429 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 430 | // Copy the addrmode6 operands. |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 431 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 432 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 433 | // Copy the am6offset operand. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 434 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 435 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 436 | |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 437 | // For an instruction writing double-spaced subregs, the pseudo instruction |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 438 | // has an extra operand that is a use of the super-register. Record the |
| 439 | // operand index and skip over it. |
| 440 | unsigned SrcOpIdx = 0; |
| 441 | if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc) |
| 442 | SrcOpIdx = OpIdx++; |
| 443 | |
| 444 | // Copy the predicate operands. |
| 445 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 446 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 447 | |
| 448 | // Copy the super-register source operand used for double-spaced subregs over |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 449 | // to the new instruction as an implicit operand. |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 450 | if (SrcOpIdx != 0) { |
| 451 | MachineOperand MO = MI.getOperand(SrcOpIdx); |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 452 | MO.setImplicit(true); |
| 453 | MIB.addOperand(MO); |
| 454 | } |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 455 | // Add an implicit def for the super-register. |
| 456 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 457 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 458 | |
| 459 | // Transfer memoperands. |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 460 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 461 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 462 | MI.eraseFromParent(); |
| 463 | } |
| 464 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 465 | /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register |
| 466 | /// operands to real VST instructions with D register operands. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 467 | void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 468 | MachineInstr &MI = *MBBI; |
| 469 | MachineBasicBlock &MBB = *MI.getParent(); |
| 470 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 471 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 472 | assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
| 473 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 474 | unsigned NumRegs = TableEntry->NumRegs; |
| 475 | |
| 476 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 477 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 478 | unsigned OpIdx = 0; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 479 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 480 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 481 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 482 | // Copy the addrmode6 operands. |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 483 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 484 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 485 | // Copy the am6offset operand. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 486 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 487 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 488 | |
| 489 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 490 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 491 | unsigned D0, D1, D2, D3; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 492 | GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 493 | MIB.addReg(D0).addReg(D1); |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 494 | if (NumRegs > 2) |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 495 | MIB.addReg(D2); |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 496 | if (NumRegs > 3) |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 497 | MIB.addReg(D3); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 498 | |
| 499 | // Copy the predicate operands. |
| 500 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 501 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 502 | |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 503 | if (SrcIsKill) // Add an implicit kill for the super-reg. |
| 504 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 505 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 506 | |
| 507 | // Transfer memoperands. |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 508 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 509 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 510 | MI.eraseFromParent(); |
| 511 | } |
| 512 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 513 | /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ |
| 514 | /// register operands to real instructions with D register operands. |
| 515 | void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) { |
| 516 | MachineInstr &MI = *MBBI; |
| 517 | MachineBasicBlock &MBB = *MI.getParent(); |
| 518 | |
| 519 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 520 | assert(TableEntry && "NEONLdStTable lookup failed"); |
| 521 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 522 | unsigned NumRegs = TableEntry->NumRegs; |
| 523 | unsigned RegElts = TableEntry->RegElts; |
| 524 | |
| 525 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 526 | TII->get(TableEntry->RealOpc)); |
| 527 | unsigned OpIdx = 0; |
| 528 | // The lane operand is always the 3rd from last operand, before the 2 |
| 529 | // predicate operands. |
| 530 | unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm(); |
| 531 | |
| 532 | // Adjust the lane and spacing as needed for Q registers. |
| 533 | assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane"); |
| 534 | if (RegSpc == EvenDblSpc && Lane >= RegElts) { |
| 535 | RegSpc = OddDblSpc; |
| 536 | Lane -= RegElts; |
| 537 | } |
| 538 | assert(Lane < RegElts && "out of range lane for VLD/VST-lane"); |
| 539 | |
Ted Kremenek | 584520e | 2011-01-23 17:05:06 +0000 | [diff] [blame] | 540 | unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0; |
Bob Wilson | fe3ac08 | 2010-09-14 21:12:05 +0000 | [diff] [blame] | 541 | unsigned DstReg = 0; |
| 542 | bool DstIsDead = false; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 543 | if (TableEntry->IsLoad) { |
| 544 | DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 545 | DstReg = MI.getOperand(OpIdx++).getReg(); |
| 546 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 547 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 548 | if (NumRegs > 1) |
| 549 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 550 | if (NumRegs > 2) |
| 551 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
| 552 | if (NumRegs > 3) |
| 553 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
| 554 | } |
| 555 | |
| 556 | if (TableEntry->HasWriteBack) |
| 557 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 558 | |
| 559 | // Copy the addrmode6 operands. |
| 560 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 561 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 562 | // Copy the am6offset operand. |
| 563 | if (TableEntry->HasWriteBack) |
| 564 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 565 | |
| 566 | // Grab the super-register source. |
| 567 | MachineOperand MO = MI.getOperand(OpIdx++); |
| 568 | if (!TableEntry->IsLoad) |
| 569 | GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3); |
| 570 | |
| 571 | // Add the subregs as sources of the new instruction. |
| 572 | unsigned SrcFlags = (getUndefRegState(MO.isUndef()) | |
| 573 | getKillRegState(MO.isKill())); |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 574 | MIB.addReg(D0, SrcFlags); |
| 575 | if (NumRegs > 1) |
| 576 | MIB.addReg(D1, SrcFlags); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 577 | if (NumRegs > 2) |
| 578 | MIB.addReg(D2, SrcFlags); |
| 579 | if (NumRegs > 3) |
| 580 | MIB.addReg(D3, SrcFlags); |
| 581 | |
| 582 | // Add the lane number operand. |
| 583 | MIB.addImm(Lane); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 584 | OpIdx += 1; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 585 | |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 586 | // Copy the predicate operands. |
| 587 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 588 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 589 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 590 | // Copy the super-register source to be an implicit source. |
| 591 | MO.setImplicit(true); |
| 592 | MIB.addOperand(MO); |
| 593 | if (TableEntry->IsLoad) |
| 594 | // Add an implicit def for the super-register. |
| 595 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 596 | TransferImpOps(MI, MIB, MIB); |
| 597 | MI.eraseFromParent(); |
| 598 | } |
| 599 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 600 | /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ |
| 601 | /// register operands to real instructions with D register operands. |
| 602 | void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
| 603 | unsigned Opc, bool IsExt, unsigned NumRegs) { |
| 604 | MachineInstr &MI = *MBBI; |
| 605 | MachineBasicBlock &MBB = *MI.getParent(); |
| 606 | |
| 607 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc)); |
| 608 | unsigned OpIdx = 0; |
| 609 | |
| 610 | // Transfer the destination register operand. |
| 611 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 612 | if (IsExt) |
| 613 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 614 | |
| 615 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 616 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
| 617 | unsigned D0, D1, D2, D3; |
| 618 | GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3); |
| 619 | MIB.addReg(D0).addReg(D1); |
| 620 | if (NumRegs > 2) |
| 621 | MIB.addReg(D2); |
| 622 | if (NumRegs > 3) |
| 623 | MIB.addReg(D3); |
| 624 | |
| 625 | // Copy the other source register operand. |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 626 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 627 | |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 628 | // Copy the predicate operands. |
| 629 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 630 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 631 | |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 632 | if (SrcIsKill) // Add an implicit kill for the super-reg. |
| 633 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 634 | TransferImpOps(MI, MIB, MIB); |
| 635 | MI.eraseFromParent(); |
| 636 | } |
| 637 | |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 638 | void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 639 | MachineBasicBlock::iterator &MBBI) { |
| 640 | MachineInstr &MI = *MBBI; |
| 641 | unsigned Opcode = MI.getOpcode(); |
| 642 | unsigned PredReg = 0; |
| 643 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg); |
| 644 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 645 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 646 | bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm; |
| 647 | const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1); |
| 648 | MachineInstrBuilder LO16, HI16; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 649 | |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 650 | if (!STI->hasV6T2Ops() && |
| 651 | (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) { |
| 652 | // Expand into a movi + orr. |
| 653 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg); |
| 654 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri)) |
| 655 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 656 | .addReg(DstReg); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 657 | |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 658 | assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!"); |
| 659 | unsigned ImmVal = (unsigned)MO.getImm(); |
| 660 | unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 661 | unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 662 | LO16 = LO16.addImm(SOImmValV1); |
| 663 | HI16 = HI16.addImm(SOImmValV2); |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 664 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 665 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 666 | LO16.addImm(Pred).addReg(PredReg).addReg(0); |
| 667 | HI16.addImm(Pred).addReg(PredReg).addReg(0); |
| 668 | TransferImpOps(MI, LO16, HI16); |
| 669 | MI.eraseFromParent(); |
| 670 | return; |
| 671 | } |
| 672 | |
| 673 | unsigned LO16Opc = 0; |
| 674 | unsigned HI16Opc = 0; |
| 675 | if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) { |
| 676 | LO16Opc = ARM::t2MOVi16; |
| 677 | HI16Opc = ARM::t2MOVTi16; |
| 678 | } else { |
| 679 | LO16Opc = ARM::MOVi16; |
| 680 | HI16Opc = ARM::MOVTi16; |
| 681 | } |
| 682 | |
| 683 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg); |
| 684 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc)) |
| 685 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 686 | .addReg(DstReg); |
| 687 | |
| 688 | if (MO.isImm()) { |
| 689 | unsigned Imm = MO.getImm(); |
| 690 | unsigned Lo16 = Imm & 0xffff; |
| 691 | unsigned Hi16 = (Imm >> 16) & 0xffff; |
| 692 | LO16 = LO16.addImm(Lo16); |
| 693 | HI16 = HI16.addImm(Hi16); |
| 694 | } else { |
| 695 | const GlobalValue *GV = MO.getGlobal(); |
| 696 | unsigned TF = MO.getTargetFlags(); |
| 697 | LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16); |
| 698 | HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16); |
| 699 | } |
| 700 | |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 701 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 702 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 703 | LO16.addImm(Pred).addReg(PredReg); |
| 704 | HI16.addImm(Pred).addReg(PredReg); |
| 705 | |
| 706 | TransferImpOps(MI, LO16, HI16); |
| 707 | MI.eraseFromParent(); |
| 708 | } |
| 709 | |
| 710 | bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB, |
| 711 | MachineBasicBlock::iterator MBBI) { |
| 712 | MachineInstr &MI = *MBBI; |
| 713 | unsigned Opcode = MI.getOpcode(); |
| 714 | switch (Opcode) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 715 | default: |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 716 | return false; |
Jim Grosbach | f219f31 | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 717 | case ARM::VMOVScc: |
| 718 | case ARM::VMOVDcc: { |
| 719 | unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD; |
| 720 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc), |
| 721 | MI.getOperand(1).getReg()) |
| 722 | .addReg(MI.getOperand(2).getReg(), |
| 723 | getKillRegState(MI.getOperand(2).isKill())) |
| 724 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 725 | .addReg(MI.getOperand(4).getReg()); |
| 726 | |
| 727 | MI.eraseFromParent(); |
| 728 | return true; |
| 729 | } |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 730 | case ARM::t2MOVCCr: |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 731 | case ARM::MOVCCr: { |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 732 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr; |
| 733 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 734 | MI.getOperand(1).getReg()) |
| 735 | .addReg(MI.getOperand(2).getReg(), |
| 736 | getKillRegState(MI.getOperand(2).isKill())) |
| 737 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 738 | .addReg(MI.getOperand(4).getReg()) |
| 739 | .addReg(0); // 's' bit |
| 740 | |
| 741 | MI.eraseFromParent(); |
| 742 | return true; |
| 743 | } |
| 744 | case ARM::MOVCCs: { |
| 745 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs), |
| 746 | (MI.getOperand(1).getReg())) |
| 747 | .addReg(MI.getOperand(2).getReg(), |
| 748 | getKillRegState(MI.getOperand(2).isKill())) |
| 749 | .addReg(MI.getOperand(3).getReg(), |
| 750 | getKillRegState(MI.getOperand(3).isKill())) |
| 751 | .addImm(MI.getOperand(4).getImm()) |
| 752 | .addImm(MI.getOperand(5).getImm()) // 'pred' |
| 753 | .addReg(MI.getOperand(6).getReg()) |
| 754 | .addReg(0); // 's' bit |
| 755 | |
| 756 | MI.eraseFromParent(); |
| 757 | return true; |
| 758 | } |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 759 | case ARM::MOVCCi16: { |
| 760 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16), |
| 761 | MI.getOperand(1).getReg()) |
| 762 | .addImm(MI.getOperand(2).getImm()) |
| 763 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 764 | .addReg(MI.getOperand(4).getReg()); |
| 765 | |
| 766 | MI.eraseFromParent(); |
| 767 | return true; |
| 768 | } |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 769 | case ARM::t2MOVCCi: |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 770 | case ARM::MOVCCi: { |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 771 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi; |
| 772 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 773 | MI.getOperand(1).getReg()) |
| 774 | .addImm(MI.getOperand(2).getImm()) |
| 775 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 776 | .addReg(MI.getOperand(4).getReg()) |
| 777 | .addReg(0); // 's' bit |
| 778 | |
| 779 | MI.eraseFromParent(); |
| 780 | return true; |
| 781 | } |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 782 | case ARM::MVNCCi: { |
| 783 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi), |
| 784 | MI.getOperand(1).getReg()) |
| 785 | .addImm(MI.getOperand(2).getImm()) |
| 786 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
| 787 | .addReg(MI.getOperand(4).getReg()) |
| 788 | .addReg(0); // 's' bit |
| 789 | |
| 790 | MI.eraseFromParent(); |
| 791 | return true; |
| 792 | } |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 793 | case ARM::Int_eh_sjlj_dispatchsetup: { |
| 794 | MachineFunction &MF = *MI.getParent()->getParent(); |
| 795 | const ARMBaseInstrInfo *AII = |
| 796 | static_cast<const ARMBaseInstrInfo*>(TII); |
| 797 | const ARMBaseRegisterInfo &RI = AII->getRegisterInfo(); |
| 798 | // For functions using a base pointer, we rematerialize it (via the frame |
| 799 | // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it |
| 800 | // for us. Otherwise, expand to nothing. |
| 801 | if (RI.hasBasePointer(MF)) { |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 802 | int32_t NumBytes = AFI->getFramePtrSpillOffset(); |
| 803 | unsigned FramePtr = RI.getFrameRegister(MF); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 804 | assert(MF.getTarget().getFrameLowering()->hasFP(MF) && |
Benjamin Kramer | 7920d96 | 2010-11-19 16:36:02 +0000 | [diff] [blame] | 805 | "base pointer without frame pointer?"); |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 806 | |
| 807 | if (AFI->isThumb2Function()) { |
| 808 | llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 809 | FramePtr, -NumBytes, ARMCC::AL, 0, *TII); |
| 810 | } else if (AFI->isThumbFunction()) { |
Anton Korobeynikov | 57caad7 | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 811 | llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 812 | FramePtr, -NumBytes, *TII, RI); |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 813 | } else { |
| 814 | llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 815 | FramePtr, -NumBytes, ARMCC::AL, 0, |
| 816 | *TII); |
| 817 | } |
Jim Grosbach | 8b95c3e | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 818 | // If there's dynamic realignment, adjust for it. |
Jim Grosbach | b8e67fc | 2010-10-20 01:10:01 +0000 | [diff] [blame] | 819 | if (RI.needsStackRealignment(MF)) { |
Jim Grosbach | 8b95c3e | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 820 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 821 | unsigned MaxAlign = MFI->getMaxAlignment(); |
| 822 | assert (!AFI->isThumb1OnlyFunction()); |
| 823 | // Emit bic r6, r6, MaxAlign |
| 824 | unsigned bicOpc = AFI->isThumbFunction() ? |
| 825 | ARM::t2BICri : ARM::BICri; |
| 826 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 827 | TII->get(bicOpc), ARM::R6) |
| 828 | .addReg(ARM::R6, RegState::Kill) |
| 829 | .addImm(MaxAlign-1))); |
| 830 | } |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 831 | |
| 832 | } |
| 833 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 834 | return true; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 835 | } |
| 836 | |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 837 | case ARM::MOVsrl_flag: |
| 838 | case ARM::MOVsra_flag: { |
| 839 | // These are just fancy MOVs insructions. |
Duncan Sands | dbbd99f | 2010-10-21 16:06:28 +0000 | [diff] [blame] | 840 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs), |
| 841 | MI.getOperand(0).getReg()) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 842 | .addOperand(MI.getOperand(1)) |
| 843 | .addReg(0) |
Jim Grosbach | aa4cc1a | 2011-07-13 17:25:55 +0000 | [diff] [blame^] | 844 | .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? |
| 845 | ARM_AM::lsr : ARM_AM::asr), |
| 846 | 1))) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 847 | .addReg(ARM::CPSR, RegState::Define); |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 848 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 849 | return true; |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 850 | } |
| 851 | case ARM::RRX: { |
| 852 | // This encodes as "MOVs Rd, Rm, rrx |
| 853 | MachineInstrBuilder MIB = |
| 854 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs), |
| 855 | MI.getOperand(0).getReg()) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 856 | .addOperand(MI.getOperand(1)) |
| 857 | .addOperand(MI.getOperand(1)) |
| 858 | .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))) |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 859 | .addReg(0); |
| 860 | TransferImpOps(MI, MIB, MIB); |
| 861 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 862 | return true; |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 863 | } |
Jim Grosbach | ff97eb0 | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 864 | case ARM::tTPsoft: |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 865 | case ARM::TPsoft: { |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 866 | MachineInstrBuilder MIB = |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 867 | BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Jim Grosbach | ff97eb0 | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 868 | TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL)) |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 869 | .addExternalSymbol("__aeabi_read_tp", 0); |
| 870 | |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 871 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 872 | TransferImpOps(MI, MIB, MIB); |
| 873 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 874 | return true; |
Bill Wendling | 2fe813a | 2010-12-09 00:51:54 +0000 | [diff] [blame] | 875 | } |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 876 | case ARM::tLDRpci_pic: |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 877 | case ARM::t2LDRpci_pic: { |
| 878 | unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic) |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 879 | ? ARM::tLDRpci : ARM::t2LDRpci; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 880 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 881 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 882 | MachineInstrBuilder MIB1 = |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 883 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 884 | TII->get(NewLdOpc), DstReg) |
| 885 | .addOperand(MI.getOperand(1))); |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 886 | MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 887 | MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 888 | TII->get(ARM::tPICADD)) |
Bob Wilson | 01b35c2 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 889 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 890 | .addReg(DstReg) |
| 891 | .addOperand(MI.getOperand(2)); |
| 892 | TransferImpOps(MI, MIB1, MIB2); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 893 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 894 | return true; |
| 895 | } |
| 896 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 897 | case ARM::MOV_ga_dyn: |
| 898 | case ARM::MOV_ga_pcrel: |
| 899 | case ARM::MOV_ga_pcrel_ldr: |
| 900 | case ARM::t2MOV_ga_dyn: |
| 901 | case ARM::t2MOV_ga_pcrel: { |
| 902 | // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode. |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 903 | unsigned LabelId = AFI->createPICLabelUId(); |
| 904 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 905 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 906 | const MachineOperand &MO1 = MI.getOperand(1); |
| 907 | const GlobalValue *GV = MO1.getGlobal(); |
| 908 | unsigned TF = MO1.getTargetFlags(); |
Jim Grosbach | aa4cc1a | 2011-07-13 17:25:55 +0000 | [diff] [blame^] | 909 | bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn); |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 910 | bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn); |
| 911 | unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel; |
Jim Grosbach | aa4cc1a | 2011-07-13 17:25:55 +0000 | [diff] [blame^] | 912 | unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 913 | unsigned LO16TF = isPIC |
| 914 | ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY; |
| 915 | unsigned HI16TF = isPIC |
| 916 | ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 917 | unsigned PICAddOpc = isARM |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 918 | ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 919 | : ARM::tPICADD; |
| 920 | MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 921 | TII->get(LO16Opc), DstReg) |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 922 | .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 923 | .addImm(LabelId); |
| 924 | MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 925 | TII->get(HI16Opc), DstReg) |
| 926 | .addReg(DstReg) |
| 927 | .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF) |
| 928 | .addImm(LabelId); |
| 929 | if (!isPIC) { |
| 930 | TransferImpOps(MI, MIB1, MIB2); |
| 931 | MI.eraseFromParent(); |
| 932 | return true; |
| 933 | } |
| 934 | |
| 935 | MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 936 | TII->get(PICAddOpc)) |
| 937 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 938 | .addReg(DstReg).addImm(LabelId); |
| 939 | if (isARM) { |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 940 | AddDefaultPred(MIB3); |
| 941 | if (Opcode == ARM::MOV_ga_pcrel_ldr) |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 942 | MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 943 | } |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 944 | TransferImpOps(MI, MIB1, MIB3); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 945 | MI.eraseFromParent(); |
| 946 | return true; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 947 | } |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 948 | |
Anton Korobeynikov | 6d1e29d | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 949 | case ARM::MOVi32imm: |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 950 | case ARM::MOVCCi32imm: |
| 951 | case ARM::t2MOVi32imm: |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 952 | case ARM::t2MOVCCi32imm: |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 953 | ExpandMOV32BitImm(MBB, MBBI); |
| 954 | return true; |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 955 | |
| 956 | case ARM::VMOVQQ: { |
| 957 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 958 | bool DstIsDead = MI.getOperand(0).isDead(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 959 | unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0); |
| 960 | unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 961 | unsigned SrcReg = MI.getOperand(1).getReg(); |
| 962 | bool SrcIsKill = MI.getOperand(1).isKill(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 963 | unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0); |
| 964 | unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 965 | MachineInstrBuilder Even = |
| 966 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 967 | TII->get(ARM::VMOVQ)) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 968 | .addReg(EvenDst, |
| 969 | RegState::Define | getDeadRegState(DstIsDead)) |
| 970 | .addReg(EvenSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 971 | MachineInstrBuilder Odd = |
| 972 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 973 | TII->get(ARM::VMOVQ)) |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 974 | .addReg(OddDst, |
| 975 | RegState::Define | getDeadRegState(DstIsDead)) |
| 976 | .addReg(OddSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 977 | TransferImpOps(MI, Even, Odd); |
| 978 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 979 | return true; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 980 | } |
| 981 | |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 982 | case ARM::VLDMQIA: { |
| 983 | unsigned NewOpc = ARM::VLDMDIA; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 984 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 985 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 986 | unsigned OpIdx = 0; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 987 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 988 | // Grab the Q register destination. |
| 989 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 990 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 991 | |
| 992 | // Copy the source register. |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 993 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 994 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 995 | // Copy the predicate operands. |
| 996 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 997 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 998 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 999 | // Add the destination operands (D subregs). |
| 1000 | unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0); |
| 1001 | unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1); |
| 1002 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 1003 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1004 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1005 | // Add an implicit def for the super-register. |
| 1006 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 1007 | TransferImpOps(MI, MIB, MIB); |
| 1008 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1009 | return true; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1010 | } |
| 1011 | |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 1012 | case ARM::VSTMQIA: { |
| 1013 | unsigned NewOpc = ARM::VSTMDIA; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1014 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1015 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1016 | unsigned OpIdx = 0; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1017 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1018 | // Grab the Q register source. |
| 1019 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 1020 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1021 | |
| 1022 | // Copy the destination register. |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1023 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1024 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1025 | // Copy the predicate operands. |
| 1026 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1027 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1028 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1029 | // Add the source operands (D subregs). |
| 1030 | unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 1031 | unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
| 1032 | MIB.addReg(D0).addReg(D1); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1033 | |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1034 | if (SrcIsKill) // Add an implicit kill for the Q register. |
| 1035 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1036 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1037 | TransferImpOps(MI, MIB, MIB); |
| 1038 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1039 | return true; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1040 | } |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 1041 | case ARM::VDUPfqf: |
| 1042 | case ARM::VDUPfdf:{ |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 1043 | unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q : |
| 1044 | ARM::VDUPLN32d; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 1045 | MachineInstrBuilder MIB = |
| 1046 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
| 1047 | unsigned OpIdx = 0; |
| 1048 | unsigned SrcReg = MI.getOperand(1).getReg(); |
| 1049 | unsigned Lane = getARMRegisterNumbering(SrcReg) & 1; |
| 1050 | unsigned DReg = TRI->getMatchingSuperReg(SrcReg, |
Jim Grosbach | b181ad3 | 2011-03-11 23:00:16 +0000 | [diff] [blame] | 1051 | Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, |
| 1052 | &ARM::DPR_VFP2RegClass); |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 1053 | // The lane is [0,1] for the containing DReg superregister. |
| 1054 | // Copy the dst/src register operands. |
| 1055 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1056 | MIB.addReg(DReg); |
| 1057 | ++OpIdx; |
| 1058 | // Add the lane select operand. |
| 1059 | MIB.addImm(Lane); |
| 1060 | // Add the predicate operands. |
| 1061 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1062 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1063 | |
| 1064 | TransferImpOps(MI, MIB, MIB); |
| 1065 | MI.eraseFromParent(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1066 | return true; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 1067 | } |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1068 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1069 | case ARM::VLD1q8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1070 | case ARM::VLD1q16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1071 | case ARM::VLD1q32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1072 | case ARM::VLD1q64Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1073 | case ARM::VLD1q8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1074 | case ARM::VLD1q16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1075 | case ARM::VLD1q32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1076 | case ARM::VLD1q64Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1077 | case ARM::VLD2d8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1078 | case ARM::VLD2d16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1079 | case ARM::VLD2d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1080 | case ARM::VLD2q8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1081 | case ARM::VLD2q16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1082 | case ARM::VLD2q32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1083 | case ARM::VLD2d8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1084 | case ARM::VLD2d16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1085 | case ARM::VLD2d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1086 | case ARM::VLD2q8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1087 | case ARM::VLD2q16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1088 | case ARM::VLD2q32Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1089 | case ARM::VLD3d8Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1090 | case ARM::VLD3d16Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1091 | case ARM::VLD3d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1092 | case ARM::VLD1d64TPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1093 | case ARM::VLD3d8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1094 | case ARM::VLD3d16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1095 | case ARM::VLD3d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1096 | case ARM::VLD1d64TPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1097 | case ARM::VLD3q8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1098 | case ARM::VLD3q16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1099 | case ARM::VLD3q32Pseudo_UPD: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1100 | case ARM::VLD3q8oddPseudo: |
| 1101 | case ARM::VLD3q16oddPseudo: |
| 1102 | case ARM::VLD3q32oddPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1103 | case ARM::VLD3q8oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1104 | case ARM::VLD3q16oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1105 | case ARM::VLD3q32oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1106 | case ARM::VLD4d8Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1107 | case ARM::VLD4d16Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1108 | case ARM::VLD4d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1109 | case ARM::VLD1d64QPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1110 | case ARM::VLD4d8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1111 | case ARM::VLD4d16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1112 | case ARM::VLD4d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1113 | case ARM::VLD1d64QPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1114 | case ARM::VLD4q8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1115 | case ARM::VLD4q16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1116 | case ARM::VLD4q32Pseudo_UPD: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1117 | case ARM::VLD4q8oddPseudo: |
| 1118 | case ARM::VLD4q16oddPseudo: |
| 1119 | case ARM::VLD4q32oddPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1120 | case ARM::VLD4q8oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1121 | case ARM::VLD4q16oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1122 | case ARM::VLD4q32oddPseudo_UPD: |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1123 | case ARM::VLD1DUPq8Pseudo: |
| 1124 | case ARM::VLD1DUPq16Pseudo: |
| 1125 | case ARM::VLD1DUPq32Pseudo: |
| 1126 | case ARM::VLD1DUPq8Pseudo_UPD: |
| 1127 | case ARM::VLD1DUPq16Pseudo_UPD: |
| 1128 | case ARM::VLD1DUPq32Pseudo_UPD: |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1129 | case ARM::VLD2DUPd8Pseudo: |
| 1130 | case ARM::VLD2DUPd16Pseudo: |
| 1131 | case ARM::VLD2DUPd32Pseudo: |
| 1132 | case ARM::VLD2DUPd8Pseudo_UPD: |
| 1133 | case ARM::VLD2DUPd16Pseudo_UPD: |
| 1134 | case ARM::VLD2DUPd32Pseudo_UPD: |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1135 | case ARM::VLD3DUPd8Pseudo: |
| 1136 | case ARM::VLD3DUPd16Pseudo: |
| 1137 | case ARM::VLD3DUPd32Pseudo: |
| 1138 | case ARM::VLD3DUPd8Pseudo_UPD: |
| 1139 | case ARM::VLD3DUPd16Pseudo_UPD: |
| 1140 | case ARM::VLD3DUPd32Pseudo_UPD: |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1141 | case ARM::VLD4DUPd8Pseudo: |
| 1142 | case ARM::VLD4DUPd16Pseudo: |
| 1143 | case ARM::VLD4DUPd32Pseudo: |
| 1144 | case ARM::VLD4DUPd8Pseudo_UPD: |
| 1145 | case ARM::VLD4DUPd16Pseudo_UPD: |
| 1146 | case ARM::VLD4DUPd32Pseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1147 | ExpandVLD(MBBI); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1148 | return true; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1149 | |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1150 | case ARM::VST1q8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1151 | case ARM::VST1q16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1152 | case ARM::VST1q32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1153 | case ARM::VST1q64Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1154 | case ARM::VST1q8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1155 | case ARM::VST1q16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1156 | case ARM::VST1q32Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1157 | case ARM::VST1q64Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1158 | case ARM::VST2d8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1159 | case ARM::VST2d16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1160 | case ARM::VST2d32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1161 | case ARM::VST2q8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1162 | case ARM::VST2q16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1163 | case ARM::VST2q32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1164 | case ARM::VST2d8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1165 | case ARM::VST2d16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1166 | case ARM::VST2d32Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1167 | case ARM::VST2q8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1168 | case ARM::VST2q16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1169 | case ARM::VST2q32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1170 | case ARM::VST3d8Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1171 | case ARM::VST3d16Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1172 | case ARM::VST3d32Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1173 | case ARM::VST1d64TPseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1174 | case ARM::VST3d8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1175 | case ARM::VST3d16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1176 | case ARM::VST3d32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1177 | case ARM::VST1d64TPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1178 | case ARM::VST3q8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1179 | case ARM::VST3q16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1180 | case ARM::VST3q32Pseudo_UPD: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1181 | case ARM::VST3q8oddPseudo: |
| 1182 | case ARM::VST3q16oddPseudo: |
| 1183 | case ARM::VST3q32oddPseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1184 | case ARM::VST3q8oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1185 | case ARM::VST3q16oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1186 | case ARM::VST3q32oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1187 | case ARM::VST4d8Pseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1188 | case ARM::VST4d16Pseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1189 | case ARM::VST4d32Pseudo: |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1190 | case ARM::VST1d64QPseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1191 | case ARM::VST4d8Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1192 | case ARM::VST4d16Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1193 | case ARM::VST4d32Pseudo_UPD: |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1194 | case ARM::VST1d64QPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1195 | case ARM::VST4q8Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1196 | case ARM::VST4q16Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1197 | case ARM::VST4q32Pseudo_UPD: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1198 | case ARM::VST4q8oddPseudo: |
| 1199 | case ARM::VST4q16oddPseudo: |
| 1200 | case ARM::VST4q32oddPseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1201 | case ARM::VST4q8oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1202 | case ARM::VST4q16oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1203 | case ARM::VST4q32oddPseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1204 | ExpandVST(MBBI); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1205 | return true; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1206 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1207 | case ARM::VLD1LNq8Pseudo: |
| 1208 | case ARM::VLD1LNq16Pseudo: |
| 1209 | case ARM::VLD1LNq32Pseudo: |
| 1210 | case ARM::VLD1LNq8Pseudo_UPD: |
| 1211 | case ARM::VLD1LNq16Pseudo_UPD: |
| 1212 | case ARM::VLD1LNq32Pseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1213 | case ARM::VLD2LNd8Pseudo: |
| 1214 | case ARM::VLD2LNd16Pseudo: |
| 1215 | case ARM::VLD2LNd32Pseudo: |
| 1216 | case ARM::VLD2LNq16Pseudo: |
| 1217 | case ARM::VLD2LNq32Pseudo: |
| 1218 | case ARM::VLD2LNd8Pseudo_UPD: |
| 1219 | case ARM::VLD2LNd16Pseudo_UPD: |
| 1220 | case ARM::VLD2LNd32Pseudo_UPD: |
| 1221 | case ARM::VLD2LNq16Pseudo_UPD: |
| 1222 | case ARM::VLD2LNq32Pseudo_UPD: |
| 1223 | case ARM::VLD3LNd8Pseudo: |
| 1224 | case ARM::VLD3LNd16Pseudo: |
| 1225 | case ARM::VLD3LNd32Pseudo: |
| 1226 | case ARM::VLD3LNq16Pseudo: |
| 1227 | case ARM::VLD3LNq32Pseudo: |
| 1228 | case ARM::VLD3LNd8Pseudo_UPD: |
| 1229 | case ARM::VLD3LNd16Pseudo_UPD: |
| 1230 | case ARM::VLD3LNd32Pseudo_UPD: |
| 1231 | case ARM::VLD3LNq16Pseudo_UPD: |
| 1232 | case ARM::VLD3LNq32Pseudo_UPD: |
| 1233 | case ARM::VLD4LNd8Pseudo: |
| 1234 | case ARM::VLD4LNd16Pseudo: |
| 1235 | case ARM::VLD4LNd32Pseudo: |
| 1236 | case ARM::VLD4LNq16Pseudo: |
| 1237 | case ARM::VLD4LNq32Pseudo: |
| 1238 | case ARM::VLD4LNd8Pseudo_UPD: |
| 1239 | case ARM::VLD4LNd16Pseudo_UPD: |
| 1240 | case ARM::VLD4LNd32Pseudo_UPD: |
| 1241 | case ARM::VLD4LNq16Pseudo_UPD: |
| 1242 | case ARM::VLD4LNq32Pseudo_UPD: |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1243 | case ARM::VST1LNq8Pseudo: |
| 1244 | case ARM::VST1LNq16Pseudo: |
| 1245 | case ARM::VST1LNq32Pseudo: |
| 1246 | case ARM::VST1LNq8Pseudo_UPD: |
| 1247 | case ARM::VST1LNq16Pseudo_UPD: |
| 1248 | case ARM::VST1LNq32Pseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1249 | case ARM::VST2LNd8Pseudo: |
| 1250 | case ARM::VST2LNd16Pseudo: |
| 1251 | case ARM::VST2LNd32Pseudo: |
| 1252 | case ARM::VST2LNq16Pseudo: |
| 1253 | case ARM::VST2LNq32Pseudo: |
| 1254 | case ARM::VST2LNd8Pseudo_UPD: |
| 1255 | case ARM::VST2LNd16Pseudo_UPD: |
| 1256 | case ARM::VST2LNd32Pseudo_UPD: |
| 1257 | case ARM::VST2LNq16Pseudo_UPD: |
| 1258 | case ARM::VST2LNq32Pseudo_UPD: |
| 1259 | case ARM::VST3LNd8Pseudo: |
| 1260 | case ARM::VST3LNd16Pseudo: |
| 1261 | case ARM::VST3LNd32Pseudo: |
| 1262 | case ARM::VST3LNq16Pseudo: |
| 1263 | case ARM::VST3LNq32Pseudo: |
| 1264 | case ARM::VST3LNd8Pseudo_UPD: |
| 1265 | case ARM::VST3LNd16Pseudo_UPD: |
| 1266 | case ARM::VST3LNd32Pseudo_UPD: |
| 1267 | case ARM::VST3LNq16Pseudo_UPD: |
| 1268 | case ARM::VST3LNq32Pseudo_UPD: |
| 1269 | case ARM::VST4LNd8Pseudo: |
| 1270 | case ARM::VST4LNd16Pseudo: |
| 1271 | case ARM::VST4LNd32Pseudo: |
| 1272 | case ARM::VST4LNq16Pseudo: |
| 1273 | case ARM::VST4LNq32Pseudo: |
| 1274 | case ARM::VST4LNd8Pseudo_UPD: |
| 1275 | case ARM::VST4LNd16Pseudo_UPD: |
| 1276 | case ARM::VST4LNd32Pseudo_UPD: |
| 1277 | case ARM::VST4LNq16Pseudo_UPD: |
| 1278 | case ARM::VST4LNq32Pseudo_UPD: |
| 1279 | ExpandLaneOp(MBBI); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1280 | return true; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1281 | |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1282 | case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true; |
| 1283 | case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true; |
| 1284 | case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true; |
| 1285 | case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true; |
| 1286 | case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true; |
| 1287 | case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true; |
| 1288 | } |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1289 | |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1290 | return false; |
| 1291 | } |
| 1292 | |
| 1293 | bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) { |
| 1294 | bool Modified = false; |
| 1295 | |
| 1296 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1297 | while (MBBI != E) { |
| 1298 | MachineBasicBlock::iterator NMBBI = llvm::next(MBBI); |
| 1299 | Modified |= ExpandMI(MBB, MBBI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1300 | MBBI = NMBBI; |
| 1301 | } |
| 1302 | |
| 1303 | return Modified; |
| 1304 | } |
| 1305 | |
| 1306 | bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1307 | const TargetMachine &TM = MF.getTarget(); |
| 1308 | TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo()); |
| 1309 | TRI = TM.getRegisterInfo(); |
| 1310 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1311 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1312 | |
| 1313 | bool Modified = false; |
| 1314 | for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E; |
| 1315 | ++MFI) |
| 1316 | Modified |= ExpandMBB(*MFI); |
| 1317 | return Modified; |
| 1318 | } |
| 1319 | |
| 1320 | /// createARMExpandPseudoPass - returns an instance of the pseudo instruction |
| 1321 | /// expansion pass. |
| 1322 | FunctionPass *llvm::createARMExpandPseudoPass() { |
| 1323 | return new ARMExpandPseudo(); |
| 1324 | } |