Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 20 | #include "X86MachineFunctionInfo.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetLowering.h" |
| 22 | #include "llvm/CodeGen/SelectionDAG.h" |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | |
| 25 | namespace llvm { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 26 | namespace X86ISD { |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 27 | // X86 Specific DAG Nodes |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | enum NodeType { |
| 29 | // Start the numbering where the builtin ops leave off. |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 30 | FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END, |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 31 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 32 | /// BSF - Bit scan forward. |
| 33 | /// BSR - Bit scan reverse. |
| 34 | BSF, |
| 35 | BSR, |
| 36 | |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 37 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 38 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 39 | SHLD, |
| 40 | SHRD, |
| 41 | |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 42 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 43 | /// to X86::ANDPS or X86::ANDPD. |
| 44 | FAND, |
| 45 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 46 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 47 | /// to X86::ORPS or X86::ORPD. |
| 48 | FOR, |
| 49 | |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 50 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 51 | /// to X86::XORPS or X86::XORPD. |
| 52 | FXOR, |
| 53 | |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 54 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 55 | /// corresponds to X86::PSRLDQ. |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 56 | FSRL, |
| 57 | |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 58 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 59 | /// integer source in memory and FP reg result. This corresponds to the |
| 60 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 61 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 62 | /// also produces a flag). |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 63 | FILD, |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 64 | FILD_FLAG, |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 65 | |
| 66 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 67 | /// integer destination in memory and a FP reg source. This corresponds |
| 68 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 69 | /// has two inputs (token chain and address) and two outputs (int value |
| 70 | /// and token chain). |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 71 | FP_TO_INT16_IN_MEM, |
| 72 | FP_TO_INT32_IN_MEM, |
| 73 | FP_TO_INT64_IN_MEM, |
| 74 | |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 75 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 76 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 77 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 78 | /// to load to. |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 79 | FLD, |
| 80 | |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 81 | /// FST - This instruction implements a truncating store to FP stack |
| 82 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 83 | /// chain operand, value to store, address, and a ValueType to store it |
| 84 | /// as. |
| 85 | FST, |
| 86 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 87 | /// CALL/TAILCALL - These operations represent an abstract X86 call |
| 88 | /// instruction, which includes a bunch of information. In particular the |
| 89 | /// operands of these node are: |
| 90 | /// |
| 91 | /// #0 - The incoming token chain |
| 92 | /// #1 - The callee |
| 93 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 94 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 95 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 96 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 97 | /// |
| 98 | /// The result values of these nodes are: |
| 99 | /// |
| 100 | /// #0 - The outgoing token chain |
| 101 | /// #1 - The first register result value (optional) |
| 102 | /// #2 - The second register result value (optional) |
| 103 | /// |
| 104 | /// The CALL vs TAILCALL distinction boils down to whether the callee is |
| 105 | /// known not to modify the caller's stack frame, as is standard with |
| 106 | /// LLVM. |
| 107 | CALL, |
| 108 | TAILCALL, |
Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 109 | |
| 110 | /// RDTSC_DAG - This operation implements the lowering for |
| 111 | /// readcyclecounter |
| 112 | RDTSC_DAG, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 113 | |
| 114 | /// X86 compare and logical compare instructions. |
Evan Cheng | 7d6ff3a | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 115 | CMP, COMI, UCOMI, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 116 | |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 117 | /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag |
| 118 | /// operand produced by a CMP instruction. |
| 119 | SETCC, |
| 120 | |
| 121 | /// X86 conditional moves. Operand 1 and operand 2 are the two values |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 122 | /// to select from (operand 1 is a R/W operand). Operand 3 is the |
| 123 | /// condition code, and operand 4 is the flag operand produced by a CMP |
| 124 | /// or TEST instruction. It also writes a flag result. |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 125 | CMOV, |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 126 | |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 127 | /// X86 conditional branches. Operand 1 is the chain operand, operand 2 |
| 128 | /// is the block to branch if condition is true, operand 3 is the |
| 129 | /// condition code, and operand 4 is the flag operand produced by a CMP |
| 130 | /// or TEST instruction. |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 131 | BRCOND, |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 132 | |
Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 133 | /// Return with a flag operand. Operand 1 is the chain operand, operand |
| 134 | /// 2 is the number of bytes of stack to pop. |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 135 | RET_FLAG, |
Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 136 | |
| 137 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 138 | REP_STOS, |
| 139 | |
| 140 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 141 | REP_MOVS, |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 142 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 143 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 144 | /// at function entry, used for PIC code. |
| 145 | GlobalBaseReg, |
Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 146 | |
Chris Lattner | 6458f18 | 2006-09-28 23:33:12 +0000 | [diff] [blame] | 147 | /// Wrapper - A wrapper node for TargetConstantPool, |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 148 | /// TargetExternalSymbol, and TargetGlobalAddress. |
| 149 | Wrapper, |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 150 | |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 151 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 152 | /// relative displacements. |
| 153 | WrapperRIP, |
| 154 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 155 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 156 | /// i32, corresponds to X86::PEXTRB. |
| 157 | PEXTRB, |
| 158 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 159 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 160 | /// i32, corresponds to X86::PEXTRW. |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 161 | PEXTRW, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 162 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 163 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 164 | /// of a destination 4 x floatvector. |
| 165 | INSERTPS, |
| 166 | |
| 167 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 168 | /// corresponds to X86::PINSRB. |
| 169 | PINSRB, |
| 170 | |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 171 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 172 | /// corresponds to X86::PINSRW. |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 173 | PINSRW, |
| 174 | |
| 175 | /// FMAX, FMIN - Floating point max and min. |
| 176 | /// |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 177 | FMAX, FMIN, |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 178 | |
| 179 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 180 | /// approximation. Note that these typically require refinement |
| 181 | /// in order to obtain suitable precision. |
| 182 | FRSQRT, FRCP, |
| 183 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 184 | // Thread Local Storage |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 185 | TLSADDR, THREAD_POINTER, |
| 186 | |
| 187 | // Exception Handling helpers |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 188 | EH_RETURN, |
| 189 | |
Arnold Schwaighofer | 4fe3073 | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 190 | /// TC_RETURN - Tail call return. |
| 191 | /// operand #0 chain |
| 192 | /// operand #1 callee (register or absolute) |
| 193 | /// operand #2 stack adjustment |
| 194 | /// operand #3 optional in flag |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 195 | TC_RETURN, |
| 196 | |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 197 | // compare and swap |
| 198 | LCMPXCHG_DAG, |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 199 | LCMPXCHG8_DAG, |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 200 | |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 201 | // Store FP control world into i16 memory |
Chris Lattner | da68d30 | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 202 | FNSTCW16m |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 203 | }; |
| 204 | } |
| 205 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 206 | /// Define some predicates that are used for node matching. |
| 207 | namespace X86 { |
| 208 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand |
| 209 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
| 210 | bool isPSHUFDMask(SDNode *N); |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 211 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 212 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 213 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
| 214 | bool isPSHUFHWMask(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 215 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 216 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 217 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
| 218 | bool isPSHUFLWMask(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 219 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 220 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 221 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
| 222 | bool isSHUFPMask(SDNode *N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 223 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 224 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 225 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
| 226 | bool isMOVHLPSMask(SDNode *N); |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 227 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 228 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 229 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 230 | /// <2, 3, 2, 3> |
| 231 | bool isMOVHLPS_v_undef_Mask(SDNode *N); |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 232 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 233 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 234 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. |
| 235 | bool isMOVLPMask(SDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 236 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 237 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 238 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} |
| 239 | /// as well as MOVLHPS. |
| 240 | bool isMOVHPMask(SDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 241 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 242 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 243 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
| 244 | bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false); |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 245 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 246 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 247 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
| 248 | bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 249 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 250 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 251 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 252 | /// <0, 0, 1, 1> |
| 253 | bool isUNPCKL_v_undef_Mask(SDNode *N); |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 254 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 255 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 256 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 257 | /// <2, 2, 3, 3> |
| 258 | bool isUNPCKH_v_undef_Mask(SDNode *N); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 259 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 260 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 261 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 262 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
| 263 | bool isMOVLMask(SDNode *N); |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 264 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 265 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 266 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
| 267 | bool isMOVSHDUPMask(SDNode *N); |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 268 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 269 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 270 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
| 271 | bool isMOVSLDUPMask(SDNode *N); |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 272 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 273 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand |
| 274 | /// specifies a splat of a single element. |
| 275 | bool isSplatMask(SDNode *N); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 276 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 277 | /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand |
| 278 | /// specifies a splat of zero element. |
| 279 | bool isSplatLoMask(SDNode *N); |
Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 280 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 281 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 282 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 283 | /// instructions. |
| 284 | unsigned getShuffleSHUFImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 285 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 286 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
| 287 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW |
| 288 | /// instructions. |
| 289 | unsigned getShufflePSHUFHWImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 290 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 291 | /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle |
| 292 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW |
| 293 | /// instructions. |
| 294 | unsigned getShufflePSHUFLWImmediate(SDNode *N); |
| 295 | } |
| 296 | |
| 297 | namespace X86 { |
| 298 | /// X86_64SRet - These represent different ways to implement x86_64 struct |
| 299 | /// returns call results. |
| 300 | enum X86_64SRet { |
| 301 | InMemory, // Really is sret, returns in memory. |
| 302 | InGPR64, // Returns in a pair of 64-bit integer registers. |
| 303 | InSSE, // Returns in a pair of SSE registers. |
| 304 | InX87 // Returns in a pair of f80 X87 registers. |
| 305 | }; |
| 306 | } |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 307 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 308 | //===--------------------------------------------------------------------===// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 309 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 310 | class X86TargetLowering : public TargetLowering { |
| 311 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 312 | int RegSaveFrameIndex; // X86-64 vararg func register save area. |
| 313 | unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset. |
| 314 | unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 315 | int BytesToPopOnReturn; // Number of arg bytes ret should pop. |
| 316 | int BytesCallerReserves; // Number of arg bytes caller makes. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 317 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 318 | public: |
Dan Gohman | 61e729e | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 319 | explicit X86TargetLowering(TargetMachine &TM); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 320 | |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 321 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 322 | /// jumptable. |
| 323 | SDOperand getPICJumpTableRelocBase(SDOperand Table, |
| 324 | SelectionDAG &DAG) const; |
| 325 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 326 | // Return the number of bytes that a function should pop when it returns (in |
| 327 | // addition to the space used by the return address). |
| 328 | // |
| 329 | unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; } |
| 330 | |
| 331 | // Return the number of bytes that the caller reserves for arguments passed |
| 332 | // to this function. |
| 333 | unsigned getBytesCallerReserves() const { return BytesCallerReserves; } |
| 334 | |
Chris Lattner | 54e3efd | 2007-02-26 04:01:25 +0000 | [diff] [blame] | 335 | /// getStackPtrReg - Return the stack pointer register we are using: either |
| 336 | /// ESP or RSP. |
| 337 | unsigned getStackPtrReg() const { return X86StackPtr; } |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 338 | |
| 339 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 340 | /// function arguments in the caller parameter area. For X86, aggregates |
| 341 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 342 | /// 4-byte boundaries. |
| 343 | virtual unsigned getByValTypeAlignment(const Type *Ty) const; |
Chris Lattner | 54e3efd | 2007-02-26 04:01:25 +0000 | [diff] [blame] | 344 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 345 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 346 | /// |
| 347 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
| 348 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 349 | /// ExpandOperation - Custom lower the specified operation, splitting the |
| 350 | /// value into two pieces. |
| 351 | /// |
| 352 | virtual SDNode *ExpandOperationResult(SDNode *N, SelectionDAG &DAG); |
| 353 | |
| 354 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 355 | virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 356 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 357 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
| 358 | MachineBasicBlock *MBB); |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 359 | |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 360 | /// getTargetNodeName - This method returns the name of a target specific |
| 361 | /// DAG node. |
| 362 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 363 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 364 | /// getSetCCResultType - Return the ISD::SETCC ValueType |
| 365 | virtual MVT::ValueType getSetCCResultType(const SDOperand &) const; |
| 366 | |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 367 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 368 | /// in Mask are known to be either zero or one and return them in the |
| 369 | /// KnownZero/KnownOne bitsets. |
| 370 | virtual void computeMaskedBitsForTargetNode(const SDOperand Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 371 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 372 | APInt &KnownZero, |
| 373 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 374 | const SelectionDAG &DAG, |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 375 | unsigned Depth = 0) const; |
| 376 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 377 | SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG); |
| 378 | |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 379 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 380 | |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 381 | std::vector<unsigned> |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 382 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
| 383 | MVT::ValueType VT) const; |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 384 | |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 385 | virtual void lowerXConstraint(MVT::ValueType ConstraintVT, |
| 386 | std::string&) const; |
| 387 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 388 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 389 | /// vector. If it is invalid, don't add anything to Ops. |
| 390 | virtual void LowerAsmOperandForConstraint(SDOperand Op, |
| 391 | char ConstraintLetter, |
| 392 | std::vector<SDOperand> &Ops, |
| 393 | SelectionDAG &DAG); |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 394 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 395 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 396 | /// (e.g. {edx}), return the register number and the register class for the |
| 397 | /// register. This should only be used for C_Register constraints. On |
| 398 | /// error, this returns a register number of 0. |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 399 | std::pair<unsigned, const TargetRegisterClass*> |
| 400 | getRegForInlineAsmConstraint(const std::string &Constraint, |
| 401 | MVT::ValueType VT) const; |
| 402 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 403 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 404 | /// by AM is legal for this target, for a load/store of the specified type. |
| 405 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 406 | |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 407 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 408 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 409 | /// register EAX to i16 by referencing its sub-register AX. |
| 410 | virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const; |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 411 | virtual bool isTruncateFree(MVT::ValueType VT1, MVT::ValueType VT2) const; |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 412 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 413 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 414 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 415 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 416 | /// values are assumed to be legal. |
Evan Cheng | ca6e8ea | 2006-03-22 22:07:06 +0000 | [diff] [blame] | 417 | virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 418 | |
| 419 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 420 | /// used by Targets can use this to indicate if there is a suitable |
| 421 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 422 | /// pool entry. |
| 423 | virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps, |
| 424 | MVT::ValueType EVT, |
| 425 | SelectionDAG &DAG) const; |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 426 | |
| 427 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 428 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 429 | /// in order to save space and / or reduce runtime. |
| 430 | virtual bool ShouldShrinkFPConstant(MVT::ValueType VT) const { |
| 431 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 432 | // expensive than a straight movsd. On the other hand, it's important to |
| 433 | // shrink long double fp constant since fldt is very slow. |
| 434 | return !X86ScalarSSEf64 || VT == MVT::f80; |
| 435 | } |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 436 | |
| 437 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 438 | /// for tail call optimization. Target which want to do tail call |
| 439 | /// optimization should implement this function. |
| 440 | virtual bool IsEligibleForTailCallOptimization(SDOperand Call, |
| 441 | SDOperand Ret, |
| 442 | SelectionDAG &DAG) const; |
| 443 | |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 444 | virtual const TargetSubtarget* getSubtarget() { |
| 445 | return static_cast<const TargetSubtarget*>(Subtarget); |
| 446 | } |
| 447 | |
Chris Lattner | 3d66185 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 448 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 449 | /// computed in an SSE register, not on the X87 floating point stack. |
| 450 | bool isScalarFPTypeInSSEReg(MVT::ValueType VT) const { |
| 451 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 452 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
| 453 | } |
| 454 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 455 | private: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 456 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 457 | /// make the right decision when generating code for different targets. |
| 458 | const X86Subtarget *Subtarget; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 459 | const TargetRegisterInfo *RegInfo; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 461 | /// X86StackPtr - X86 physical register used as stack ptr. |
| 462 | unsigned X86StackPtr; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 463 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 464 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
| 465 | /// floating point ops. |
| 466 | /// When SSE is available, use it for f32 operations. |
| 467 | /// When SSE2 is available, use it for f64 operations. |
| 468 | bool X86ScalarSSEf32; |
| 469 | bool X86ScalarSSEf64; |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 470 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 471 | SDNode *LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode*TheCall, |
| 472 | unsigned CallingConv, SelectionDAG &DAG); |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 473 | |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 474 | SDOperand LowerMemArgument(SDOperand Op, SelectionDAG &DAG, |
| 475 | const CCValAssign &VA, MachineFrameInfo *MFI, |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 476 | unsigned CC, SDOperand Root, unsigned i); |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 477 | |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 478 | SDOperand LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG, |
| 479 | const SDOperand &StackPtr, |
| 480 | const CCValAssign &VA, SDOperand Chain, |
| 481 | SDOperand Arg); |
| 482 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 483 | // Call lowering helpers. |
| 484 | bool IsCalleePop(SDOperand Op); |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 485 | bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall); |
| 486 | bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 487 | CCAssignFn *CCAssignFnForNode(SDOperand Op) const; |
| 488 | NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDOperand Op); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 489 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG); |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 490 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 491 | std::pair<SDOperand,SDOperand> FP_TO_SINTHelper(SDOperand Op, |
| 492 | SelectionDAG &DAG); |
| 493 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 494 | SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG); |
| 495 | SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG); |
| 496 | SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 497 | SDOperand LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 498 | SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 499 | SDOperand LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 500 | SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG); |
| 501 | SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG); |
| 502 | SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 503 | SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 504 | SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG); |
| 505 | SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG); |
| 506 | SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG); |
| 507 | SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG); |
| 508 | SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG); |
| 509 | SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 510 | SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 511 | SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 512 | SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG); |
| 513 | SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG); |
| 514 | SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG); |
Rafael Espindola | 068317b | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 515 | SDOperand LowerMEMCPYInline(SDOperand Dest, SDOperand Source, |
| 516 | SDOperand Chain, unsigned Size, unsigned Align, |
| 517 | SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 518 | SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 519 | SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 520 | SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 521 | SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 522 | SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 523 | SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 524 | SDOperand LowerVACOPY(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 525 | SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 526 | SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG); |
| 527 | SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 528 | SDOperand LowerFRAME_TO_ARGS_OFFSET(SDOperand Op, SelectionDAG &DAG); |
| 529 | SDOperand LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 530 | SDOperand LowerTRAMPOLINE(SDOperand Op, SelectionDAG &DAG); |
Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 531 | SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 532 | SDOperand LowerCTLZ(SDOperand Op, SelectionDAG &DAG); |
| 533 | SDOperand LowerCTTZ(SDOperand Op, SelectionDAG &DAG); |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 534 | SDOperand LowerLCS(SDOperand Op, SelectionDAG &DAG); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 535 | SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG); |
| 536 | SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG); |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 537 | SDNode *ExpandATOMIC_LCS(SDNode *N, SelectionDAG &DAG); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 538 | }; |
| 539 | } |
| 540 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 541 | #endif // X86ISELLOWERING_H |