blob: 614cf10c3c379b901b8df09efab376355c1a1d27 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000023#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000031#include "llvm/Target/TargetOptions.h"
32#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000037#include <map>
38
39using namespace llvm;
40
41// Used in getTargetNodeName() below
42namespace {
43 std::map<unsigned, const char *> node_names;
44
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000045 // Byte offset of the preferred slot (counted from the MSB)
46 int prefslotOffset(EVT VT) {
47 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000048 if (VT==MVT::i1) retval=3;
49 if (VT==MVT::i8) retval=3;
50 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000051
52 return retval;
53 }
Scott Michel94bd57e2009-01-15 04:41:47 +000054
Scott Michelc9c8b2a2009-01-26 03:31:40 +000055 //! Expand a library call into an actual call DAG node
56 /*!
57 \note
58 This code is taken from SelectionDAGLegalize, since it is not exposed as
59 part of the LLVM SelectionDAG API.
60 */
61
62 SDValue
63 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000064 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000065 // The input chain to this libcall is the entry node of the function.
66 // Legalizing the call will automatically add the previous call to the
67 // dependence.
68 SDValue InChain = DAG.getEntryNode();
69
70 TargetLowering::ArgListTy Args;
71 TargetLowering::ArgListEntry Entry;
72 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000074 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000075 Entry.Node = Op.getOperand(i);
76 Entry.Ty = ArgTy;
77 Entry.isSExt = isSigned;
78 Entry.isZExt = !isSigned;
79 Args.push_back(Entry);
80 }
81 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
82 TLI.getPointerTy());
83
84 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000085 const Type *RetTy =
86 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000087 std::pair<SDValue, SDValue> CallInfo =
88 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000089 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000090 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000091 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000092
93 return CallInfo.first;
94 }
Scott Michel266bc8f2007-12-04 22:23:35 +000095}
96
97SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000098 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
99 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000100
101 // Use _setjmp/_longjmp instead of setjmp/longjmp.
102 setUseUnderscoreSetJmp(true);
103 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000104
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000105 // Set RTLIB libcall names as used by SPU:
106 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
107
Scott Michel266bc8f2007-12-04 22:23:35 +0000108 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
110 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
111 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
112 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
113 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
114 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
115 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000116
Scott Michel266bc8f2007-12-04 22:23:35 +0000117 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
120 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000121
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000124
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
127 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
128 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000131
Scott Michel266bc8f2007-12-04 22:23:35 +0000132 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
134 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000135
136 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000140
Scott Michelf0569be2008-12-27 04:51:36 +0000141 setOperationAction(ISD::LOAD, VT, Custom);
142 setOperationAction(ISD::STORE, VT, Custom);
143 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
144 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
145 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
146
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
148 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000149 setTruncStoreAction(VT, StoreVT, Expand);
150 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000151 }
152
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000154 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000156
157 setOperationAction(ISD::LOAD, VT, Custom);
158 setOperationAction(ISD::STORE, VT, Custom);
159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
161 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000162 setTruncStoreAction(VT, StoreVT, Expand);
163 }
164 }
165
Scott Michel266bc8f2007-12-04 22:23:35 +0000166 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
168 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000169
170 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
172 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000176
177 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000179
Eli Friedman5427d712009-07-17 06:36:24 +0000180 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SREM, MVT::i8, Expand);
182 setOperationAction(ISD::UREM, MVT::i8, Expand);
183 setOperationAction(ISD::SDIV, MVT::i8, Expand);
184 setOperationAction(ISD::UDIV, MVT::i8, Expand);
185 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
187 setOperationAction(ISD::SREM, MVT::i16, Expand);
188 setOperationAction(ISD::UREM, MVT::i16, Expand);
189 setOperationAction(ISD::SDIV, MVT::i16, Expand);
190 setOperationAction(ISD::UDIV, MVT::i16, Expand);
191 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
193 setOperationAction(ISD::SREM, MVT::i32, Expand);
194 setOperationAction(ISD::UREM, MVT::i32, Expand);
195 setOperationAction(ISD::SDIV, MVT::i32, Expand);
196 setOperationAction(ISD::UDIV, MVT::i32, Expand);
197 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
199 setOperationAction(ISD::SREM, MVT::i64, Expand);
200 setOperationAction(ISD::UREM, MVT::i64, Expand);
201 setOperationAction(ISD::SDIV, MVT::i64, Expand);
202 setOperationAction(ISD::UDIV, MVT::i64, Expand);
203 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
205 setOperationAction(ISD::SREM, MVT::i128, Expand);
206 setOperationAction(ISD::UREM, MVT::i128, Expand);
207 setOperationAction(ISD::SDIV, MVT::i128, Expand);
208 setOperationAction(ISD::UDIV, MVT::i128, Expand);
209 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
210 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000211
Scott Michel266bc8f2007-12-04 22:23:35 +0000212 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FSIN , MVT::f64, Expand);
214 setOperationAction(ISD::FCOS , MVT::f64, Expand);
215 setOperationAction(ISD::FREM , MVT::f64, Expand);
216 setOperationAction(ISD::FSIN , MVT::f32, Expand);
217 setOperationAction(ISD::FCOS , MVT::f32, Expand);
218 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000219
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000220 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
221 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
223 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
226 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000227
228 // SPU can do rotate right and left, so legalize it... but customize for i8
229 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000230
231 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
232 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
234 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::ROTL, MVT::i32, Legal);
238 setOperationAction(ISD::ROTL, MVT::i16, Legal);
239 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000240
Scott Michel266bc8f2007-12-04 22:23:35 +0000241 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::SHL, MVT::i8, Custom);
243 setOperationAction(ISD::SRL, MVT::i8, Custom);
244 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000245
Scott Michel02d711b2008-12-30 23:28:25 +0000246 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::SHL, MVT::i64, Legal);
248 setOperationAction(ISD::SRL, MVT::i64, Legal);
249 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000250
Scott Michel5af8f0e2008-07-16 17:17:29 +0000251 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::MUL, MVT::i8, Custom);
253 setOperationAction(ISD::MUL, MVT::i32, Legal);
254 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000255
Eli Friedman6314ac22009-06-16 06:40:59 +0000256 // Expand double-width multiplication
257 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
259 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::MULHU, MVT::i8, Expand);
261 setOperationAction(ISD::MULHS, MVT::i8, Expand);
262 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
263 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::MULHU, MVT::i16, Expand);
265 setOperationAction(ISD::MULHS, MVT::i16, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::MULHU, MVT::i32, Expand);
269 setOperationAction(ISD::MULHS, MVT::i32, Expand);
270 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::MULHU, MVT::i64, Expand);
273 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000274
Scott Michel8bf61e82008-06-02 22:18:03 +0000275 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::ADD, MVT::i8, Custom);
277 setOperationAction(ISD::ADD, MVT::i64, Legal);
278 setOperationAction(ISD::SUB, MVT::i8, Custom);
279 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000280
Scott Michel266bc8f2007-12-04 22:23:35 +0000281 // SPU does not have BSWAP. It does have i32 support CTLZ.
282 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
284 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000285
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
293 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000297
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
299 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
300 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
301 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000303
Scott Michel8bf61e82008-06-02 22:18:03 +0000304 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000305 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SELECT, MVT::i8, Legal);
307 setOperationAction(ISD::SELECT, MVT::i16, Legal);
308 setOperationAction(ISD::SELECT, MVT::i32, Legal);
309 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000310
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SETCC, MVT::i8, Legal);
312 setOperationAction(ISD::SETCC, MVT::i16, Legal);
313 setOperationAction(ISD::SETCC, MVT::i32, Legal);
314 setOperationAction(ISD::SETCC, MVT::i64, Legal);
315 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000316
Scott Michelf0569be2008-12-27 04:51:36 +0000317 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000319
Scott Michel77f452d2009-08-25 22:37:34 +0000320 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000321 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
322
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
324 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
325 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000327 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
328 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
330 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
331 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000335
336 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000338
Scott Michel9de57a92009-01-26 22:33:37 +0000339 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
342 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
343 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
344 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
346 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000348
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000349 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
350 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
351 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000353
354 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000356
Scott Michel5af8f0e2008-07-16 17:17:29 +0000357 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000358 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000360 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362
Scott Michel1df30c42008-12-29 03:23:36 +0000363 setOperationAction(ISD::GlobalAddress, VT, Custom);
364 setOperationAction(ISD::ConstantPool, VT, Custom);
365 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000366 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000367
Scott Michel266bc8f2007-12-04 22:23:35 +0000368 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000370
Scott Michel266bc8f2007-12-04 22:23:35 +0000371 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
374 setOperationAction(ISD::VAEND , MVT::Other, Expand);
375 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
376 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000379
380 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
382 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000383
Scott Michel266bc8f2007-12-04 22:23:35 +0000384 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000386
387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000389
390 // First set operation action for all vector types to expand. Then we
391 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
393 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
394 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
400 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
401 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000402
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000404 setOperationAction(ISD::ADD, VT, Legal);
405 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000406 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000407 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::AND, VT, Legal);
410 setOperationAction(ISD::OR, VT, Legal);
411 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000412 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000413 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000414 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000415
Scott Michel266bc8f2007-12-04 22:23:35 +0000416 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000417 setOperationAction(ISD::SDIV, VT, Expand);
418 setOperationAction(ISD::SREM, VT, Expand);
419 setOperationAction(ISD::UDIV, VT, Expand);
420 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000421
422 // Custom lower build_vector, constant pool spills, insert and
423 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
425 setOperationAction(ISD::ConstantPool, VT, Custom);
426 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
427 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
428 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
429 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::AND, MVT::v16i8, Custom);
433 setOperationAction(ISD::OR, MVT::v16i8, Custom);
434 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
435 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000440 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000441
Scott Michel266bc8f2007-12-04 22:23:35 +0000442 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000445 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000446 setTargetDAGCombine(ISD::ZERO_EXTEND);
447 setTargetDAGCombine(ISD::SIGN_EXTEND);
448 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000449
Scott Michel266bc8f2007-12-04 22:23:35 +0000450 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000451
Scott Michele07d3de2008-12-09 03:37:19 +0000452 // Set pre-RA register scheduler default to BURR, which produces slightly
453 // better code than the default (could also be TDRR, but TargetLowering.h
454 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000455 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000456}
457
458const char *
459SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
460{
461 if (node_names.empty()) {
462 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
463 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
464 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
465 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000466 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000467 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
469 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
470 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000471 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000473 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000474 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000475 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
476 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
478 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000479 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
480 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
481 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000482 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000484 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
485 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
486 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000487 }
488
489 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
490
491 return ((i != node_names.end()) ? i->second : 0);
492}
493
Bill Wendlingb4202b82009-07-01 18:50:55 +0000494/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000495unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
496 return 3;
497}
498
Scott Michelf0569be2008-12-27 04:51:36 +0000499//===----------------------------------------------------------------------===//
500// Return the Cell SPU's SETCC result type
501//===----------------------------------------------------------------------===//
502
Owen Anderson825b72b2009-08-11 20:47:22 +0000503MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000504 // i8, i16 and i32 are valid SETCC result types
505 MVT::SimpleValueType retval;
506
507 switch(VT.getSimpleVT().SimpleTy){
508 case MVT::i1:
509 case MVT::i8:
510 retval = MVT::i8; break;
511 case MVT::i16:
512 retval = MVT::i16; break;
513 case MVT::i32:
514 default:
515 retval = MVT::i32;
516 }
517 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000518}
519
Scott Michel266bc8f2007-12-04 22:23:35 +0000520//===----------------------------------------------------------------------===//
521// Calling convention code:
522//===----------------------------------------------------------------------===//
523
524#include "SPUGenCallingConv.inc"
525
526//===----------------------------------------------------------------------===//
527// LowerOperation implementation
528//===----------------------------------------------------------------------===//
529
530/// Custom lower loads for CellSPU
531/*!
532 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
533 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000534
535 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000537
538\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000539%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000540%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000541%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000542%4 f32 = vec2perfslot %3
543%5 f64 = fp_extend %4
544\endverbatim
545*/
Dan Gohman475871a2008-07-27 21:46:04 +0000546static SDValue
547LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000548 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000549 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000550 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
551 EVT InVT = LN->getMemoryVT();
552 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000553 ISD::LoadExtType ExtType = LN->getExtensionType();
554 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000555 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000556 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000557 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
558 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000559
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000560 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000562 && "we should get only UNINDEXED adresses");
563 // clean aligned loads can be selected as-is
564 if (InVT.getSizeInBits() == 128 && alignment == 16)
565 return SDValue();
566
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000567 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000568 uint64_t mpi_offset = LN->getPointerInfo().Offset;
569 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000570 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
571 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000572
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000573 SDValue result;
574 SDValue basePtr = LN->getBasePtr();
575 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000577 if (alignment == 16) {
578 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000579
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000580 // Special cases for a known aligned load to simplify the base pointer
581 // and the rotation amount:
582 if (basePtr.getOpcode() == ISD::ADD
583 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
584 // Known offset into basePtr
585 int64_t offset = CN->getSExtValue();
586 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000587
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000588 if (rotamt < 0)
589 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000590
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000591 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000592
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000593 // Simplify the base pointer for this case:
594 basePtr = basePtr.getOperand(0);
595 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000596 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000597 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000598 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000599 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000600 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
601 || (basePtr.getOpcode() == SPUISD::IndirectAddr
602 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
603 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
604 // Plain aligned a-form address: rotate into preferred slot
605 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
606 int64_t rotamt = -pso;
607 if (rotamt < 0)
608 rotamt += 16;
609 rotate = DAG.getConstant(rotamt, MVT::i16);
610 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000611 // Offset the rotate amount by the basePtr and the preferred slot
612 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000613 int64_t rotamt = -pso;
614 if (rotamt < 0)
615 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000616 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000617 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000618 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000619 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000620 } else {
621 // Unaligned load: must be more pessimistic about addressing modes:
622 if (basePtr.getOpcode() == ISD::ADD) {
623 MachineFunction &MF = DAG.getMachineFunction();
624 MachineRegisterInfo &RegInfo = MF.getRegInfo();
625 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
626 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000627
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000628 SDValue Op0 = basePtr.getOperand(0);
629 SDValue Op1 = basePtr.getOperand(1);
630
631 if (isa<ConstantSDNode>(Op1)) {
632 // Convert the (add <ptr>, <const>) to an indirect address contained
633 // in a register. Note that this is done because we need to avoid
634 // creating a 0(reg) d-form address due to the SPU's block loads.
635 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
636 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
637 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
638 } else {
639 // Convert the (add <arg1>, <arg2>) to an indirect address, which
640 // will likely be lowered as a reg(reg) x-form address.
641 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
642 }
643 } else {
644 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
645 basePtr,
646 DAG.getConstant(0, PtrVT));
647 }
648
649 // Offset the rotate amount by the basePtr and the preferred slot
650 // byte offset
651 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
652 basePtr,
653 DAG.getConstant(-pso, PtrVT));
654 }
655
656 // Do the load as a i128 to allow possible shifting
657 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
658 lowMemPtr,
659 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000660
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000661 // When the size is not greater than alignment we get all data with just
662 // one load
663 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000664 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000665 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000666
667 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000668 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
669 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
Scott Michel30ee7df2008-12-04 03:02:42 +0000671 // Convert the loaded v16i8 vector to the appropriate vector type
672 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000674 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000675 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000676 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000677 }
678 // When alignment is less than the size, we might need (known only at
679 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000681 // extra kowledge, and might avoid the second load
682 else {
683 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000685 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
686 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 DAG.getConstant( 16, MVT::i32),
689 offset );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000691 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000692 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000694
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000695 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000697 basePtr,
698 DAG.getConstant(16, PtrVT)),
699 highMemPtr,
700 LN->isVolatile(), LN->isNonTemporal(), 16);
701
702 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
703 high.getValue(1));
704
705 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000707 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000708 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000709 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000710 DAG.getConstant( 16, MVT::i32),
711 offset
712 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000714 // Shift the low similarily
715 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000716 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000717
718 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000720 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
721
722 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000723 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000724 }
725
726 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000727 // Handle extending loads by extending the scalar result:
728 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000729 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000730 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000731 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000732 } else if (ExtType == ISD::EXTLOAD) {
733 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000734
Scott Michel30ee7df2008-12-04 03:02:42 +0000735 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000736 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000737
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 }
740
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000742 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000743 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000744 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000745 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000746
Dale Johannesen33c960f2009-02-04 20:06:27 +0000747 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000748 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000749 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000750}
751
752/// Custom lower stores for CellSPU
753/*!
754 All CellSPU stores are aligned to 16-byte boundaries, so for elements
755 within a 16-byte block, we have to generate a shuffle to insert the
756 requested element into its place, then store the resulting block.
757 */
Dan Gohman475871a2008-07-27 21:46:04 +0000758static SDValue
759LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000760 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000761 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000762 EVT VT = Value.getValueType();
763 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
764 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000765 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000766 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000767 SDValue result;
768 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
769 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000770 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000771 uint64_t mpi_offset = SN->getPointerInfo().Offset;
772 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000773 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
774 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000775
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000776
777 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000779 && "we should get only UNINDEXED adresses");
780 // clean aligned loads can be selected as-is
781 if (StVT.getSizeInBits() == 128 && alignment == 16)
782 return SDValue();
783
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000784 SDValue alignLoadVec;
785 SDValue basePtr = SN->getBasePtr();
786 SDValue the_chain = SN->getChain();
787 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000788
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000789 if (alignment == 16) {
790 ConstantSDNode *CN;
791 // Special cases for a known aligned load to simplify the base pointer
792 // and insertion byte:
793 if (basePtr.getOpcode() == ISD::ADD
794 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
795 // Known offset into basePtr
796 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000797
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000798 // Simplify the base pointer for this case:
799 basePtr = basePtr.getOperand(0);
800 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
801 basePtr,
802 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000803
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000804 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000805 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000806 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000807 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000808 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000809 } else {
810 // Otherwise, assume it's at byte 0 of basePtr
811 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
812 basePtr,
813 DAG.getConstant(0, PtrVT));
814 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000815 basePtr,
816 DAG.getConstant(0, PtrVT));
817 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000818 } else {
819 // Unaligned load: must be more pessimistic about addressing modes:
820 if (basePtr.getOpcode() == ISD::ADD) {
821 MachineFunction &MF = DAG.getMachineFunction();
822 MachineRegisterInfo &RegInfo = MF.getRegInfo();
823 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
824 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000825
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000826 SDValue Op0 = basePtr.getOperand(0);
827 SDValue Op1 = basePtr.getOperand(1);
828
829 if (isa<ConstantSDNode>(Op1)) {
830 // Convert the (add <ptr>, <const>) to an indirect address contained
831 // in a register. Note that this is done because we need to avoid
832 // creating a 0(reg) d-form address due to the SPU's block loads.
833 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
834 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
835 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
836 } else {
837 // Convert the (add <arg1>, <arg2>) to an indirect address, which
838 // will likely be lowered as a reg(reg) x-form address.
839 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
840 }
841 } else {
842 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
843 basePtr,
844 DAG.getConstant(0, PtrVT));
845 }
846
847 // Insertion point is solely determined by basePtr's contents
848 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
849 basePtr,
850 DAG.getConstant(0, PtrVT));
851 }
852
853 // Load the lower part of the memory to which to store.
854 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
855 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000856
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000857 // if we don't need to store over the 16 byte boundary, one store suffices
858 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000859 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000860 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000861
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000862 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000863 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000864
865 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000866 && (theValue.getOpcode() == ISD::AssertZext
867 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000868 // Drill down and get the value for zero- and sign-extended
869 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000870 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000871 }
872
Scott Michel9de5d0d2008-01-11 02:53:15 +0000873 // If the base pointer is already a D-form address, then just create
874 // a new D-form address with a slot offset and the orignal base pointer.
875 // Otherwise generate a D-form address with the slot offset relative
876 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000877#if !defined(NDEBUG)
878 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000879 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000880 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000881 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000882 }
883#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000884
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000885 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
886 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000887 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000888 theValue);
889
Dale Johannesen33c960f2009-02-04 20:06:27 +0000890 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000891 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000892 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000894
Dale Johannesen33c960f2009-02-04 20:06:27 +0000895 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000896 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000897 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000898 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000899
Scott Michel266bc8f2007-12-04 22:23:35 +0000900 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000901 // do the store when it might cross the 16 byte memory access boundary.
902 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000903 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000904 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000906 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000907 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
908 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 DAG.getConstant(0xf, MVT::i32));
910 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000911 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000912 DAG.getConstant( 16, MVT::i32),
913 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914 SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915 DAG.getConstant( VT.getSizeInBits()/8,
916 MVT::i32),
917 offset_compl);
918 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000919 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000920 DAG.getConstant( 16, MVT::i32),
921 DAG.getConstant( VT.getSizeInBits()/8,
922 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000924 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000925 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000926
927 // Create the 128 bit masks that have ones where the data to store is
928 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929 SDValue lowmask, himask;
930 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000933 // this is e.g. in the case of store i32, align 2
934 if (!VT.isVector()){
935 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
936 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000941
Torok Edwindac237e2009-07-08 20:53:28 +0000942 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 else {
944 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000945 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000946 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947 // this will zero, if there are no data that goes to the high quad
948 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000949 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000951 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000953 // Load in the old data and zero out the parts that will be overwritten with
954 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000956 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
957 DAG.getConstant( 16, PtrVT)),
958 highMemPtr,
959 SN->isVolatile(), SN->isNonTemporal(), 16);
960 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
961 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000962
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000963 low = DAG.getNode(ISD::AND, dl, MVT::i128,
964 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000965 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
967 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000968 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
969
970 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000971 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000972 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
973 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000974 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000975 offset_compl);
976
977 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000978 // Need to convert vectors here to integer as 'OR'ing floats assert
979 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
980 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
981 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
982 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
983 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
984 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000985
986 low = DAG.getStore(the_chain, dl, rlow, basePtr,
987 lowMemPtr,
988 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000990 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
991 DAG.getConstant( 16, PtrVT)),
992 highMemPtr,
993 SN->isVolatile(), SN->isNonTemporal(), 16);
994 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
995 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000996 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000997
998 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000999}
1000
Scott Michel94bd57e2009-01-15 04:41:47 +00001001//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001002static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001003LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001005 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001006 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001007 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1008 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001009 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001010 // FIXME there is no actual debug info here
1011 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001012
1013 if (TM.getRelocationModel() == Reloc::Static) {
1014 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001015 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001016 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001017 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001018 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1019 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1020 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001021 }
1022 }
1023
Torok Edwinc23197a2009-07-14 16:55:14 +00001024 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001025 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001026 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027}
1028
Scott Michel94bd57e2009-01-15 04:41:47 +00001029//! Alternate entry point for generating the address of a constant pool entry
1030SDValue
1031SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1032 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1033}
1034
Dan Gohman475871a2008-07-27 21:46:04 +00001035static SDValue
1036LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001037 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001038 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001039 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1040 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001041 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001042 // FIXME there is no actual debug info here
1043 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001044
1045 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001046 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001047 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001048 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001049 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1050 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1051 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001052 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001053 }
1054
Torok Edwinc23197a2009-07-14 16:55:14 +00001055 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001056 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001057 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001058}
1059
Dan Gohman475871a2008-07-27 21:46:04 +00001060static SDValue
1061LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001062 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001063 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001064 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001065 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1066 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001067 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001068 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001069 // FIXME there is no actual debug info here
1070 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001071
Scott Michel266bc8f2007-12-04 22:23:35 +00001072 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001073 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001074 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001075 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001076 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1077 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1078 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001079 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001081 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001082 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001083 /*NOTREACHED*/
1084 }
1085
Dan Gohman475871a2008-07-27 21:46:04 +00001086 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001087}
1088
Nate Begemanccef5802008-02-14 18:43:04 +00001089//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001090static SDValue
1091LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001092 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001093 // FIXME there is no actual debug info here
1094 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001095
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001097 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1098
1099 assert((FP != 0) &&
1100 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001101
Scott Michel170783a2007-12-19 20:15:47 +00001102 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 SDValue T = DAG.getConstant(dbits, MVT::i64);
1104 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001105 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001106 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001107 }
1108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001110}
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112SDValue
1113SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001114 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 const SmallVectorImpl<ISD::InputArg>
1116 &Ins,
1117 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001118 SmallVectorImpl<SDValue> &InVals)
1119 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120
Scott Michel266bc8f2007-12-04 22:23:35 +00001121 MachineFunction &MF = DAG.getMachineFunction();
1122 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001123 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001124 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001125
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1127 unsigned ArgRegIdx = 0;
1128 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001129
Owen Andersone50ed302009-08-10 22:56:29 +00001130 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001131
Kalle Raiskilad258c492010-07-08 21:15:22 +00001132 SmallVector<CCValAssign, 16> ArgLocs;
1133 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1134 *DAG.getContext());
1135 // FIXME: allow for other calling conventions
1136 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1137
Scott Michel266bc8f2007-12-04 22:23:35 +00001138 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001140 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001141 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001142 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001143 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001144
Kalle Raiskilad258c492010-07-08 21:15:22 +00001145 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001146 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001147
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001149 default:
1150 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1151 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001153 ArgRegClass = &SPU::R8CRegClass;
1154 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001156 ArgRegClass = &SPU::R16CRegClass;
1157 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001159 ArgRegClass = &SPU::R32CRegClass;
1160 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001162 ArgRegClass = &SPU::R64CRegClass;
1163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001165 ArgRegClass = &SPU::GPRCRegClass;
1166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001168 ArgRegClass = &SPU::R32FPRegClass;
1169 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001171 ArgRegClass = &SPU::R64FPRegClass;
1172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 case MVT::v2f64:
1174 case MVT::v4f32:
1175 case MVT::v2i64:
1176 case MVT::v4i32:
1177 case MVT::v8i16:
1178 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001179 ArgRegClass = &SPU::VECREGRegClass;
1180 break;
Scott Micheld976c212008-10-30 01:51:48 +00001181 }
1182
1183 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001184 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001186 ++ArgRegIdx;
1187 } else {
1188 // We need to load the argument to a virtual register if we determined
1189 // above that we ran out of physical registers of the appropriate type
1190 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001191 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001193 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1194 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001195 ArgOffset += StackSlotSize;
1196 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001197
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001199 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001202
Scott Micheld976c212008-10-30 01:51:48 +00001203 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001204 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001205 // FIXME: we should be able to query the argument registers from
1206 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001207 static const unsigned ArgRegs[] = {
1208 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1209 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1210 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1211 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1212 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1213 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1214 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1215 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1216 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1217 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1218 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1219 };
1220 // size of ArgRegs array
1221 unsigned NumArgRegs = 77;
1222
Scott Micheld976c212008-10-30 01:51:48 +00001223 // We will spill (79-3)+1 registers to the stack
1224 SmallVector<SDValue, 79-3+1> MemOps;
1225
1226 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001227 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001228 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001229 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001230 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001231 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1232 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001233 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001234 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001236 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001237
1238 // Increment address by stack slot size for the next stored argument
1239 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001240 }
1241 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001245
Dan Gohman98ca4f22009-08-05 01:29:28 +00001246 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001247}
1248
1249/// isLSAAddress - Return the immediate to use if the specified
1250/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001251static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001252 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001253 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001254
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001255 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001256 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1257 (Addr << 14 >> 14) != Addr)
1258 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001259
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001261}
1262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001264SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001265 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001266 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001267 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001268 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::InputArg> &Ins,
1270 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001271 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001272 // CellSPU target does not yet support tail call optimization.
1273 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274
1275 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1276 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001277 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001278
1279 SmallVector<CCValAssign, 16> ArgLocs;
1280 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281 *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001282 // FIXME: allow for other calling conventions
1283 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001284
Kalle Raiskilad258c492010-07-08 21:15:22 +00001285 const unsigned NumArgRegs = ArgLocs.size();
1286
Scott Michel266bc8f2007-12-04 22:23:35 +00001287
1288 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001290
Scott Michel266bc8f2007-12-04 22:23:35 +00001291 // Set up a copy of the stack pointer for use loading and storing any
1292 // arguments that may not fit in the registers available for argument
1293 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001295
Scott Michel266bc8f2007-12-04 22:23:35 +00001296 // Figure out which arguments are going to go in registers, and which in
1297 // memory.
1298 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1299 unsigned ArgRegIdx = 0;
1300
1301 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001302 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001303 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001305
Kalle Raiskilad258c492010-07-08 21:15:22 +00001306 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1307 SDValue Arg = OutVals[ArgRegIdx];
1308 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001309
Scott Michel266bc8f2007-12-04 22:23:35 +00001310 // PtrOff will be used to store the current argument to the stack if a
1311 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001312 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001314
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001316 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 case MVT::i8:
1318 case MVT::i16:
1319 case MVT::i32:
1320 case MVT::i64:
1321 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 case MVT::f32:
1323 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 case MVT::v2i64:
1325 case MVT::v2f64:
1326 case MVT::v4f32:
1327 case MVT::v4i32:
1328 case MVT::v8i16:
1329 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001331 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001333 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1334 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001335 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001336 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 }
1338 break;
1339 }
1340 }
1341
Bill Wendlingce90c242009-12-28 01:31:11 +00001342 // Accumulate how many bytes are to be pushed on the stack, including the
1343 // linkage area, and parameter passing area. According to the SPU ABI,
1344 // we minimally need space for [LR] and [SP].
1345 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1346
1347 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001348 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1349 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001350
1351 if (!MemOpChains.empty()) {
1352 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001354 &MemOpChains[0], MemOpChains.size());
1355 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001356
Scott Michel266bc8f2007-12-04 22:23:35 +00001357 // Build a sequence of copy-to-reg nodes chained together with token chain
1358 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001361 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001363 InFlag = Chain.getValue(1);
1364 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001365
Dan Gohman475871a2008-07-27 21:46:04 +00001366 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001367 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001368
Bill Wendling056292f2008-09-16 21:48:12 +00001369 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1370 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1371 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001372 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001373 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001374 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001376 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001377
Scott Michel9de5d0d2008-01-11 02:53:15 +00001378 if (!ST->usingLargeMem()) {
1379 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1380 // style calls, otherwise, external symbols are BRASL calls. This assumes
1381 // that declared/defined symbols are in the same compilation unit and can
1382 // be reached through PC-relative jumps.
1383 //
1384 // NOTE:
1385 // This may be an unsafe assumption for JIT and really large compilation
1386 // units.
1387 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001388 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001389 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001390 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001391 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001392 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001393 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1394 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001395 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001396 }
Scott Michel1df30c42008-12-29 03:23:36 +00001397 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001398 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001399 SDValue Zero = DAG.getConstant(0, PtrVT);
1400 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1401 Callee.getValueType());
1402
1403 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001404 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001405 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001406 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001407 }
1408 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001409 // If this is an absolute destination address that appears to be a legal
1410 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001411 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001412 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001413
1414 Ops.push_back(Chain);
1415 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001416
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 // Add argument registers to the end of the list so that they are known live
1418 // into the call.
1419 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001420 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001422
Gabor Greifba36cb52008-08-28 21:40:38 +00001423 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001424 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001425 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001426 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001427 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001428 InFlag = Chain.getValue(1);
1429
Chris Lattnere563bbc2008-10-11 22:08:30 +00001430 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1431 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001433 InFlag = Chain.getValue(1);
1434
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435 // If the function returns void, just return the chain.
1436 if (Ins.empty())
1437 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001438
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001439 // Now handle the return value(s)
1440 SmallVector<CCValAssign, 16> RVLocs;
1441 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1442 RVLocs, *DAG.getContext());
1443 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1444
1445
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001447 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1448 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001449
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001450 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1451 InFlag);
1452 Chain = Val.getValue(1);
1453 InFlag = Val.getValue(2);
1454 InVals.push_back(Val);
1455 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001456
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001464 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1469 RVLocs, *DAG.getContext());
1470 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001471
Scott Michel266bc8f2007-12-04 22:23:35 +00001472 // If this is the first return lowered for this function, add the regs to the
1473 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001474 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001475 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001476 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 }
1478
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001480
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 // Copy the result values into the output registers.
1482 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1483 CCValAssign &VA = RVLocs[i];
1484 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001485 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001486 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001487 Flag = Chain.getValue(1);
1488 }
1489
Gabor Greifba36cb52008-08-28 21:40:38 +00001490 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001494}
1495
1496
1497//===----------------------------------------------------------------------===//
1498// Vector related lowering:
1499//===----------------------------------------------------------------------===//
1500
1501static ConstantSDNode *
1502getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001503 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001504
Scott Michel266bc8f2007-12-04 22:23:35 +00001505 // Check to see if this buildvec has a single non-undef value in its elements.
1506 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1507 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001508 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001509 OpVal = N->getOperand(i);
1510 else if (OpVal != N->getOperand(i))
1511 return 0;
1512 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001513
Gabor Greifba36cb52008-08-28 21:40:38 +00001514 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001515 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001516 return CN;
1517 }
1518 }
1519
Scott Michel7ea02ff2009-03-17 01:15:45 +00001520 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001521}
1522
1523/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1524/// and the value fits into an unsigned 18-bit constant, and if so, return the
1525/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001526SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001528 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001529 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001531 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001532 uint32_t upper = uint32_t(UValue >> 32);
1533 uint32_t lower = uint32_t(UValue);
1534 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001536 Value = Value >> 32;
1537 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001538 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001539 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 }
1541
Dan Gohman475871a2008-07-27 21:46:04 +00001542 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001543}
1544
1545/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1546/// and the value fits into a signed 16-bit constant, and if so, return the
1547/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001548SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001551 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001553 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001554 uint32_t upper = uint32_t(UValue >> 32);
1555 uint32_t lower = uint32_t(UValue);
1556 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001557 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001558 Value = Value >> 32;
1559 }
Scott Michelad2715e2008-03-05 23:02:02 +00001560 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001561 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001562 }
1563 }
1564
Dan Gohman475871a2008-07-27 21:46:04 +00001565 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001566}
1567
1568/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1569/// and the value fits into a signed 10-bit constant, and if so, return the
1570/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001571SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001572 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001573 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001574 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001576 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001577 uint32_t upper = uint32_t(UValue >> 32);
1578 uint32_t lower = uint32_t(UValue);
1579 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001580 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001581 Value = Value >> 32;
1582 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001583 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001584 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001585 }
1586
Dan Gohman475871a2008-07-27 21:46:04 +00001587 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001588}
1589
1590/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1591/// and the value fits into a signed 8-bit constant, and if so, return the
1592/// constant.
1593///
1594/// @note: The incoming vector is v16i8 because that's the only way we can load
1595/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1596/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001597SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001599 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001600 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001602 && Value <= 0xffff /* truncated from uint64_t */
1603 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001604 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001606 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001607 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001608 }
1609
Dan Gohman475871a2008-07-27 21:46:04 +00001610 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001611}
1612
1613/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1614/// and the value fits into a signed 16-bit constant, and if so, return the
1615/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001616SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001618 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001619 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001621 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001623 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 }
1625
Dan Gohman475871a2008-07-27 21:46:04 +00001626 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001627}
1628
1629/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001630SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001631 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 }
1634
Dan Gohman475871a2008-07-27 21:46:04 +00001635 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001636}
1637
1638/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001639SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001640 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001642 }
1643
Dan Gohman475871a2008-07-27 21:46:04 +00001644 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001645}
1646
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001647//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001648static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001649LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT VT = Op.getValueType();
1651 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001652 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001653 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1654 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1655 unsigned minSplatBits = EltVT.getSizeInBits();
1656
1657 if (minSplatBits < 16)
1658 minSplatBits = 16;
1659
1660 APInt APSplatBits, APSplatUndef;
1661 unsigned SplatBitSize;
1662 bool HasAnyUndefs;
1663
1664 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1665 HasAnyUndefs, minSplatBits)
1666 || minSplatBits < SplatBitSize)
1667 return SDValue(); // Wasn't a constant vector or splat exceeded min
1668
1669 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001670
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001672 default:
1673 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1674 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001675 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001677 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001678 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001679 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001680 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001681 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001682 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001684 break;
1685 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001687 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001688 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001689 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001690 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001694 break;
1695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001697 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001698 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1699 SmallVector<SDValue, 8> Ops;
1700
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001706 unsigned short Value16 = SplatBits;
1707 SDValue T = DAG.getConstant(Value16, EltVT);
1708 SmallVector<SDValue, 8> Ops;
1709
1710 Ops.assign(8, T);
1711 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001714 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001715 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001716 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001718 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001719 }
1720 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001721
Dan Gohman475871a2008-07-27 21:46:04 +00001722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001723}
1724
Scott Michel7ea02ff2009-03-17 01:15:45 +00001725/*!
1726 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001727SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001728SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001729 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001730 uint32_t upper = uint32_t(SplatVal >> 32);
1731 uint32_t lower = uint32_t(SplatVal);
1732
1733 if (upper == lower) {
1734 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001736 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001738 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001739 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001740 bool upper_special, lower_special;
1741
1742 // NOTE: This code creates common-case shuffle masks that can be easily
1743 // detected as common expressions. It is not attempting to create highly
1744 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1745
1746 // Detect if the upper or lower half is a special shuffle mask pattern:
1747 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1748 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1749
Scott Michel7ea02ff2009-03-17 01:15:45 +00001750 // Both upper and lower are special, lower to a constant pool load:
1751 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1753 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001754 SplatValCN, SplatValCN);
1755 }
1756
1757 SDValue LO32;
1758 SDValue HI32;
1759 SmallVector<SDValue, 16> ShufBytes;
1760 SDValue Result;
1761
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001762 // Create lower vector if not a special pattern
1763 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001767 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001768 }
1769
1770 // Create upper vector if not a special pattern
1771 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001775 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001776 }
1777
1778 // If either upper or lower are special, then the two input operands are
1779 // the same (basically, one of them is a "don't care")
1780 if (lower_special)
1781 LO32 = HI32;
1782 if (upper_special)
1783 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001784
1785 for (int i = 0; i < 4; ++i) {
1786 uint64_t val = 0;
1787 for (int j = 0; j < 4; ++j) {
1788 SDValue V;
1789 bool process_upper, process_lower;
1790 val <<= 8;
1791 process_upper = (upper_special && (i & 1) == 0);
1792 process_lower = (lower_special && (i & 1) == 1);
1793
1794 if (process_upper || process_lower) {
1795 if ((process_upper && upper == 0)
1796 || (process_lower && lower == 0))
1797 val |= 0x80;
1798 else if ((process_upper && upper == 0xffffffff)
1799 || (process_lower && lower == 0xffffffff))
1800 val |= 0xc0;
1801 else if ((process_upper && upper == 0x80000000)
1802 || (process_lower && lower == 0x80000000))
1803 val |= (j == 0 ? 0xe0 : 0x80);
1804 } else
1805 val |= i * 4 + j + ((i & 1) * 16);
1806 }
1807
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001809 }
1810
Dale Johannesened2eee62009-02-06 01:31:28 +00001811 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001813 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001814 }
1815}
1816
Scott Michel266bc8f2007-12-04 22:23:35 +00001817/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1818/// which the Cell can operate. The code inspects V3 to ascertain whether the
1819/// permutation vector, V3, is monotonically increasing with one "exception"
1820/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001821/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001822/// In either case, the net result is going to eventually invoke SHUFB to
1823/// permute/shuffle the bytes from V1 and V2.
1824/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001825/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001826/// control word for byte/halfword/word insertion. This takes care of a single
1827/// element move from V2 into V1.
1828/// \note
1829/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001830static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001831 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue V1 = Op.getOperand(0);
1833 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001834 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001835
Scott Michel266bc8f2007-12-04 22:23:35 +00001836 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001837
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 // If we have a single element being moved from V1 to V2, this can be handled
1839 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001840 // to be monotonically increasing with one exception element, and the source
1841 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT VecVT = V1.getValueType();
1843 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001845 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 unsigned V2EltIdx0 = 0;
1847 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001848 unsigned MaxElts = VecVT.getVectorNumElements();
1849 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001851 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001852 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001853 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001854
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001859 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001860 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001862 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001863 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001865 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001866 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001867 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001868 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001869
Nate Begeman9008ca62009-04-27 18:41:29 +00001870 for (unsigned i = 0; i != MaxElts; ++i) {
1871 if (SVN->getMaskElt(i) < 0)
1872 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001873
Nate Begeman9008ca62009-04-27 18:41:29 +00001874 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001875
Nate Begeman9008ca62009-04-27 18:41:29 +00001876 if (monotonic) {
1877 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001878 // TODO: optimize for the monotonic case when several consecutive
1879 // elements are taken form V2. Do we ever get such a case?
1880 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1881 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1882 else
1883 monotonic = false;
1884 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001885 } else if (CurrElt != SrcElt) {
1886 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001887 }
1888
Nate Begeman9008ca62009-04-27 18:41:29 +00001889 ++CurrElt;
1890 }
1891
1892 if (rotate) {
1893 if (PrevElt > 0 && SrcElt < MaxElts) {
1894 if ((PrevElt == SrcElt - 1)
1895 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001896 PrevElt = SrcElt;
1897 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001898 rotate = false;
1899 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001900 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1901 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001902 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001903 PrevElt = SrcElt;
1904 } else {
1905 // This isn't a rotation, takes elements from vector 2
1906 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001907 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001908 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001909 }
1910
1911 if (EltsFromV2 == 1 && monotonic) {
1912 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001913 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001914
1915 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1916 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1917 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1918 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001919 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001920 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001921 maskVT, Pointer);
1922
Scott Michel266bc8f2007-12-04 22:23:35 +00001923 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001924 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001925 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001926 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001927 if (rotamt < 0)
1928 rotamt +=MaxElts;
1929 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001930 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001932 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001933 // Convert the SHUFFLE_VECTOR mask's input element units to the
1934 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001935 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001936
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001938 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1939 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001940
Nate Begeman9008ca62009-04-27 18:41:29 +00001941 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001943 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001945 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001946 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001947 }
1948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1951 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001952 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001953
Gabor Greifba36cb52008-08-28 21:40:38 +00001954 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001955 // For a constant, build the appropriate constant vector, which will
1956 // eventually simplify to a vector register load.
1957
Gabor Greifba36cb52008-08-28 21:40:38 +00001958 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001960 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001961 size_t n_copies;
1962
1963 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001965 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001966 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1968 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1969 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1970 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1971 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1972 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001973 }
1974
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001975 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001976 for (size_t j = 0; j < n_copies; ++j)
1977 ConstVecValues.push_back(CValue);
1978
Evan Chenga87008d2009-02-25 22:49:59 +00001979 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1980 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001981 } else {
1982 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001984 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 case MVT::i8:
1986 case MVT::i16:
1987 case MVT::i32:
1988 case MVT::i64:
1989 case MVT::f32:
1990 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001991 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001992 }
1993 }
1994
Dan Gohman475871a2008-07-27 21:46:04 +00001995 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001996}
1997
Dan Gohman475871a2008-07-27 21:46:04 +00001998static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001999 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SDValue N = Op.getOperand(0);
2001 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002002 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002003 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002004
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2006 // Constant argument:
2007 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002008
Scott Michel7a1c9e92008-11-22 23:50:42 +00002009 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002011 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002013 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002015 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002017 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002018
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002021 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002023
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024 // Need to generate shuffle mask and extract:
2025 int prefslot_begin = -1, prefslot_end = -1;
2026 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2027
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 default:
2030 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 prefslot_begin = prefslot_end = 3;
2033 break;
2034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 prefslot_begin = 2; prefslot_end = 3;
2037 break;
2038 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 case MVT::i32:
2040 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 prefslot_begin = 0; prefslot_end = 3;
2042 break;
2043 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 case MVT::i64:
2045 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 prefslot_begin = 0; prefslot_end = 7;
2047 break;
2048 }
2049 }
2050
2051 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2052 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2053
Scott Michel9b2420d2009-08-24 21:53:27 +00002054 unsigned int ShufBytes[16] = {
2055 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2056 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002057 for (int i = 0; i < 16; ++i) {
2058 // zero fill uppper part of preferred slot, don't care about the
2059 // other slots:
2060 unsigned int mask_val;
2061 if (i <= prefslot_end) {
2062 mask_val =
2063 ((i < prefslot_begin)
2064 ? 0x80
2065 : elt_byte + (i - prefslot_begin));
2066
2067 ShufBytes[i] = mask_val;
2068 } else
2069 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2070 }
2071
2072 SDValue ShufMask[4];
2073 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002074 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002075 unsigned int bits = ((ShufBytes[bidx] << 24) |
2076 (ShufBytes[bidx+1] << 16) |
2077 (ShufBytes[bidx+2] << 8) |
2078 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002080 }
2081
Scott Michel7ea02ff2009-03-17 01:15:45 +00002082 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002084 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002085
Dale Johannesened2eee62009-02-06 01:31:28 +00002086 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2087 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002088 N, N, ShufMaskVec));
2089 } else {
2090 // Variable index: Rotate the requested element into slot 0, then replicate
2091 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002092 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002093 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002094 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002095 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002096 }
2097
2098 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 if (Elt.getValueType() != MVT::i32)
2100 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002101
2102 // Scale the index to a bit/byte shift quantity
2103 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002104 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2105 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002106 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002107
Scott Michel104de432008-11-24 17:11:17 +00002108 if (scaleShift > 0) {
2109 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2111 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002112 }
2113
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002114 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002115
2116 // Replicate the bytes starting at byte 0 across the entire vector (for
2117 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002118 SDValue replicate;
2119
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002121 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002122 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002123 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002124 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 case MVT::i8: {
2126 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2127 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002128 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002129 break;
2130 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 case MVT::i16: {
2132 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2133 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002134 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002135 break;
2136 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 case MVT::i32:
2138 case MVT::f32: {
2139 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2140 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002141 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002142 break;
2143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 case MVT::i64:
2145 case MVT::f64: {
2146 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2147 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2148 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002149 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002150 break;
2151 }
2152 }
2153
Dale Johannesened2eee62009-02-06 01:31:28 +00002154 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2155 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002156 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002157 }
2158
Scott Michel7a1c9e92008-11-22 23:50:42 +00002159 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002160}
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2163 SDValue VecOp = Op.getOperand(0);
2164 SDValue ValOp = Op.getOperand(1);
2165 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002166 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002167 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002168 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002169
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002170 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002171 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002172 if (IdxOp.getOpcode() != ISD::UNDEF) {
2173 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2174 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002175 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002176 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002177
Owen Andersone50ed302009-08-10 22:56:29 +00002178 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002179 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002180 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002181 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002182 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002183 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002184 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002185 128/ VT.getVectorElementType().getSizeInBits());
2186 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002189 DAG.getNode(SPUISD::SHUFB, dl, VT,
2190 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002191 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002192 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002193
2194 return result;
2195}
2196
Scott Michelf0569be2008-12-27 04:51:36 +00002197static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2198 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002199{
Dan Gohman475871a2008-07-27 21:46:04 +00002200 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002201 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002203
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002205 switch (Opc) {
2206 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002207 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002208 /*NOTREACHED*/
2209 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002210 case ISD::ADD: {
2211 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2212 // the result:
2213 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2215 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2216 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2217 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002218
2219 }
2220
Scott Michel266bc8f2007-12-04 22:23:35 +00002221 case ISD::SUB: {
2222 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2223 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002224 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2226 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2227 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2228 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002229 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002230 case ISD::ROTR:
2231 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002233 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002234
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002236 if (!N1VT.bitsEq(ShiftVT)) {
2237 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2238 ? ISD::ZERO_EXTEND
2239 : ISD::TRUNCATE;
2240 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2241 }
2242
2243 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2246 DAG.getNode(ISD::SHL, dl, MVT::i16,
2247 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002248
2249 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2251 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002252 }
2253 case ISD::SRL:
2254 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002256 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002257
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002259 if (!N1VT.bitsEq(ShiftVT)) {
2260 unsigned N1Opc = ISD::ZERO_EXTEND;
2261
2262 if (N1.getValueType().bitsGT(ShiftVT))
2263 N1Opc = ISD::TRUNCATE;
2264
2265 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2266 }
2267
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2269 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002270 }
2271 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002273 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002276 if (!N1VT.bitsEq(ShiftVT)) {
2277 unsigned N1Opc = ISD::SIGN_EXTEND;
2278
2279 if (N1VT.bitsGT(ShiftVT))
2280 N1Opc = ISD::TRUNCATE;
2281 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2282 }
2283
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2285 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002286 }
2287 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002289
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2291 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2292 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2293 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002294 break;
2295 }
2296 }
2297
Dan Gohman475871a2008-07-27 21:46:04 +00002298 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002299}
2300
2301//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002302static SDValue
2303LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2304 SDValue ConstVec;
2305 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002306 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002307 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002308
2309 ConstVec = Op.getOperand(0);
2310 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002311 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002312 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002313 ConstVec = ConstVec.getOperand(0);
2314 } else {
2315 ConstVec = Op.getOperand(1);
2316 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002317 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002318 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002319 }
2320 }
2321 }
2322
Gabor Greifba36cb52008-08-28 21:40:38 +00002323 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002324 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2325 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Scott Michel7ea02ff2009-03-17 01:15:45 +00002327 APInt APSplatBits, APSplatUndef;
2328 unsigned SplatBitSize;
2329 bool HasAnyUndefs;
2330 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2331
2332 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2333 HasAnyUndefs, minSplatBits)
2334 && minSplatBits <= SplatBitSize) {
2335 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002337
Scott Michel7ea02ff2009-03-17 01:15:45 +00002338 SmallVector<SDValue, 16> tcVec;
2339 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002340 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002341 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002342 }
2343 }
Scott Michel9de57a92009-01-26 22:33:37 +00002344
Nate Begeman24dc3462008-07-29 19:07:27 +00002345 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2346 // lowered. Return the operation, rather than a null SDValue.
2347 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002348}
2349
Scott Michel266bc8f2007-12-04 22:23:35 +00002350//! Custom lowering for CTPOP (count population)
2351/*!
2352 Custom lowering code that counts the number ones in the input
2353 operand. SPU has such an instruction, but it counts the number of
2354 ones per byte, which then have to be accumulated.
2355*/
Dan Gohman475871a2008-07-27 21:46:04 +00002356static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002357 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002358 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002359 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002360 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002361
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002363 default:
2364 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002368
Dale Johannesena05dca42009-02-04 23:02:30 +00002369 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2370 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002371
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002373 }
2374
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002376 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002377 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002378
Chris Lattner84bc5422007-12-31 04:13:23 +00002379 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002380
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2383 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2384 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002385
Dale Johannesena05dca42009-02-04 23:02:30 +00002386 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2387 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
2389 // CNTB_result becomes the chain to which all of the virtual registers
2390 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002391 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002393
Dan Gohman475871a2008-07-27 21:46:04 +00002394 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002395 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002396
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002398
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 return DAG.getNode(ISD::AND, dl, MVT::i16,
2400 DAG.getNode(ISD::ADD, dl, MVT::i16,
2401 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002402 Tmp1, Shift1),
2403 Tmp1),
2404 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002405 }
2406
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002408 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002409 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002410
Chris Lattner84bc5422007-12-31 04:13:23 +00002411 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2412 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
Dan Gohman475871a2008-07-27 21:46:04 +00002414 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2416 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2417 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2418 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002419
Dale Johannesena05dca42009-02-04 23:02:30 +00002420 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2421 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002422
2423 // CNTB_result becomes the chain to which all of the virtual registers
2424 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002427
Dan Gohman475871a2008-07-27 21:46:04 +00002428 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002429 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 DAG.getNode(ISD::SRL, dl, MVT::i32,
2433 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002434 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002435
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2438 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002439
Dan Gohman475871a2008-07-27 21:46:04 +00002440 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002441 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002442
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 DAG.getNode(ISD::SRL, dl, MVT::i32,
2445 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002446 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2449 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002450
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002452 }
2453
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002455 break;
2456 }
2457
Dan Gohman475871a2008-07-27 21:46:04 +00002458 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002459}
2460
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002462/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2464 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002465 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002467 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002469 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002470 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002471
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2473 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 // Convert f32 / f64 to i32 / i64 via libcall.
2475 RTLIB::Libcall LC =
2476 (Op.getOpcode() == ISD::FP_TO_SINT)
2477 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2478 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2479 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2480 SDValue Dummy;
2481 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2482 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002483
Eli Friedman36df4992009-05-27 00:47:34 +00002484 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002486
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2488/*!
2489 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2490 All conversions from i64 are expanded to a libcall.
2491 */
2492static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002493 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002496 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2499 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 // Convert i32, i64 to f64 via libcall:
2501 RTLIB::Libcall LC =
2502 (Op.getOpcode() == ISD::SINT_TO_FP)
2503 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2504 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2505 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2506 SDValue Dummy;
2507 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2508 }
2509
Eli Friedman36df4992009-05-27 00:47:34 +00002510 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002511}
2512
2513//! Lower ISD::SETCC
2514/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2518 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002520 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2522
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002523 SDValue lhs = Op.getOperand(0);
2524 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002525 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002527
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531
2532 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2533 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002534 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002537 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 DAG.getNode(ISD::AND, dl, MVT::i32,
2541 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002544
2545 // SETO and SETUO only use the lhs operand:
2546 if (CC->get() == ISD::SETO) {
2547 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2548 // SETUO
2549 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002550 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2551 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 lhs, DAG.getConstantFP(0.0, lhsVT),
2553 ISD::SETUO),
2554 DAG.getConstant(ccResultAllOnes, ccResultVT));
2555 } else if (CC->get() == ISD::SETUO) {
2556 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002557 return DAG.getNode(ISD::AND, dl, ccResultVT,
2558 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002559 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002561 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002562 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002563 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002565 ISD::SETGT));
2566 }
2567
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002568 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002569 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002571 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002573
2574 // If a value is negative, subtract from the sign magnitude constant:
2575 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2576
2577 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002578 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002580 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002582 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002583 lhsSelectMask, lhsSignMag2TC, i64lhs);
2584
Dale Johannesenf5d97892009-02-04 01:48:28 +00002585 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002587 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002588 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002589 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002590 rhsSelectMask, rhsSignMag2TC, i64rhs);
2591
2592 unsigned compareOp;
2593
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002594 switch (CC->get()) {
2595 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002596 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002597 compareOp = ISD::SETEQ; break;
2598 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 compareOp = ISD::SETGT; break;
2601 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002603 compareOp = ISD::SETGE; break;
2604 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002605 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002606 compareOp = ISD::SETLT; break;
2607 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002608 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002609 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002610 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611 case ISD::SETONE:
2612 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002613 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002614 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002615 }
2616
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002618 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002619 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002620
2621 if ((CC->get() & 0x8) == 0) {
2622 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002623 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002625 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002626 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002627 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002628 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002629 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002630
Dale Johannesenf5d97892009-02-04 01:48:28 +00002631 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002632 }
2633
2634 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002635}
2636
Scott Michel7a1c9e92008-11-22 23:50:42 +00002637//! Lower ISD::SELECT_CC
2638/*!
2639 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2640 SELB instruction.
2641
2642 \note Need to revisit this in the future: if the code path through the true
2643 and false value computations is longer than the latency of a branch (6
2644 cycles), then it would be more advantageous to branch and insert a new basic
2645 block and branch on the condition. However, this code does not make that
2646 assumption, given the simplisitc uses so far.
2647 */
2648
Scott Michelf0569be2008-12-27 04:51:36 +00002649static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2650 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002651 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002652 SDValue lhs = Op.getOperand(0);
2653 SDValue rhs = Op.getOperand(1);
2654 SDValue trueval = Op.getOperand(2);
2655 SDValue falseval = Op.getOperand(3);
2656 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002657 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002658
Scott Michelf0569be2008-12-27 04:51:36 +00002659 // NOTE: SELB's arguments: $rA, $rB, $mask
2660 //
2661 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2662 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2663 // condition was true and 0s where the condition was false. Hence, the
2664 // arguments to SELB get reversed.
2665
Scott Michel7a1c9e92008-11-22 23:50:42 +00002666 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2667 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2668 // with another "cannot select select_cc" assert:
2669
Dale Johannesende064702009-02-06 21:50:26 +00002670 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002671 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002672 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002673 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002674}
2675
Scott Michelb30e8f62008-12-02 19:53:53 +00002676//! Custom lower ISD::TRUNCATE
2677static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2678{
Scott Michel6e1d1472009-03-16 18:47:25 +00002679 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002680 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002681 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002682 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002683 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002684 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002685
Scott Michel6e1d1472009-03-16 18:47:25 +00002686 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002687 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002688 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002689
Duncan Sandscdfad362010-11-03 12:17:33 +00002690 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002691 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002692 unsigned maskHigh = 0x08090a0b;
2693 unsigned maskLow = 0x0c0d0e0f;
2694 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2696 DAG.getConstant(maskHigh, MVT::i32),
2697 DAG.getConstant(maskLow, MVT::i32),
2698 DAG.getConstant(maskHigh, MVT::i32),
2699 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002700
Scott Michel6e1d1472009-03-16 18:47:25 +00002701 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2702 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002703
Scott Michel6e1d1472009-03-16 18:47:25 +00002704 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002705 }
2706
Scott Michelf0569be2008-12-27 04:51:36 +00002707 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002708}
2709
Scott Michel77f452d2009-08-25 22:37:34 +00002710/*!
2711 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2712 * algorithm is to duplicate the sign bit using rotmai to generate at
2713 * least one byte full of sign bits. Then propagate the "sign-byte" into
2714 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2715 *
2716 * @param Op The sext operand
2717 * @param DAG The current DAG
2718 * @return The SDValue with the entire instruction sequence
2719 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002720static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2721{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002722 DebugLoc dl = Op.getDebugLoc();
2723
Scott Michel77f452d2009-08-25 22:37:34 +00002724 // Type to extend to
2725 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002726
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002727 // Type to extend from
2728 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002729 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002730
Scott Michel77f452d2009-08-25 22:37:34 +00002731 // The type to extend to needs to be a i128 and
2732 // the type to extend from needs to be i64 or i32.
2733 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002734 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2735
2736 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002737 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2738 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2739 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002740 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2741 DAG.getConstant(mask1, MVT::i32),
2742 DAG.getConstant(mask1, MVT::i32),
2743 DAG.getConstant(mask2, MVT::i32),
2744 DAG.getConstant(mask3, MVT::i32));
2745
Scott Michel77f452d2009-08-25 22:37:34 +00002746 // Word wise arithmetic right shift to generate at least one byte
2747 // that contains sign bits.
2748 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002749 SDValue sraVal = DAG.getNode(ISD::SRA,
2750 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002751 mvt,
2752 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002753 DAG.getConstant(31, MVT::i32));
2754
Kalle Raiskila940e7962010-10-18 09:34:19 +00002755 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002756 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002757 dl, Op0VT, Op0,
2758 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002760 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002761 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2762 // and the input value into the lower 64 bits.
2763 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002764 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002765 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002766}
2767
Scott Michel7a1c9e92008-11-22 23:50:42 +00002768//! Custom (target-specific) lowering entry point
2769/*!
2770 This is where LLVM's DAG selection process calls to do target-specific
2771 lowering of nodes.
2772 */
Dan Gohman475871a2008-07-27 21:46:04 +00002773SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002774SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002775{
Scott Michela59d4692008-02-23 18:41:37 +00002776 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002777 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002778
2779 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002780 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002781#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002782 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2783 errs() << "Op.getOpcode() = " << Opc << "\n";
2784 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002785 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002786#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002787 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002788 }
2789 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002790 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002791 case ISD::SEXTLOAD:
2792 case ISD::ZEXTLOAD:
2793 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2794 case ISD::STORE:
2795 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2796 case ISD::ConstantPool:
2797 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2798 case ISD::GlobalAddress:
2799 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2800 case ISD::JumpTable:
2801 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002802 case ISD::ConstantFP:
2803 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002804
Scott Michel02d711b2008-12-30 23:28:25 +00002805 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002806 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002807 case ISD::SUB:
2808 case ISD::ROTR:
2809 case ISD::ROTL:
2810 case ISD::SRL:
2811 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002812 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002814 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002815 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002816 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002817
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002818 case ISD::FP_TO_SINT:
2819 case ISD::FP_TO_UINT:
2820 return LowerFP_TO_INT(Op, DAG, *this);
2821
2822 case ISD::SINT_TO_FP:
2823 case ISD::UINT_TO_FP:
2824 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002825
Scott Michel266bc8f2007-12-04 22:23:35 +00002826 // Vector-related lowering.
2827 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002828 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002829 case ISD::SCALAR_TO_VECTOR:
2830 return LowerSCALAR_TO_VECTOR(Op, DAG);
2831 case ISD::VECTOR_SHUFFLE:
2832 return LowerVECTOR_SHUFFLE(Op, DAG);
2833 case ISD::EXTRACT_VECTOR_ELT:
2834 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2835 case ISD::INSERT_VECTOR_ELT:
2836 return LowerINSERT_VECTOR_ELT(Op, DAG);
2837
2838 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2839 case ISD::AND:
2840 case ISD::OR:
2841 case ISD::XOR:
2842 return LowerByteImmed(Op, DAG);
2843
2844 // Vector and i8 multiply:
2845 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002846 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002847 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002848
Scott Michel266bc8f2007-12-04 22:23:35 +00002849 case ISD::CTPOP:
2850 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002851
2852 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002853 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002854
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002855 case ISD::SETCC:
2856 return LowerSETCC(Op, DAG, *this);
2857
Scott Michelb30e8f62008-12-02 19:53:53 +00002858 case ISD::TRUNCATE:
2859 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002860
2861 case ISD::SIGN_EXTEND:
2862 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002863 }
2864
Dan Gohman475871a2008-07-27 21:46:04 +00002865 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002866}
2867
Duncan Sands1607f052008-12-01 11:39:25 +00002868void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2869 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002870 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002871{
2872#if 0
2873 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002874 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002875
2876 switch (Opc) {
2877 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2879 errs() << "Op.getOpcode() = " << Opc << "\n";
2880 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002881 N->dump();
2882 abort();
2883 /*NOTREACHED*/
2884 }
2885 }
2886#endif
2887
2888 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002889}
2890
Scott Michel266bc8f2007-12-04 22:23:35 +00002891//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002892// Target Optimization Hooks
2893//===----------------------------------------------------------------------===//
2894
Dan Gohman475871a2008-07-27 21:46:04 +00002895SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002896SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2897{
2898#if 0
2899 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002900#endif
2901 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002902 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002903 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002904 EVT NodeVT = N->getValueType(0); // The node's value type
2905 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002906 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002907 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002908
2909 switch (N->getOpcode()) {
2910 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002911 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002913
Scott Michelf0569be2008-12-27 04:51:36 +00002914 if (Op0.getOpcode() == SPUISD::IndirectAddr
2915 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2916 // Normalize the operands to reduce repeated code
2917 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002918
Scott Michelf0569be2008-12-27 04:51:36 +00002919 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2920 IndirectArg = Op1;
2921 AddArg = Op0;
2922 }
2923
2924 if (isa<ConstantSDNode>(AddArg)) {
2925 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2926 SDValue IndOp1 = IndirectArg.getOperand(1);
2927
2928 if (CN0->isNullValue()) {
2929 // (add (SPUindirect <arg>, <arg>), 0) ->
2930 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002931
Scott Michel23f2ff72008-12-04 17:16:59 +00002932#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002933 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002934 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002935 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2936 << "With: (SPUindirect <arg>, <arg>)\n";
2937 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002938#endif
2939
Scott Michelf0569be2008-12-27 04:51:36 +00002940 return IndirectArg;
2941 } else if (isa<ConstantSDNode>(IndOp1)) {
2942 // (add (SPUindirect <arg>, <const>), <const>) ->
2943 // (SPUindirect <arg>, <const + const>)
2944 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2945 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2946 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002947
Scott Michelf0569be2008-12-27 04:51:36 +00002948#if !defined(NDEBUG)
2949 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002950 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002951 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2952 << "), " << CN0->getSExtValue() << ")\n"
2953 << "With: (SPUindirect <arg>, "
2954 << combinedConst << ")\n";
2955 }
2956#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002957
Dale Johannesende064702009-02-06 21:50:26 +00002958 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002959 IndirectArg, combinedValue);
2960 }
Scott Michel053c1da2008-01-29 02:16:57 +00002961 }
2962 }
Scott Michela59d4692008-02-23 18:41:37 +00002963 break;
2964 }
2965 case ISD::SIGN_EXTEND:
2966 case ISD::ZERO_EXTEND:
2967 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002968 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002969 // (any_extend (SPUextract_elt0 <arg>)) ->
2970 // (SPUextract_elt0 <arg>)
2971 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002972#if !defined(NDEBUG)
2973 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002974 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002975 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002976 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002977 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002978 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002979 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002980#endif
Scott Michela59d4692008-02-23 18:41:37 +00002981
2982 return Op0;
2983 }
2984 break;
2985 }
2986 case SPUISD::IndirectAddr: {
2987 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002988 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002989 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002990 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2991 // (SPUaform <addr>, 0)
2992
Chris Lattner4437ae22009-08-23 07:05:07 +00002993 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002994 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002995 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002996 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002997 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002998
2999 return Op0;
3000 }
Scott Michelf0569be2008-12-27 04:51:36 +00003001 } else if (Op0.getOpcode() == ISD::ADD) {
3002 SDValue Op1 = N->getOperand(1);
3003 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3004 // (SPUindirect (add <arg>, <arg>), 0) ->
3005 // (SPUindirect <arg>, <arg>)
3006 if (CN1->isNullValue()) {
3007
3008#if !defined(NDEBUG)
3009 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003010 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003011 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3012 << "With: (SPUindirect <arg>, <arg>)\n";
3013 }
3014#endif
3015
Dale Johannesende064702009-02-06 21:50:26 +00003016 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003017 Op0.getOperand(0), Op0.getOperand(1));
3018 }
3019 }
Scott Michela59d4692008-02-23 18:41:37 +00003020 }
3021 break;
3022 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003023 case SPUISD::SHL_BITS:
3024 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003025 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003027
Scott Michelf0569be2008-12-27 04:51:36 +00003028 // Kill degenerate vector shifts:
3029 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3030 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003031 Result = Op0;
3032 }
3033 }
3034 break;
3035 }
Scott Michelf0569be2008-12-27 04:51:36 +00003036 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003037 switch (Op0.getOpcode()) {
3038 default:
3039 break;
3040 case ISD::ANY_EXTEND:
3041 case ISD::ZERO_EXTEND:
3042 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003043 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003044 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003045 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003046 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003047 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003049 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003050 Result = Op000;
3051 }
3052 }
3053 break;
3054 }
Scott Michel104de432008-11-24 17:11:17 +00003055 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003056 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003057 // <arg>
3058 Result = Op0.getOperand(0);
3059 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003060 }
Scott Michela59d4692008-02-23 18:41:37 +00003061 }
3062 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003063 }
3064 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003065
Scott Michel58c58182008-01-17 20:38:41 +00003066 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003067#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003068 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003069 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003070 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003071 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003072 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003073 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003074 }
3075#endif
3076
3077 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003078}
3079
3080//===----------------------------------------------------------------------===//
3081// Inline Assembly Support
3082//===----------------------------------------------------------------------===//
3083
3084/// getConstraintType - Given a constraint letter, return the type of
3085/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003086SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003087SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3088 if (ConstraintLetter.size() == 1) {
3089 switch (ConstraintLetter[0]) {
3090 default: break;
3091 case 'b':
3092 case 'r':
3093 case 'f':
3094 case 'v':
3095 case 'y':
3096 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003097 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003098 }
3099 return TargetLowering::getConstraintType(ConstraintLetter);
3100}
3101
John Thompson44ab89e2010-10-29 17:29:13 +00003102/// Examine constraint type and operand type and determine a weight value.
3103/// This object must already have been set up with the operand type
3104/// and the current alternative constraint selected.
3105TargetLowering::ConstraintWeight
3106SPUTargetLowering::getSingleConstraintMatchWeight(
3107 AsmOperandInfo &info, const char *constraint) const {
3108 ConstraintWeight weight = CW_Invalid;
3109 Value *CallOperandVal = info.CallOperandVal;
3110 // If we don't have a value, we can't do a match,
3111 // but allow it at the lowest weight.
3112 if (CallOperandVal == NULL)
3113 return CW_Default;
3114 // Look at the constraint type.
3115 switch (*constraint) {
3116 default:
3117 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3118 break;
3119 //FIXME: Seems like the supported constraint letters were just copied
3120 // from PPC, as the following doesn't correspond to the GCC docs.
3121 // I'm leaving it so until someone adds the corresponding lowering support.
3122 case 'b':
3123 case 'r':
3124 case 'f':
3125 case 'd':
3126 case 'v':
3127 case 'y':
3128 weight = CW_Register;
3129 break;
3130 }
3131 return weight;
3132}
3133
Scott Michel5af8f0e2008-07-16 17:17:29 +00003134std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003135SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003137{
3138 if (Constraint.size() == 1) {
3139 // GCC RS6000 Constraint Letters
3140 switch (Constraint[0]) {
3141 case 'b': // R1-R31
3142 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003144 return std::make_pair(0U, SPU::R64CRegisterClass);
3145 return std::make_pair(0U, SPU::R32CRegisterClass);
3146 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003148 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003150 return std::make_pair(0U, SPU::R64FPRegisterClass);
3151 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003152 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003153 return std::make_pair(0U, SPU::GPRCRegisterClass);
3154 }
3155 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003156
Scott Michel266bc8f2007-12-04 22:23:35 +00003157 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3158}
3159
Scott Michela59d4692008-02-23 18:41:37 +00003160//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003161void
Dan Gohman475871a2008-07-27 21:46:04 +00003162SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003163 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003164 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003165 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003166 const SelectionDAG &DAG,
3167 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003168#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003169 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003170
3171 switch (Op.getOpcode()) {
3172 default:
3173 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3174 break;
Scott Michela59d4692008-02-23 18:41:37 +00003175 case CALL:
3176 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003177 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003178 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003179 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003180 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003181 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003182 case SPUISD::SHLQUAD_L_BITS:
3183 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003184 case SPUISD::VEC_ROTL:
3185 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003186 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003187 case SPUISD::SELECT_MASK:
3188 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003189 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003190#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003191}
Scott Michel02d711b2008-12-30 23:28:25 +00003192
Scott Michelf0569be2008-12-27 04:51:36 +00003193unsigned
3194SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3195 unsigned Depth) const {
3196 switch (Op.getOpcode()) {
3197 default:
3198 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003199
Scott Michelf0569be2008-12-27 04:51:36 +00003200 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003201 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003202
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3204 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003205 }
3206 return VT.getSizeInBits();
3207 }
3208 }
3209}
Scott Michel1df30c42008-12-29 03:23:36 +00003210
Scott Michel203b2d62008-04-30 00:30:08 +00003211// LowerAsmOperandForConstraint
3212void
Dan Gohman475871a2008-07-27 21:46:04 +00003213SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003214 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003215 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003216 SelectionDAG &DAG) const {
3217 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003218 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003219}
3220
Scott Michel266bc8f2007-12-04 22:23:35 +00003221/// isLegalAddressImmediate - Return true if the integer value can be used
3222/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003223bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3224 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003225 // SPU's addresses are 256K:
3226 return (V > -(1 << 18) && V < (1 << 18) - 1);
3227}
3228
3229bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003230 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003231}
Dan Gohman6520e202008-10-18 02:06:02 +00003232
3233bool
3234SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3235 // The SPU target isn't yet aware of offsets.
3236 return false;
3237}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003238
3239// can we compare to Imm without writing it into a register?
3240bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3241 //ceqi, cgti, etc. all take s10 operand
3242 return isInt<10>(Imm);
3243}
3244
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003245bool
3246SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003247 const Type * ) const{
3248
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003250 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3251 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003252
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003253 // D-form: reg + 14bit offset
3254 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3255 return true;
3256
3257 // X-form: reg+reg
3258 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3259 return true;
3260
3261 return false;
3262}
3263