blob: f16060aa576d9c83e231ca8bf642116e45e552ef [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnera54aa942006-01-29 06:26:08 +000046 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
47 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
48
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // PowerPC has no intrinsics for these particular operations
50 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
51 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
52 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
53
54 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
58 // PowerPC has no SREM/UREM instructions
59 setOperationAction(ISD::SREM, MVT::i32, Expand);
60 setOperationAction(ISD::UREM, MVT::i32, Expand);
61
62 // We don't support sin/cos/sqrt/fmod
63 setOperationAction(ISD::FSIN , MVT::f64, Expand);
64 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000065 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066 setOperationAction(ISD::FSIN , MVT::f32, Expand);
67 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000068 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000069
70 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000071 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
73 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
74 }
75
Chris Lattner9601a862006-03-05 05:08:37 +000076 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
77 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
78
Nate Begemand88fc032006-01-14 03:14:10 +000079 // PowerPC does not have BSWAP, CTPOP or CTTZ
80 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
83
Nate Begeman35ef9132006-01-11 21:21:00 +000084 // PowerPC does not have ROTR
85 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
86
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // PowerPC does not have Select
88 setOperationAction(ISD::SELECT, MVT::i32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f32, Expand);
90 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000091
Chris Lattner0b1e4e52005-08-26 17:36:52 +000092 // PowerPC wants to turn select_cc of FP into fsel when possible.
93 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
94 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000095
Nate Begeman750ac1b2006-02-01 07:19:44 +000096 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +000097 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +000098
Nate Begeman81e80972006-03-17 01:40:33 +000099 // PowerPC does not have BRCOND which requires SetCC
100 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Chris Lattnerf7605322005-08-31 21:09:52 +0000102 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
103 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000104
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000105 // PowerPC does not have [U|S]INT_TO_FP
106 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
108
Chris Lattner53e88452005-12-23 05:13:35 +0000109 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
110 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
111
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000112 // PowerPC does not have truncstore for i1.
113 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000114
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000115 // We cannot sextinreg(i1). Expand to shifts.
116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
117
118
Jim Laskeyabf6d172006-01-05 01:25:28 +0000119 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000120 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000122 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000123 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000124 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000125
Nate Begeman28a6b022005-12-10 02:36:00 +0000126 // We want to legalize GlobalAddress and ConstantPool nodes into the
127 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000128 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000129 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000131
Nate Begemanee625572006-01-27 21:09:22 +0000132 // RET must be custom lowered, to meet ABI requirements
133 setOperationAction(ISD::RET , MVT::Other, Custom);
134
Nate Begemanacc398c2006-01-25 18:21:52 +0000135 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
136 setOperationAction(ISD::VASTART , MVT::Other, Custom);
137
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000138 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000139 setOperationAction(ISD::VAARG , MVT::Other, Expand);
140 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
141 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000142 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
143 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
144 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000145
Chris Lattner6d92cad2006-03-26 10:06:40 +0000146 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000147 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000148
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000150 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000151 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
152 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000153
154 // FIXME: disable this lowered code. This generates 64-bit register values,
155 // and we don't model the fact that the top part is clobbered by calls. We
156 // need to flag these together so that the value isn't live across a call.
157 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
158
Nate Begemanae749a92005-10-25 23:48:36 +0000159 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
160 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
161 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000162 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000163 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000164 }
165
166 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
167 // 64 bit PowerPC implementations can support i64 types directly
168 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000169 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
170 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000171 } else {
172 // 32 bit PowerPC wants to expand i64 shifts itself.
173 setOperationAction(ISD::SHL, MVT::i64, Custom);
174 setOperationAction(ISD::SRL, MVT::i64, Custom);
175 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176 }
Evan Chengd30bf012006-03-01 01:11:20 +0000177
Nate Begeman425a9692005-11-29 08:17:20 +0000178 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000179 // First set operation action for all vector types to expand. Then we
180 // will selectively turn on ones that can be effectively codegen'd.
181 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
182 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000183 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000184 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
185 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000186
Chris Lattner7ff7e672006-04-04 17:25:31 +0000187 // We promote all shuffles to v16i8.
188 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000189 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
190
191 // We promote all non-typed operations to v4i32.
192 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
193 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
194 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
195 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
196 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
197 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
198 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
199 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
200 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
201 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
202 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
203 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000204
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000205 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000206 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
207 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
208 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
209 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
210 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
211 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
212 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
213 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000214
215 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000216 }
217
Chris Lattner7ff7e672006-04-04 17:25:31 +0000218 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
219 // with merges, splats, etc.
220 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
221
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000222 setOperationAction(ISD::AND , MVT::v4i32, Legal);
223 setOperationAction(ISD::OR , MVT::v4i32, Legal);
224 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
225 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
226 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
227 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
228
Nate Begeman425a9692005-11-29 08:17:20 +0000229 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000230 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000231 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
232 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000233
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000234 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000235 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000236 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000237 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000238
Chris Lattnerb2177b92006-03-19 06:55:52 +0000239 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
240 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000241
Chris Lattner541f91b2006-04-02 00:43:36 +0000242 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
243 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000244 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
245 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000246 }
247
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000248 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000249 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000250
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000251 // We have target-specific dag combine patterns for the following nodes:
252 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000253 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000254 setTargetDAGCombine(ISD::BR_CC);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000255
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000256 computeRegisterProperties();
257}
258
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000259const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
260 switch (Opcode) {
261 default: return 0;
262 case PPCISD::FSEL: return "PPCISD::FSEL";
263 case PPCISD::FCFID: return "PPCISD::FCFID";
264 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
265 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000266 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000267 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
268 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000269 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000270 case PPCISD::Hi: return "PPCISD::Hi";
271 case PPCISD::Lo: return "PPCISD::Lo";
272 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
273 case PPCISD::SRL: return "PPCISD::SRL";
274 case PPCISD::SRA: return "PPCISD::SRA";
275 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000276 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
277 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000278 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000279 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000280 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000281 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000282 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000283 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000284 }
285}
286
Chris Lattner1a635d62006-04-14 06:01:58 +0000287//===----------------------------------------------------------------------===//
288// Node matching predicates, for use by the tblgen matching code.
289//===----------------------------------------------------------------------===//
290
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000291/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
292static bool isFloatingPointZero(SDOperand Op) {
293 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
294 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
295 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
296 // Maybe this has already been legalized into the constant pool?
297 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
298 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
299 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
300 }
301 return false;
302}
303
Chris Lattnerddb739e2006-04-06 17:23:16 +0000304/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
305/// true if Op is undef or if it matches the specified value.
306static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
307 return Op.getOpcode() == ISD::UNDEF ||
308 cast<ConstantSDNode>(Op)->getValue() == Val;
309}
310
311/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
312/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000313bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
314 if (!isUnary) {
315 for (unsigned i = 0; i != 16; ++i)
316 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
317 return false;
318 } else {
319 for (unsigned i = 0; i != 8; ++i)
320 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
321 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
322 return false;
323 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000324 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000325}
326
327/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
328/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000329bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
330 if (!isUnary) {
331 for (unsigned i = 0; i != 16; i += 2)
332 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
333 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
334 return false;
335 } else {
336 for (unsigned i = 0; i != 8; i += 2)
337 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
338 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
339 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
340 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
341 return false;
342 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000343 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000344}
345
Chris Lattnercaad1632006-04-06 22:02:42 +0000346/// isVMerge - Common function, used to match vmrg* shuffles.
347///
348static bool isVMerge(SDNode *N, unsigned UnitSize,
349 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000350 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
351 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
352 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
353 "Unsupported merge size!");
354
355 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
356 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
357 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000358 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000359 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000360 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000361 return false;
362 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000363 return true;
364}
365
366/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
367/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
368bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
369 if (!isUnary)
370 return isVMerge(N, UnitSize, 8, 24);
371 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000372}
373
374/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
375/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000376bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
377 if (!isUnary)
378 return isVMerge(N, UnitSize, 0, 16);
379 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000380}
381
382
Chris Lattnerd0608e12006-04-06 18:26:28 +0000383/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
384/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000385int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000386 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
387 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000388 // Find the first non-undef value in the shuffle mask.
389 unsigned i;
390 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
391 /*search*/;
392
393 if (i == 16) return -1; // all undef.
394
395 // Otherwise, check to see if the rest of the elements are consequtively
396 // numbered from this value.
397 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
398 if (ShiftAmt < i) return -1;
399 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000400
Chris Lattnerf24380e2006-04-06 22:28:36 +0000401 if (!isUnary) {
402 // Check the rest of the elements to see if they are consequtive.
403 for (++i; i != 16; ++i)
404 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
405 return -1;
406 } else {
407 // Check the rest of the elements to see if they are consequtive.
408 for (++i; i != 16; ++i)
409 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
410 return -1;
411 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000412
413 return ShiftAmt;
414}
Chris Lattneref819f82006-03-20 06:33:01 +0000415
416/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
417/// specifies a splat of a single element that is suitable for input to
418/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000419bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
420 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
421 N->getNumOperands() == 16 &&
422 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000423
Chris Lattner88a99ef2006-03-20 06:37:44 +0000424 // This is a splat operation if each element of the permute is the same, and
425 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000426 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000427 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000428 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
429 ElementBase = EltV->getValue();
430 else
431 return false; // FIXME: Handle UNDEF elements too!
432
433 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
434 return false;
435
436 // Check that they are consequtive.
437 for (unsigned i = 1; i != EltSize; ++i) {
438 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
439 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
440 return false;
441 }
442
Chris Lattner88a99ef2006-03-20 06:37:44 +0000443 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000444 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000445 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000446 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
447 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000448 for (unsigned j = 0; j != EltSize; ++j)
449 if (N->getOperand(i+j) != N->getOperand(j))
450 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000451 }
452
Chris Lattner7ff7e672006-04-04 17:25:31 +0000453 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000454}
455
456/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
457/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000458unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
459 assert(isSplatShuffleMask(N, EltSize));
460 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000461}
462
Chris Lattnere87192a2006-04-12 17:37:20 +0000463/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000464/// by using a vspltis[bhw] instruction of the specified element size, return
465/// the constant being splatted. The ByteSize field indicates the number of
466/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000467SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000468 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000469
470 // If ByteSize of the splat is bigger than the element size of the
471 // build_vector, then we have a case where we are checking for a splat where
472 // multiple elements of the buildvector are folded together into a single
473 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
474 unsigned EltSize = 16/N->getNumOperands();
475 if (EltSize < ByteSize) {
476 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
477 SDOperand UniquedVals[4];
478 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
479
480 // See if all of the elements in the buildvector agree across.
481 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
482 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
483 // If the element isn't a constant, bail fully out.
484 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
485
486
487 if (UniquedVals[i&(Multiple-1)].Val == 0)
488 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
489 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
490 return SDOperand(); // no match.
491 }
492
493 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
494 // either constant or undef values that are identical for each chunk. See
495 // if these chunks can form into a larger vspltis*.
496
497 // Check to see if all of the leading entries are either 0 or -1. If
498 // neither, then this won't fit into the immediate field.
499 bool LeadingZero = true;
500 bool LeadingOnes = true;
501 for (unsigned i = 0; i != Multiple-1; ++i) {
502 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
503
504 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
505 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
506 }
507 // Finally, check the least significant entry.
508 if (LeadingZero) {
509 if (UniquedVals[Multiple-1].Val == 0)
510 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
511 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
512 if (Val < 16)
513 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
514 }
515 if (LeadingOnes) {
516 if (UniquedVals[Multiple-1].Val == 0)
517 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
518 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
519 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
520 return DAG.getTargetConstant(Val, MVT::i32);
521 }
522
523 return SDOperand();
524 }
525
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000526 // Check to see if this buildvec has a single non-undef value in its elements.
527 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
528 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
529 if (OpVal.Val == 0)
530 OpVal = N->getOperand(i);
531 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000532 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000533 }
534
Chris Lattner140a58f2006-04-08 06:46:53 +0000535 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000536
Nate Begeman98e70cc2006-03-28 04:15:58 +0000537 unsigned ValSizeInBytes = 0;
538 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000539 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
540 Value = CN->getValue();
541 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
542 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
543 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
544 Value = FloatToBits(CN->getValue());
545 ValSizeInBytes = 4;
546 }
547
548 // If the splat value is larger than the element value, then we can never do
549 // this splat. The only case that we could fit the replicated bits into our
550 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000551 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000552
553 // If the element value is larger than the splat value, cut it in half and
554 // check to see if the two halves are equal. Continue doing this until we
555 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
556 while (ValSizeInBytes > ByteSize) {
557 ValSizeInBytes >>= 1;
558
559 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000560 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
561 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000562 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000563 }
564
565 // Properly sign extend the value.
566 int ShAmt = (4-ByteSize)*8;
567 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
568
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000569 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000570 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000571
Chris Lattner140a58f2006-04-08 06:46:53 +0000572 // Finally, if this value fits in a 5 bit sext field, return it
573 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
574 return DAG.getTargetConstant(MaskVal, MVT::i32);
575 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000576}
577
Chris Lattner1a635d62006-04-14 06:01:58 +0000578//===----------------------------------------------------------------------===//
579// LowerOperation implementation
580//===----------------------------------------------------------------------===//
581
582static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
583 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
584 Constant *C = CP->get();
585 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
586 SDOperand Zero = DAG.getConstant(0, MVT::i32);
587
588 const TargetMachine &TM = DAG.getTarget();
589
590 // If this is a non-darwin platform, we don't support non-static relo models
591 // yet.
592 if (TM.getRelocationModel() == Reloc::Static ||
593 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
594 // Generate non-pic code that has direct accesses to the constant pool.
595 // The address of the global is just (hi(&g)+lo(&g)).
596 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
597 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
598 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
599 }
600
601 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
602 if (TM.getRelocationModel() == Reloc::PIC) {
603 // With PIC, the first instruction is actually "GR+hi(&G)".
604 Hi = DAG.getNode(ISD::ADD, MVT::i32,
605 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
606 }
607
608 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
609 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
610 return Lo;
611}
612
Nate Begeman37efe672006-04-22 18:53:45 +0000613static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
614 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
615 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), MVT::i32);
616 SDOperand Zero = DAG.getConstant(0, MVT::i32);
617
618 const TargetMachine &TM = DAG.getTarget();
619
620 // If this is a non-darwin platform, we don't support non-static relo models
621 // yet.
622 if (TM.getRelocationModel() == Reloc::Static ||
623 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
624 // Generate non-pic code that has direct accesses to the constant pool.
625 // The address of the global is just (hi(&g)+lo(&g)).
626 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, JTI, Zero);
627 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, JTI, Zero);
628 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
629 }
630
631 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, JTI, Zero);
632 if (TM.getRelocationModel() == Reloc::PIC) {
633 // With PIC, the first instruction is actually "GR+hi(&G)".
634 Hi = DAG.getNode(ISD::ADD, MVT::i32,
635 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
636 }
637
638 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, JTI, Zero);
639 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
640 return Lo;
641}
642
Chris Lattner1a635d62006-04-14 06:01:58 +0000643static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
644 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
645 GlobalValue *GV = GSDN->getGlobal();
646 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
647 SDOperand Zero = DAG.getConstant(0, MVT::i32);
648
649 const TargetMachine &TM = DAG.getTarget();
650
651 // If this is a non-darwin platform, we don't support non-static relo models
652 // yet.
653 if (TM.getRelocationModel() == Reloc::Static ||
654 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
655 // Generate non-pic code that has direct accesses to globals.
656 // The address of the global is just (hi(&g)+lo(&g)).
657 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
658 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
659 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
660 }
661
662 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
663 if (TM.getRelocationModel() == Reloc::PIC) {
664 // With PIC, the first instruction is actually "GR+hi(&G)".
665 Hi = DAG.getNode(ISD::ADD, MVT::i32,
666 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
667 }
668
669 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
670 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
671
672 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
673 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
674 return Lo;
675
676 // If the global is weak or external, we have to go through the lazy
677 // resolution stub.
678 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
679}
680
681static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
682 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
683
684 // If we're comparing for equality to zero, expose the fact that this is
685 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
686 // fold the new nodes.
687 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
688 if (C->isNullValue() && CC == ISD::SETEQ) {
689 MVT::ValueType VT = Op.getOperand(0).getValueType();
690 SDOperand Zext = Op.getOperand(0);
691 if (VT < MVT::i32) {
692 VT = MVT::i32;
693 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
694 }
695 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
696 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
697 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
698 DAG.getConstant(Log2b, MVT::i32));
699 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
700 }
701 // Leave comparisons against 0 and -1 alone for now, since they're usually
702 // optimized. FIXME: revisit this when we can custom lower all setcc
703 // optimizations.
704 if (C->isAllOnesValue() || C->isNullValue())
705 return SDOperand();
706 }
707
708 // If we have an integer seteq/setne, turn it into a compare against zero
709 // by subtracting the rhs from the lhs, which is faster than setting a
710 // condition register, reading it back out, and masking the correct bit.
711 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
712 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
713 MVT::ValueType VT = Op.getValueType();
714 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
715 Op.getOperand(1));
716 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
717 }
718 return SDOperand();
719}
720
721static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
722 unsigned VarArgsFrameIndex) {
723 // vastart just stores the address of the VarArgsFrameIndex slot into the
724 // memory location argument.
725 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
726 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
727 Op.getOperand(1), Op.getOperand(2));
728}
729
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000730static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
731 int &VarArgsFrameIndex) {
732 // TODO: add description of PPC stack frame format, or at least some docs.
733 //
734 MachineFunction &MF = DAG.getMachineFunction();
735 MachineFrameInfo *MFI = MF.getFrameInfo();
736 SSARegMap *RegMap = MF.getSSARegMap();
737 std::vector<SDOperand> ArgValues;
738 SDOperand Root = Op.getOperand(0);
739
740 unsigned ArgOffset = 24;
741 unsigned GPR_remaining = 8;
742 unsigned FPR_remaining = 13;
743 unsigned VR_remaining = 12;
744 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
745 static const unsigned GPR[] = {
746 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
747 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
748 };
749 static const unsigned FPR[] = {
750 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
751 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
752 };
753 static const unsigned VR[] = {
754 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
755 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
756 };
757
758 // Add DAG nodes to load the arguments or copy them out of registers. On
759 // entry to a function on PPC, the arguments start at offset 24, although the
760 // first ones are often in registers.
761 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
762 SDOperand ArgVal;
763 bool needsLoad = false;
764 bool ArgLive = !Op.Val->hasNUsesOfValue(0, ArgNo);
765 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
766 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
767
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000768 unsigned CurArgOffset = ArgOffset;
769
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000770 switch (ObjectVT) {
771 default: assert(0 && "Unhandled argument type!");
772 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000773 // All int arguments reserve stack space.
774 ArgOffset += 4;
775
776 if (!ArgLive) {
777 if (GPR_remaining > 0) {
778 --GPR_remaining;
779 ++GPR_idx;
780 }
781 break;
782 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000783 if (GPR_remaining > 0) {
784 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
785 MF.addLiveIn(GPR[GPR_idx], VReg);
786 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000787 --GPR_remaining;
788 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000789 } else {
790 needsLoad = true;
791 }
792 break;
793 case MVT::f32:
794 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000795 // All FP arguments reserve stack space.
796 ArgOffset += ObjSize;
797
798 // Every 4 bytes of argument space consumes one of the GPRs available for
799 // argument passing.
800 if (GPR_remaining > 0) {
801 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
802 GPR_remaining -= delta;
803 GPR_idx += delta;
804 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000805 if (!ArgLive) {
806 if (FPR_remaining > 0) {
807 --FPR_remaining;
808 ++FPR_idx;
809 }
810 break;
811 }
812 if (FPR_remaining > 0) {
813 unsigned VReg;
814 if (ObjectVT == MVT::f32)
815 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
816 else
817 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
818 MF.addLiveIn(FPR[FPR_idx], VReg);
819 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
820 --FPR_remaining;
821 ++FPR_idx;
822 } else {
823 needsLoad = true;
824 }
825 break;
826 case MVT::v4f32:
827 case MVT::v4i32:
828 case MVT::v8i16:
829 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000830 // Note that vector arguments in registers don't reserve stack space.
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000831 if (!ArgLive) {
832 if (VR_remaining > 0) {
833 --VR_remaining;
834 ++VR_idx;
835 }
836 break;
837 }
838 if (VR_remaining > 0) {
839 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
840 MF.addLiveIn(VR[VR_idx], VReg);
841 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
842 --VR_remaining;
843 ++VR_idx;
844 } else {
845 // This should be simple, but requires getting 16-byte aligned stack
846 // values.
847 assert(0 && "Loading VR argument not implemented yet!");
848 needsLoad = true;
849 }
850 break;
851 }
852
853 // We need to load the argument to a virtual register if we determined above
854 // that we ran out of physical registers of the appropriate type
855 if (needsLoad) {
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000856 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000857 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
858 ArgVal = DAG.getLoad(ObjectVT, Root, FIN,
859 DAG.getSrcValue(NULL));
860 }
861
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000862 if (ArgVal.Val == 0)
863 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
864 ArgValues.push_back(ArgVal);
865 }
866
867 // If the function takes variable number of arguments, make a frame index for
868 // the start of the first vararg value... for expansion of llvm.va_start.
869 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
870 if (isVarArg) {
871 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
872 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
873 // If this function is vararg, store any remaining integer argument regs
874 // to their spots on the stack so that they may be loaded by deferencing the
875 // result of va_next.
876 std::vector<SDOperand> MemOps;
877 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
878 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
879 MF.addLiveIn(GPR[GPR_idx], VReg);
880 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
881 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
882 Val, FIN, DAG.getSrcValue(NULL));
883 MemOps.push_back(Store);
884 // Increment the address by four for the next argument to store
885 SDOperand PtrOff = DAG.getConstant(4, MVT::i32);
886 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
887 }
888 if (!MemOps.empty())
889 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
890 }
891
892 ArgValues.push_back(Root);
893
894 // Return the new list of results.
895 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
896 Op.Val->value_end());
897 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
898}
899
Chris Lattner1a635d62006-04-14 06:01:58 +0000900static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
901 SDOperand Copy;
902 switch(Op.getNumOperands()) {
903 default:
904 assert(0 && "Do not know how to return this many arguments!");
905 abort();
906 case 1:
907 return SDOperand(); // ret void is legal
908 case 2: {
909 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
910 unsigned ArgReg;
911 if (MVT::isVector(ArgVT))
912 ArgReg = PPC::V2;
913 else if (MVT::isInteger(ArgVT))
914 ArgReg = PPC::R3;
915 else {
916 assert(MVT::isFloatingPoint(ArgVT));
917 ArgReg = PPC::F1;
918 }
919
920 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
921 SDOperand());
922
923 // If we haven't noted the R3/F1 are live out, do so now.
924 if (DAG.getMachineFunction().liveout_empty())
925 DAG.getMachineFunction().addLiveOut(ArgReg);
926 break;
927 }
928 case 3:
929 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
930 SDOperand());
931 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
932 // If we haven't noted the R3+R4 are live out, do so now.
933 if (DAG.getMachineFunction().liveout_empty()) {
934 DAG.getMachineFunction().addLiveOut(PPC::R3);
935 DAG.getMachineFunction().addLiveOut(PPC::R4);
936 }
937 break;
938 }
939 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
940}
941
942/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
943/// possible.
944static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
945 // Not FP? Not a fsel.
946 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
947 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
948 return SDOperand();
949
950 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
951
952 // Cannot handle SETEQ/SETNE.
953 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
954
955 MVT::ValueType ResVT = Op.getValueType();
956 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
957 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
958 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
959
960 // If the RHS of the comparison is a 0.0, we don't need to do the
961 // subtraction at all.
962 if (isFloatingPointZero(RHS))
963 switch (CC) {
964 default: break; // SETUO etc aren't handled by fsel.
965 case ISD::SETULT:
966 case ISD::SETLT:
967 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
968 case ISD::SETUGE:
969 case ISD::SETGE:
970 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
971 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
972 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
973 case ISD::SETUGT:
974 case ISD::SETGT:
975 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
976 case ISD::SETULE:
977 case ISD::SETLE:
978 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
979 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
980 return DAG.getNode(PPCISD::FSEL, ResVT,
981 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
982 }
983
984 SDOperand Cmp;
985 switch (CC) {
986 default: break; // SETUO etc aren't handled by fsel.
987 case ISD::SETULT:
988 case ISD::SETLT:
989 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
990 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
991 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
992 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
993 case ISD::SETUGE:
994 case ISD::SETGE:
995 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
996 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
997 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
998 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
999 case ISD::SETUGT:
1000 case ISD::SETGT:
1001 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1002 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1003 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1004 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1005 case ISD::SETULE:
1006 case ISD::SETLE:
1007 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1008 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1009 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1010 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1011 }
1012 return SDOperand();
1013}
1014
1015static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1016 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1017 SDOperand Src = Op.getOperand(0);
1018 if (Src.getValueType() == MVT::f32)
1019 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1020
1021 SDOperand Tmp;
1022 switch (Op.getValueType()) {
1023 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1024 case MVT::i32:
1025 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1026 break;
1027 case MVT::i64:
1028 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1029 break;
1030 }
1031
1032 // Convert the FP value to an int value through memory.
1033 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1034 if (Op.getValueType() == MVT::i32)
1035 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1036 return Bits;
1037}
1038
1039static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1040 if (Op.getOperand(0).getValueType() == MVT::i64) {
1041 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1042 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1043 if (Op.getValueType() == MVT::f32)
1044 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1045 return FP;
1046 }
1047
1048 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1049 "Unhandled SINT_TO_FP type in custom expander!");
1050 // Since we only generate this in 64-bit mode, we can take advantage of
1051 // 64-bit registers. In particular, sign extend the input value into the
1052 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1053 // then lfd it and fcfid it.
1054 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1055 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
1056 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
1057
1058 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1059 Op.getOperand(0));
1060
1061 // STD the extended value into the stack slot.
1062 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1063 DAG.getEntryNode(), Ext64, FIdx,
1064 DAG.getSrcValue(NULL));
1065 // Load the value as a double.
1066 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
1067
1068 // FCFID it and return it.
1069 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1070 if (Op.getValueType() == MVT::f32)
1071 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1072 return FP;
1073}
1074
1075static SDOperand LowerSHL(SDOperand Op, SelectionDAG &DAG) {
1076 assert(Op.getValueType() == MVT::i64 &&
1077 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1078 // The generic code does a fine job expanding shift by a constant.
1079 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1080
1081 // Otherwise, expand into a bunch of logical ops. Note that these ops
1082 // depend on the PPC behavior for oversized shift amounts.
1083 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1084 DAG.getConstant(0, MVT::i32));
1085 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1086 DAG.getConstant(1, MVT::i32));
1087 SDOperand Amt = Op.getOperand(1);
1088
1089 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1090 DAG.getConstant(32, MVT::i32), Amt);
1091 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1092 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1093 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1094 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1095 DAG.getConstant(-32U, MVT::i32));
1096 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1097 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1098 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
1099 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1100}
1101
1102static SDOperand LowerSRL(SDOperand Op, SelectionDAG &DAG) {
1103 assert(Op.getValueType() == MVT::i64 &&
1104 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1105 // The generic code does a fine job expanding shift by a constant.
1106 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1107
1108 // Otherwise, expand into a bunch of logical ops. Note that these ops
1109 // depend on the PPC behavior for oversized shift amounts.
1110 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1111 DAG.getConstant(0, MVT::i32));
1112 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1113 DAG.getConstant(1, MVT::i32));
1114 SDOperand Amt = Op.getOperand(1);
1115
1116 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1117 DAG.getConstant(32, MVT::i32), Amt);
1118 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1119 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1120 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1121 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1122 DAG.getConstant(-32U, MVT::i32));
1123 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1124 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1125 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
1126 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1127}
1128
1129static SDOperand LowerSRA(SDOperand Op, SelectionDAG &DAG) {
1130 assert(Op.getValueType() == MVT::i64 &&
1131 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
1132 // The generic code does a fine job expanding shift by a constant.
1133 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1134
1135 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
1136 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1137 DAG.getConstant(0, MVT::i32));
1138 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
1139 DAG.getConstant(1, MVT::i32));
1140 SDOperand Amt = Op.getOperand(1);
1141
1142 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1143 DAG.getConstant(32, MVT::i32), Amt);
1144 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1145 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1146 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1147 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1148 DAG.getConstant(-32U, MVT::i32));
1149 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1150 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1151 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1152 Tmp4, Tmp6, ISD::SETLE);
1153 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1154}
1155
1156//===----------------------------------------------------------------------===//
1157// Vector related lowering.
1158//
1159
Chris Lattnerac225ca2006-04-12 19:07:14 +00001160// If this is a vector of constants or undefs, get the bits. A bit in
1161// UndefBits is set if the corresponding element of the vector is an
1162// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1163// zero. Return true if this is not an array of constants, false if it is.
1164//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001165static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1166 uint64_t UndefBits[2]) {
1167 // Start with zero'd results.
1168 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1169
1170 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1171 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1172 SDOperand OpVal = BV->getOperand(i);
1173
1174 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001175 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001176
1177 uint64_t EltBits = 0;
1178 if (OpVal.getOpcode() == ISD::UNDEF) {
1179 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1180 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1181 continue;
1182 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1183 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1184 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1185 assert(CN->getValueType(0) == MVT::f32 &&
1186 "Only one legal FP vector type!");
1187 EltBits = FloatToBits(CN->getValue());
1188 } else {
1189 // Nonconstant element.
1190 return true;
1191 }
1192
1193 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1194 }
1195
1196 //printf("%llx %llx %llx %llx\n",
1197 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1198 return false;
1199}
Chris Lattneref819f82006-03-20 06:33:01 +00001200
Chris Lattnerb17f1672006-04-16 01:01:29 +00001201// If this is a splat (repetition) of a value across the whole vector, return
1202// the smallest size that splats it. For example, "0x01010101010101..." is a
1203// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1204// SplatSize = 1 byte.
1205static bool isConstantSplat(const uint64_t Bits128[2],
1206 const uint64_t Undef128[2],
1207 unsigned &SplatBits, unsigned &SplatUndef,
1208 unsigned &SplatSize) {
1209
1210 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1211 // the same as the lower 64-bits, ignoring undefs.
1212 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1213 return false; // Can't be a splat if two pieces don't match.
1214
1215 uint64_t Bits64 = Bits128[0] | Bits128[1];
1216 uint64_t Undef64 = Undef128[0] & Undef128[1];
1217
1218 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1219 // undefs.
1220 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1221 return false; // Can't be a splat if two pieces don't match.
1222
1223 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1224 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1225
1226 // If the top 16-bits are different than the lower 16-bits, ignoring
1227 // undefs, we have an i32 splat.
1228 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1229 SplatBits = Bits32;
1230 SplatUndef = Undef32;
1231 SplatSize = 4;
1232 return true;
1233 }
1234
1235 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1236 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1237
1238 // If the top 8-bits are different than the lower 8-bits, ignoring
1239 // undefs, we have an i16 splat.
1240 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1241 SplatBits = Bits16;
1242 SplatUndef = Undef16;
1243 SplatSize = 2;
1244 return true;
1245 }
1246
1247 // Otherwise, we have an 8-bit splat.
1248 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1249 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1250 SplatSize = 1;
1251 return true;
1252}
1253
Chris Lattner4a998b92006-04-17 06:00:21 +00001254/// BuildSplatI - Build a canonical splati of Val with an element size of
1255/// SplatSize. Cast the result to VT.
1256static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1257 SelectionDAG &DAG) {
1258 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001259
1260 // Force vspltis[hw] -1 to vspltisb -1.
1261 if (Val == -1) SplatSize = 1;
1262
Chris Lattner4a998b92006-04-17 06:00:21 +00001263 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1264 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1265 };
1266 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1267
1268 // Build a canonical splat for this value.
1269 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
1270 std::vector<SDOperand> Ops(MVT::getVectorNumElements(CanonicalVT), Elt);
1271 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT, Ops);
1272 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1273}
1274
Chris Lattnere7c768e2006-04-18 03:24:30 +00001275/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001276/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001277static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1278 SelectionDAG &DAG,
1279 MVT::ValueType DestVT = MVT::Other) {
1280 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1281 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001282 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1283}
1284
Chris Lattnere7c768e2006-04-18 03:24:30 +00001285/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1286/// specified intrinsic ID.
1287static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1288 SDOperand Op2, SelectionDAG &DAG,
1289 MVT::ValueType DestVT = MVT::Other) {
1290 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1291 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1292 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1293}
1294
1295
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001296/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1297/// amount. The result has the specified value type.
1298static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1299 MVT::ValueType VT, SelectionDAG &DAG) {
1300 // Force LHS/RHS to be the right type.
1301 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1302 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1303
1304 std::vector<SDOperand> Ops;
1305 for (unsigned i = 0; i != 16; ++i)
1306 Ops.push_back(DAG.getConstant(i+Amt, MVT::i32));
1307 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
1308 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1309 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1310}
1311
Chris Lattnerf1b47082006-04-14 05:19:18 +00001312// If this is a case we can't handle, return null and let the default
1313// expansion code take care of it. If we CAN select this case, and if it
1314// selects to a single instruction, return Op. Otherwise, if we can codegen
1315// this case more efficiently than a constant pool load, lower it to the
1316// sequence of ops that should be used.
1317static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1318 // If this is a vector of constants or undefs, get the bits. A bit in
1319 // UndefBits is set if the corresponding element of the vector is an
1320 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1321 // zero.
1322 uint64_t VectorBits[2];
1323 uint64_t UndefBits[2];
1324 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1325 return SDOperand(); // Not a constant vector.
1326
Chris Lattnerb17f1672006-04-16 01:01:29 +00001327 // If this is a splat (repetition) of a value across the whole vector, return
1328 // the smallest size that splats it. For example, "0x01010101010101..." is a
1329 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1330 // SplatSize = 1 byte.
1331 unsigned SplatBits, SplatUndef, SplatSize;
1332 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1333 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1334
1335 // First, handle single instruction cases.
1336
1337 // All zeros?
1338 if (SplatBits == 0) {
1339 // Canonicalize all zero vectors to be v4i32.
1340 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1341 SDOperand Z = DAG.getConstant(0, MVT::i32);
1342 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1343 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1344 }
1345 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001346 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001347
1348 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1349 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001350 if (SextVal >= -16 && SextVal <= 15)
1351 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001352
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001353
1354 // Two instruction sequences.
1355
Chris Lattner4a998b92006-04-17 06:00:21 +00001356 // If this value is in the range [-32,30] and is even, use:
1357 // tmp = VSPLTI[bhw], result = add tmp, tmp
1358 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1359 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1360 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1361 }
Chris Lattner6876e662006-04-17 06:58:41 +00001362
1363 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1364 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1365 // for fneg/fabs.
1366 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1367 // Make -1 and vspltisw -1:
1368 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1369
1370 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001371 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1372 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001373
1374 // xor by OnesV to invert it.
1375 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1376 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1377 }
1378
1379 // Check to see if this is a wide variety of vsplti*, binop self cases.
1380 unsigned SplatBitSize = SplatSize*8;
1381 static const char SplatCsts[] = {
1382 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001383 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001384 };
1385 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1386 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1387 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1388 int i = SplatCsts[idx];
1389
1390 // Figure out what shift amount will be used by altivec if shifted by i in
1391 // this splat size.
1392 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1393
1394 // vsplti + shl self.
1395 if (SextVal == (i << (int)TypeShiftAmt)) {
1396 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1397 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1398 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1399 Intrinsic::ppc_altivec_vslw
1400 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001401 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001402 }
1403
1404 // vsplti + srl self.
1405 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1406 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1407 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1408 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1409 Intrinsic::ppc_altivec_vsrw
1410 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001411 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001412 }
1413
1414 // vsplti + sra self.
1415 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1416 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1417 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1418 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1419 Intrinsic::ppc_altivec_vsraw
1420 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001421 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001422 }
1423
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001424 // vsplti + rol self.
1425 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1426 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1427 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1428 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1429 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1430 Intrinsic::ppc_altivec_vrlw
1431 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001432 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001433 }
1434
1435 // t = vsplti c, result = vsldoi t, t, 1
1436 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1437 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1438 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1439 }
1440 // t = vsplti c, result = vsldoi t, t, 2
1441 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1442 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1443 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1444 }
1445 // t = vsplti c, result = vsldoi t, t, 3
1446 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1447 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1448 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1449 }
Chris Lattner6876e662006-04-17 06:58:41 +00001450 }
1451
Chris Lattner6876e662006-04-17 06:58:41 +00001452 // Three instruction sequences.
1453
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001454 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1455 if (SextVal >= 0 && SextVal <= 31) {
1456 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1457 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1458 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1459 }
1460 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1461 if (SextVal >= -31 && SextVal <= 0) {
1462 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1463 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001464 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001465 }
1466 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001467
Chris Lattnerf1b47082006-04-14 05:19:18 +00001468 return SDOperand();
1469}
1470
Chris Lattner59138102006-04-17 05:28:54 +00001471/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1472/// the specified operations to build the shuffle.
1473static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1474 SDOperand RHS, SelectionDAG &DAG) {
1475 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1476 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1477 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1478
1479 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001480 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001481 OP_VMRGHW,
1482 OP_VMRGLW,
1483 OP_VSPLTISW0,
1484 OP_VSPLTISW1,
1485 OP_VSPLTISW2,
1486 OP_VSPLTISW3,
1487 OP_VSLDOI4,
1488 OP_VSLDOI8,
1489 OP_VSLDOI12,
1490 };
1491
1492 if (OpNum == OP_COPY) {
1493 if (LHSID == (1*9+2)*9+3) return LHS;
1494 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1495 return RHS;
1496 }
1497
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001498 SDOperand OpLHS, OpRHS;
1499 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1500 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1501
Chris Lattner59138102006-04-17 05:28:54 +00001502 unsigned ShufIdxs[16];
1503 switch (OpNum) {
1504 default: assert(0 && "Unknown i32 permute!");
1505 case OP_VMRGHW:
1506 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1507 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1508 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1509 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1510 break;
1511 case OP_VMRGLW:
1512 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1513 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1514 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1515 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1516 break;
1517 case OP_VSPLTISW0:
1518 for (unsigned i = 0; i != 16; ++i)
1519 ShufIdxs[i] = (i&3)+0;
1520 break;
1521 case OP_VSPLTISW1:
1522 for (unsigned i = 0; i != 16; ++i)
1523 ShufIdxs[i] = (i&3)+4;
1524 break;
1525 case OP_VSPLTISW2:
1526 for (unsigned i = 0; i != 16; ++i)
1527 ShufIdxs[i] = (i&3)+8;
1528 break;
1529 case OP_VSPLTISW3:
1530 for (unsigned i = 0; i != 16; ++i)
1531 ShufIdxs[i] = (i&3)+12;
1532 break;
1533 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001534 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001535 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001536 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001537 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001538 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001539 }
1540 std::vector<SDOperand> Ops;
1541 for (unsigned i = 0; i != 16; ++i)
1542 Ops.push_back(DAG.getConstant(ShufIdxs[i], MVT::i32));
Chris Lattner59138102006-04-17 05:28:54 +00001543
1544 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
1545 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1546}
1547
Chris Lattnerf1b47082006-04-14 05:19:18 +00001548/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1549/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1550/// return the code it can be lowered into. Worst case, it can always be
1551/// lowered into a vperm.
1552static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1553 SDOperand V1 = Op.getOperand(0);
1554 SDOperand V2 = Op.getOperand(1);
1555 SDOperand PermMask = Op.getOperand(2);
1556
1557 // Cases that are handled by instructions that take permute immediates
1558 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1559 // selected by the instruction selector.
1560 if (V2.getOpcode() == ISD::UNDEF) {
1561 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1562 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1563 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1564 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1565 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1566 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1567 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1568 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1569 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1570 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1571 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1572 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1573 return Op;
1574 }
1575 }
1576
1577 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1578 // and produce a fixed permutation. If any of these match, do not lower to
1579 // VPERM.
1580 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1581 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1582 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1583 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1584 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1585 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1586 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1587 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1588 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1589 return Op;
1590
Chris Lattner59138102006-04-17 05:28:54 +00001591 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1592 // perfect shuffle table to emit an optimal matching sequence.
1593 unsigned PFIndexes[4];
1594 bool isFourElementShuffle = true;
1595 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1596 unsigned EltNo = 8; // Start out undef.
1597 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1598 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1599 continue; // Undef, ignore it.
1600
1601 unsigned ByteSource =
1602 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1603 if ((ByteSource & 3) != j) {
1604 isFourElementShuffle = false;
1605 break;
1606 }
1607
1608 if (EltNo == 8) {
1609 EltNo = ByteSource/4;
1610 } else if (EltNo != ByteSource/4) {
1611 isFourElementShuffle = false;
1612 break;
1613 }
1614 }
1615 PFIndexes[i] = EltNo;
1616 }
1617
1618 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1619 // perfect shuffle vector to determine if it is cost effective to do this as
1620 // discrete instructions, or whether we should use a vperm.
1621 if (isFourElementShuffle) {
1622 // Compute the index in the perfect shuffle table.
1623 unsigned PFTableIndex =
1624 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1625
1626 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1627 unsigned Cost = (PFEntry >> 30);
1628
1629 // Determining when to avoid vperm is tricky. Many things affect the cost
1630 // of vperm, particularly how many times the perm mask needs to be computed.
1631 // For example, if the perm mask can be hoisted out of a loop or is already
1632 // used (perhaps because there are multiple permutes with the same shuffle
1633 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1634 // the loop requires an extra register.
1635 //
1636 // As a compromise, we only emit discrete instructions if the shuffle can be
1637 // generated in 3 or fewer operations. When we have loop information
1638 // available, if this block is within a loop, we should avoid using vperm
1639 // for 3-operation perms and use a constant pool load instead.
1640 if (Cost < 3)
1641 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1642 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001643
1644 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1645 // vector that will get spilled to the constant pool.
1646 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1647
1648 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1649 // that it is in input element units, not in bytes. Convert now.
1650 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1651 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1652
1653 std::vector<SDOperand> ResultMask;
1654 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001655 unsigned SrcElt;
1656 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1657 SrcElt = 0;
1658 else
1659 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001660
1661 for (unsigned j = 0; j != BytesPerElement; ++j)
1662 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1663 MVT::i8));
1664 }
1665
1666 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
1667 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1668}
1669
Chris Lattner90564f22006-04-18 17:59:36 +00001670/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
1671/// altivec comparison. If it is, return true and fill in Opc/isDot with
1672/// information about the intrinsic.
1673static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
1674 bool &isDot) {
1675 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
1676 CompareOpc = -1;
1677 isDot = false;
1678 switch (IntrinsicID) {
1679 default: return false;
1680 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00001681 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
1682 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
1683 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
1684 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
1685 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
1686 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
1687 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
1688 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
1689 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
1690 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
1691 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
1692 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
1693 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
1694
1695 // Normal Comparisons.
1696 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
1697 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
1698 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
1699 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
1700 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
1701 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
1702 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
1703 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
1704 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
1705 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
1706 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
1707 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
1708 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
1709 }
Chris Lattner90564f22006-04-18 17:59:36 +00001710 return true;
1711}
1712
1713/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
1714/// lower, do it, otherwise return null.
1715static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
1716 // If this is a lowered altivec predicate compare, CompareOpc is set to the
1717 // opcode number of the comparison.
1718 int CompareOpc;
1719 bool isDot;
1720 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
1721 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00001722
Chris Lattner90564f22006-04-18 17:59:36 +00001723 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00001724 if (!isDot) {
1725 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
1726 Op.getOperand(1), Op.getOperand(2),
1727 DAG.getConstant(CompareOpc, MVT::i32));
1728 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
1729 }
1730
1731 // Create the PPCISD altivec 'dot' comparison node.
1732 std::vector<SDOperand> Ops;
1733 std::vector<MVT::ValueType> VTs;
1734 Ops.push_back(Op.getOperand(2)); // LHS
1735 Ops.push_back(Op.getOperand(3)); // RHS
1736 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
1737 VTs.push_back(Op.getOperand(2).getValueType());
1738 VTs.push_back(MVT::Flag);
1739 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
1740
1741 // Now that we have the comparison, emit a copy from the CR to a GPR.
1742 // This is flagged to the above dot comparison.
1743 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
1744 DAG.getRegister(PPC::CR6, MVT::i32),
1745 CompNode.getValue(1));
1746
1747 // Unpack the result based on how the target uses it.
1748 unsigned BitNo; // Bit # of CR6.
1749 bool InvertBit; // Invert result?
1750 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1751 default: // Can't happen, don't crash on invalid number though.
1752 case 0: // Return the value of the EQ bit of CR6.
1753 BitNo = 0; InvertBit = false;
1754 break;
1755 case 1: // Return the inverted value of the EQ bit of CR6.
1756 BitNo = 0; InvertBit = true;
1757 break;
1758 case 2: // Return the value of the LT bit of CR6.
1759 BitNo = 2; InvertBit = false;
1760 break;
1761 case 3: // Return the inverted value of the LT bit of CR6.
1762 BitNo = 2; InvertBit = true;
1763 break;
1764 }
1765
1766 // Shift the bit into the low position.
1767 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
1768 DAG.getConstant(8-(3-BitNo), MVT::i32));
1769 // Isolate the bit.
1770 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
1771 DAG.getConstant(1, MVT::i32));
1772
1773 // If we are supposed to, toggle the bit.
1774 if (InvertBit)
1775 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
1776 DAG.getConstant(1, MVT::i32));
1777 return Flags;
1778}
1779
1780static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1781 // Create a stack slot that is 16-byte aligned.
1782 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1783 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
1784 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
1785
1786 // Store the input value into Value#0 of the stack slot.
1787 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
1788 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
1789 // Load it out.
1790 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
1791}
1792
Chris Lattnere7c768e2006-04-18 03:24:30 +00001793static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00001794 if (Op.getValueType() == MVT::v4i32) {
1795 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1796
1797 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
1798 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
1799
1800 SDOperand RHSSwap = // = vrlw RHS, 16
1801 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
1802
1803 // Shrinkify inputs to v8i16.
1804 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
1805 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
1806 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
1807
1808 // Low parts multiplied together, generating 32-bit results (we ignore the
1809 // top parts).
1810 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
1811 LHS, RHS, DAG, MVT::v4i32);
1812
1813 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
1814 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
1815 // Shift the high parts up 16 bits.
1816 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
1817 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
1818 } else if (Op.getValueType() == MVT::v8i16) {
1819 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1820
Chris Lattnercea2aa72006-04-18 04:28:57 +00001821 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00001822
Chris Lattnercea2aa72006-04-18 04:28:57 +00001823 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
1824 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00001825 } else if (Op.getValueType() == MVT::v16i8) {
1826 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1827
1828 // Multiply the even 8-bit parts, producing 16-bit sums.
1829 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
1830 LHS, RHS, DAG, MVT::v8i16);
1831 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
1832
1833 // Multiply the odd 8-bit parts, producing 16-bit sums.
1834 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
1835 LHS, RHS, DAG, MVT::v8i16);
1836 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
1837
1838 // Merge the results together.
1839 std::vector<SDOperand> Ops;
1840 for (unsigned i = 0; i != 8; ++i) {
1841 Ops.push_back(DAG.getConstant(2*i+1, MVT::i8));
1842 Ops.push_back(DAG.getConstant(2*i+1+16, MVT::i8));
1843 }
1844
1845 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
1846 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00001847 } else {
1848 assert(0 && "Unknown mul to lower!");
1849 abort();
1850 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00001851}
1852
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001853/// LowerOperation - Provide custom lowering hooks for some operations.
1854///
Nate Begeman21e463b2005-10-16 05:39:50 +00001855SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001856 switch (Op.getOpcode()) {
1857 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001858 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
1859 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00001860 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001861 case ISD::SETCC: return LowerSETCC(Op, DAG);
1862 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001863 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
1864 VarArgsFrameIndex);
Chris Lattner1a635d62006-04-14 06:01:58 +00001865 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00001866
Chris Lattner1a635d62006-04-14 06:01:58 +00001867 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1868 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1869 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001870
Chris Lattner1a635d62006-04-14 06:01:58 +00001871 // Lower 64-bit shifts.
1872 case ISD::SHL: return LowerSHL(Op, DAG);
1873 case ISD::SRL: return LowerSRL(Op, DAG);
1874 case ISD::SRA: return LowerSRA(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001875
Chris Lattner1a635d62006-04-14 06:01:58 +00001876 // Vector-related lowering.
1877 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
1878 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
1879 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1880 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00001881 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00001882 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001883 return SDOperand();
1884}
1885
Chris Lattner1a635d62006-04-14 06:01:58 +00001886//===----------------------------------------------------------------------===//
1887// Other Lowering Code
1888//===----------------------------------------------------------------------===//
1889
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001890std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001891PPCTargetLowering::LowerCallTo(SDOperand Chain,
1892 const Type *RetTy, bool isVarArg,
1893 unsigned CallingConv, bool isTailCall,
1894 SDOperand Callee, ArgListTy &Args,
1895 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +00001896 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001897 // SelectExpr to use to put the arguments in the appropriate registers.
1898 std::vector<SDOperand> args_to_use;
1899
1900 // Count how many bytes are to be pushed on the stack, including the linkage
1901 // area, and parameter passing area.
1902 unsigned NumBytes = 24;
1903
1904 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +00001905 Chain = DAG.getCALLSEQ_START(Chain,
1906 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001907 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001908 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001909 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +00001910 default: assert(0 && "Unknown value type!");
1911 case MVT::i1:
1912 case MVT::i8:
1913 case MVT::i16:
1914 case MVT::i32:
1915 case MVT::f32:
1916 NumBytes += 4;
1917 break;
1918 case MVT::i64:
1919 case MVT::f64:
1920 NumBytes += 8;
1921 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001922 }
Chris Lattner915fb302005-08-30 00:19:00 +00001923 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001924
Chris Lattner915fb302005-08-30 00:19:00 +00001925 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1926 // plus 32 bytes of argument space in case any called code gets funky on us.
1927 // (Required by ABI to support var arg)
1928 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001929
1930 // Adjust the stack pointer for the new arguments...
1931 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +00001932 Chain = DAG.getCALLSEQ_START(Chain,
1933 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001934
1935 // Set up a copy of the stack pointer for use loading and storing any
1936 // arguments that may not fit in the registers available for argument
1937 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +00001938 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001939
1940 // Figure out which arguments are going to go in registers, and which in
1941 // memory. Also, if this is a vararg function, floating point operations
1942 // must be stored to our stack, and loaded into integer regs as well, if
1943 // any integer regs are available for argument passing.
1944 unsigned ArgOffset = 24;
1945 unsigned GPR_remaining = 8;
1946 unsigned FPR_remaining = 13;
1947
1948 std::vector<SDOperand> MemOps;
1949 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1950 // PtrOff will be used to store the current argument to the stack if a
1951 // register cannot be found for it.
1952 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1953 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
1954 MVT::ValueType ArgVT = getValueType(Args[i].second);
1955
1956 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001957 default: assert(0 && "Unexpected ValueType for argument!");
1958 case MVT::i1:
1959 case MVT::i8:
1960 case MVT::i16:
1961 // Promote the integer to 32 bits. If the input type is signed use a
1962 // sign extend, otherwise use a zero extend.
1963 if (Args[i].second->isSigned())
1964 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
1965 else
1966 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
1967 // FALL THROUGH
1968 case MVT::i32:
1969 if (GPR_remaining > 0) {
1970 args_to_use.push_back(Args[i].first);
1971 --GPR_remaining;
1972 } else {
1973 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1974 Args[i].first, PtrOff,
1975 DAG.getSrcValue(NULL)));
1976 }
1977 ArgOffset += 4;
1978 break;
1979 case MVT::i64:
1980 // If we have one free GPR left, we can place the upper half of the i64
1981 // in it, and store the other half to the stack. If we have two or more
1982 // free GPRs, then we can pass both halves of the i64 in registers.
1983 if (GPR_remaining > 0) {
1984 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Chris Lattner00402c72006-05-16 04:20:24 +00001985 Args[i].first, DAG.getConstant(1, MVT::i32));
Chris Lattner915fb302005-08-30 00:19:00 +00001986 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Chris Lattner00402c72006-05-16 04:20:24 +00001987 Args[i].first, DAG.getConstant(0, MVT::i32));
Chris Lattner915fb302005-08-30 00:19:00 +00001988 args_to_use.push_back(Hi);
1989 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001990 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001991 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001992 --GPR_remaining;
1993 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001994 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1995 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001996 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001997 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001998 }
Chris Lattner915fb302005-08-30 00:19:00 +00001999 } else {
2000 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
2001 Args[i].first, PtrOff,
2002 DAG.getSrcValue(NULL)));
2003 }
2004 ArgOffset += 8;
2005 break;
2006 case MVT::f32:
2007 case MVT::f64:
2008 if (FPR_remaining > 0) {
2009 args_to_use.push_back(Args[i].first);
2010 --FPR_remaining;
2011 if (isVarArg) {
2012 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
2013 Args[i].first, PtrOff,
2014 DAG.getSrcValue(NULL));
2015 MemOps.push_back(Store);
2016 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002017 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00002018 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
2019 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00002020 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00002021 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002022 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00002023 }
2024 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002025 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
2026 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00002027 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
2028 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00002029 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00002030 args_to_use.push_back(Load);
2031 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002032 }
2033 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00002034 // If we have any FPRs remaining, we may also have GPRs remaining.
2035 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2036 // GPRs.
2037 if (GPR_remaining > 0) {
2038 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
2039 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002040 }
Chris Lattner915fb302005-08-30 00:19:00 +00002041 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
2042 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
2043 --GPR_remaining;
2044 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002045 }
Chris Lattner915fb302005-08-30 00:19:00 +00002046 } else {
2047 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
2048 Args[i].first, PtrOff,
2049 DAG.getSrcValue(NULL)));
2050 }
2051 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
2052 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002053 }
2054 }
2055 if (!MemOps.empty())
2056 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
2057 }
2058
2059 std::vector<MVT::ValueType> RetVals;
2060 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00002061 MVT::ValueType ActualRetTyVT = RetTyVT;
2062 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
2063 ActualRetTyVT = MVT::i32; // Promote result to i32.
2064
Chris Lattnere00ebf02006-01-28 07:33:03 +00002065 if (RetTyVT == MVT::i64) {
2066 RetVals.push_back(MVT::i32);
2067 RetVals.push_back(MVT::i32);
2068 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00002069 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00002070 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002071 RetVals.push_back(MVT::Other);
2072
Chris Lattner2823b3e2005-11-17 05:56:14 +00002073 // If the callee is a GlobalAddress node (quite common, every direct call is)
2074 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
2075 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2076 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
2077
Chris Lattner281b55e2006-01-27 23:34:02 +00002078 std::vector<SDOperand> Ops;
2079 Ops.push_back(Chain);
2080 Ops.push_back(Callee);
2081 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
2082 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00002083 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002084 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
2085 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00002086 SDOperand RetVal = TheCall;
2087
2088 // If the result is a small value, add a note so that we keep track of the
2089 // information about whether it is sign or zero extended.
2090 if (RetTyVT != ActualRetTyVT) {
2091 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
2092 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
2093 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00002094 } else if (RetTyVT == MVT::i64) {
2095 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00002096 }
2097
2098 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002099}
2100
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002101MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002102PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2103 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002104 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00002105 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002106 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2107 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002108 "Unexpected instr type to insert");
2109
2110 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2111 // control-flow pattern. The incoming instruction knows the destination vreg
2112 // to set, the condition code register to branch on, the true/false values to
2113 // select between, and a branch opcode to use.
2114 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2115 ilist<MachineBasicBlock>::iterator It = BB;
2116 ++It;
2117
2118 // thisMBB:
2119 // ...
2120 // TrueVal = ...
2121 // cmpTY ccX, r1, r2
2122 // bCC copy1MBB
2123 // fallthrough --> copy0MBB
2124 MachineBasicBlock *thisMBB = BB;
2125 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2126 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2127 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2128 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2129 MachineFunction *F = BB->getParent();
2130 F->getBasicBlockList().insert(It, copy0MBB);
2131 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002132 // Update machine-CFG edges by first adding all successors of the current
2133 // block to the new block which will contain the Phi node for the select.
2134 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2135 e = BB->succ_end(); i != e; ++i)
2136 sinkMBB->addSuccessor(*i);
2137 // Next, remove all successors of the current block, and add the true
2138 // and fallthrough blocks as its successors.
2139 while(!BB->succ_empty())
2140 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002141 BB->addSuccessor(copy0MBB);
2142 BB->addSuccessor(sinkMBB);
2143
2144 // copy0MBB:
2145 // %FalseValue = ...
2146 // # fallthrough to sinkMBB
2147 BB = copy0MBB;
2148
2149 // Update machine-CFG edges
2150 BB->addSuccessor(sinkMBB);
2151
2152 // sinkMBB:
2153 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2154 // ...
2155 BB = sinkMBB;
2156 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2157 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2158 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2159
2160 delete MI; // The pseudo instruction is gone now.
2161 return BB;
2162}
2163
Chris Lattner1a635d62006-04-14 06:01:58 +00002164//===----------------------------------------------------------------------===//
2165// Target Optimization Hooks
2166//===----------------------------------------------------------------------===//
2167
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002168SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2169 DAGCombinerInfo &DCI) const {
2170 TargetMachine &TM = getTargetMachine();
2171 SelectionDAG &DAG = DCI.DAG;
2172 switch (N->getOpcode()) {
2173 default: break;
2174 case ISD::SINT_TO_FP:
2175 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002176 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2177 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2178 // We allow the src/dst to be either f32/f64, but the intermediate
2179 // type must be i64.
2180 if (N->getOperand(0).getValueType() == MVT::i64) {
2181 SDOperand Val = N->getOperand(0).getOperand(0);
2182 if (Val.getValueType() == MVT::f32) {
2183 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2184 DCI.AddToWorklist(Val.Val);
2185 }
2186
2187 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002188 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002189 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002190 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002191 if (N->getValueType(0) == MVT::f32) {
2192 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2193 DCI.AddToWorklist(Val.Val);
2194 }
2195 return Val;
2196 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2197 // If the intermediate type is i32, we can avoid the load/store here
2198 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002199 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002200 }
2201 }
2202 break;
Chris Lattner51269842006-03-01 05:50:56 +00002203 case ISD::STORE:
2204 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2205 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2206 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2207 N->getOperand(1).getValueType() == MVT::i32) {
2208 SDOperand Val = N->getOperand(1).getOperand(0);
2209 if (Val.getValueType() == MVT::f32) {
2210 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2211 DCI.AddToWorklist(Val.Val);
2212 }
2213 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2214 DCI.AddToWorklist(Val.Val);
2215
2216 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2217 N->getOperand(2), N->getOperand(3));
2218 DCI.AddToWorklist(Val.Val);
2219 return Val;
2220 }
2221 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002222 case PPCISD::VCMP: {
2223 // If a VCMPo node already exists with exactly the same operands as this
2224 // node, use its result instead of this node (VCMPo computes both a CR6 and
2225 // a normal output).
2226 //
2227 if (!N->getOperand(0).hasOneUse() &&
2228 !N->getOperand(1).hasOneUse() &&
2229 !N->getOperand(2).hasOneUse()) {
2230
2231 // Scan all of the users of the LHS, looking for VCMPo's that match.
2232 SDNode *VCMPoNode = 0;
2233
2234 SDNode *LHSN = N->getOperand(0).Val;
2235 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2236 UI != E; ++UI)
2237 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2238 (*UI)->getOperand(1) == N->getOperand(1) &&
2239 (*UI)->getOperand(2) == N->getOperand(2) &&
2240 (*UI)->getOperand(0) == N->getOperand(0)) {
2241 VCMPoNode = *UI;
2242 break;
2243 }
2244
Chris Lattner00901202006-04-18 18:28:22 +00002245 // If there is no VCMPo node, or if the flag value has a single use, don't
2246 // transform this.
2247 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2248 break;
2249
2250 // Look at the (necessarily single) use of the flag value. If it has a
2251 // chain, this transformation is more complex. Note that multiple things
2252 // could use the value result, which we should ignore.
2253 SDNode *FlagUser = 0;
2254 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2255 FlagUser == 0; ++UI) {
2256 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2257 SDNode *User = *UI;
2258 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2259 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2260 FlagUser = User;
2261 break;
2262 }
2263 }
2264 }
2265
2266 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2267 // give up for right now.
2268 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002269 return SDOperand(VCMPoNode, 0);
2270 }
2271 break;
2272 }
Chris Lattner90564f22006-04-18 17:59:36 +00002273 case ISD::BR_CC: {
2274 // If this is a branch on an altivec predicate comparison, lower this so
2275 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2276 // lowering is done pre-legalize, because the legalizer lowers the predicate
2277 // compare down to code that is difficult to reassemble.
2278 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2279 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2280 int CompareOpc;
2281 bool isDot;
2282
2283 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2284 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2285 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2286 assert(isDot && "Can't compare against a vector result!");
2287
2288 // If this is a comparison against something other than 0/1, then we know
2289 // that the condition is never/always true.
2290 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2291 if (Val != 0 && Val != 1) {
2292 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2293 return N->getOperand(0);
2294 // Always !=, turn it into an unconditional branch.
2295 return DAG.getNode(ISD::BR, MVT::Other,
2296 N->getOperand(0), N->getOperand(4));
2297 }
2298
2299 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2300
2301 // Create the PPCISD altivec 'dot' comparison node.
2302 std::vector<SDOperand> Ops;
2303 std::vector<MVT::ValueType> VTs;
2304 Ops.push_back(LHS.getOperand(2)); // LHS of compare
2305 Ops.push_back(LHS.getOperand(3)); // RHS of compare
2306 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
2307 VTs.push_back(LHS.getOperand(2).getValueType());
2308 VTs.push_back(MVT::Flag);
2309 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
2310
2311 // Unpack the result based on how the target uses it.
2312 unsigned CompOpc;
2313 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2314 default: // Can't happen, don't crash on invalid number though.
2315 case 0: // Branch on the value of the EQ bit of CR6.
2316 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2317 break;
2318 case 1: // Branch on the inverted value of the EQ bit of CR6.
2319 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2320 break;
2321 case 2: // Branch on the value of the LT bit of CR6.
2322 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2323 break;
2324 case 3: // Branch on the inverted value of the LT bit of CR6.
2325 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2326 break;
2327 }
2328
2329 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2330 DAG.getRegister(PPC::CR6, MVT::i32),
2331 DAG.getConstant(CompOpc, MVT::i32),
2332 N->getOperand(4), CompNode.getValue(1));
2333 }
2334 break;
2335 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002336 }
2337
2338 return SDOperand();
2339}
2340
Chris Lattner1a635d62006-04-14 06:01:58 +00002341//===----------------------------------------------------------------------===//
2342// Inline Assembly Support
2343//===----------------------------------------------------------------------===//
2344
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002345void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2346 uint64_t Mask,
2347 uint64_t &KnownZero,
2348 uint64_t &KnownOne,
2349 unsigned Depth) const {
2350 KnownZero = 0;
2351 KnownOne = 0;
2352 switch (Op.getOpcode()) {
2353 default: break;
2354 case ISD::INTRINSIC_WO_CHAIN: {
2355 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2356 default: break;
2357 case Intrinsic::ppc_altivec_vcmpbfp_p:
2358 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2359 case Intrinsic::ppc_altivec_vcmpequb_p:
2360 case Intrinsic::ppc_altivec_vcmpequh_p:
2361 case Intrinsic::ppc_altivec_vcmpequw_p:
2362 case Intrinsic::ppc_altivec_vcmpgefp_p:
2363 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2364 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2365 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2366 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2367 case Intrinsic::ppc_altivec_vcmpgtub_p:
2368 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2369 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2370 KnownZero = ~1U; // All bits but the low one are known to be zero.
2371 break;
2372 }
2373 }
2374 }
2375}
2376
2377
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002378/// getConstraintType - Given a constraint letter, return the type of
2379/// constraint it is for this target.
2380PPCTargetLowering::ConstraintType
2381PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2382 switch (ConstraintLetter) {
2383 default: break;
2384 case 'b':
2385 case 'r':
2386 case 'f':
2387 case 'v':
2388 case 'y':
2389 return C_RegisterClass;
2390 }
2391 return TargetLowering::getConstraintType(ConstraintLetter);
2392}
2393
2394
Chris Lattnerddc787d2006-01-31 19:20:21 +00002395std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002396getRegClassForInlineAsmConstraint(const std::string &Constraint,
2397 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002398 if (Constraint.size() == 1) {
2399 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2400 default: break; // Unknown constriant letter
2401 case 'b':
2402 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2403 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2404 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2405 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2406 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2407 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2408 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2409 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2410 0);
2411 case 'r':
2412 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2413 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2414 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2415 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2416 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2417 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2418 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2419 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2420 0);
2421 case 'f':
2422 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2423 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2424 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2425 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2426 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2427 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2428 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2429 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2430 0);
2431 case 'v':
2432 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2433 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2434 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2435 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2436 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2437 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2438 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2439 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2440 0);
2441 case 'y':
2442 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2443 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2444 0);
2445 }
2446 }
2447
Chris Lattner1efa40f2006-02-22 00:56:39 +00002448 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002449}
Chris Lattner763317d2006-02-07 00:47:13 +00002450
2451// isOperandValidForConstraint
2452bool PPCTargetLowering::
2453isOperandValidForConstraint(SDOperand Op, char Letter) {
2454 switch (Letter) {
2455 default: break;
2456 case 'I':
2457 case 'J':
2458 case 'K':
2459 case 'L':
2460 case 'M':
2461 case 'N':
2462 case 'O':
2463 case 'P': {
2464 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
2465 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2466 switch (Letter) {
2467 default: assert(0 && "Unknown constraint letter!");
2468 case 'I': // "I" is a signed 16-bit constant.
2469 return (short)Value == (int)Value;
2470 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2471 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
2472 return (short)Value == 0;
2473 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
2474 return (Value >> 16) == 0;
2475 case 'M': // "M" is a constant that is greater than 31.
2476 return Value > 31;
2477 case 'N': // "N" is a positive constant that is an exact power of two.
2478 return (int)Value > 0 && isPowerOf2_32(Value);
2479 case 'O': // "O" is the constant zero.
2480 return Value == 0;
2481 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2482 return (short)-Value == (int)-Value;
2483 }
2484 break;
2485 }
2486 }
2487
2488 // Handle standard constraint letters.
2489 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2490}
Evan Chengc4c62572006-03-13 23:20:37 +00002491
2492/// isLegalAddressImmediate - Return true if the integer value can be used
2493/// as the offset of the target addressing mode.
2494bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2495 // PPC allows a sign-extended 16-bit immediate field.
2496 return (V > -(1 << 16) && V < (1 << 16)-1);
2497}