blob: cb5ee26d79bc040fa412b3a542c4c1fef293aa65 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnera54aa942006-01-29 06:26:08 +000046 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
47 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
48
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // PowerPC has no intrinsics for these particular operations
50 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
51 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
52 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
53
54 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
58 // PowerPC has no SREM/UREM instructions
59 setOperationAction(ISD::SREM, MVT::i32, Expand);
60 setOperationAction(ISD::UREM, MVT::i32, Expand);
61
62 // We don't support sin/cos/sqrt/fmod
63 setOperationAction(ISD::FSIN , MVT::f64, Expand);
64 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000065 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066 setOperationAction(ISD::FSIN , MVT::f32, Expand);
67 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000068 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000069
70 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000071 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
73 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
74 }
75
Chris Lattner9601a862006-03-05 05:08:37 +000076 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
77 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
78
Nate Begemand88fc032006-01-14 03:14:10 +000079 // PowerPC does not have BSWAP, CTPOP or CTTZ
80 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
83
Nate Begeman35ef9132006-01-11 21:21:00 +000084 // PowerPC does not have ROTR
85 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
86
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // PowerPC does not have Select
88 setOperationAction(ISD::SELECT, MVT::i32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f32, Expand);
90 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000091
Chris Lattner0b1e4e52005-08-26 17:36:52 +000092 // PowerPC wants to turn select_cc of FP into fsel when possible.
93 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
94 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000095
Nate Begeman750ac1b2006-02-01 07:19:44 +000096 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +000097 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +000098
Nate Begeman81e80972006-03-17 01:40:33 +000099 // PowerPC does not have BRCOND which requires SetCC
100 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Chris Lattnerf7605322005-08-31 21:09:52 +0000102 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
103 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000104
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000105 // PowerPC does not have [U|S]INT_TO_FP
106 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
108
Chris Lattner53e88452005-12-23 05:13:35 +0000109 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
110 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
111
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000112 // PowerPC does not have truncstore for i1.
113 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000114
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000115 // We cannot sextinreg(i1). Expand to shifts.
116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
117
118
Jim Laskeyabf6d172006-01-05 01:25:28 +0000119 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000120 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000122 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000123 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000124 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000125
Nate Begeman28a6b022005-12-10 02:36:00 +0000126 // We want to legalize GlobalAddress and ConstantPool nodes into the
127 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000128 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000129 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000131 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
132 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
133 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
134
Nate Begemanee625572006-01-27 21:09:22 +0000135 // RET must be custom lowered, to meet ABI requirements
136 setOperationAction(ISD::RET , MVT::Other, Custom);
137
Nate Begemanacc398c2006-01-25 18:21:52 +0000138 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
139 setOperationAction(ISD::VASTART , MVT::Other, Custom);
140
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000141 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000142 setOperationAction(ISD::VAARG , MVT::Other, Expand);
143 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
144 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000145 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
146 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000148
Chris Lattner6d92cad2006-03-26 10:06:40 +0000149 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000150 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000151
Chris Lattnera7a58542006-06-16 17:34:12 +0000152 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000153 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
155 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000156
157 // FIXME: disable this lowered code. This generates 64-bit register values,
158 // and we don't model the fact that the top part is clobbered by calls. We
159 // need to flag these together so that the value isn't live across a call.
160 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
161
Nate Begemanae749a92005-10-25 23:48:36 +0000162 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
163 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
164 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000165 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000167 }
168
Chris Lattnera7a58542006-06-16 17:34:12 +0000169 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000170 // 64 bit PowerPC implementations can support i64 types directly
171 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000172 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
173 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000174 } else {
175 // 32 bit PowerPC wants to expand i64 shifts itself.
176 setOperationAction(ISD::SHL, MVT::i64, Custom);
177 setOperationAction(ISD::SRL, MVT::i64, Custom);
178 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000179 }
Evan Chengd30bf012006-03-01 01:11:20 +0000180
Nate Begeman425a9692005-11-29 08:17:20 +0000181 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000182 // First set operation action for all vector types to expand. Then we
183 // will selectively turn on ones that can be effectively codegen'd.
184 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
185 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000186 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000187 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
188 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000189
Chris Lattner7ff7e672006-04-04 17:25:31 +0000190 // We promote all shuffles to v16i8.
191 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000192 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
193
194 // We promote all non-typed operations to v4i32.
195 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
196 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
197 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
198 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
199 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
200 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
201 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
202 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
203 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
204 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
205 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
206 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000207
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000208 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000209 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
210 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
211 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
212 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
213 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000214 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000215 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
216 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
217 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000218
219 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000220 }
221
Chris Lattner7ff7e672006-04-04 17:25:31 +0000222 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
223 // with merges, splats, etc.
224 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
225
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000226 setOperationAction(ISD::AND , MVT::v4i32, Legal);
227 setOperationAction(ISD::OR , MVT::v4i32, Legal);
228 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
229 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
230 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
231 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
232
Nate Begeman425a9692005-11-29 08:17:20 +0000233 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000234 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000235 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
236 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000237
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000238 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000239 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000240 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000241 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000242
Chris Lattnerb2177b92006-03-19 06:55:52 +0000243 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
244 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000245
Chris Lattner541f91b2006-04-02 00:43:36 +0000246 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
247 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000248 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
249 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000250 }
251
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000252 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000253 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000254
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000255 // We have target-specific dag combine patterns for the following nodes:
256 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000257 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000258 setTargetDAGCombine(ISD::BR_CC);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000259
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000260 computeRegisterProperties();
261}
262
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000263const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
264 switch (Opcode) {
265 default: return 0;
266 case PPCISD::FSEL: return "PPCISD::FSEL";
267 case PPCISD::FCFID: return "PPCISD::FCFID";
268 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
269 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000270 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000271 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
272 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000273 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000274 case PPCISD::Hi: return "PPCISD::Hi";
275 case PPCISD::Lo: return "PPCISD::Lo";
276 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
277 case PPCISD::SRL: return "PPCISD::SRL";
278 case PPCISD::SRA: return "PPCISD::SRA";
279 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000280 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
281 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000282 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000283 case PPCISD::MTCTR: return "PPCISD::MTCTR";
284 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000285 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000286 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000287 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000288 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000289 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000290 }
291}
292
Chris Lattner1a635d62006-04-14 06:01:58 +0000293//===----------------------------------------------------------------------===//
294// Node matching predicates, for use by the tblgen matching code.
295//===----------------------------------------------------------------------===//
296
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000297/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
298static bool isFloatingPointZero(SDOperand Op) {
299 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
300 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
301 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
302 // Maybe this has already been legalized into the constant pool?
303 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
304 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
305 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
306 }
307 return false;
308}
309
Chris Lattnerddb739e2006-04-06 17:23:16 +0000310/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
311/// true if Op is undef or if it matches the specified value.
312static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
313 return Op.getOpcode() == ISD::UNDEF ||
314 cast<ConstantSDNode>(Op)->getValue() == Val;
315}
316
317/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
318/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000319bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
320 if (!isUnary) {
321 for (unsigned i = 0; i != 16; ++i)
322 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
323 return false;
324 } else {
325 for (unsigned i = 0; i != 8; ++i)
326 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
327 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
328 return false;
329 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000330 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000331}
332
333/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
334/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000335bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
336 if (!isUnary) {
337 for (unsigned i = 0; i != 16; i += 2)
338 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
339 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
340 return false;
341 } else {
342 for (unsigned i = 0; i != 8; i += 2)
343 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
344 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
345 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
346 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
347 return false;
348 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000349 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000350}
351
Chris Lattnercaad1632006-04-06 22:02:42 +0000352/// isVMerge - Common function, used to match vmrg* shuffles.
353///
354static bool isVMerge(SDNode *N, unsigned UnitSize,
355 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000356 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
357 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
358 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
359 "Unsupported merge size!");
360
361 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
362 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
363 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000364 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000365 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000366 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000367 return false;
368 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000369 return true;
370}
371
372/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
373/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
374bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
375 if (!isUnary)
376 return isVMerge(N, UnitSize, 8, 24);
377 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000378}
379
380/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
381/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000382bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
383 if (!isUnary)
384 return isVMerge(N, UnitSize, 0, 16);
385 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000386}
387
388
Chris Lattnerd0608e12006-04-06 18:26:28 +0000389/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
390/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000391int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000392 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
393 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000394 // Find the first non-undef value in the shuffle mask.
395 unsigned i;
396 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
397 /*search*/;
398
399 if (i == 16) return -1; // all undef.
400
401 // Otherwise, check to see if the rest of the elements are consequtively
402 // numbered from this value.
403 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
404 if (ShiftAmt < i) return -1;
405 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000406
Chris Lattnerf24380e2006-04-06 22:28:36 +0000407 if (!isUnary) {
408 // Check the rest of the elements to see if they are consequtive.
409 for (++i; i != 16; ++i)
410 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
411 return -1;
412 } else {
413 // Check the rest of the elements to see if they are consequtive.
414 for (++i; i != 16; ++i)
415 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
416 return -1;
417 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000418
419 return ShiftAmt;
420}
Chris Lattneref819f82006-03-20 06:33:01 +0000421
422/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
423/// specifies a splat of a single element that is suitable for input to
424/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000425bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
426 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
427 N->getNumOperands() == 16 &&
428 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000429
Chris Lattner88a99ef2006-03-20 06:37:44 +0000430 // This is a splat operation if each element of the permute is the same, and
431 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000432 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000433 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000434 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
435 ElementBase = EltV->getValue();
436 else
437 return false; // FIXME: Handle UNDEF elements too!
438
439 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
440 return false;
441
442 // Check that they are consequtive.
443 for (unsigned i = 1; i != EltSize; ++i) {
444 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
445 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
446 return false;
447 }
448
Chris Lattner88a99ef2006-03-20 06:37:44 +0000449 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000450 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000451 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000452 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
453 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000454 for (unsigned j = 0; j != EltSize; ++j)
455 if (N->getOperand(i+j) != N->getOperand(j))
456 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000457 }
458
Chris Lattner7ff7e672006-04-04 17:25:31 +0000459 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000460}
461
462/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
463/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000464unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
465 assert(isSplatShuffleMask(N, EltSize));
466 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000467}
468
Chris Lattnere87192a2006-04-12 17:37:20 +0000469/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000470/// by using a vspltis[bhw] instruction of the specified element size, return
471/// the constant being splatted. The ByteSize field indicates the number of
472/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000473SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000474 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000475
476 // If ByteSize of the splat is bigger than the element size of the
477 // build_vector, then we have a case where we are checking for a splat where
478 // multiple elements of the buildvector are folded together into a single
479 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
480 unsigned EltSize = 16/N->getNumOperands();
481 if (EltSize < ByteSize) {
482 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
483 SDOperand UniquedVals[4];
484 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
485
486 // See if all of the elements in the buildvector agree across.
487 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
488 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
489 // If the element isn't a constant, bail fully out.
490 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
491
492
493 if (UniquedVals[i&(Multiple-1)].Val == 0)
494 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
495 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
496 return SDOperand(); // no match.
497 }
498
499 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
500 // either constant or undef values that are identical for each chunk. See
501 // if these chunks can form into a larger vspltis*.
502
503 // Check to see if all of the leading entries are either 0 or -1. If
504 // neither, then this won't fit into the immediate field.
505 bool LeadingZero = true;
506 bool LeadingOnes = true;
507 for (unsigned i = 0; i != Multiple-1; ++i) {
508 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
509
510 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
511 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
512 }
513 // Finally, check the least significant entry.
514 if (LeadingZero) {
515 if (UniquedVals[Multiple-1].Val == 0)
516 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
517 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
518 if (Val < 16)
519 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
520 }
521 if (LeadingOnes) {
522 if (UniquedVals[Multiple-1].Val == 0)
523 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
524 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
525 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
526 return DAG.getTargetConstant(Val, MVT::i32);
527 }
528
529 return SDOperand();
530 }
531
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000532 // Check to see if this buildvec has a single non-undef value in its elements.
533 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
534 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
535 if (OpVal.Val == 0)
536 OpVal = N->getOperand(i);
537 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000538 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000539 }
540
Chris Lattner140a58f2006-04-08 06:46:53 +0000541 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000542
Nate Begeman98e70cc2006-03-28 04:15:58 +0000543 unsigned ValSizeInBytes = 0;
544 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000545 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
546 Value = CN->getValue();
547 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
548 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
549 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
550 Value = FloatToBits(CN->getValue());
551 ValSizeInBytes = 4;
552 }
553
554 // If the splat value is larger than the element value, then we can never do
555 // this splat. The only case that we could fit the replicated bits into our
556 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000557 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000558
559 // If the element value is larger than the splat value, cut it in half and
560 // check to see if the two halves are equal. Continue doing this until we
561 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
562 while (ValSizeInBytes > ByteSize) {
563 ValSizeInBytes >>= 1;
564
565 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000566 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
567 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000568 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000569 }
570
571 // Properly sign extend the value.
572 int ShAmt = (4-ByteSize)*8;
573 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
574
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000575 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000576 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000577
Chris Lattner140a58f2006-04-08 06:46:53 +0000578 // Finally, if this value fits in a 5 bit sext field, return it
579 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
580 return DAG.getTargetConstant(MaskVal, MVT::i32);
581 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000582}
583
Chris Lattner1a635d62006-04-14 06:01:58 +0000584//===----------------------------------------------------------------------===//
585// LowerOperation implementation
586//===----------------------------------------------------------------------===//
587
588static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000589 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000590 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
591 Constant *C = CP->get();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000592 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
593 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000594
595 const TargetMachine &TM = DAG.getTarget();
596
Chris Lattner059ca0f2006-06-16 21:01:35 +0000597 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
598 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
599
Chris Lattner1a635d62006-04-14 06:01:58 +0000600 // If this is a non-darwin platform, we don't support non-static relo models
601 // yet.
602 if (TM.getRelocationModel() == Reloc::Static ||
603 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
604 // Generate non-pic code that has direct accesses to the constant pool.
605 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000606 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000607 }
608
Chris Lattner1a635d62006-04-14 06:01:58 +0000609 if (TM.getRelocationModel() == Reloc::PIC) {
610 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000611 Hi = DAG.getNode(ISD::ADD, PtrVT,
612 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000613 }
614
Chris Lattner059ca0f2006-06-16 21:01:35 +0000615 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000616 return Lo;
617}
618
Nate Begeman37efe672006-04-22 18:53:45 +0000619static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000620 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000621 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000622 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
623 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000624
625 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000626
627 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
628 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
629
Nate Begeman37efe672006-04-22 18:53:45 +0000630 // If this is a non-darwin platform, we don't support non-static relo models
631 // yet.
632 if (TM.getRelocationModel() == Reloc::Static ||
633 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
634 // Generate non-pic code that has direct accesses to the constant pool.
635 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000636 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000637 }
638
Nate Begeman37efe672006-04-22 18:53:45 +0000639 if (TM.getRelocationModel() == Reloc::PIC) {
640 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000641 Hi = DAG.getNode(ISD::ADD, PtrVT,
Nate Begeman37efe672006-04-22 18:53:45 +0000642 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
643 }
644
Chris Lattner059ca0f2006-06-16 21:01:35 +0000645 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000646 return Lo;
647}
648
Chris Lattner1a635d62006-04-14 06:01:58 +0000649static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000650 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000651 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
652 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000653 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
654 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000655
656 const TargetMachine &TM = DAG.getTarget();
657
Chris Lattner059ca0f2006-06-16 21:01:35 +0000658 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
659 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
660
Chris Lattner1a635d62006-04-14 06:01:58 +0000661 // If this is a non-darwin platform, we don't support non-static relo models
662 // yet.
663 if (TM.getRelocationModel() == Reloc::Static ||
664 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
665 // Generate non-pic code that has direct accesses to globals.
666 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000667 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000668 }
669
Chris Lattner1a635d62006-04-14 06:01:58 +0000670 if (TM.getRelocationModel() == Reloc::PIC) {
671 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000672 Hi = DAG.getNode(ISD::ADD, PtrVT,
673 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000674 }
675
Chris Lattner059ca0f2006-06-16 21:01:35 +0000676 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000677
678 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
679 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
680 return Lo;
681
682 // If the global is weak or external, we have to go through the lazy
683 // resolution stub.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000684 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
Chris Lattner1a635d62006-04-14 06:01:58 +0000685}
686
687static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
688 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
689
690 // If we're comparing for equality to zero, expose the fact that this is
691 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
692 // fold the new nodes.
693 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
694 if (C->isNullValue() && CC == ISD::SETEQ) {
695 MVT::ValueType VT = Op.getOperand(0).getValueType();
696 SDOperand Zext = Op.getOperand(0);
697 if (VT < MVT::i32) {
698 VT = MVT::i32;
699 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
700 }
701 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
702 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
703 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
704 DAG.getConstant(Log2b, MVT::i32));
705 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
706 }
707 // Leave comparisons against 0 and -1 alone for now, since they're usually
708 // optimized. FIXME: revisit this when we can custom lower all setcc
709 // optimizations.
710 if (C->isAllOnesValue() || C->isNullValue())
711 return SDOperand();
712 }
713
714 // If we have an integer seteq/setne, turn it into a compare against zero
715 // by subtracting the rhs from the lhs, which is faster than setting a
716 // condition register, reading it back out, and masking the correct bit.
717 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
718 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
719 MVT::ValueType VT = Op.getValueType();
720 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
721 Op.getOperand(1));
722 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
723 }
724 return SDOperand();
725}
726
727static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
728 unsigned VarArgsFrameIndex) {
729 // vastart just stores the address of the VarArgsFrameIndex slot into the
730 // memory location argument.
731 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
732 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
733 Op.getOperand(1), Op.getOperand(2));
734}
735
Chris Lattneref957102006-06-21 00:34:03 +0000736static SDOperand LowerFORMAL_ARGUMENTS_32(SDOperand Op, SelectionDAG &DAG,
737 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000738 // TODO: add description of PPC stack frame format, or at least some docs.
739 //
740 MachineFunction &MF = DAG.getMachineFunction();
741 MachineFrameInfo *MFI = MF.getFrameInfo();
742 SSARegMap *RegMap = MF.getSSARegMap();
743 std::vector<SDOperand> ArgValues;
744 SDOperand Root = Op.getOperand(0);
745
746 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000747 const unsigned Num_GPR_Regs = 8;
748 const unsigned Num_FPR_Regs = 13;
749 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000750 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
751 static const unsigned GPR[] = {
752 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
753 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
754 };
755 static const unsigned FPR[] = {
756 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
757 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
758 };
759 static const unsigned VR[] = {
760 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
761 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
762 };
763
764 // Add DAG nodes to load the arguments or copy them out of registers. On
765 // entry to a function on PPC, the arguments start at offset 24, although the
766 // first ones are often in registers.
767 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
768 SDOperand ArgVal;
769 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000770 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
771 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
772
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000773 unsigned CurArgOffset = ArgOffset;
774
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000775 switch (ObjectVT) {
776 default: assert(0 && "Unhandled argument type!");
777 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000778 // All int arguments reserve stack space.
779 ArgOffset += 4;
780
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000781 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000782 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
783 MF.addLiveIn(GPR[GPR_idx], VReg);
784 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000785 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000786 } else {
787 needsLoad = true;
788 }
789 break;
790 case MVT::f32:
791 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000792 // All FP arguments reserve stack space.
793 ArgOffset += ObjSize;
794
795 // Every 4 bytes of argument space consumes one of the GPRs available for
796 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000797 if (GPR_idx != Num_GPR_Regs) {
798 ++GPR_idx;
799 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
800 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000801 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000802 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000803 unsigned VReg;
804 if (ObjectVT == MVT::f32)
805 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
806 else
807 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
808 MF.addLiveIn(FPR[FPR_idx], VReg);
809 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000810 ++FPR_idx;
811 } else {
812 needsLoad = true;
813 }
814 break;
815 case MVT::v4f32:
816 case MVT::v4i32:
817 case MVT::v8i16:
818 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000819 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000820 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000821 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
822 MF.addLiveIn(VR[VR_idx], VReg);
823 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000824 ++VR_idx;
825 } else {
826 // This should be simple, but requires getting 16-byte aligned stack
827 // values.
828 assert(0 && "Loading VR argument not implemented yet!");
829 needsLoad = true;
830 }
831 break;
832 }
833
834 // We need to load the argument to a virtual register if we determined above
835 // that we ran out of physical registers of the appropriate type
836 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000837 // If the argument is actually used, emit a load from the right stack
838 // slot.
839 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
840 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
841 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
842 ArgVal = DAG.getLoad(ObjectVT, Root, FIN,
843 DAG.getSrcValue(NULL));
844 } else {
845 // Don't emit a dead load.
846 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
847 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000848 }
849
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000850 ArgValues.push_back(ArgVal);
851 }
852
853 // If the function takes variable number of arguments, make a frame index for
854 // the start of the first vararg value... for expansion of llvm.va_start.
855 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
856 if (isVarArg) {
857 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
858 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
859 // If this function is vararg, store any remaining integer argument regs
860 // to their spots on the stack so that they may be loaded by deferencing the
861 // result of va_next.
862 std::vector<SDOperand> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000863 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000864 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
865 MF.addLiveIn(GPR[GPR_idx], VReg);
866 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
867 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
868 Val, FIN, DAG.getSrcValue(NULL));
869 MemOps.push_back(Store);
870 // Increment the address by four for the next argument to store
871 SDOperand PtrOff = DAG.getConstant(4, MVT::i32);
872 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
873 }
874 if (!MemOps.empty())
875 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
876 }
877
878 ArgValues.push_back(Root);
879
880 // Return the new list of results.
881 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
882 Op.Val->value_end());
883 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
884}
885
Chris Lattneref957102006-06-21 00:34:03 +0000886static SDOperand LowerFORMAL_ARGUMENTS_64(SDOperand Op, SelectionDAG &DAG,
887 int &VarArgsFrameIndex) {
888 return LowerFORMAL_ARGUMENTS_32(Op, DAG, VarArgsFrameIndex);
889}
890
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000891/// isCallCompatibleAddress - Return the immediate to use if the specified
892/// 32-bit value is representable in the immediate field of a BxA instruction.
893static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
894 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
895 if (!C) return 0;
896
897 int Addr = C->getValue();
898 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
899 (Addr << 6 >> 6) != Addr)
900 return 0; // Top 6 bits have to be sext of immediate.
901
902 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
903}
904
905
Chris Lattnerabde4602006-05-16 22:56:08 +0000906static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
907 SDOperand Chain = Op.getOperand(0);
908 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
909 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
910 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
911 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +0000912 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
913
Chris Lattnerabde4602006-05-16 22:56:08 +0000914 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
915 // SelectExpr to use to put the arguments in the appropriate registers.
916 std::vector<SDOperand> args_to_use;
917
918 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000919 // area, and parameter passing area. We start with 24 bytes, which is
920 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerabde4602006-05-16 22:56:08 +0000921 unsigned NumBytes = 24;
922
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000923 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +0000924 for (unsigned i = 0; i != NumOps; ++i)
925 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +0000926
Chris Lattner7b053502006-05-30 21:21:04 +0000927 // The prolog code of the callee may store up to 8 GPR argument registers to
928 // the stack, allowing va_start to index over them in memory if its varargs.
929 // Because we cannot tell if this is needed on the caller side, we have to
930 // conservatively assume that it is needed. As such, make sure we have at
931 // least enough stack space for the caller to store the 8 GPRs.
932 if (NumBytes < 24+8*4)
933 NumBytes = 24+8*4;
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000934
935 // Adjust the stack pointer for the new arguments...
936 // These operations are automatically eliminated by the prolog/epilog pass
937 Chain = DAG.getCALLSEQ_START(Chain,
938 DAG.getConstant(NumBytes, MVT::i32));
939
940 // Set up a copy of the stack pointer for use loading and storing any
941 // arguments that may not fit in the registers available for argument
942 // passing.
943 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
944
945 // Figure out which arguments are going to go in registers, and which in
946 // memory. Also, if this is a vararg function, floating point operations
947 // must be stored to our stack, and loaded into integer regs as well, if
948 // any integer regs are available for argument passing.
949 unsigned ArgOffset = 24;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000950 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
951 static const unsigned GPR[] = {
952 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
953 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
954 };
955 static const unsigned FPR[] = {
956 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
957 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
958 };
959 static const unsigned VR[] = {
960 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
961 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
962 };
963 const unsigned NumGPRs = sizeof(GPR)/sizeof(GPR[0]);
964 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
965 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
966
967 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
968 std::vector<SDOperand> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +0000969 for (unsigned i = 0; i != NumOps; ++i) {
970 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000971
972 // PtrOff will be used to store the current argument to the stack if a
973 // register cannot be found for it.
974 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
975 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
976 switch (Arg.getValueType()) {
977 default: assert(0 && "Unexpected ValueType for argument!");
978 case MVT::i32:
Chris Lattner9a2a4972006-05-17 06:01:33 +0000979 if (GPR_idx != NumGPRs) {
980 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000981 } else {
Chris Lattner9a2a4972006-05-17 06:01:33 +0000982 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
983 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000984 }
985 ArgOffset += 4;
986 break;
987 case MVT::f32:
988 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +0000989 if (FPR_idx != NumFPRs) {
990 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
991
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000992 if (isVarArg) {
993 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
994 Arg, PtrOff,
995 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +0000996 MemOpChains.push_back(Store);
997
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000998 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +0000999 if (GPR_idx != NumGPRs) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001000 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1001 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001002 MemOpChains.push_back(Load.getValue(1));
1003 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001004 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001005 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001006 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
1007 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
1008 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1009 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001010 MemOpChains.push_back(Load.getValue(1));
1011 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001012 }
1013 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001014 // If we have any FPRs remaining, we may also have GPRs remaining.
1015 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1016 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001017 if (GPR_idx != NumGPRs)
1018 ++GPR_idx;
1019 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64)
1020 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001021 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001022 } else {
Chris Lattner9a2a4972006-05-17 06:01:33 +00001023 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1024 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattnerabde4602006-05-16 22:56:08 +00001025 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001026 ArgOffset += (Arg.getValueType() == MVT::f32) ? 4 : 8;
1027 break;
1028 case MVT::v4f32:
1029 case MVT::v4i32:
1030 case MVT::v8i16:
1031 case MVT::v16i8:
1032 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001033 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001034 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001035 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001036 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001037 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001038 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001039 if (!MemOpChains.empty())
1040 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOpChains);
Chris Lattnerabde4602006-05-16 22:56:08 +00001041
Chris Lattner9a2a4972006-05-17 06:01:33 +00001042 // Build a sequence of copy-to-reg nodes chained together with token chain
1043 // and flag operands which copy the outgoing args into the appropriate regs.
1044 SDOperand InFlag;
1045 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1046 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1047 InFlag);
1048 InFlag = Chain.getValue(1);
1049 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001050
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001051 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001052 NodeTys.push_back(MVT::Other); // Returns a chain
1053 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1054
1055 std::vector<SDOperand> Ops;
1056 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001057
1058 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1059 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1060 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001061 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001062 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001063 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1064 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1065 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1066 // If this is an absolute destination address, use the munged value.
1067 Callee = SDOperand(Dest, 0);
1068 else {
1069 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1070 // to do the call, we can't use PPCISD::CALL.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001071 Ops.push_back(Chain);
1072 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001073
1074 if (InFlag.Val)
1075 Ops.push_back(InFlag);
1076 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, Ops);
1077 InFlag = Chain.getValue(1);
1078
1079 // Copy the callee address into R12 on darwin.
1080 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1081 InFlag = Chain.getValue(1);
1082
1083 NodeTys.clear();
1084 NodeTys.push_back(MVT::Other);
1085 NodeTys.push_back(MVT::Flag);
1086 Ops.clear();
1087 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001088 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001089 Callee.Val = 0;
1090 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001091
Chris Lattner4a45abf2006-06-10 01:14:28 +00001092 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001093 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001094 Ops.push_back(Chain);
1095 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001096 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001097
Chris Lattner4a45abf2006-06-10 01:14:28 +00001098 // Add argument registers to the end of the list so that they are known live
1099 // into the call.
1100 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1101 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1102 RegsToPass[i].second.getValueType()));
1103
1104 if (InFlag.Val)
1105 Ops.push_back(InFlag);
1106 Chain = DAG.getNode(CallOpc, NodeTys, Ops);
1107 InFlag = Chain.getValue(1);
1108
Chris Lattner9a2a4972006-05-17 06:01:33 +00001109 std::vector<SDOperand> ResultVals;
1110 NodeTys.clear();
1111
1112 // If the call has results, copy the values out of the ret val registers.
1113 switch (Op.Val->getValueType(0)) {
1114 default: assert(0 && "Unexpected ret value!");
1115 case MVT::Other: break;
1116 case MVT::i32:
1117 if (Op.Val->getValueType(1) == MVT::i32) {
1118 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
1119 ResultVals.push_back(Chain.getValue(0));
1120 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1121 Chain.getValue(2)).getValue(1);
1122 ResultVals.push_back(Chain.getValue(0));
1123 NodeTys.push_back(MVT::i32);
1124 } else {
1125 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
1126 ResultVals.push_back(Chain.getValue(0));
1127 }
1128 NodeTys.push_back(MVT::i32);
1129 break;
1130 case MVT::f32:
1131 case MVT::f64:
1132 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1133 InFlag).getValue(1);
1134 ResultVals.push_back(Chain.getValue(0));
1135 NodeTys.push_back(Op.Val->getValueType(0));
1136 break;
1137 case MVT::v4f32:
1138 case MVT::v4i32:
1139 case MVT::v8i16:
1140 case MVT::v16i8:
1141 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1142 InFlag).getValue(1);
1143 ResultVals.push_back(Chain.getValue(0));
1144 NodeTys.push_back(Op.Val->getValueType(0));
1145 break;
1146 }
1147
Chris Lattnerabde4602006-05-16 22:56:08 +00001148 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1149 DAG.getConstant(NumBytes, MVT::i32));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001150 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001151
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001152 // If the function returns void, just return the chain.
1153 if (ResultVals.empty())
1154 return Chain;
1155
1156 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001157 ResultVals.push_back(Chain);
1158 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, ResultVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00001159 return Res.getValue(Op.ResNo);
1160}
1161
Chris Lattner1a635d62006-04-14 06:01:58 +00001162static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1163 SDOperand Copy;
1164 switch(Op.getNumOperands()) {
1165 default:
1166 assert(0 && "Do not know how to return this many arguments!");
1167 abort();
1168 case 1:
1169 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001170 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001171 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1172 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001173 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001175 } else if (ArgVT == MVT::i64) {
1176 ArgReg = PPC::X3;
1177 } else if (MVT::isFloatingPoint(ArgVT)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001178 ArgReg = PPC::F1;
Chris Lattneref957102006-06-21 00:34:03 +00001179 } else {
1180 assert(MVT::isVector(ArgVT));
1181 ArgReg = PPC::V2;
Chris Lattner1a635d62006-04-14 06:01:58 +00001182 }
1183
1184 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1185 SDOperand());
1186
1187 // If we haven't noted the R3/F1 are live out, do so now.
1188 if (DAG.getMachineFunction().liveout_empty())
1189 DAG.getMachineFunction().addLiveOut(ArgReg);
1190 break;
1191 }
Evan Cheng6848be12006-05-26 23:10:12 +00001192 case 5:
1193 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001194 SDOperand());
1195 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1196 // If we haven't noted the R3+R4 are live out, do so now.
1197 if (DAG.getMachineFunction().liveout_empty()) {
1198 DAG.getMachineFunction().addLiveOut(PPC::R3);
1199 DAG.getMachineFunction().addLiveOut(PPC::R4);
1200 }
1201 break;
1202 }
1203 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1204}
1205
1206/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1207/// possible.
1208static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1209 // Not FP? Not a fsel.
1210 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1211 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1212 return SDOperand();
1213
1214 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1215
1216 // Cannot handle SETEQ/SETNE.
1217 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1218
1219 MVT::ValueType ResVT = Op.getValueType();
1220 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1221 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1222 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1223
1224 // If the RHS of the comparison is a 0.0, we don't need to do the
1225 // subtraction at all.
1226 if (isFloatingPointZero(RHS))
1227 switch (CC) {
1228 default: break; // SETUO etc aren't handled by fsel.
1229 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001230 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 case ISD::SETLT:
1232 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1233 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001234 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001235 case ISD::SETGE:
1236 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1237 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1238 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1239 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001240 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 case ISD::SETGT:
1242 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1243 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001244 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 case ISD::SETLE:
1246 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1247 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1248 return DAG.getNode(PPCISD::FSEL, ResVT,
1249 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1250 }
1251
1252 SDOperand Cmp;
1253 switch (CC) {
1254 default: break; // SETUO etc aren't handled by fsel.
1255 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001256 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 case ISD::SETLT:
1258 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1259 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1260 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1261 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1262 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001263 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001264 case ISD::SETGE:
1265 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1266 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1267 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1268 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1269 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001270 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001271 case ISD::SETGT:
1272 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1273 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1274 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1275 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1276 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001277 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 case ISD::SETLE:
1279 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1280 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1281 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1282 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1283 }
1284 return SDOperand();
1285}
1286
1287static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1288 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1289 SDOperand Src = Op.getOperand(0);
1290 if (Src.getValueType() == MVT::f32)
1291 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1292
1293 SDOperand Tmp;
1294 switch (Op.getValueType()) {
1295 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1296 case MVT::i32:
1297 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1298 break;
1299 case MVT::i64:
1300 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1301 break;
1302 }
1303
1304 // Convert the FP value to an int value through memory.
1305 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1306 if (Op.getValueType() == MVT::i32)
1307 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1308 return Bits;
1309}
1310
1311static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1312 if (Op.getOperand(0).getValueType() == MVT::i64) {
1313 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1314 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1315 if (Op.getValueType() == MVT::f32)
1316 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1317 return FP;
1318 }
1319
1320 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1321 "Unhandled SINT_TO_FP type in custom expander!");
1322 // Since we only generate this in 64-bit mode, we can take advantage of
1323 // 64-bit registers. In particular, sign extend the input value into the
1324 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1325 // then lfd it and fcfid it.
1326 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1327 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
1328 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
1329
1330 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1331 Op.getOperand(0));
1332
1333 // STD the extended value into the stack slot.
1334 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1335 DAG.getEntryNode(), Ext64, FIdx,
1336 DAG.getSrcValue(NULL));
1337 // Load the value as a double.
1338 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
1339
1340 // FCFID it and return it.
1341 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1342 if (Op.getValueType() == MVT::f32)
1343 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1344 return FP;
1345}
1346
Evan Chenga7dc4a52006-06-15 08:18:06 +00001347static SDOperand LowerSHL(SDOperand Op, SelectionDAG &DAG,
1348 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001349 assert(Op.getValueType() == MVT::i64 &&
1350 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1351 // The generic code does a fine job expanding shift by a constant.
1352 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1353
1354 // Otherwise, expand into a bunch of logical ops. Note that these ops
1355 // depend on the PPC behavior for oversized shift amounts.
1356 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001357 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001358 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001359 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001360 SDOperand Amt = Op.getOperand(1);
1361
1362 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1363 DAG.getConstant(32, MVT::i32), Amt);
1364 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1365 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1366 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1367 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1368 DAG.getConstant(-32U, MVT::i32));
1369 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1370 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1371 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
1372 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1373}
1374
Evan Chenga7dc4a52006-06-15 08:18:06 +00001375static SDOperand LowerSRL(SDOperand Op, SelectionDAG &DAG,
1376 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001377 assert(Op.getValueType() == MVT::i64 &&
1378 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
1379 // The generic code does a fine job expanding shift by a constant.
1380 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1381
1382 // Otherwise, expand into a bunch of logical ops. Note that these ops
1383 // depend on the PPC behavior for oversized shift amounts.
1384 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001385 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001386 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001387 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001388 SDOperand Amt = Op.getOperand(1);
1389
1390 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1391 DAG.getConstant(32, MVT::i32), Amt);
1392 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1393 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1394 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1395 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1396 DAG.getConstant(-32U, MVT::i32));
1397 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1398 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1399 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
1400 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1401}
1402
Evan Chenga7dc4a52006-06-15 08:18:06 +00001403static SDOperand LowerSRA(SDOperand Op, SelectionDAG &DAG,
1404 MVT::ValueType PtrVT) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001405 assert(Op.getValueType() == MVT::i64 &&
1406 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
1407 // The generic code does a fine job expanding shift by a constant.
1408 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
1409
1410 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
1411 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001412 DAG.getConstant(0, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001413 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
Evan Chenga7dc4a52006-06-15 08:18:06 +00001414 DAG.getConstant(1, PtrVT));
Chris Lattner1a635d62006-04-14 06:01:58 +00001415 SDOperand Amt = Op.getOperand(1);
1416
1417 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1418 DAG.getConstant(32, MVT::i32), Amt);
1419 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1420 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1421 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1422 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1423 DAG.getConstant(-32U, MVT::i32));
1424 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1425 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1426 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1427 Tmp4, Tmp6, ISD::SETLE);
1428 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
1429}
1430
1431//===----------------------------------------------------------------------===//
1432// Vector related lowering.
1433//
1434
Chris Lattnerac225ca2006-04-12 19:07:14 +00001435// If this is a vector of constants or undefs, get the bits. A bit in
1436// UndefBits is set if the corresponding element of the vector is an
1437// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1438// zero. Return true if this is not an array of constants, false if it is.
1439//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001440static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1441 uint64_t UndefBits[2]) {
1442 // Start with zero'd results.
1443 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1444
1445 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1446 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1447 SDOperand OpVal = BV->getOperand(i);
1448
1449 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001450 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001451
1452 uint64_t EltBits = 0;
1453 if (OpVal.getOpcode() == ISD::UNDEF) {
1454 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1455 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1456 continue;
1457 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1458 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1459 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1460 assert(CN->getValueType(0) == MVT::f32 &&
1461 "Only one legal FP vector type!");
1462 EltBits = FloatToBits(CN->getValue());
1463 } else {
1464 // Nonconstant element.
1465 return true;
1466 }
1467
1468 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1469 }
1470
1471 //printf("%llx %llx %llx %llx\n",
1472 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1473 return false;
1474}
Chris Lattneref819f82006-03-20 06:33:01 +00001475
Chris Lattnerb17f1672006-04-16 01:01:29 +00001476// If this is a splat (repetition) of a value across the whole vector, return
1477// the smallest size that splats it. For example, "0x01010101010101..." is a
1478// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1479// SplatSize = 1 byte.
1480static bool isConstantSplat(const uint64_t Bits128[2],
1481 const uint64_t Undef128[2],
1482 unsigned &SplatBits, unsigned &SplatUndef,
1483 unsigned &SplatSize) {
1484
1485 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1486 // the same as the lower 64-bits, ignoring undefs.
1487 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1488 return false; // Can't be a splat if two pieces don't match.
1489
1490 uint64_t Bits64 = Bits128[0] | Bits128[1];
1491 uint64_t Undef64 = Undef128[0] & Undef128[1];
1492
1493 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1494 // undefs.
1495 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1496 return false; // Can't be a splat if two pieces don't match.
1497
1498 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1499 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1500
1501 // If the top 16-bits are different than the lower 16-bits, ignoring
1502 // undefs, we have an i32 splat.
1503 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1504 SplatBits = Bits32;
1505 SplatUndef = Undef32;
1506 SplatSize = 4;
1507 return true;
1508 }
1509
1510 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1511 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1512
1513 // If the top 8-bits are different than the lower 8-bits, ignoring
1514 // undefs, we have an i16 splat.
1515 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1516 SplatBits = Bits16;
1517 SplatUndef = Undef16;
1518 SplatSize = 2;
1519 return true;
1520 }
1521
1522 // Otherwise, we have an 8-bit splat.
1523 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1524 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1525 SplatSize = 1;
1526 return true;
1527}
1528
Chris Lattner4a998b92006-04-17 06:00:21 +00001529/// BuildSplatI - Build a canonical splati of Val with an element size of
1530/// SplatSize. Cast the result to VT.
1531static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1532 SelectionDAG &DAG) {
1533 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001534
1535 // Force vspltis[hw] -1 to vspltisb -1.
1536 if (Val == -1) SplatSize = 1;
1537
Chris Lattner4a998b92006-04-17 06:00:21 +00001538 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1539 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1540 };
1541 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1542
1543 // Build a canonical splat for this value.
1544 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
1545 std::vector<SDOperand> Ops(MVT::getVectorNumElements(CanonicalVT), Elt);
1546 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT, Ops);
1547 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1548}
1549
Chris Lattnere7c768e2006-04-18 03:24:30 +00001550/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001551/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001552static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1553 SelectionDAG &DAG,
1554 MVT::ValueType DestVT = MVT::Other) {
1555 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1556 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001557 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1558}
1559
Chris Lattnere7c768e2006-04-18 03:24:30 +00001560/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1561/// specified intrinsic ID.
1562static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1563 SDOperand Op2, SelectionDAG &DAG,
1564 MVT::ValueType DestVT = MVT::Other) {
1565 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1566 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1567 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1568}
1569
1570
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001571/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1572/// amount. The result has the specified value type.
1573static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1574 MVT::ValueType VT, SelectionDAG &DAG) {
1575 // Force LHS/RHS to be the right type.
1576 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1577 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1578
1579 std::vector<SDOperand> Ops;
1580 for (unsigned i = 0; i != 16; ++i)
1581 Ops.push_back(DAG.getConstant(i+Amt, MVT::i32));
1582 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
1583 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1584 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1585}
1586
Chris Lattnerf1b47082006-04-14 05:19:18 +00001587// If this is a case we can't handle, return null and let the default
1588// expansion code take care of it. If we CAN select this case, and if it
1589// selects to a single instruction, return Op. Otherwise, if we can codegen
1590// this case more efficiently than a constant pool load, lower it to the
1591// sequence of ops that should be used.
1592static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1593 // If this is a vector of constants or undefs, get the bits. A bit in
1594 // UndefBits is set if the corresponding element of the vector is an
1595 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1596 // zero.
1597 uint64_t VectorBits[2];
1598 uint64_t UndefBits[2];
1599 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1600 return SDOperand(); // Not a constant vector.
1601
Chris Lattnerb17f1672006-04-16 01:01:29 +00001602 // If this is a splat (repetition) of a value across the whole vector, return
1603 // the smallest size that splats it. For example, "0x01010101010101..." is a
1604 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1605 // SplatSize = 1 byte.
1606 unsigned SplatBits, SplatUndef, SplatSize;
1607 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1608 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1609
1610 // First, handle single instruction cases.
1611
1612 // All zeros?
1613 if (SplatBits == 0) {
1614 // Canonicalize all zero vectors to be v4i32.
1615 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1616 SDOperand Z = DAG.getConstant(0, MVT::i32);
1617 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1618 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1619 }
1620 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001621 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001622
1623 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1624 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001625 if (SextVal >= -16 && SextVal <= 15)
1626 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001627
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001628
1629 // Two instruction sequences.
1630
Chris Lattner4a998b92006-04-17 06:00:21 +00001631 // If this value is in the range [-32,30] and is even, use:
1632 // tmp = VSPLTI[bhw], result = add tmp, tmp
1633 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1634 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1635 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1636 }
Chris Lattner6876e662006-04-17 06:58:41 +00001637
1638 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1639 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1640 // for fneg/fabs.
1641 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1642 // Make -1 and vspltisw -1:
1643 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1644
1645 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001646 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1647 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001648
1649 // xor by OnesV to invert it.
1650 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1651 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1652 }
1653
1654 // Check to see if this is a wide variety of vsplti*, binop self cases.
1655 unsigned SplatBitSize = SplatSize*8;
1656 static const char SplatCsts[] = {
1657 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001658 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001659 };
1660 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1661 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1662 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1663 int i = SplatCsts[idx];
1664
1665 // Figure out what shift amount will be used by altivec if shifted by i in
1666 // this splat size.
1667 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1668
1669 // vsplti + shl self.
1670 if (SextVal == (i << (int)TypeShiftAmt)) {
1671 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1672 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1673 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1674 Intrinsic::ppc_altivec_vslw
1675 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001676 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001677 }
1678
1679 // vsplti + srl self.
1680 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1681 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1682 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1683 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1684 Intrinsic::ppc_altivec_vsrw
1685 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001686 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001687 }
1688
1689 // vsplti + sra self.
1690 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1691 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1692 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1693 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1694 Intrinsic::ppc_altivec_vsraw
1695 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001696 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001697 }
1698
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001699 // vsplti + rol self.
1700 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1701 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1702 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1703 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1704 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1705 Intrinsic::ppc_altivec_vrlw
1706 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001707 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001708 }
1709
1710 // t = vsplti c, result = vsldoi t, t, 1
1711 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1712 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1713 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1714 }
1715 // t = vsplti c, result = vsldoi t, t, 2
1716 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1717 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1718 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1719 }
1720 // t = vsplti c, result = vsldoi t, t, 3
1721 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1722 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1723 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1724 }
Chris Lattner6876e662006-04-17 06:58:41 +00001725 }
1726
Chris Lattner6876e662006-04-17 06:58:41 +00001727 // Three instruction sequences.
1728
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001729 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1730 if (SextVal >= 0 && SextVal <= 31) {
1731 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1732 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1733 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1734 }
1735 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1736 if (SextVal >= -31 && SextVal <= 0) {
1737 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1738 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001739 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001740 }
1741 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001742
Chris Lattnerf1b47082006-04-14 05:19:18 +00001743 return SDOperand();
1744}
1745
Chris Lattner59138102006-04-17 05:28:54 +00001746/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1747/// the specified operations to build the shuffle.
1748static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1749 SDOperand RHS, SelectionDAG &DAG) {
1750 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1751 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1752 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1753
1754 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001755 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001756 OP_VMRGHW,
1757 OP_VMRGLW,
1758 OP_VSPLTISW0,
1759 OP_VSPLTISW1,
1760 OP_VSPLTISW2,
1761 OP_VSPLTISW3,
1762 OP_VSLDOI4,
1763 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00001764 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00001765 };
1766
1767 if (OpNum == OP_COPY) {
1768 if (LHSID == (1*9+2)*9+3) return LHS;
1769 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1770 return RHS;
1771 }
1772
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001773 SDOperand OpLHS, OpRHS;
1774 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1775 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1776
Chris Lattner59138102006-04-17 05:28:54 +00001777 unsigned ShufIdxs[16];
1778 switch (OpNum) {
1779 default: assert(0 && "Unknown i32 permute!");
1780 case OP_VMRGHW:
1781 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1782 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1783 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1784 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1785 break;
1786 case OP_VMRGLW:
1787 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1788 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1789 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1790 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1791 break;
1792 case OP_VSPLTISW0:
1793 for (unsigned i = 0; i != 16; ++i)
1794 ShufIdxs[i] = (i&3)+0;
1795 break;
1796 case OP_VSPLTISW1:
1797 for (unsigned i = 0; i != 16; ++i)
1798 ShufIdxs[i] = (i&3)+4;
1799 break;
1800 case OP_VSPLTISW2:
1801 for (unsigned i = 0; i != 16; ++i)
1802 ShufIdxs[i] = (i&3)+8;
1803 break;
1804 case OP_VSPLTISW3:
1805 for (unsigned i = 0; i != 16; ++i)
1806 ShufIdxs[i] = (i&3)+12;
1807 break;
1808 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001809 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001810 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001811 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001812 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001813 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001814 }
1815 std::vector<SDOperand> Ops;
1816 for (unsigned i = 0; i != 16; ++i)
1817 Ops.push_back(DAG.getConstant(ShufIdxs[i], MVT::i32));
Chris Lattner59138102006-04-17 05:28:54 +00001818
1819 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
1820 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
1821}
1822
Chris Lattnerf1b47082006-04-14 05:19:18 +00001823/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1824/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1825/// return the code it can be lowered into. Worst case, it can always be
1826/// lowered into a vperm.
1827static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1828 SDOperand V1 = Op.getOperand(0);
1829 SDOperand V2 = Op.getOperand(1);
1830 SDOperand PermMask = Op.getOperand(2);
1831
1832 // Cases that are handled by instructions that take permute immediates
1833 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1834 // selected by the instruction selector.
1835 if (V2.getOpcode() == ISD::UNDEF) {
1836 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1837 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1838 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1839 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1840 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1841 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1842 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1843 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1844 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1845 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1846 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1847 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1848 return Op;
1849 }
1850 }
1851
1852 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1853 // and produce a fixed permutation. If any of these match, do not lower to
1854 // VPERM.
1855 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1856 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1857 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1858 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1859 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1860 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1861 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1862 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1863 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1864 return Op;
1865
Chris Lattner59138102006-04-17 05:28:54 +00001866 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1867 // perfect shuffle table to emit an optimal matching sequence.
1868 unsigned PFIndexes[4];
1869 bool isFourElementShuffle = true;
1870 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1871 unsigned EltNo = 8; // Start out undef.
1872 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1873 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1874 continue; // Undef, ignore it.
1875
1876 unsigned ByteSource =
1877 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1878 if ((ByteSource & 3) != j) {
1879 isFourElementShuffle = false;
1880 break;
1881 }
1882
1883 if (EltNo == 8) {
1884 EltNo = ByteSource/4;
1885 } else if (EltNo != ByteSource/4) {
1886 isFourElementShuffle = false;
1887 break;
1888 }
1889 }
1890 PFIndexes[i] = EltNo;
1891 }
1892
1893 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1894 // perfect shuffle vector to determine if it is cost effective to do this as
1895 // discrete instructions, or whether we should use a vperm.
1896 if (isFourElementShuffle) {
1897 // Compute the index in the perfect shuffle table.
1898 unsigned PFTableIndex =
1899 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1900
1901 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1902 unsigned Cost = (PFEntry >> 30);
1903
1904 // Determining when to avoid vperm is tricky. Many things affect the cost
1905 // of vperm, particularly how many times the perm mask needs to be computed.
1906 // For example, if the perm mask can be hoisted out of a loop or is already
1907 // used (perhaps because there are multiple permutes with the same shuffle
1908 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1909 // the loop requires an extra register.
1910 //
1911 // As a compromise, we only emit discrete instructions if the shuffle can be
1912 // generated in 3 or fewer operations. When we have loop information
1913 // available, if this block is within a loop, we should avoid using vperm
1914 // for 3-operation perms and use a constant pool load instead.
1915 if (Cost < 3)
1916 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1917 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001918
1919 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1920 // vector that will get spilled to the constant pool.
1921 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1922
1923 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1924 // that it is in input element units, not in bytes. Convert now.
1925 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1926 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1927
1928 std::vector<SDOperand> ResultMask;
1929 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001930 unsigned SrcElt;
1931 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1932 SrcElt = 0;
1933 else
1934 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001935
1936 for (unsigned j = 0; j != BytesPerElement; ++j)
1937 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1938 MVT::i8));
1939 }
1940
1941 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
1942 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1943}
1944
Chris Lattner90564f22006-04-18 17:59:36 +00001945/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
1946/// altivec comparison. If it is, return true and fill in Opc/isDot with
1947/// information about the intrinsic.
1948static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
1949 bool &isDot) {
1950 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
1951 CompareOpc = -1;
1952 isDot = false;
1953 switch (IntrinsicID) {
1954 default: return false;
1955 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00001956 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
1957 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
1958 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
1959 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
1960 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
1961 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
1962 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
1963 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
1964 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
1965 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
1966 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
1967 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
1968 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
1969
1970 // Normal Comparisons.
1971 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
1972 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
1973 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
1974 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
1975 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
1976 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
1977 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
1978 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
1979 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
1980 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
1981 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
1982 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
1983 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
1984 }
Chris Lattner90564f22006-04-18 17:59:36 +00001985 return true;
1986}
1987
1988/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
1989/// lower, do it, otherwise return null.
1990static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
1991 // If this is a lowered altivec predicate compare, CompareOpc is set to the
1992 // opcode number of the comparison.
1993 int CompareOpc;
1994 bool isDot;
1995 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
1996 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00001997
Chris Lattner90564f22006-04-18 17:59:36 +00001998 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00001999 if (!isDot) {
2000 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2001 Op.getOperand(1), Op.getOperand(2),
2002 DAG.getConstant(CompareOpc, MVT::i32));
2003 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2004 }
2005
2006 // Create the PPCISD altivec 'dot' comparison node.
2007 std::vector<SDOperand> Ops;
2008 std::vector<MVT::ValueType> VTs;
2009 Ops.push_back(Op.getOperand(2)); // LHS
2010 Ops.push_back(Op.getOperand(3)); // RHS
2011 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
2012 VTs.push_back(Op.getOperand(2).getValueType());
2013 VTs.push_back(MVT::Flag);
2014 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
2015
2016 // Now that we have the comparison, emit a copy from the CR to a GPR.
2017 // This is flagged to the above dot comparison.
2018 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2019 DAG.getRegister(PPC::CR6, MVT::i32),
2020 CompNode.getValue(1));
2021
2022 // Unpack the result based on how the target uses it.
2023 unsigned BitNo; // Bit # of CR6.
2024 bool InvertBit; // Invert result?
2025 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2026 default: // Can't happen, don't crash on invalid number though.
2027 case 0: // Return the value of the EQ bit of CR6.
2028 BitNo = 0; InvertBit = false;
2029 break;
2030 case 1: // Return the inverted value of the EQ bit of CR6.
2031 BitNo = 0; InvertBit = true;
2032 break;
2033 case 2: // Return the value of the LT bit of CR6.
2034 BitNo = 2; InvertBit = false;
2035 break;
2036 case 3: // Return the inverted value of the LT bit of CR6.
2037 BitNo = 2; InvertBit = true;
2038 break;
2039 }
2040
2041 // Shift the bit into the low position.
2042 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2043 DAG.getConstant(8-(3-BitNo), MVT::i32));
2044 // Isolate the bit.
2045 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2046 DAG.getConstant(1, MVT::i32));
2047
2048 // If we are supposed to, toggle the bit.
2049 if (InvertBit)
2050 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2051 DAG.getConstant(1, MVT::i32));
2052 return Flags;
2053}
2054
2055static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2056 // Create a stack slot that is 16-byte aligned.
2057 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2058 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
2059 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
2060
2061 // Store the input value into Value#0 of the stack slot.
2062 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
2063 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
2064 // Load it out.
2065 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
2066}
2067
Chris Lattnere7c768e2006-04-18 03:24:30 +00002068static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002069 if (Op.getValueType() == MVT::v4i32) {
2070 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2071
2072 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2073 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2074
2075 SDOperand RHSSwap = // = vrlw RHS, 16
2076 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2077
2078 // Shrinkify inputs to v8i16.
2079 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2080 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2081 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2082
2083 // Low parts multiplied together, generating 32-bit results (we ignore the
2084 // top parts).
2085 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2086 LHS, RHS, DAG, MVT::v4i32);
2087
2088 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2089 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2090 // Shift the high parts up 16 bits.
2091 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2092 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2093 } else if (Op.getValueType() == MVT::v8i16) {
2094 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2095
Chris Lattnercea2aa72006-04-18 04:28:57 +00002096 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002097
Chris Lattnercea2aa72006-04-18 04:28:57 +00002098 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2099 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002100 } else if (Op.getValueType() == MVT::v16i8) {
2101 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2102
2103 // Multiply the even 8-bit parts, producing 16-bit sums.
2104 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2105 LHS, RHS, DAG, MVT::v8i16);
2106 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2107
2108 // Multiply the odd 8-bit parts, producing 16-bit sums.
2109 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2110 LHS, RHS, DAG, MVT::v8i16);
2111 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2112
2113 // Merge the results together.
2114 std::vector<SDOperand> Ops;
2115 for (unsigned i = 0; i != 8; ++i) {
2116 Ops.push_back(DAG.getConstant(2*i+1, MVT::i8));
2117 Ops.push_back(DAG.getConstant(2*i+1+16, MVT::i8));
2118 }
2119
2120 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
2121 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002122 } else {
2123 assert(0 && "Unknown mul to lower!");
2124 abort();
2125 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002126}
2127
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002128/// LowerOperation - Provide custom lowering hooks for some operations.
2129///
Nate Begeman21e463b2005-10-16 05:39:50 +00002130SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002131 switch (Op.getOpcode()) {
2132 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002133 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2134 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002135 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002136 case ISD::SETCC: return LowerSETCC(Op, DAG);
2137 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002138 case ISD::FORMAL_ARGUMENTS:
2139 if (getPointerTy() == MVT::i32)
2140 return LowerFORMAL_ARGUMENTS_32(Op, DAG, VarArgsFrameIndex);
2141 else
2142 return LowerFORMAL_ARGUMENTS_64(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002143 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002144 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002145
Chris Lattner1a635d62006-04-14 06:01:58 +00002146 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2147 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2148 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002149
Chris Lattner1a635d62006-04-14 06:01:58 +00002150 // Lower 64-bit shifts.
Evan Chenga7dc4a52006-06-15 08:18:06 +00002151 case ISD::SHL: return LowerSHL(Op, DAG, getPointerTy());
2152 case ISD::SRL: return LowerSRL(Op, DAG, getPointerTy());
2153 case ISD::SRA: return LowerSRA(Op, DAG, getPointerTy());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002154
Chris Lattner1a635d62006-04-14 06:01:58 +00002155 // Vector-related lowering.
2156 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2157 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2158 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2159 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002160 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002161 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002162 return SDOperand();
2163}
2164
Chris Lattner1a635d62006-04-14 06:01:58 +00002165//===----------------------------------------------------------------------===//
2166// Other Lowering Code
2167//===----------------------------------------------------------------------===//
2168
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002169MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002170PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2171 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002172 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00002173 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002174 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2175 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002176 "Unexpected instr type to insert");
2177
2178 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2179 // control-flow pattern. The incoming instruction knows the destination vreg
2180 // to set, the condition code register to branch on, the true/false values to
2181 // select between, and a branch opcode to use.
2182 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2183 ilist<MachineBasicBlock>::iterator It = BB;
2184 ++It;
2185
2186 // thisMBB:
2187 // ...
2188 // TrueVal = ...
2189 // cmpTY ccX, r1, r2
2190 // bCC copy1MBB
2191 // fallthrough --> copy0MBB
2192 MachineBasicBlock *thisMBB = BB;
2193 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2194 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2195 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2196 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2197 MachineFunction *F = BB->getParent();
2198 F->getBasicBlockList().insert(It, copy0MBB);
2199 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002200 // Update machine-CFG edges by first adding all successors of the current
2201 // block to the new block which will contain the Phi node for the select.
2202 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2203 e = BB->succ_end(); i != e; ++i)
2204 sinkMBB->addSuccessor(*i);
2205 // Next, remove all successors of the current block, and add the true
2206 // and fallthrough blocks as its successors.
2207 while(!BB->succ_empty())
2208 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002209 BB->addSuccessor(copy0MBB);
2210 BB->addSuccessor(sinkMBB);
2211
2212 // copy0MBB:
2213 // %FalseValue = ...
2214 // # fallthrough to sinkMBB
2215 BB = copy0MBB;
2216
2217 // Update machine-CFG edges
2218 BB->addSuccessor(sinkMBB);
2219
2220 // sinkMBB:
2221 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2222 // ...
2223 BB = sinkMBB;
2224 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2225 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2226 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2227
2228 delete MI; // The pseudo instruction is gone now.
2229 return BB;
2230}
2231
Chris Lattner1a635d62006-04-14 06:01:58 +00002232//===----------------------------------------------------------------------===//
2233// Target Optimization Hooks
2234//===----------------------------------------------------------------------===//
2235
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002236SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2237 DAGCombinerInfo &DCI) const {
2238 TargetMachine &TM = getTargetMachine();
2239 SelectionDAG &DAG = DCI.DAG;
2240 switch (N->getOpcode()) {
2241 default: break;
2242 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002243 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002244 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2245 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2246 // We allow the src/dst to be either f32/f64, but the intermediate
2247 // type must be i64.
2248 if (N->getOperand(0).getValueType() == MVT::i64) {
2249 SDOperand Val = N->getOperand(0).getOperand(0);
2250 if (Val.getValueType() == MVT::f32) {
2251 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2252 DCI.AddToWorklist(Val.Val);
2253 }
2254
2255 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002256 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002257 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002258 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002259 if (N->getValueType(0) == MVT::f32) {
2260 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2261 DCI.AddToWorklist(Val.Val);
2262 }
2263 return Val;
2264 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2265 // If the intermediate type is i32, we can avoid the load/store here
2266 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002267 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002268 }
2269 }
2270 break;
Chris Lattner51269842006-03-01 05:50:56 +00002271 case ISD::STORE:
2272 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2273 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2274 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2275 N->getOperand(1).getValueType() == MVT::i32) {
2276 SDOperand Val = N->getOperand(1).getOperand(0);
2277 if (Val.getValueType() == MVT::f32) {
2278 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2279 DCI.AddToWorklist(Val.Val);
2280 }
2281 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2282 DCI.AddToWorklist(Val.Val);
2283
2284 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2285 N->getOperand(2), N->getOperand(3));
2286 DCI.AddToWorklist(Val.Val);
2287 return Val;
2288 }
2289 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002290 case PPCISD::VCMP: {
2291 // If a VCMPo node already exists with exactly the same operands as this
2292 // node, use its result instead of this node (VCMPo computes both a CR6 and
2293 // a normal output).
2294 //
2295 if (!N->getOperand(0).hasOneUse() &&
2296 !N->getOperand(1).hasOneUse() &&
2297 !N->getOperand(2).hasOneUse()) {
2298
2299 // Scan all of the users of the LHS, looking for VCMPo's that match.
2300 SDNode *VCMPoNode = 0;
2301
2302 SDNode *LHSN = N->getOperand(0).Val;
2303 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2304 UI != E; ++UI)
2305 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2306 (*UI)->getOperand(1) == N->getOperand(1) &&
2307 (*UI)->getOperand(2) == N->getOperand(2) &&
2308 (*UI)->getOperand(0) == N->getOperand(0)) {
2309 VCMPoNode = *UI;
2310 break;
2311 }
2312
Chris Lattner00901202006-04-18 18:28:22 +00002313 // If there is no VCMPo node, or if the flag value has a single use, don't
2314 // transform this.
2315 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2316 break;
2317
2318 // Look at the (necessarily single) use of the flag value. If it has a
2319 // chain, this transformation is more complex. Note that multiple things
2320 // could use the value result, which we should ignore.
2321 SDNode *FlagUser = 0;
2322 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2323 FlagUser == 0; ++UI) {
2324 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2325 SDNode *User = *UI;
2326 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2327 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2328 FlagUser = User;
2329 break;
2330 }
2331 }
2332 }
2333
2334 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2335 // give up for right now.
2336 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002337 return SDOperand(VCMPoNode, 0);
2338 }
2339 break;
2340 }
Chris Lattner90564f22006-04-18 17:59:36 +00002341 case ISD::BR_CC: {
2342 // If this is a branch on an altivec predicate comparison, lower this so
2343 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2344 // lowering is done pre-legalize, because the legalizer lowers the predicate
2345 // compare down to code that is difficult to reassemble.
2346 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2347 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2348 int CompareOpc;
2349 bool isDot;
2350
2351 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2352 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2353 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2354 assert(isDot && "Can't compare against a vector result!");
2355
2356 // If this is a comparison against something other than 0/1, then we know
2357 // that the condition is never/always true.
2358 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2359 if (Val != 0 && Val != 1) {
2360 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2361 return N->getOperand(0);
2362 // Always !=, turn it into an unconditional branch.
2363 return DAG.getNode(ISD::BR, MVT::Other,
2364 N->getOperand(0), N->getOperand(4));
2365 }
2366
2367 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2368
2369 // Create the PPCISD altivec 'dot' comparison node.
2370 std::vector<SDOperand> Ops;
2371 std::vector<MVT::ValueType> VTs;
2372 Ops.push_back(LHS.getOperand(2)); // LHS of compare
2373 Ops.push_back(LHS.getOperand(3)); // RHS of compare
2374 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
2375 VTs.push_back(LHS.getOperand(2).getValueType());
2376 VTs.push_back(MVT::Flag);
2377 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
2378
2379 // Unpack the result based on how the target uses it.
2380 unsigned CompOpc;
2381 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2382 default: // Can't happen, don't crash on invalid number though.
2383 case 0: // Branch on the value of the EQ bit of CR6.
2384 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2385 break;
2386 case 1: // Branch on the inverted value of the EQ bit of CR6.
2387 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2388 break;
2389 case 2: // Branch on the value of the LT bit of CR6.
2390 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2391 break;
2392 case 3: // Branch on the inverted value of the LT bit of CR6.
2393 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2394 break;
2395 }
2396
2397 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2398 DAG.getRegister(PPC::CR6, MVT::i32),
2399 DAG.getConstant(CompOpc, MVT::i32),
2400 N->getOperand(4), CompNode.getValue(1));
2401 }
2402 break;
2403 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002404 }
2405
2406 return SDOperand();
2407}
2408
Chris Lattner1a635d62006-04-14 06:01:58 +00002409//===----------------------------------------------------------------------===//
2410// Inline Assembly Support
2411//===----------------------------------------------------------------------===//
2412
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002413void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2414 uint64_t Mask,
2415 uint64_t &KnownZero,
2416 uint64_t &KnownOne,
2417 unsigned Depth) const {
2418 KnownZero = 0;
2419 KnownOne = 0;
2420 switch (Op.getOpcode()) {
2421 default: break;
2422 case ISD::INTRINSIC_WO_CHAIN: {
2423 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2424 default: break;
2425 case Intrinsic::ppc_altivec_vcmpbfp_p:
2426 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2427 case Intrinsic::ppc_altivec_vcmpequb_p:
2428 case Intrinsic::ppc_altivec_vcmpequh_p:
2429 case Intrinsic::ppc_altivec_vcmpequw_p:
2430 case Intrinsic::ppc_altivec_vcmpgefp_p:
2431 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2432 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2433 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2434 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2435 case Intrinsic::ppc_altivec_vcmpgtub_p:
2436 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2437 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2438 KnownZero = ~1U; // All bits but the low one are known to be zero.
2439 break;
2440 }
2441 }
2442 }
2443}
2444
2445
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002446/// getConstraintType - Given a constraint letter, return the type of
2447/// constraint it is for this target.
2448PPCTargetLowering::ConstraintType
2449PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2450 switch (ConstraintLetter) {
2451 default: break;
2452 case 'b':
2453 case 'r':
2454 case 'f':
2455 case 'v':
2456 case 'y':
2457 return C_RegisterClass;
2458 }
2459 return TargetLowering::getConstraintType(ConstraintLetter);
2460}
2461
2462
Chris Lattnerddc787d2006-01-31 19:20:21 +00002463std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002464getRegClassForInlineAsmConstraint(const std::string &Constraint,
2465 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002466 if (Constraint.size() == 1) {
2467 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2468 default: break; // Unknown constriant letter
2469 case 'b':
2470 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2471 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2472 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2473 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2474 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2475 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2476 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2477 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2478 0);
2479 case 'r':
2480 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2481 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2482 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2483 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2484 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2485 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2486 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2487 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2488 0);
2489 case 'f':
2490 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2491 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2492 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2493 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2494 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2495 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2496 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2497 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2498 0);
2499 case 'v':
2500 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2501 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2502 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2503 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2504 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2505 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2506 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2507 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2508 0);
2509 case 'y':
2510 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2511 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2512 0);
2513 }
2514 }
2515
Chris Lattner1efa40f2006-02-22 00:56:39 +00002516 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002517}
Chris Lattner763317d2006-02-07 00:47:13 +00002518
2519// isOperandValidForConstraint
2520bool PPCTargetLowering::
2521isOperandValidForConstraint(SDOperand Op, char Letter) {
2522 switch (Letter) {
2523 default: break;
2524 case 'I':
2525 case 'J':
2526 case 'K':
2527 case 'L':
2528 case 'M':
2529 case 'N':
2530 case 'O':
2531 case 'P': {
2532 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
2533 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2534 switch (Letter) {
2535 default: assert(0 && "Unknown constraint letter!");
2536 case 'I': // "I" is a signed 16-bit constant.
2537 return (short)Value == (int)Value;
2538 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2539 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
2540 return (short)Value == 0;
2541 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
2542 return (Value >> 16) == 0;
2543 case 'M': // "M" is a constant that is greater than 31.
2544 return Value > 31;
2545 case 'N': // "N" is a positive constant that is an exact power of two.
2546 return (int)Value > 0 && isPowerOf2_32(Value);
2547 case 'O': // "O" is the constant zero.
2548 return Value == 0;
2549 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2550 return (short)-Value == (int)-Value;
2551 }
2552 break;
2553 }
2554 }
2555
2556 // Handle standard constraint letters.
2557 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2558}
Evan Chengc4c62572006-03-13 23:20:37 +00002559
2560/// isLegalAddressImmediate - Return true if the integer value can be used
2561/// as the offset of the target addressing mode.
2562bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2563 // PPC allows a sign-extended 16-bit immediate field.
2564 return (V > -(1 << 16) && V < (1 << 16)-1);
2565}