blob: e78f2d31f1711bedebca90ab5474998625c99709 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Evan Chenga8e29892007-01-19 07:51:42 +000028static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
29 cl::desc("Enable ARM 2-addr to 3-addr conv"));
30
Owen Andersond10fd972007-12-31 06:32:00 +000031static inline
32const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
33 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
34}
35
36static inline
37const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
38 return MIB.addReg(0);
39}
40
Evan Chenga8e29892007-01-19 07:51:42 +000041ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Chris Lattner64105522008-01-01 01:03:04 +000042 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Evan Chenga8e29892007-01-19 07:51:42 +000043 RI(*this, STI) {
44}
45
Rafael Espindola46adf812006-08-08 20:35:03 +000046const TargetRegisterClass *ARMInstrInfo::getPointerRegClass() const {
Evan Chenga8e29892007-01-19 07:51:42 +000047 return &ARM::GPRRegClass;
Rafael Espindola46adf812006-08-08 20:35:03 +000048}
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050/// Return true if the instruction is a register to register move and
51/// leave the source and dest operands in the passed parameters.
52///
53bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Chenga8e29892007-01-19 07:51:42 +000054 unsigned &SrcReg, unsigned &DstReg) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000055 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000056 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000057 default:
58 return false;
59 case ARM::FCPYS:
60 case ARM::FCPYD:
61 SrcReg = MI.getOperand(1).getReg();
62 DstReg = MI.getOperand(0).getReg();
63 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000064 case ARM::MOVr:
65 case ARM::tMOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000066 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000067 MI.getOperand(0).isReg() &&
68 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000069 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000070 SrcReg = MI.getOperand(1).getReg();
71 DstReg = MI.getOperand(0).getReg();
72 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000073 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000074}
Chris Lattner578e64a2006-10-24 16:47:57 +000075
Dan Gohmancbad42c2008-11-18 19:49:32 +000076unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000078 switch (MI->getOpcode()) {
79 default: break;
80 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000081 if (MI->getOperand(1).isFI() &&
82 MI->getOperand(2).isReg() &&
83 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000084 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000085 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 case ARM::FLDD:
91 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000092 if (MI->getOperand(1).isFI() &&
93 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000094 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000095 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000096 return MI->getOperand(0).getReg();
97 }
98 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +000099 case ARM::tRestore:
Dan Gohmand735b802008-10-03 15:45:36 +0000100 if (MI->getOperand(1).isFI() &&
101 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000102 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000103 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000104 return MI->getOperand(0).getReg();
105 }
106 break;
107 }
108 return 0;
109}
110
Dan Gohmancbad42c2008-11-18 19:49:32 +0000111unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
112 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000113 switch (MI->getOpcode()) {
114 default: break;
115 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000116 if (MI->getOperand(1).isFI() &&
117 MI->getOperand(2).isReg() &&
118 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000119 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000120 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000121 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000122 return MI->getOperand(0).getReg();
123 }
124 break;
125 case ARM::FSTD:
126 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000127 if (MI->getOperand(1).isFI() &&
128 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000129 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000130 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000131 return MI->getOperand(0).getReg();
132 }
133 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000134 case ARM::tSpill:
Dan Gohmand735b802008-10-03 15:45:36 +0000135 if (MI->getOperand(1).isFI() &&
136 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000137 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000138 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000139 return MI->getOperand(0).getReg();
140 }
141 break;
142 }
143 return 0;
144}
145
Evan Chengca1267c2008-03-31 20:40:39 +0000146void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
147 MachineBasicBlock::iterator I,
148 unsigned DestReg,
149 const MachineInstr *Orig) const {
150 if (Orig->getOpcode() == ARM::MOVi2pieces) {
151 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
152 Orig->getOperand(2).getImm(),
153 Orig->getOperand(3).getReg(), this, false);
154 return;
155 }
156
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000157 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000158 MI->getOperand(0).setReg(DestReg);
159 MBB.insert(I, MI);
160}
161
Evan Chenga8e29892007-01-19 07:51:42 +0000162static unsigned getUnindexedOpcode(unsigned Opc) {
163 switch (Opc) {
164 default: break;
165 case ARM::LDR_PRE:
166 case ARM::LDR_POST:
167 return ARM::LDR;
168 case ARM::LDRH_PRE:
169 case ARM::LDRH_POST:
170 return ARM::LDRH;
171 case ARM::LDRB_PRE:
172 case ARM::LDRB_POST:
173 return ARM::LDRB;
174 case ARM::LDRSH_PRE:
175 case ARM::LDRSH_POST:
176 return ARM::LDRSH;
177 case ARM::LDRSB_PRE:
178 case ARM::LDRSB_POST:
179 return ARM::LDRSB;
180 case ARM::STR_PRE:
181 case ARM::STR_POST:
182 return ARM::STR;
183 case ARM::STRH_PRE:
184 case ARM::STRH_POST:
185 return ARM::STRH;
186 case ARM::STRB_PRE:
187 case ARM::STRB_POST:
188 return ARM::STRB;
189 }
190 return 0;
191}
192
193MachineInstr *
194ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
195 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000196 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000197 if (!EnableARM3Addr)
198 return NULL;
199
200 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000201 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000202 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 bool isPre = false;
204 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
205 default: return NULL;
206 case ARMII::IndexModePre:
207 isPre = true;
208 break;
209 case ARMII::IndexModePost:
210 break;
211 }
212
213 // Try spliting an indexed load / store to a un-indexed one plus an add/sub
214 // operation.
215 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
216 if (MemOpc == 0)
217 return NULL;
218
219 MachineInstr *UpdateMI = NULL;
220 MachineInstr *MemMI = NULL;
221 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000222 const TargetInstrDesc &TID = MI->getDesc();
223 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000224 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000225 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
226 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000227 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000228 unsigned WBReg = WB.getReg();
229 unsigned BaseReg = Base.getReg();
230 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000231 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
232 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000233 switch (AddrMode) {
234 default:
235 assert(false && "Unknown indexed op!");
236 return NULL;
237 case ARMII::AddrMode2: {
238 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
239 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
240 if (OffReg == 0) {
241 int SOImmVal = ARM_AM::getSOImmVal(Amt);
242 if (SOImmVal == -1)
243 // Can't encode it in a so_imm operand. This transformation will
244 // add more than 1 instruction. Abandon!
245 return NULL;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000246 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000247 .addReg(BaseReg).addImm(SOImmVal)
248 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000249 } else if (Amt != 0) {
250 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
251 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000252 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000253 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
254 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000255 } else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000256 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000257 .addReg(BaseReg).addReg(OffReg)
258 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000259 break;
260 }
261 case ARMII::AddrMode3 : {
262 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
263 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
264 if (OffReg == 0)
265 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000266 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000267 .addReg(BaseReg).addImm(Amt)
268 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000269 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000270 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000271 .addReg(BaseReg).addReg(OffReg)
272 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 break;
274 }
275 }
276
277 std::vector<MachineInstr*> NewMIs;
278 if (isPre) {
279 if (isLoad)
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000280 MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000281 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000283 MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000284 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000285 NewMIs.push_back(MemMI);
286 NewMIs.push_back(UpdateMI);
287 } else {
288 if (isLoad)
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000289 MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000290 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000291 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000292 MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000293 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000294 if (WB.isDead())
295 UpdateMI->getOperand(0).setIsDead();
296 NewMIs.push_back(UpdateMI);
297 NewMIs.push_back(MemMI);
298 }
299
300 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000301 if (LV) {
302 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
303 MachineOperand &MO = MI->getOperand(i);
304 if (MO.isReg() && MO.getReg() &&
305 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
306 unsigned Reg = MO.getReg();
Owen Andersonf660c172008-07-02 23:41:07 +0000307
Owen Andersonf660c172008-07-02 23:41:07 +0000308 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
309 if (MO.isDef()) {
310 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
311 if (MO.isDead())
312 LV->addVirtualRegisterDead(Reg, NewMI);
313 }
314 if (MO.isUse() && MO.isKill()) {
315 for (unsigned j = 0; j < 2; ++j) {
316 // Look at the two new MI's in reverse order.
317 MachineInstr *NewMI = NewMIs[j];
318 if (!NewMI->readsRegister(Reg))
319 continue;
320 LV->addVirtualRegisterKilled(Reg, NewMI);
321 if (VI.removeKill(MI))
322 VI.Kills.push_back(NewMI);
323 break;
324 }
Evan Chenga8e29892007-01-19 07:51:42 +0000325 }
326 }
327 }
328 }
329
330 MFI->insert(MBBI, NewMIs[1]);
331 MFI->insert(MBBI, NewMIs[0]);
332 return NewMIs[0];
333}
334
335// Branch analysis.
336bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
337 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000338 SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000339 // If the block has no terminators, it just falls into the block after it.
340 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000341 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000342 return false;
343
344 // Get the last instruction in the block.
345 MachineInstr *LastInst = I;
346
347 // If there is only one terminator instruction, process it.
348 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000349 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000350 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000351 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000352 return false;
353 }
354 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
355 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000356 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000357 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000358 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000359 return false;
360 }
361 return true; // Can't handle indirect branch.
362 }
363
364 // Get the instruction before it if it is a terminator.
365 MachineInstr *SecondLastInst = I;
366
367 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000368 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000369 return true;
370
371 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
372 unsigned SecondLastOpc = SecondLastInst->getOpcode();
373 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
374 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000375 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000376 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000377 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000378 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000379 return false;
380 }
381
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000382 // If the block ends with two unconditional branches, handle it. The second
383 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000384 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
385 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000386 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000387 I = LastInst;
388 I->eraseFromParent();
389 return false;
390 }
391
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000392 // Likewise if it ends with a branch table followed by an unconditional branch.
393 // The branch folder can create these, and we must get rid of them for
394 // correctness of Thumb constant islands.
395 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
396 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
397 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
398 I = LastInst;
399 I->eraseFromParent();
400 return true;
401 }
402
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Otherwise, can't handle this.
404 return true;
405}
406
407
Evan Cheng6ae36262007-05-18 00:18:17 +0000408unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000409 MachineFunction &MF = *MBB.getParent();
410 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
411 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
412 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
413
414 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000415 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000416 --I;
417 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000418 return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000419
420 // Remove the branch.
421 I->eraseFromParent();
422
423 I = MBB.end();
424
Evan Cheng6ae36262007-05-18 00:18:17 +0000425 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000426 --I;
427 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000428 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000429
430 // Remove the branch.
431 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000432 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000433}
434
Evan Cheng6ae36262007-05-18 00:18:17 +0000435unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Evan Chenga8e29892007-01-19 07:51:42 +0000436 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000437 const SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000438 MachineFunction &MF = *MBB.getParent();
439 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
440 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
441 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
442
443 // Shouldn't be a fall through.
444 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000445 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000446 "ARM branch conditions have two components!");
447
448 if (FBB == 0) {
449 if (Cond.empty()) // Unconditional branch?
450 BuildMI(&MBB, get(BOpc)).addMBB(TBB);
451 else
Evan Cheng0e1d3792007-07-05 07:18:20 +0000452 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
453 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000454 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 }
456
457 // Two-way conditional branch.
Evan Cheng0e1d3792007-07-05 07:18:20 +0000458 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
459 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000460 BuildMI(&MBB, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000461 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Owen Anderson940f83e2008-08-26 18:03:31 +0000464bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000465 MachineBasicBlock::iterator I,
466 unsigned DestReg, unsigned SrcReg,
467 const TargetRegisterClass *DestRC,
468 const TargetRegisterClass *SrcRC) const {
469 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000470 // Not yet supported!
471 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000472 }
473
474 if (DestRC == ARM::GPRRegisterClass) {
475 MachineFunction &MF = *MBB.getParent();
476 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
477 if (AFI->isThumbFunction())
478 BuildMI(MBB, I, get(ARM::tMOVr), DestReg).addReg(SrcReg);
479 else
480 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, get(ARM::MOVr), DestReg)
481 .addReg(SrcReg)));
482 } else if (DestRC == ARM::SPRRegisterClass)
483 AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYS), DestReg)
484 .addReg(SrcReg));
485 else if (DestRC == ARM::DPRRegisterClass)
486 AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYD), DestReg)
487 .addReg(SrcReg));
488 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000489 return false;
490
491 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000492}
493
Owen Andersonf6372aa2008-01-01 21:11:32 +0000494static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB,
495 MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000496 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000497 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
Dan Gohmand735b802008-10-03 15:45:36 +0000498 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000499 MIB = MIB.addImm(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000500 else if (MO.isFI())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000501 MIB = MIB.addFrameIndex(MO.getIndex());
502 else
503 assert(0 && "Unknown operand for ARMInstrAddOperand!");
504
505 return MIB;
506}
507
508void ARMInstrInfo::
509storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
510 unsigned SrcReg, bool isKill, int FI,
511 const TargetRegisterClass *RC) const {
512 if (RC == ARM::GPRRegisterClass) {
513 MachineFunction &MF = *MBB.getParent();
514 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
515 if (AFI->isThumbFunction())
516 BuildMI(MBB, I, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill)
517 .addFrameIndex(FI).addImm(0);
518 else
519 AddDefaultPred(BuildMI(MBB, I, get(ARM::STR))
520 .addReg(SrcReg, false, false, isKill)
521 .addFrameIndex(FI).addReg(0).addImm(0));
522 } else if (RC == ARM::DPRRegisterClass) {
523 AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTD))
524 .addReg(SrcReg, false, false, isKill)
525 .addFrameIndex(FI).addImm(0));
526 } else {
527 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
528 AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTS))
529 .addReg(SrcReg, false, false, isKill)
530 .addFrameIndex(FI).addImm(0));
531 }
532}
533
534void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
535 bool isKill,
536 SmallVectorImpl<MachineOperand> &Addr,
537 const TargetRegisterClass *RC,
538 SmallVectorImpl<MachineInstr*> &NewMIs) const {
539 unsigned Opc = 0;
540 if (RC == ARM::GPRRegisterClass) {
541 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
542 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000543 Opc = Addr[0].isFI() ? ARM::tSpill : ARM::tSTR;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000544 MachineInstrBuilder MIB =
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000545 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000546 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
547 MIB = ARMInstrAddOperand(MIB, Addr[i]);
548 NewMIs.push_back(MIB);
549 return;
550 }
551 Opc = ARM::STR;
552 } else if (RC == ARM::DPRRegisterClass) {
553 Opc = ARM::FSTD;
554 } else {
555 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
556 Opc = ARM::FSTS;
557 }
558
559 MachineInstrBuilder MIB =
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000560 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000561 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
562 MIB = ARMInstrAddOperand(MIB, Addr[i]);
563 AddDefaultPred(MIB);
564 NewMIs.push_back(MIB);
565 return;
566}
567
568void ARMInstrInfo::
569loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
570 unsigned DestReg, int FI,
571 const TargetRegisterClass *RC) const {
572 if (RC == ARM::GPRRegisterClass) {
573 MachineFunction &MF = *MBB.getParent();
574 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
575 if (AFI->isThumbFunction())
576 BuildMI(MBB, I, get(ARM::tRestore), DestReg)
577 .addFrameIndex(FI).addImm(0);
578 else
579 AddDefaultPred(BuildMI(MBB, I, get(ARM::LDR), DestReg)
580 .addFrameIndex(FI).addReg(0).addImm(0));
581 } else if (RC == ARM::DPRRegisterClass) {
582 AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDD), DestReg)
583 .addFrameIndex(FI).addImm(0));
584 } else {
585 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
586 AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDS), DestReg)
587 .addFrameIndex(FI).addImm(0));
588 }
589}
590
591void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
592 SmallVectorImpl<MachineOperand> &Addr,
593 const TargetRegisterClass *RC,
594 SmallVectorImpl<MachineInstr*> &NewMIs) const {
595 unsigned Opc = 0;
596 if (RC == ARM::GPRRegisterClass) {
597 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
598 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000599 Opc = Addr[0].isFI() ? ARM::tRestore : ARM::tLDR;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000600 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000601 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
602 MIB = ARMInstrAddOperand(MIB, Addr[i]);
603 NewMIs.push_back(MIB);
604 return;
605 }
606 Opc = ARM::LDR;
607 } else if (RC == ARM::DPRRegisterClass) {
608 Opc = ARM::FLDD;
609 } else {
610 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
611 Opc = ARM::FLDS;
612 }
613
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000614 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000615 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
616 MIB = ARMInstrAddOperand(MIB, Addr[i]);
617 AddDefaultPred(MIB);
618 NewMIs.push_back(MIB);
619 return;
620}
621
Owen Andersond94b6a12008-01-04 23:57:37 +0000622bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
623 MachineBasicBlock::iterator MI,
624 const std::vector<CalleeSavedInfo> &CSI) const {
625 MachineFunction &MF = *MBB.getParent();
626 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
627 if (!AFI->isThumbFunction() || CSI.empty())
628 return false;
629
630 MachineInstrBuilder MIB = BuildMI(MBB, MI, get(ARM::tPUSH));
631 for (unsigned i = CSI.size(); i != 0; --i) {
632 unsigned Reg = CSI[i-1].getReg();
633 // Add the callee-saved register as live-in. It's killed at the spill.
634 MBB.addLiveIn(Reg);
635 MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
636 }
637 return true;
638}
639
640bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
641 MachineBasicBlock::iterator MI,
642 const std::vector<CalleeSavedInfo> &CSI) const {
643 MachineFunction &MF = *MBB.getParent();
644 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
645 if (!AFI->isThumbFunction() || CSI.empty())
646 return false;
647
648 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000649 MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP));
Owen Andersond94b6a12008-01-04 23:57:37 +0000650 MBB.insert(MI, PopMI);
651 for (unsigned i = CSI.size(); i != 0; --i) {
652 unsigned Reg = CSI[i-1].getReg();
653 if (Reg == ARM::LR) {
654 // Special epilogue for vararg functions. See emitEpilogue
655 if (isVarArg)
656 continue;
657 Reg = ARM::PC;
Chris Lattner5080f4d2008-01-11 18:10:50 +0000658 PopMI->setDesc(get(ARM::tPOP_RET));
Owen Andersond94b6a12008-01-04 23:57:37 +0000659 MBB.erase(MI);
660 }
661 PopMI->addOperand(MachineOperand::CreateReg(Reg, true));
662 }
663 return true;
664}
665
Evan Cheng5fd79d02008-02-08 21:20:40 +0000666MachineInstr *ARMInstrInfo::foldMemoryOperand(MachineFunction &MF,
667 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000668 const SmallVectorImpl<unsigned> &Ops,
Evan Cheng5fd79d02008-02-08 21:20:40 +0000669 int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000670 if (Ops.size() != 1) return NULL;
671
672 unsigned OpNum = Ops[0];
673 unsigned Opc = MI->getOpcode();
674 MachineInstr *NewMI = NULL;
675 switch (Opc) {
676 default: break;
677 case ARM::MOVr: {
678 if (MI->getOperand(4).getReg() == ARM::CPSR)
679 // If it is updating CPSR, then it cannot be foled.
680 break;
681 unsigned Pred = MI->getOperand(2).getImm();
682 unsigned PredReg = MI->getOperand(3).getReg();
683 if (OpNum == 0) { // move -> store
684 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000685 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000686 NewMI = BuildMI(MF, get(ARM::STR)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000687 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000688 } else { // move -> load
689 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000690 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000691 NewMI = BuildMI(MF, get(ARM::LDR)).addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000692 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000693 }
694 break;
695 }
696 case ARM::tMOVr: {
697 if (OpNum == 0) { // move -> store
698 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000699 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000700 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
701 // tSpill cannot take a high register operand.
702 break;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000703 NewMI = BuildMI(MF, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000704 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000705 } else { // move -> load
706 unsigned DstReg = MI->getOperand(0).getReg();
707 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
708 // tRestore cannot target a high register operand.
709 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +0000710 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000711 NewMI = BuildMI(MF, get(ARM::tRestore))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000712 .addReg(DstReg, true, false, false, isDead)
713 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000714 }
715 break;
716 }
717 case ARM::FCPYS: {
718 unsigned Pred = MI->getOperand(2).getImm();
719 unsigned PredReg = MI->getOperand(3).getReg();
720 if (OpNum == 0) { // move -> store
721 unsigned SrcReg = MI->getOperand(1).getReg();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000722 NewMI = BuildMI(MF, get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000723 .addImm(0).addImm(Pred).addReg(PredReg);
724 } else { // move -> load
725 unsigned DstReg = MI->getOperand(0).getReg();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000726 NewMI = BuildMI(MF, get(ARM::FLDS), DstReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000727 .addImm(0).addImm(Pred).addReg(PredReg);
728 }
729 break;
730 }
731 case ARM::FCPYD: {
732 unsigned Pred = MI->getOperand(2).getImm();
733 unsigned PredReg = MI->getOperand(3).getReg();
734 if (OpNum == 0) { // move -> store
735 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000736 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000737 NewMI = BuildMI(MF, get(ARM::FSTD)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000738 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000739 } else { // move -> load
740 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000741 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000742 NewMI = BuildMI(MF, get(ARM::FLDD)).addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000743 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000744 }
745 break;
746 }
747 }
748
Owen Anderson43dbe052008-01-07 01:35:02 +0000749 return NewMI;
750}
751
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000752bool ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
753 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000754 if (Ops.size() != 1) return false;
755
756 unsigned OpNum = Ops[0];
757 unsigned Opc = MI->getOpcode();
758 switch (Opc) {
759 default: break;
760 case ARM::MOVr:
761 // If it is updating CPSR, then it cannot be foled.
762 return MI->getOperand(4).getReg() != ARM::CPSR;
763 case ARM::tMOVr: {
764 if (OpNum == 0) { // move -> store
765 unsigned SrcReg = MI->getOperand(1).getReg();
766 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
767 // tSpill cannot take a high register operand.
768 return false;
769 } else { // move -> load
770 unsigned DstReg = MI->getOperand(0).getReg();
771 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
772 // tRestore cannot target a high register operand.
773 return false;
774 }
775 return true;
776 }
777 case ARM::FCPYS:
778 case ARM::FCPYD:
779 return true;
780 }
781
782 return false;
783}
784
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000785bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000786 if (MBB.empty()) return false;
787
788 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000789 case ARM::BX_RET: // Return.
790 case ARM::LDM_RET:
791 case ARM::tBX_RET:
792 case ARM::tBX_RET_vararg:
793 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000794 case ARM::B:
795 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000796 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000797 case ARM::BR_JTr: // Jumptable branch.
798 case ARM::BR_JTm: // Jumptable branch through mem.
799 case ARM::BR_JTadd: // Jumptable branch add to pc.
800 return true;
801 default: return false;
802 }
803}
804
805bool ARMInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000806ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000807 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
808 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
809 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000810}
Evan Cheng29836c32007-01-29 23:45:17 +0000811
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000812bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const {
813 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000814 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000815}
816
Evan Cheng02c602b2007-05-16 21:53:07 +0000817bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000818 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000819 unsigned Opc = MI->getOpcode();
820 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000821 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000822 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
823 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000824 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000825 }
826
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000827 int PIdx = MI->findFirstPredOperandIdx();
828 if (PIdx != -1) {
829 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000830 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000831 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000832 return true;
833 }
834 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000835}
836
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000837bool
Owen Anderson44eb65c2008-08-14 22:49:33 +0000838ARMInstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
839 const SmallVectorImpl<MachineOperand> &Pred2) const{
Evan Cheng0e1d3792007-07-05 07:18:20 +0000840 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000841 return false;
842
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000843 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
844 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000845 if (CC1 == CC2)
846 return true;
847
848 switch (CC1) {
849 default:
850 return false;
851 case ARMCC::AL:
852 return true;
853 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000854 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000855 case ARMCC::LS:
856 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
857 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000858 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000859 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000860 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000861 }
862}
Evan Cheng29836c32007-01-29 23:45:17 +0000863
Evan Cheng13ab0202007-07-10 18:08:01 +0000864bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI,
865 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000866 const TargetInstrDesc &TID = MI->getDesc();
867 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000868 return false;
869
870 bool Found = false;
871 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
872 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000873 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000874 Pred.push_back(MO);
875 Found = true;
876 }
877 }
878
879 return Found;
880}
881
882
Evan Cheng29836c32007-01-29 23:45:17 +0000883/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
884static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
885 unsigned JTI) DISABLE_INLINE;
886static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
887 unsigned JTI) {
888 return JT[JTI].MBBs.size();
889}
890
891/// GetInstSize - Return the size of the specified MachineInstr.
892///
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000893unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
894 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000895 const MachineFunction *MF = MBB.getParent();
896 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
897
898 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000899 const TargetInstrDesc &TID = MI->getDesc();
900 unsigned TSFlags = TID.TSFlags;
Evan Cheng29836c32007-01-29 23:45:17 +0000901
902 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
903 default:
904 // If this machine instr is an inline asm, measure it.
905 if (MI->getOpcode() == ARM::INLINEASM)
906 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000907 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000908 return 0;
Evan Chengda47e6e2008-03-15 00:03:38 +0000909 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
910 return 0;
Evan Cheng29836c32007-01-29 23:45:17 +0000911 assert(0 && "Unknown or unset size field for instr!");
912 break;
913 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
914 case ARMII::Size4Bytes: return 4; // Arm instruction.
915 case ARMII::Size2Bytes: return 2; // Thumb instruction.
916 case ARMII::SizeSpecial: {
917 switch (MI->getOpcode()) {
918 case ARM::CONSTPOOL_ENTRY:
919 // If this machine instr is a constant pool entry, its size is recorded as
920 // operand #2.
921 return MI->getOperand(2).getImm();
922 case ARM::BR_JTr:
923 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000924 case ARM::BR_JTadd:
925 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000926 // These are jumptable branches, i.e. a branch followed by an inlined
927 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000928 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000929 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000930 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000931 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000932 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000933 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
934 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000935 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
936 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000937 // the JT entries. The size does not include this padding; the
938 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000939 // FIXME: If we know the size of the function is less than (1 << 16) *2
940 // bytes, we can use 16-bit entries instead. Then there won't be an
941 // alignment issue.
Dale Johannesen8593e412007-04-29 19:19:30 +0000942 return getNumJTEntries(JT, JTI) * 4 +
943 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000944 }
945 default:
946 // Otherwise, pseudo-instruction sizes are zero.
947 return 0;
948 }
949 }
950 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000951 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000952}