blob: 6611862ca0710d3014b2bf5fea12f944a44b74e4 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000043#include "llvm/DataLayout.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000196 unsigned ARMSelectCallOp(bool UseReg);
Jush Lu8f506472012-09-27 05:21:41 +0000197 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, EVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
Jush Luee649832012-07-19 09:49:00 +0000201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
202 bool Return,
203 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000204 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
208 SmallVectorImpl<unsigned> &RegArgs,
209 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000210 unsigned &NumBytes,
211 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000212 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000213 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000214 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000215 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000216 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000217
218 // OptionalDef handling routines.
219 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000220 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000221 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
222 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000223 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000224 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000225 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000226};
Eric Christopherab695882010-07-21 22:26:11 +0000227
228} // end anonymous namespace
229
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000230#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000231
Eric Christopher456144e2010-08-19 00:37:05 +0000232// DefinesOptionalPredicate - This is different from DefinesPredicate in that
233// we don't care about implicit defs here, just places we'll need to add a
234// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
235bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000236 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000237 return false;
238
239 // Look to see if our OptionalDef is defining CPSR or CCR.
240 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
241 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000242 if (!MO.isReg() || !MO.isDef()) continue;
243 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000244 *CPSR = true;
245 }
246 return true;
247}
248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000250 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000253 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 AFI->isThumb2Function())
255 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Evan Chenge837dea2011-06-28 19:10:37 +0000257 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
258 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000260
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261 return false;
262}
263
Eric Christopher456144e2010-08-19 00:37:05 +0000264// If the machine is predicable go ahead and add the predicate operands, if
265// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000266// TODO: If we want to support thumb1 then we'll need to deal with optional
267// CPSR defs that need to be added before the remaining operands. See s_cc_out
268// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000269const MachineInstrBuilder &
270ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
271 MachineInstr *MI = &*MIB;
272
Eric Christopheraf3dce52011-03-12 01:09:29 +0000273 // Do we use a predicate? or...
274 // Are we NEON in ARM mode and have a predicate operand? If so, I know
275 // we're not predicable but add it anyways.
276 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000277 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000278
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000279 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000280 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000281 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000282 if (DefinesOptionalPredicate(MI, &CPSR)) {
283 if (CPSR)
284 AddDefaultT1CC(MIB);
285 else
286 AddDefaultCC(MIB);
287 }
288 return MIB;
289}
290
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
292 const TargetRegisterClass* RC) {
293 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000294 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295
Eric Christopher456144e2010-08-19 00:37:05 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297 return ResultReg;
298}
299
300unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
301 const TargetRegisterClass *RC,
302 unsigned Op0, bool Op0IsKill) {
303 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000304 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305
Chad Rosier40d552e2012-02-15 17:36:21 +0000306 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000309 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000312 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313 TII.get(TargetOpcode::COPY), ResultReg)
314 .addReg(II.ImplicitDefs[0]));
315 }
316 return ResultReg;
317}
318
319unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
320 const TargetRegisterClass *RC,
321 unsigned Op0, bool Op0IsKill,
322 unsigned Op1, bool Op1IsKill) {
323 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000324 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325
Chad Rosier40d552e2012-02-15 17:36:21 +0000326 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000330 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 .addReg(Op0, Op0IsKill * RegState::Kill)
333 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000335 TII.get(TargetOpcode::COPY), ResultReg)
336 .addReg(II.ImplicitDefs[0]));
337 }
338 return ResultReg;
339}
340
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000341unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
342 const TargetRegisterClass *RC,
343 unsigned Op0, bool Op0IsKill,
344 unsigned Op1, bool Op1IsKill,
345 unsigned Op2, bool Op2IsKill) {
346 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000347 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000348
Chad Rosier40d552e2012-02-15 17:36:21 +0000349 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
351 .addReg(Op0, Op0IsKill * RegState::Kill)
352 .addReg(Op1, Op1IsKill * RegState::Kill)
353 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000354 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
356 .addReg(Op0, Op0IsKill * RegState::Kill)
357 .addReg(Op1, Op1IsKill * RegState::Kill)
358 .addReg(Op2, Op2IsKill * RegState::Kill));
359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
360 TII.get(TargetOpcode::COPY), ResultReg)
361 .addReg(II.ImplicitDefs[0]));
362 }
363 return ResultReg;
364}
365
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
367 const TargetRegisterClass *RC,
368 unsigned Op0, bool Op0IsKill,
369 uint64_t Imm) {
370 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000371 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372
Chad Rosier40d552e2012-02-15 17:36:21 +0000373 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000377 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 .addReg(Op0, Op0IsKill * RegState::Kill)
380 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000382 TII.get(TargetOpcode::COPY), ResultReg)
383 .addReg(II.ImplicitDefs[0]));
384 }
385 return ResultReg;
386}
387
388unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
389 const TargetRegisterClass *RC,
390 unsigned Op0, bool Op0IsKill,
391 const ConstantFP *FPImm) {
392 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000393 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394
Chad Rosier40d552e2012-02-15 17:36:21 +0000395 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000399 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 .addReg(Op0, Op0IsKill * RegState::Kill)
402 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000403 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000404 TII.get(TargetOpcode::COPY), ResultReg)
405 .addReg(II.ImplicitDefs[0]));
406 }
407 return ResultReg;
408}
409
410unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
411 const TargetRegisterClass *RC,
412 unsigned Op0, bool Op0IsKill,
413 unsigned Op1, bool Op1IsKill,
414 uint64_t Imm) {
415 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000416 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417
Chad Rosier40d552e2012-02-15 17:36:21 +0000418 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 .addReg(Op0, Op0IsKill * RegState::Kill)
421 .addReg(Op1, Op1IsKill * RegState::Kill)
422 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000423 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 .addReg(Op0, Op0IsKill * RegState::Kill)
426 .addReg(Op1, Op1IsKill * RegState::Kill)
427 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 TII.get(TargetOpcode::COPY), ResultReg)
430 .addReg(II.ImplicitDefs[0]));
431 }
432 return ResultReg;
433}
434
435unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
436 const TargetRegisterClass *RC,
437 uint64_t Imm) {
438 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000439 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000440
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000444 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000447 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000448 TII.get(TargetOpcode::COPY), ResultReg)
449 .addReg(II.ImplicitDefs[0]));
450 }
451 return ResultReg;
452}
453
Eric Christopherd94bc542011-04-29 22:07:50 +0000454unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
455 const TargetRegisterClass *RC,
456 uint64_t Imm1, uint64_t Imm2) {
457 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000458 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000459
Chad Rosier40d552e2012-02-15 17:36:21 +0000460 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
462 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000463 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
465 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000466 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000467 TII.get(TargetOpcode::COPY),
468 ResultReg)
469 .addReg(II.ImplicitDefs[0]));
470 }
471 return ResultReg;
472}
473
Eric Christopher0fe7d542010-08-17 01:25:29 +0000474unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
475 unsigned Op0, bool Op0IsKill,
476 uint32_t Idx) {
477 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
478 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
479 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000480
Eric Christopher456144e2010-08-19 00:37:05 +0000481 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000482 DL, TII.get(TargetOpcode::COPY), ResultReg)
483 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000484 return ResultReg;
485}
486
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000487// TODO: Don't worry about 64-bit now, but when this is fixed remove the
488// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000489unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000490 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
499unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000500 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000501
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
503 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000504 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000505 .addReg(SrcReg));
506 return MoveReg;
507}
508
Eric Christopher9ed58df2010-09-09 00:19:41 +0000509// For double width floating point we need to materialize two constants
510// (the high and the low) into integer registers then use a move to get
511// the combined constant into an FP reg.
512unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
513 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000514 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000515
Eric Christopher9ed58df2010-09-09 00:19:41 +0000516 // This checks to see if we can use VFP3 instructions to materialize
517 // a constant, otherwise we have to go through the constant pool.
518 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000519 int Imm;
520 unsigned Opc;
521 if (is64bit) {
522 Imm = ARM_AM::getFP64Imm(Val);
523 Opc = ARM::FCONSTD;
524 } else {
525 Imm = ARM_AM::getFP32Imm(Val);
526 Opc = ARM::FCONSTS;
527 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000528 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
529 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
530 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000531 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000532 return DestReg;
533 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000535 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000536 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopher238bb162010-09-09 23:50:00 +0000538 // MachineConstantPool wants an explicit alignment.
539 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
540 if (Align == 0) {
541 // TODO: Figure out if this is correct.
542 Align = TD.getTypeAllocSize(CFP->getType());
543 }
544 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
545 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
546 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000548 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000549 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
550 DestReg)
551 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000552 .addReg(0));
553 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000554}
555
Eric Christopher744c7c82010-09-28 22:47:54 +0000556unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000557
Chad Rosier44e89572011-11-04 22:29:00 +0000558 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
559 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000560
561 // If we can do this in a single instruction without a constant pool entry
562 // do so now.
563 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000564 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000565 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000566 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000567 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000568 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000569 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000570 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000571 }
572
Chad Rosier4e89d972011-11-11 00:36:21 +0000573 // Use MVN to emit negative constants.
574 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
575 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000576 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000577 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000578 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000579 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
580 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
581 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
582 TII.get(Opc), ImmReg)
583 .addImm(Imm));
584 return ImmReg;
585 }
586 }
587
588 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000589 if (VT != MVT::i32)
590 return false;
591
592 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
593
Eric Christopher56d2b722010-09-02 23:43:26 +0000594 // MachineConstantPool wants an explicit alignment.
595 unsigned Align = TD.getPrefTypeAlignment(C->getType());
596 if (Align == 0) {
597 // TODO: Figure out if this is correct.
598 Align = TD.getTypeAllocSize(C->getType());
599 }
600 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000601
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000602 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::t2LDRpci), DestReg)
605 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000607 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000609 TII.get(ARM::LDRcp), DestReg)
610 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000612
Eric Christopher56d2b722010-09-02 23:43:26 +0000613 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000614}
615
Eric Christopherc9932f62010-10-01 23:24:42 +0000616unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000618 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000621 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000622 const TargetRegisterClass *RC = isThumb2 ?
623 (const TargetRegisterClass*)&ARM::rGPRRegClass :
624 (const TargetRegisterClass*)&ARM::GPRRegClass;
625 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000626
627 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000628 // Darwin targets don't support movt with Reloc::Static, see
629 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
630 // static movt relocations.
631 if (Subtarget->useMovt() &&
632 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000633 unsigned Opc;
634 switch (RelocM) {
635 case Reloc::PIC_:
636 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
637 break;
638 case Reloc::DynamicNoPIC:
639 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
640 break;
641 default:
642 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
643 break;
644 }
645 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
646 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000647 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000648 // MachineConstantPool wants an explicit alignment.
649 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
650 if (Align == 0) {
651 // TODO: Figure out if this is correct.
652 Align = TD.getTypeAllocSize(GV->getType());
653 }
654
Jush Lu8f506472012-09-27 05:21:41 +0000655 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
656 return ARMLowerPICELF(GV, Align, VT);
657
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000658 // Grab index.
659 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
660 (Subtarget->isThumb() ? 4 : 8);
661 unsigned Id = AFI->createPICLabelUId();
662 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
663 ARMCP::CPValue,
664 PCAdj);
665 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
666
667 // Load value.
668 MachineInstrBuilder MIB;
669 if (isThumb2) {
670 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
672 .addConstantPoolIndex(Idx);
673 if (RelocM == Reloc::PIC_)
674 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000675 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000676 } else {
677 // The extra immediate is for addrmode2.
678 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
679 DestReg)
680 .addConstantPoolIndex(Idx)
681 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000682 AddOptionalDefs(MIB);
683
684 if (RelocM == Reloc::PIC_) {
685 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
686 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
687
688 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
689 DL, TII.get(Opc), NewDestReg)
690 .addReg(DestReg)
691 .addImm(Id);
692 AddOptionalDefs(MIB);
693 return NewDestReg;
694 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000695 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000696 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000697
Jush Luc4dc2492012-08-29 02:41:21 +0000698 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000699 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000700 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000701 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000702 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
703 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000704 .addReg(DestReg)
705 .addImm(0);
706 else
707 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
708 NewDestReg)
709 .addReg(DestReg)
710 .addImm(0);
711 DestReg = NewDestReg;
712 AddOptionalDefs(MIB);
713 }
714
Eric Christopher890dbbe2010-10-02 00:32:44 +0000715 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000716}
717
Eric Christopher9ed58df2010-09-09 00:19:41 +0000718unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
719 EVT VT = TLI.getValueType(C->getType(), true);
720
721 // Only handle simple types.
722 if (!VT.isSimple()) return 0;
723
724 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
725 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000726 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
727 return ARMMaterializeGV(GV, VT);
728 else if (isa<ConstantInt>(C))
729 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000730
Eric Christopherc9932f62010-10-01 23:24:42 +0000731 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000732}
733
Chad Rosier944d82b2011-11-17 21:46:13 +0000734// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
735
Eric Christopherf9764fa2010-09-30 20:49:44 +0000736unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
737 // Don't handle dynamic allocas.
738 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Duncan Sands1440e8b2010-11-03 11:35:31 +0000740 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000741 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000742
Eric Christopherf9764fa2010-09-30 20:49:44 +0000743 DenseMap<const AllocaInst*, int>::iterator SI =
744 FuncInfo.StaticAllocaMap.find(AI);
745
746 // This will get lowered later into the correct offsets and registers
747 // via rewriteXFrameIndex.
748 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000749 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000750 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000751 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000752 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000753 TII.get(Opc), ResultReg)
754 .addFrameIndex(SI->second)
755 .addImm(0));
756 return ResultReg;
757 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000758
Eric Christopherf9764fa2010-09-30 20:49:44 +0000759 return 0;
760}
761
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000762bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000763 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000764
Eric Christopherb1cc8482010-08-25 07:23:49 +0000765 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000766 if (evt == MVT::Other || !evt.isSimple()) return false;
767 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000768
Eric Christopherdc908042010-08-31 01:28:42 +0000769 // Handle all legal types, i.e. a register that will directly hold this
770 // value.
771 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000772}
773
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000774bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000775 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000776
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000777 // If this is a type than can be sign or zero-extended to a basic operation
778 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000779 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000780 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000781
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000782 return false;
783}
784
Eric Christopher88de86b2010-11-19 22:36:41 +0000785// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000786bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000787 // Some boilerplate from the X86 FastISel.
788 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000789 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000790 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000791 // Don't walk into other basic blocks unless the object is an alloca from
792 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000793 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
794 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
795 Opcode = I->getOpcode();
796 U = I;
797 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000798 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000799 Opcode = C->getOpcode();
800 U = C;
801 }
802
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000803 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000804 if (Ty->getAddressSpace() > 255)
805 // Fast instruction selection doesn't support the special
806 // address spaces.
807 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000808
Eric Christopher83007122010-08-23 21:44:12 +0000809 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000810 default:
Eric Christopher83007122010-08-23 21:44:12 +0000811 break;
Eric Christopher55324332010-10-12 00:43:21 +0000812 case Instruction::BitCast: {
813 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000814 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000815 }
816 case Instruction::IntToPtr: {
817 // Look past no-op inttoptrs.
818 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000819 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000820 break;
821 }
822 case Instruction::PtrToInt: {
823 // Look past no-op ptrtoints.
824 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000825 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000826 break;
827 }
Eric Christophereae84392010-10-14 09:29:41 +0000828 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000829 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000830 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000831
Eric Christophereae84392010-10-14 09:29:41 +0000832 // Iterate through the GEP folding the constants into offsets where
833 // we can.
834 gep_type_iterator GTI = gep_type_begin(U);
835 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
836 i != e; ++i, ++GTI) {
837 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000838 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000839 const StructLayout *SL = TD.getStructLayout(STy);
840 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
841 TmpOffset += SL->getElementOffset(Idx);
842 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000843 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000844 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000845 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
846 // Constant-offset addressing.
847 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000848 break;
849 }
850 if (isa<AddOperator>(Op) &&
851 (!isa<Instruction>(Op) ||
852 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
853 == FuncInfo.MBB) &&
854 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000855 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000856 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000857 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000858 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000859 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000860 // Iterate on the other operand.
861 Op = cast<AddOperator>(Op)->getOperand(0);
862 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000863 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000864 // Unsupported
865 goto unsupported_gep;
866 }
Eric Christophereae84392010-10-14 09:29:41 +0000867 }
868 }
Eric Christopher2896df82010-10-15 18:02:07 +0000869
870 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000871 Addr.Offset = TmpOffset;
872 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000873
874 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000875 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000876
Eric Christophereae84392010-10-14 09:29:41 +0000877 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000878 break;
879 }
Eric Christopher83007122010-08-23 21:44:12 +0000880 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000881 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000882 DenseMap<const AllocaInst*, int>::iterator SI =
883 FuncInfo.StaticAllocaMap.find(AI);
884 if (SI != FuncInfo.StaticAllocaMap.end()) {
885 Addr.BaseType = Address::FrameIndexBase;
886 Addr.Base.FI = SI->second;
887 return true;
888 }
889 break;
Eric Christopher83007122010-08-23 21:44:12 +0000890 }
891 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000892
Eric Christophercb0b04b2010-08-24 00:07:24 +0000893 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000894 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
895 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000896}
897
Chad Rosierb29b9502011-11-13 02:23:59 +0000898void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000899
Eric Christopher212ae932010-10-21 19:40:30 +0000900 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000901
Eric Christopher212ae932010-10-21 19:40:30 +0000902 bool needsLowering = false;
903 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000904 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000905 case MVT::i1:
906 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000907 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000908 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000909 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000910 // Integer loads/stores handle 12-bit offsets.
911 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000912 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000913 if (needsLowering && isThumb2)
914 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
915 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000916 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000917 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000918 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000919 }
Eric Christopher212ae932010-10-21 19:40:30 +0000920 break;
921 case MVT::f32:
922 case MVT::f64:
923 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000924 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000925 break;
926 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000927
Eric Christopher827656d2010-11-20 22:38:27 +0000928 // If this is a stack pointer and the offset needs to be simplified then
929 // put the alloca address into a register, set the base type back to
930 // register and continue. This should almost never happen.
931 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000932 const TargetRegisterClass *RC = isThumb2 ?
933 (const TargetRegisterClass*)&ARM::tGPRRegClass :
934 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000935 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000936 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000937 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000938 TII.get(Opc), ResultReg)
939 .addFrameIndex(Addr.Base.FI)
940 .addImm(0));
941 Addr.Base.Reg = ResultReg;
942 Addr.BaseType = Address::RegBase;
943 }
944
Eric Christopher212ae932010-10-21 19:40:30 +0000945 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000946 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000947 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000948 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
949 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000950 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000951 }
Eric Christopher83007122010-08-23 21:44:12 +0000952}
953
Eric Christopher564857f2010-12-01 01:40:24 +0000954void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000955 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000956 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000957 // addrmode5 output depends on the selection dag addressing dividing the
958 // offset by 4 that it then later multiplies. Do this here as well.
959 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
960 VT.getSimpleVT().SimpleTy == MVT::f64)
961 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000962
Eric Christopher564857f2010-12-01 01:40:24 +0000963 // Frame base works a bit differently. Handle it separately.
964 if (Addr.BaseType == Address::FrameIndexBase) {
965 int FI = Addr.Base.FI;
966 int Offset = Addr.Offset;
967 MachineMemOperand *MMO =
968 FuncInfo.MF->getMachineMemOperand(
969 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000970 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000971 MFI.getObjectSize(FI),
972 MFI.getObjectAlignment(FI));
973 // Now add the rest of the operands.
974 MIB.addFrameIndex(FI);
975
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000976 // ARM halfword load/stores and signed byte loads need an additional
977 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000978 if (useAM3) {
979 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
980 MIB.addReg(0);
981 MIB.addImm(Imm);
982 } else {
983 MIB.addImm(Addr.Offset);
984 }
Eric Christopher564857f2010-12-01 01:40:24 +0000985 MIB.addMemOperand(MMO);
986 } else {
987 // Now add the rest of the operands.
988 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000989
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000990 // ARM halfword load/stores and signed byte loads need an additional
991 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000992 if (useAM3) {
993 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
994 MIB.addReg(0);
995 MIB.addImm(Imm);
996 } else {
997 MIB.addImm(Addr.Offset);
998 }
Eric Christopher564857f2010-12-01 01:40:24 +0000999 }
1000 AddOptionalDefs(MIB);
1001}
1002
Chad Rosierb29b9502011-11-13 02:23:59 +00001003bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001004 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +00001005 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +00001006 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001008 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001009 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001010 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001011 // This is mostly going to be Neon/vector support.
1012 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001013 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001014 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001015 if (isThumb2) {
1016 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1017 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1018 else
1019 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001020 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001021 if (isZExt) {
1022 Opc = ARM::LDRBi12;
1023 } else {
1024 Opc = ARM::LDRSB;
1025 useAM3 = true;
1026 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001027 }
Craig Topper420761a2012-04-20 07:30:17 +00001028 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001029 break;
Chad Rosier73463472011-11-09 21:30:12 +00001030 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001031 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1032 return false;
1033
Chad Rosier57b29972011-11-14 20:22:27 +00001034 if (isThumb2) {
1035 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1036 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1037 else
1038 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1039 } else {
1040 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1041 useAM3 = true;
1042 }
Craig Topper420761a2012-04-20 07:30:17 +00001043 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001044 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001045 case MVT::i32:
Chad Rosiere5e674b2012-09-21 16:58:35 +00001046 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
1047 return false;
1048
Chad Rosier57b29972011-11-14 20:22:27 +00001049 if (isThumb2) {
1050 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1051 Opc = ARM::t2LDRi8;
1052 else
1053 Opc = ARM::t2LDRi12;
1054 } else {
1055 Opc = ARM::LDRi12;
1056 }
Craig Topper420761a2012-04-20 07:30:17 +00001057 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001058 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001059 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001060 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001061 // Unaligned loads need special handling. Floats require word-alignment.
1062 if (Alignment && Alignment < 4) {
1063 needVMOV = true;
1064 VT = MVT::i32;
1065 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001066 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067 } else {
1068 Opc = ARM::VLDRS;
1069 RC = TLI.getRegClassFor(VT);
1070 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001071 break;
1072 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001073 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001074 // FIXME: Unaligned loads need special handling. Doublewords require
1075 // word-alignment.
1076 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001077 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001078
Eric Christopher6dab1372010-09-18 01:59:37 +00001079 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001080 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001081 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001082 }
Eric Christopher564857f2010-12-01 01:40:24 +00001083 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001084 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001085
Eric Christopher564857f2010-12-01 01:40:24 +00001086 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001087 if (allocReg)
1088 ResultReg = createResultReg(RC);
1089 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001090 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1091 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001092 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001093
1094 // If we had an unaligned load of a float we've converted it to an regular
1095 // load. Now we must move from the GRP to the FP register.
1096 if (needVMOV) {
1097 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1098 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1099 TII.get(ARM::VMOVSR), MoveReg)
1100 .addReg(ResultReg));
1101 ResultReg = MoveReg;
1102 }
Eric Christopherdc908042010-08-31 01:28:42 +00001103 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001104}
1105
Eric Christopher43b62be2010-09-27 06:02:23 +00001106bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001107 // Atomic loads need special handling.
1108 if (cast<LoadInst>(I)->isAtomic())
1109 return false;
1110
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001111 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001112 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001113 if (!isLoadTypeLegal(I->getType(), VT))
1114 return false;
1115
Eric Christopher564857f2010-12-01 01:40:24 +00001116 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001117 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001118 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001119
1120 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001121 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1122 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001123 UpdateValueMap(I, ResultReg);
1124 return true;
1125}
1126
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001127bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1128 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001129 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001130 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001131 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001132 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001133 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001134 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001135 unsigned Res = createResultReg(isThumb2 ?
1136 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1137 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001138 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001139 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1140 TII.get(Opc), Res)
1141 .addReg(SrcReg).addImm(1));
1142 SrcReg = Res;
1143 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001144 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001145 if (isThumb2) {
1146 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1147 StrOpc = ARM::t2STRBi8;
1148 else
1149 StrOpc = ARM::t2STRBi12;
1150 } else {
1151 StrOpc = ARM::STRBi12;
1152 }
Eric Christopher15418772010-10-12 05:39:06 +00001153 break;
1154 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001155 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1156 return false;
1157
Chad Rosier57b29972011-11-14 20:22:27 +00001158 if (isThumb2) {
1159 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1160 StrOpc = ARM::t2STRHi8;
1161 else
1162 StrOpc = ARM::t2STRHi12;
1163 } else {
1164 StrOpc = ARM::STRH;
1165 useAM3 = true;
1166 }
Eric Christopher15418772010-10-12 05:39:06 +00001167 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001168 case MVT::i32:
Chad Rosiere5e674b2012-09-21 16:58:35 +00001169 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
1170 return false;
1171
Chad Rosier57b29972011-11-14 20:22:27 +00001172 if (isThumb2) {
1173 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1174 StrOpc = ARM::t2STRi8;
1175 else
1176 StrOpc = ARM::t2STRi12;
1177 } else {
1178 StrOpc = ARM::STRi12;
1179 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001180 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001181 case MVT::f32:
1182 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001183 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001184 if (Alignment && Alignment < 4) {
1185 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1186 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1187 TII.get(ARM::VMOVRS), MoveReg)
1188 .addReg(SrcReg));
1189 SrcReg = MoveReg;
1190 VT = MVT::i32;
1191 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001192 } else {
1193 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001194 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001195 break;
1196 case MVT::f64:
1197 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001198 // FIXME: Unaligned stores need special handling. Doublewords require
1199 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001200 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001201 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001202
Eric Christopher56d2b722010-09-02 23:43:26 +00001203 StrOpc = ARM::VSTRD;
1204 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 }
Eric Christopher564857f2010-12-01 01:40:24 +00001206 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001207 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001208
Eric Christopher564857f2010-12-01 01:40:24 +00001209 // Create the base instruction, then add the operands.
1210 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1211 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001212 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001213 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001214 return true;
1215}
1216
Eric Christopher43b62be2010-09-27 06:02:23 +00001217bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001218 Value *Op0 = I->getOperand(0);
1219 unsigned SrcReg = 0;
1220
Eli Friedman4136d232011-09-02 22:33:24 +00001221 // Atomic stores need special handling.
1222 if (cast<StoreInst>(I)->isAtomic())
1223 return false;
1224
Eric Christopher564857f2010-12-01 01:40:24 +00001225 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001226 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001227 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001228 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001229
Eric Christopher1b61ef42010-09-02 01:48:11 +00001230 // Get the value to be stored into a register.
1231 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001232 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001233
Eric Christopher564857f2010-12-01 01:40:24 +00001234 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001235 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001236 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001237 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001238
Chad Rosier9eff1e32011-12-03 02:21:57 +00001239 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1240 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001241 return true;
1242}
1243
1244static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1245 switch (Pred) {
1246 // Needs two compares...
1247 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001248 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001249 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001250 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001251 return ARMCC::AL;
1252 case CmpInst::ICMP_EQ:
1253 case CmpInst::FCMP_OEQ:
1254 return ARMCC::EQ;
1255 case CmpInst::ICMP_SGT:
1256 case CmpInst::FCMP_OGT:
1257 return ARMCC::GT;
1258 case CmpInst::ICMP_SGE:
1259 case CmpInst::FCMP_OGE:
1260 return ARMCC::GE;
1261 case CmpInst::ICMP_UGT:
1262 case CmpInst::FCMP_UGT:
1263 return ARMCC::HI;
1264 case CmpInst::FCMP_OLT:
1265 return ARMCC::MI;
1266 case CmpInst::ICMP_ULE:
1267 case CmpInst::FCMP_OLE:
1268 return ARMCC::LS;
1269 case CmpInst::FCMP_ORD:
1270 return ARMCC::VC;
1271 case CmpInst::FCMP_UNO:
1272 return ARMCC::VS;
1273 case CmpInst::FCMP_UGE:
1274 return ARMCC::PL;
1275 case CmpInst::ICMP_SLT:
1276 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001277 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001278 case CmpInst::ICMP_SLE:
1279 case CmpInst::FCMP_ULE:
1280 return ARMCC::LE;
1281 case CmpInst::FCMP_UNE:
1282 case CmpInst::ICMP_NE:
1283 return ARMCC::NE;
1284 case CmpInst::ICMP_UGE:
1285 return ARMCC::HS;
1286 case CmpInst::ICMP_ULT:
1287 return ARMCC::LO;
1288 }
Eric Christopher543cf052010-09-01 22:16:27 +00001289}
1290
Eric Christopher43b62be2010-09-27 06:02:23 +00001291bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001292 const BranchInst *BI = cast<BranchInst>(I);
1293 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1294 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001295
Eric Christophere5734102010-09-03 00:35:47 +00001296 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001297
Eric Christopher0e6233b2010-10-29 21:08:19 +00001298 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1299 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001300 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001301 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001302
1303 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001304 // Try to take advantage of fallthrough opportunities.
1305 CmpInst::Predicate Predicate = CI->getPredicate();
1306 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1307 std::swap(TBB, FBB);
1308 Predicate = CmpInst::getInversePredicate(Predicate);
1309 }
1310
1311 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001312
1313 // We may not handle every CC for now.
1314 if (ARMPred == ARMCC::AL) return false;
1315
Chad Rosier75698f32011-10-26 23:17:28 +00001316 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001317 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001318 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001319
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001320 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001321 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1322 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1323 FastEmitBranch(FBB, DL);
1324 FuncInfo.MBB->addSuccessor(TBB);
1325 return true;
1326 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001327 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1328 MVT SourceVT;
1329 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001330 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001331 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001332 unsigned OpReg = getRegForValue(TI->getOperand(0));
1333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1334 TII.get(TstOpc))
1335 .addReg(OpReg).addImm(1));
1336
1337 unsigned CCMode = ARMCC::NE;
1338 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1339 std::swap(TBB, FBB);
1340 CCMode = ARMCC::EQ;
1341 }
1342
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001343 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1345 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1346
1347 FastEmitBranch(FBB, DL);
1348 FuncInfo.MBB->addSuccessor(TBB);
1349 return true;
1350 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001351 } else if (const ConstantInt *CI =
1352 dyn_cast<ConstantInt>(BI->getCondition())) {
1353 uint64_t Imm = CI->getZExtValue();
1354 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1355 FastEmitBranch(Target, DL);
1356 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001357 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001358
Eric Christopher0e6233b2010-10-29 21:08:19 +00001359 unsigned CmpReg = getRegForValue(BI->getCondition());
1360 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001361
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001362 // We've been divorced from our compare! Our block was split, and
1363 // now our compare lives in a predecessor block. We musn't
1364 // re-compare here, as the children of the compare aren't guaranteed
1365 // live across the block boundary (we *could* check for this).
1366 // Regardless, the compare has been done in the predecessor block,
1367 // and it left a value for us in a virtual register. Ergo, we test
1368 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001369 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1371 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001372
Eric Christopher7a20a372011-04-28 16:52:09 +00001373 unsigned CCMode = ARMCC::NE;
1374 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1375 std::swap(TBB, FBB);
1376 CCMode = ARMCC::EQ;
1377 }
1378
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001379 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001380 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001381 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001382 FastEmitBranch(FBB, DL);
1383 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001384 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001385}
1386
Chad Rosier60c8fa62012-02-07 23:56:08 +00001387bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1388 unsigned AddrReg = getRegForValue(I->getOperand(0));
1389 if (AddrReg == 0) return false;
1390
1391 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1393 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001394
1395 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1396 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1397 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1398
Jush Luefc967e2012-06-14 06:08:19 +00001399 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001400}
1401
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001402bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1403 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001404 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001405 EVT SrcVT = TLI.getValueType(Ty, true);
1406 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001407
Chad Rosierade62002011-10-26 23:25:44 +00001408 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1409 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001410 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001411
Chad Rosier2f2fe412011-11-09 03:22:02 +00001412 // Check to see if the 2nd operand is a constant that we can encode directly
1413 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001414 int Imm = 0;
1415 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001416 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001417 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1418 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001419 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1420 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1421 SrcVT == MVT::i1) {
1422 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001423 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001424 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1425 // then a cmn, because there is no way to represent 2147483648 as a
1426 // signed 32-bit int.
1427 if (Imm < 0 && Imm != (int)0x80000000) {
1428 isNegativeImm = true;
1429 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001430 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001431 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1432 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001433 }
1434 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1435 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1436 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001437 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001438 }
1439
Eric Christopherd43393a2010-09-08 23:13:45 +00001440 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001441 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001442 bool needsExt = false;
1443 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001444 default: return false;
1445 // TODO: Verify compares.
1446 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001447 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001448 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001449 break;
1450 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001451 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001452 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001453 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001454 case MVT::i1:
1455 case MVT::i8:
1456 case MVT::i16:
1457 needsExt = true;
1458 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001459 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001460 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001461 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001462 CmpOpc = ARM::t2CMPrr;
1463 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001464 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001465 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001466 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 CmpOpc = ARM::CMPrr;
1468 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001469 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001470 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001471 break;
1472 }
1473
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001474 unsigned SrcReg1 = getRegForValue(Src1Value);
1475 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001476
Duncan Sands4c0c5452011-11-28 10:31:27 +00001477 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001478 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001479 SrcReg2 = getRegForValue(Src2Value);
1480 if (SrcReg2 == 0) return false;
1481 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001482
1483 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1484 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001485 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1486 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001487 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001488 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1489 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001490 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001491 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001492
Chad Rosier1c47de82011-11-11 06:27:41 +00001493 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001494 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1495 TII.get(CmpOpc))
1496 .addReg(SrcReg1).addReg(SrcReg2));
1497 } else {
1498 MachineInstrBuilder MIB;
1499 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1500 .addReg(SrcReg1);
1501
1502 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1503 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001504 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001505 AddOptionalDefs(MIB);
1506 }
Chad Rosierade62002011-10-26 23:25:44 +00001507
1508 // For floating point we need to move the result to a comparison register
1509 // that we can then use for branches.
1510 if (Ty->isFloatTy() || Ty->isDoubleTy())
1511 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1512 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001513 return true;
1514}
1515
1516bool ARMFastISel::SelectCmp(const Instruction *I) {
1517 const CmpInst *CI = cast<CmpInst>(I);
1518
Eric Christopher229207a2010-09-29 01:14:47 +00001519 // Get the compare predicate.
1520 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001521
Eric Christopher229207a2010-09-29 01:14:47 +00001522 // We may not handle every CC for now.
1523 if (ARMPred == ARMCC::AL) return false;
1524
Chad Rosier530f7ce2011-10-26 22:47:55 +00001525 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001526 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001527 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001528
Eric Christopher229207a2010-09-29 01:14:47 +00001529 // Now set a register based on the comparison. Explicitly set the predicates
1530 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001531 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001532 const TargetRegisterClass *RC = isThumb2 ?
1533 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1534 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001535 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001536 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001537 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001538 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001539 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1540 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001541 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001542
Eric Christophera5b1e682010-09-17 22:28:18 +00001543 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001544 return true;
1545}
1546
Eric Christopher43b62be2010-09-27 06:02:23 +00001547bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001548 // Make sure we have VFP and that we're extending float to double.
1549 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001550
Eric Christopher46203602010-09-09 00:26:48 +00001551 Value *V = I->getOperand(0);
1552 if (!I->getType()->isDoubleTy() ||
1553 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001554
Eric Christopher46203602010-09-09 00:26:48 +00001555 unsigned Op = getRegForValue(V);
1556 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001557
Craig Topper420761a2012-04-20 07:30:17 +00001558 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001559 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001560 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001561 .addReg(Op));
1562 UpdateValueMap(I, Result);
1563 return true;
1564}
1565
Eric Christopher43b62be2010-09-27 06:02:23 +00001566bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001567 // Make sure we have VFP and that we're truncating double to float.
1568 if (!Subtarget->hasVFP2()) return false;
1569
1570 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001571 if (!(I->getType()->isFloatTy() &&
1572 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001573
1574 unsigned Op = getRegForValue(V);
1575 if (Op == 0) return false;
1576
Craig Topper420761a2012-04-20 07:30:17 +00001577 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001579 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001580 .addReg(Op));
1581 UpdateValueMap(I, Result);
1582 return true;
1583}
1584
Chad Rosierae46a332012-02-03 21:14:11 +00001585bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001586 // Make sure we have VFP.
1587 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001588
Duncan Sands1440e8b2010-11-03 11:35:31 +00001589 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001590 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001591 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001592 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001593
Chad Rosier463fe242011-11-03 02:04:59 +00001594 Value *Src = I->getOperand(0);
1595 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1596 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001597 return false;
1598
Chad Rosier463fe242011-11-03 02:04:59 +00001599 unsigned SrcReg = getRegForValue(Src);
1600 if (SrcReg == 0) return false;
1601
1602 // Handle sign-extension.
1603 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1604 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001605 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001606 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001607 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001608 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001609
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001610 // The conversion routine works on fp-reg to fp-reg and the operand above
1611 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001612 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001613 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001614
Eric Christopher9a040492010-09-09 18:54:59 +00001615 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001616 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1617 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001618 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001619
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001620 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001621 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1622 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001623 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001624 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001625 return true;
1626}
1627
Chad Rosierae46a332012-02-03 21:14:11 +00001628bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001629 // Make sure we have VFP.
1630 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001631
Duncan Sands1440e8b2010-11-03 11:35:31 +00001632 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001633 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001634 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001635 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001636
Eric Christopher9a040492010-09-09 18:54:59 +00001637 unsigned Op = getRegForValue(I->getOperand(0));
1638 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001639
Eric Christopher9a040492010-09-09 18:54:59 +00001640 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001641 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001642 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1643 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001644 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001645
Chad Rosieree8901c2012-02-03 20:27:51 +00001646 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001647 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001648 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1649 ResultReg)
1650 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001651
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001652 // This result needs to be in an integer register, but the conversion only
1653 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001654 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001655 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001656
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001657 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001658 return true;
1659}
1660
Eric Christopher3bbd3962010-10-11 08:27:59 +00001661bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001662 MVT VT;
1663 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001664 return false;
1665
1666 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001667 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001668 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1669
1670 unsigned CondReg = getRegForValue(I->getOperand(0));
1671 if (CondReg == 0) return false;
1672 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1673 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001674
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001675 // Check to see if we can use an immediate in the conditional move.
1676 int Imm = 0;
1677 bool UseImm = false;
1678 bool isNegativeImm = false;
1679 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1680 assert (VT == MVT::i32 && "Expecting an i32.");
1681 Imm = (int)ConstInt->getValue().getZExtValue();
1682 if (Imm < 0) {
1683 isNegativeImm = true;
1684 Imm = ~Imm;
1685 }
1686 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1687 (ARM_AM::getSOImmVal(Imm) != -1);
1688 }
1689
Duncan Sands4c0c5452011-11-28 10:31:27 +00001690 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001691 if (!UseImm) {
1692 Op2Reg = getRegForValue(I->getOperand(2));
1693 if (Op2Reg == 0) return false;
1694 }
1695
1696 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001697 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001698 .addReg(CondReg).addImm(0));
1699
1700 unsigned MovCCOpc;
1701 if (!UseImm) {
1702 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1703 } else {
1704 if (!isNegativeImm) {
1705 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1706 } else {
1707 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1708 }
1709 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001710 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001711 if (!UseImm)
1712 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1713 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1714 else
1715 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1716 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001717 UpdateValueMap(I, ResultReg);
1718 return true;
1719}
1720
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001721bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001722 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001723 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001724 if (!isTypeLegal(Ty, VT))
1725 return false;
1726
1727 // If we have integer div support we should have selected this automagically.
1728 // In case we have a real miss go ahead and return false and we'll pick
1729 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001730 if (Subtarget->hasDivide()) return false;
1731
Eric Christopher08637852010-09-30 22:34:19 +00001732 // Otherwise emit a libcall.
1733 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001734 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001735 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001736 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001737 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001738 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001739 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001740 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001741 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001742 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001743 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001744 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001745
Eric Christopher08637852010-09-30 22:34:19 +00001746 return ARMEmitLibcall(I, LC);
1747}
1748
Chad Rosier769422f2012-02-03 21:23:45 +00001749bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001750 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001751 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001752 if (!isTypeLegal(Ty, VT))
1753 return false;
1754
1755 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1756 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001757 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001758 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001759 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001760 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001761 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001762 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001763 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001764 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001765 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001766 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001767
Eric Christopher6a880d62010-10-11 08:37:26 +00001768 return ARMEmitLibcall(I, LC);
1769}
1770
Chad Rosier3901c3e2012-02-06 23:50:07 +00001771bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001772 EVT DestVT = TLI.getValueType(I->getType(), true);
1773
1774 // We can get here in the case when we have a binary operation on a non-legal
1775 // type and the target independent selector doesn't know how to handle it.
1776 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1777 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001778
Chad Rosier6fde8752012-02-08 02:29:21 +00001779 unsigned Opc;
1780 switch (ISDOpcode) {
1781 default: return false;
1782 case ISD::ADD:
1783 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1784 break;
1785 case ISD::OR:
1786 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1787 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001788 case ISD::SUB:
1789 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1790 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001791 }
1792
Chad Rosier3901c3e2012-02-06 23:50:07 +00001793 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1794 if (SrcReg1 == 0) return false;
1795
1796 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1797 // in the instruction, rather then materializing the value in a register.
1798 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1799 if (SrcReg2 == 0) return false;
1800
Chad Rosier3901c3e2012-02-06 23:50:07 +00001801 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1802 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1803 TII.get(Opc), ResultReg)
1804 .addReg(SrcReg1).addReg(SrcReg2));
1805 UpdateValueMap(I, ResultReg);
1806 return true;
1807}
1808
1809bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001810 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001811
Eric Christopherbc39b822010-09-09 00:53:57 +00001812 // We can get here in the case when we want to use NEON for our fp
1813 // operations, but can't figure out how to. Just use the vfp instructions
1814 // if we have them.
1815 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001816 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001817 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1818 if (isFloat && !Subtarget->hasVFP2())
1819 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001820
Eric Christopherbc39b822010-09-09 00:53:57 +00001821 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001822 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001823 switch (ISDOpcode) {
1824 default: return false;
1825 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001826 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001827 break;
1828 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001829 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001830 break;
1831 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001832 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001833 break;
1834 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001835 unsigned Op1 = getRegForValue(I->getOperand(0));
1836 if (Op1 == 0) return false;
1837
1838 unsigned Op2 = getRegForValue(I->getOperand(1));
1839 if (Op2 == 0) return false;
1840
Eric Christopherbd6bf082010-09-09 01:02:03 +00001841 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001842 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1843 TII.get(Opc), ResultReg)
1844 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001845 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001846 return true;
1847}
1848
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001849// Call Handling Code
1850
Jush Luee649832012-07-19 09:49:00 +00001851// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001852// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001853CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1854 bool Return,
1855 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001856 switch (CC) {
1857 default:
1858 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001859 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001860 if (Subtarget->hasVFP2() && !isVarArg) {
1861 if (!Subtarget->isAAPCS_ABI())
1862 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1863 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1864 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1865 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001866 // Fallthrough
1867 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001868 // Use target triple & subtarget features to do actual dispatch.
1869 if (Subtarget->isAAPCS_ABI()) {
1870 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001871 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001872 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1873 else
1874 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1875 } else
1876 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1877 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001878 if (!isVarArg)
1879 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1880 // Fall through to soft float variant, variadic functions don't
1881 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001882 case CallingConv::ARM_AAPCS:
1883 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1884 case CallingConv::ARM_APCS:
1885 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001886 case CallingConv::GHC:
1887 if (Return)
1888 llvm_unreachable("Can't return in GHC call convention");
1889 else
1890 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001891 }
1892}
1893
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1895 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001896 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001897 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1898 SmallVectorImpl<unsigned> &RegArgs,
1899 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001900 unsigned &NumBytes,
1901 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001902 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001903 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1904 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1905 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001906
Bill Wendling5aeff312012-03-16 23:11:07 +00001907 // Check that we can handle all of the arguments. If we can't, then bail out
1908 // now before we add code to the MBB.
1909 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1910 CCValAssign &VA = ArgLocs[i];
1911 MVT ArgVT = ArgVTs[VA.getValNo()];
1912
1913 // We don't handle NEON/vector parameters yet.
1914 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1915 return false;
1916
1917 // Now copy/store arg to correct locations.
1918 if (VA.isRegLoc() && !VA.needsCustom()) {
1919 continue;
1920 } else if (VA.needsCustom()) {
1921 // TODO: We need custom lowering for vector (v2f64) args.
1922 if (VA.getLocVT() != MVT::f64 ||
1923 // TODO: Only handle register args for now.
1924 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1925 return false;
1926 } else {
1927 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1928 default:
1929 return false;
1930 case MVT::i1:
1931 case MVT::i8:
1932 case MVT::i16:
1933 case MVT::i32:
1934 break;
1935 case MVT::f32:
1936 if (!Subtarget->hasVFP2())
1937 return false;
1938 break;
1939 case MVT::f64:
1940 if (!Subtarget->hasVFP2())
1941 return false;
1942 break;
1943 }
1944 }
1945 }
1946
1947 // At the point, we are able to handle the call's arguments in fast isel.
1948
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001949 // Get a count of how many bytes are to be pushed on the stack.
1950 NumBytes = CCInfo.getNextStackOffset();
1951
1952 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001953 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001954 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1955 TII.get(AdjStackDown))
1956 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001957
1958 // Process the args.
1959 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1960 CCValAssign &VA = ArgLocs[i];
1961 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001962 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001963
Bill Wendling5aeff312012-03-16 23:11:07 +00001964 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1965 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001966
Eric Christopherf9764fa2010-09-30 20:49:44 +00001967 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001968 switch (VA.getLocInfo()) {
1969 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001970 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001971 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001972 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1973 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001974 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001975 break;
1976 }
Chad Rosier42536af2011-11-05 20:16:15 +00001977 case CCValAssign::AExt:
1978 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001979 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001980 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001981 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1982 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001983 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001984 break;
1985 }
1986 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001987 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001988 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001989 assert(BC != 0 && "Failed to emit a bitcast!");
1990 Arg = BC;
1991 ArgVT = VA.getLocVT();
1992 break;
1993 }
1994 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001995 }
1996
1997 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001998 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001999 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002000 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002001 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002002 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002003 } else if (VA.needsCustom()) {
2004 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002005 assert(VA.getLocVT() == MVT::f64 &&
2006 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002007
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002008 CCValAssign &NextVA = ArgLocs[++i];
2009
Bill Wendling5aeff312012-03-16 23:11:07 +00002010 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2011 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002012
2013 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2014 TII.get(ARM::VMOVRRD), VA.getLocReg())
2015 .addReg(NextVA.getLocReg(), RegState::Define)
2016 .addReg(Arg));
2017 RegArgs.push_back(VA.getLocReg());
2018 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002019 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002020 assert(VA.isMemLoc());
2021 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002022 Address Addr;
2023 Addr.BaseType = Address::RegBase;
2024 Addr.Base.Reg = ARM::SP;
2025 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002026
Bill Wendling5aeff312012-03-16 23:11:07 +00002027 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2028 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002029 }
2030 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002031
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002032 return true;
2033}
2034
Duncan Sands1440e8b2010-11-03 11:35:31 +00002035bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002036 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002037 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002038 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002039 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002040 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2041 TII.get(AdjStackUp))
2042 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002043
2044 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002045 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002046 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002047 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2048 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002049
2050 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002051 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002052 // For this move we copy into two registers and then move into the
2053 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002054 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002055 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002056 unsigned ResultReg = createResultReg(DstRC);
2057 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2058 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002059 .addReg(RVLocs[0].getLocReg())
2060 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002061
Eric Christopher3659ac22010-10-20 08:02:24 +00002062 UsedRegs.push_back(RVLocs[0].getLocReg());
2063 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002064
Eric Christopherdccd2c32010-10-11 08:38:55 +00002065 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002066 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002067 } else {
2068 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002069 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002070
2071 // Special handling for extended integers.
2072 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2073 CopyVT = MVT::i32;
2074
Craig Topper44d23822012-02-22 05:59:10 +00002075 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002076
Eric Christopher14df8822010-10-01 00:00:11 +00002077 unsigned ResultReg = createResultReg(DstRC);
2078 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2079 ResultReg).addReg(RVLocs[0].getLocReg());
2080 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002081
Eric Christopherdccd2c32010-10-11 08:38:55 +00002082 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002083 UpdateValueMap(I, ResultReg);
2084 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002085 }
2086
Eric Christopherdccd2c32010-10-11 08:38:55 +00002087 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002088}
2089
Eric Christopher4f512ef2010-10-22 01:28:00 +00002090bool ARMFastISel::SelectRet(const Instruction *I) {
2091 const ReturnInst *Ret = cast<ReturnInst>(I);
2092 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002093
Eric Christopher4f512ef2010-10-22 01:28:00 +00002094 if (!FuncInfo.CanLowerReturn)
2095 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002096
Eric Christopher4f512ef2010-10-22 01:28:00 +00002097 CallingConv::ID CC = F.getCallingConv();
2098 if (Ret->getNumOperands() > 0) {
2099 SmallVector<ISD::OutputArg, 4> Outs;
2100 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2101 Outs, TLI);
2102
2103 // Analyze operands of the call, assigning locations to each operand.
2104 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002105 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002106 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2107 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002108
2109 const Value *RV = Ret->getOperand(0);
2110 unsigned Reg = getRegForValue(RV);
2111 if (Reg == 0)
2112 return false;
2113
2114 // Only handle a single return value for now.
2115 if (ValLocs.size() != 1)
2116 return false;
2117
2118 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002119
Eric Christopher4f512ef2010-10-22 01:28:00 +00002120 // Don't bother handling odd stuff for now.
2121 if (VA.getLocInfo() != CCValAssign::Full)
2122 return false;
2123 // Only handle register returns for now.
2124 if (!VA.isRegLoc())
2125 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002126
2127 unsigned SrcReg = Reg + VA.getValNo();
2128 EVT RVVT = TLI.getValueType(RV->getType());
2129 EVT DestVT = VA.getValVT();
2130 // Special handling for extended integers.
2131 if (RVVT != DestVT) {
2132 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2133 return false;
2134
Chad Rosierf470cbb2011-11-04 00:50:21 +00002135 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2136
Chad Rosierb8703fe2012-02-17 01:21:28 +00002137 // Perform extension if flagged as either zext or sext. Otherwise, do
2138 // nothing.
2139 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2140 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2141 if (SrcReg == 0) return false;
2142 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002143 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002144
Eric Christopher4f512ef2010-10-22 01:28:00 +00002145 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002146 unsigned DstReg = VA.getLocReg();
2147 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2148 // Avoid a cross-class copy. This is very unlikely.
2149 if (!SrcRC->contains(DstReg))
2150 return false;
2151 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2152 DstReg).addReg(SrcReg);
2153
2154 // Mark the register as live out of the function.
2155 MRI.addLiveOut(VA.getLocReg());
2156 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002157
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002158 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002159 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2160 TII.get(RetOpc)));
2161 return true;
2162}
2163
Chad Rosier49d6fc02012-06-12 19:25:13 +00002164unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2165 if (UseReg)
2166 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2167 else
2168 return isThumb2 ? ARM::tBL : ARM::BL;
2169}
2170
2171unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2172 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2173 GlobalValue::ExternalLinkage, 0, Name);
2174 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002175}
2176
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002177// A quick function that will emit a call for a named libcall in F with the
2178// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002179// can emit a call for any libcall we can produce. This is an abridged version
2180// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002181// like computed function pointers or strange arguments at call sites.
2182// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2183// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002184bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2185 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002186
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002187 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002188 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002189 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002190 if (RetTy->isVoidTy())
2191 RetVT = MVT::isVoid;
2192 else if (!isTypeLegal(RetTy, RetVT))
2193 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002194
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002195 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002196 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002197 SmallVector<CCValAssign, 16> RVLocs;
2198 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002199 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002200 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2201 return false;
2202 }
2203
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002204 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002205 SmallVector<Value*, 8> Args;
2206 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002207 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002208 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2209 Args.reserve(I->getNumOperands());
2210 ArgRegs.reserve(I->getNumOperands());
2211 ArgVTs.reserve(I->getNumOperands());
2212 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002213 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002214 Value *Op = I->getOperand(i);
2215 unsigned Arg = getRegForValue(Op);
2216 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002217
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002218 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002219 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002220 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002221
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002222 ISD::ArgFlagsTy Flags;
2223 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2224 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002225
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002226 Args.push_back(Op);
2227 ArgRegs.push_back(Arg);
2228 ArgVTs.push_back(ArgVT);
2229 ArgFlags.push_back(Flags);
2230 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002231
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002232 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002233 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002234 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002235 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2236 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002237 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002238
Chad Rosier49d6fc02012-06-12 19:25:13 +00002239 unsigned CalleeReg = 0;
2240 if (EnableARMLongCalls) {
2241 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2242 if (CalleeReg == 0) return false;
2243 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002244
Chad Rosier49d6fc02012-06-12 19:25:13 +00002245 // Issue the call.
2246 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2247 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2248 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002249 // BL / BLX don't take a predicate, but tBL / tBLX do.
2250 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002251 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002252 if (EnableARMLongCalls)
2253 MIB.addReg(CalleeReg);
2254 else
2255 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002256
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002257 // Add implicit physical register uses to the call.
2258 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002259 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002261 // Add a register mask with the call-preserved registers.
2262 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2263 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2264
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002265 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002266 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002267 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002268
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002269 // Set all unused physreg defs as dead.
2270 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002271
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002272 return true;
2273}
2274
Chad Rosier11add262011-11-11 23:31:03 +00002275bool ARMFastISel::SelectCall(const Instruction *I,
2276 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002277 const CallInst *CI = cast<CallInst>(I);
2278 const Value *Callee = CI->getCalledValue();
2279
Chad Rosier11add262011-11-11 23:31:03 +00002280 // Can't handle inline asm.
2281 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002282
Eric Christopherf9764fa2010-09-30 20:49:44 +00002283 // Check the calling convention.
2284 ImmutableCallSite CS(CI);
2285 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002286
Eric Christopherf9764fa2010-09-30 20:49:44 +00002287 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002288
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002289 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2290 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002291 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002292
Eric Christopherf9764fa2010-09-30 20:49:44 +00002293 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002294 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002295 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002296 if (RetTy->isVoidTy())
2297 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002298 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2299 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002300 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002301
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002302 // Can't handle non-double multi-reg retvals.
2303 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2304 RetVT != MVT::i16 && RetVT != MVT::i32) {
2305 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002306 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2307 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002308 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2309 return false;
2310 }
2311
Eric Christopherf9764fa2010-09-30 20:49:44 +00002312 // Set up the argument vectors.
2313 SmallVector<Value*, 8> Args;
2314 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002315 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002316 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002317 unsigned arg_size = CS.arg_size();
2318 Args.reserve(arg_size);
2319 ArgRegs.reserve(arg_size);
2320 ArgVTs.reserve(arg_size);
2321 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002322 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2323 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002324 // If we're lowering a memory intrinsic instead of a regular call, skip the
2325 // last two arguments, which shouldn't be passed to the underlying function.
2326 if (IntrMemName && e-i <= 2)
2327 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002328
Eric Christopherf9764fa2010-09-30 20:49:44 +00002329 ISD::ArgFlagsTy Flags;
2330 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002331 if (CS.paramHasAttr(AttrInd, Attributes::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002332 Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002333 if (CS.paramHasAttr(AttrInd, Attributes::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 Flags.setZExt();
2335
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002336 // FIXME: Only handle *easy* calls for now.
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002337 if (CS.paramHasAttr(AttrInd, Attributes::InReg) ||
2338 CS.paramHasAttr(AttrInd, Attributes::StructRet) ||
2339 CS.paramHasAttr(AttrInd, Attributes::Nest) ||
2340 CS.paramHasAttr(AttrInd, Attributes::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002341 return false;
2342
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002343 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002344 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002345 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2346 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002347 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002348
2349 unsigned Arg = getRegForValue(*i);
2350 if (Arg == 0)
2351 return false;
2352
Eric Christopherf9764fa2010-09-30 20:49:44 +00002353 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2354 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002355
Eric Christopherf9764fa2010-09-30 20:49:44 +00002356 Args.push_back(*i);
2357 ArgRegs.push_back(Arg);
2358 ArgVTs.push_back(ArgVT);
2359 ArgFlags.push_back(Flags);
2360 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002361
Eric Christopherf9764fa2010-09-30 20:49:44 +00002362 // Handle the arguments now that we've gotten them.
2363 SmallVector<unsigned, 4> RegArgs;
2364 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002365 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2366 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002367 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002368
Chad Rosier49d6fc02012-06-12 19:25:13 +00002369 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002370 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002371 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002372
Chad Rosier49d6fc02012-06-12 19:25:13 +00002373 unsigned CalleeReg = 0;
2374 if (UseReg) {
2375 if (IntrMemName)
2376 CalleeReg = getLibcallReg(IntrMemName);
2377 else
2378 CalleeReg = getRegForValue(Callee);
2379
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002380 if (CalleeReg == 0) return false;
2381 }
2382
Chad Rosier49d6fc02012-06-12 19:25:13 +00002383 // Issue the call.
2384 unsigned CallOpc = ARMSelectCallOp(UseReg);
2385 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2386 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002387
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002388 // ARM calls don't take a predicate, but tBL / tBLX do.
2389 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002390 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002391 if (UseReg)
2392 MIB.addReg(CalleeReg);
2393 else if (!IntrMemName)
2394 MIB.addGlobalAddress(GV, 0, 0);
2395 else
2396 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002397
Eric Christopherf9764fa2010-09-30 20:49:44 +00002398 // Add implicit physical register uses to the call.
2399 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002400 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002401
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002402 // Add a register mask with the call-preserved registers.
2403 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2404 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2405
Eric Christopherf9764fa2010-09-30 20:49:44 +00002406 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002407 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002408 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2409 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002410
Eric Christopherf9764fa2010-09-30 20:49:44 +00002411 // Set all unused physreg defs as dead.
2412 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002413
Eric Christopherf9764fa2010-09-30 20:49:44 +00002414 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002415}
2416
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002417bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002418 return Len <= 16;
2419}
2420
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002421bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2422 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002423 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002424 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002425 return false;
2426
2427 // We don't care about alignment here since we just emit integer accesses.
2428 while (Len) {
2429 MVT VT;
2430 if (Len >= 4)
2431 VT = MVT::i32;
2432 else if (Len >= 2)
2433 VT = MVT::i16;
2434 else {
2435 assert(Len == 1);
2436 VT = MVT::i8;
2437 }
2438
2439 bool RV;
2440 unsigned ResultReg;
2441 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002442 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002443 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002444 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002445 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002446
2447 unsigned Size = VT.getSizeInBits()/8;
2448 Len -= Size;
2449 Dest.Offset += Size;
2450 Src.Offset += Size;
2451 }
2452
2453 return true;
2454}
2455
Chad Rosier11add262011-11-11 23:31:03 +00002456bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2457 // FIXME: Handle more intrinsics.
2458 switch (I.getIntrinsicID()) {
2459 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002460 case Intrinsic::frameaddress: {
2461 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2462 MFI->setFrameAddressIsTaken(true);
2463
2464 unsigned LdrOpc;
2465 const TargetRegisterClass *RC;
2466 if (isThumb2) {
2467 LdrOpc = ARM::t2LDRi12;
2468 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2469 } else {
2470 LdrOpc = ARM::LDRi12;
2471 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2472 }
2473
2474 const ARMBaseRegisterInfo *RegInfo =
2475 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2476 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2477 unsigned SrcReg = FramePtr;
2478
2479 // Recursively load frame address
2480 // ldr r0 [fp]
2481 // ldr r0 [r0]
2482 // ldr r0 [r0]
2483 // ...
2484 unsigned DestReg;
2485 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2486 while (Depth--) {
2487 DestReg = createResultReg(RC);
2488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2489 TII.get(LdrOpc), DestReg)
2490 .addReg(SrcReg).addImm(0));
2491 SrcReg = DestReg;
2492 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002493 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002494 return true;
2495 }
Chad Rosier11add262011-11-11 23:31:03 +00002496 case Intrinsic::memcpy:
2497 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002498 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2499 // Don't handle volatile.
2500 if (MTI.isVolatile())
2501 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002502
2503 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2504 // we would emit dead code because we don't currently handle memmoves.
2505 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2506 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002507 // Small memcpy's are common enough that we want to do them without a call
2508 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002509 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002510 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002511 Address Dest, Src;
2512 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2513 !ARMComputeAddress(MTI.getRawSource(), Src))
2514 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002515 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002516 return true;
2517 }
2518 }
Jush Luefc967e2012-06-14 06:08:19 +00002519
Chad Rosier11add262011-11-11 23:31:03 +00002520 if (!MTI.getLength()->getType()->isIntegerTy(32))
2521 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002522
Chad Rosier11add262011-11-11 23:31:03 +00002523 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2524 return false;
2525
2526 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2527 return SelectCall(&I, IntrMemName);
2528 }
2529 case Intrinsic::memset: {
2530 const MemSetInst &MSI = cast<MemSetInst>(I);
2531 // Don't handle volatile.
2532 if (MSI.isVolatile())
2533 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002534
Chad Rosier11add262011-11-11 23:31:03 +00002535 if (!MSI.getLength()->getType()->isIntegerTy(32))
2536 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002537
Chad Rosier11add262011-11-11 23:31:03 +00002538 if (MSI.getDestAddressSpace() > 255)
2539 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002540
Chad Rosier11add262011-11-11 23:31:03 +00002541 return SelectCall(&I, "memset");
2542 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002543 case Intrinsic::trap: {
2544 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2545 return true;
2546 }
Chad Rosier11add262011-11-11 23:31:03 +00002547 }
Chad Rosier11add262011-11-11 23:31:03 +00002548}
2549
Chad Rosier0d7b2312011-11-02 00:18:48 +00002550bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002551 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002552 // undefined.
2553 Value *Op = I->getOperand(0);
2554
2555 EVT SrcVT, DestVT;
2556 SrcVT = TLI.getValueType(Op->getType(), true);
2557 DestVT = TLI.getValueType(I->getType(), true);
2558
2559 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2560 return false;
2561 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2562 return false;
2563
2564 unsigned SrcReg = getRegForValue(Op);
2565 if (!SrcReg) return false;
2566
2567 // Because the high bits are undefined, a truncate doesn't generate
2568 // any code.
2569 UpdateValueMap(I, SrcReg);
2570 return true;
2571}
2572
Chad Rosier87633022011-11-02 17:20:24 +00002573unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2574 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002575 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002576 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002577
2578 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002579 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002580 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002581 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002582 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002583 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002584 if (!Subtarget->hasV6Ops()) return 0;
2585 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002586 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002587 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002588 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002589 break;
2590 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002591 if (!Subtarget->hasV6Ops()) return 0;
2592 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002593 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002594 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002595 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002596 break;
2597 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002598 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002599 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002600 isBoolZext = true;
2601 break;
2602 }
Chad Rosier87633022011-11-02 17:20:24 +00002603 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002604 }
2605
Chad Rosier87633022011-11-02 17:20:24 +00002606 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002607 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002608 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002609 .addReg(SrcReg);
2610 if (isBoolZext)
2611 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002612 else
2613 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002614 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002615 return ResultReg;
2616}
2617
2618bool ARMFastISel::SelectIntExt(const Instruction *I) {
2619 // On ARM, in general, integer casts don't involve legal types; this code
2620 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002621 Type *DestTy = I->getType();
2622 Value *Src = I->getOperand(0);
2623 Type *SrcTy = Src->getType();
2624
2625 EVT SrcVT, DestVT;
2626 SrcVT = TLI.getValueType(SrcTy, true);
2627 DestVT = TLI.getValueType(DestTy, true);
2628
2629 bool isZExt = isa<ZExtInst>(I);
2630 unsigned SrcReg = getRegForValue(Src);
2631 if (!SrcReg) return false;
2632
2633 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2634 if (ResultReg == 0) return false;
2635 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002636 return true;
2637}
2638
Jush Lu29465492012-08-03 02:37:48 +00002639bool ARMFastISel::SelectShift(const Instruction *I,
2640 ARM_AM::ShiftOpc ShiftTy) {
2641 // We handle thumb2 mode by target independent selector
2642 // or SelectionDAG ISel.
2643 if (isThumb2)
2644 return false;
2645
2646 // Only handle i32 now.
2647 EVT DestVT = TLI.getValueType(I->getType(), true);
2648 if (DestVT != MVT::i32)
2649 return false;
2650
2651 unsigned Opc = ARM::MOVsr;
2652 unsigned ShiftImm;
2653 Value *Src2Value = I->getOperand(1);
2654 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2655 ShiftImm = CI->getZExtValue();
2656
2657 // Fall back to selection DAG isel if the shift amount
2658 // is zero or greater than the width of the value type.
2659 if (ShiftImm == 0 || ShiftImm >=32)
2660 return false;
2661
2662 Opc = ARM::MOVsi;
2663 }
2664
2665 Value *Src1Value = I->getOperand(0);
2666 unsigned Reg1 = getRegForValue(Src1Value);
2667 if (Reg1 == 0) return false;
2668
Nadav Roteme7576402012-09-06 11:13:55 +00002669 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002670 if (Opc == ARM::MOVsr) {
2671 Reg2 = getRegForValue(Src2Value);
2672 if (Reg2 == 0) return false;
2673 }
2674
2675 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2676 if(ResultReg == 0) return false;
2677
2678 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2679 TII.get(Opc), ResultReg)
2680 .addReg(Reg1);
2681
2682 if (Opc == ARM::MOVsi)
2683 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2684 else if (Opc == ARM::MOVsr) {
2685 MIB.addReg(Reg2);
2686 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2687 }
2688
2689 AddOptionalDefs(MIB);
2690 UpdateValueMap(I, ResultReg);
2691 return true;
2692}
2693
Eric Christopher56d2b722010-09-02 23:43:26 +00002694// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002695bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002696
Eric Christopherab695882010-07-21 22:26:11 +00002697 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002698 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002699 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002700 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002701 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002702 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002703 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002704 case Instruction::IndirectBr:
2705 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002706 case Instruction::ICmp:
2707 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002708 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002709 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002710 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002711 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002712 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002713 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002714 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002715 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002716 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002717 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002718 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002719 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002720 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002721 case Instruction::Add:
2722 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002723 case Instruction::Or:
2724 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002725 case Instruction::Sub:
2726 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002727 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002728 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002729 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002730 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002731 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002732 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002733 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002734 return SelectDiv(I, /*isSigned*/ true);
2735 case Instruction::UDiv:
2736 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002737 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002738 return SelectRem(I, /*isSigned*/ true);
2739 case Instruction::URem:
2740 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002741 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002742 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2743 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002744 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002745 case Instruction::Select:
2746 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002747 case Instruction::Ret:
2748 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002749 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002750 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002751 case Instruction::ZExt:
2752 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002753 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002754 case Instruction::Shl:
2755 return SelectShift(I, ARM_AM::lsl);
2756 case Instruction::LShr:
2757 return SelectShift(I, ARM_AM::lsr);
2758 case Instruction::AShr:
2759 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002760 default: break;
2761 }
2762 return false;
2763}
2764
Chad Rosierb29b9502011-11-13 02:23:59 +00002765/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2766/// vreg is being provided by the specified load instruction. If possible,
2767/// try to fold the load as an operand to the instruction, returning true if
2768/// successful.
2769bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2770 const LoadInst *LI) {
2771 // Verify we have a legal type before going any further.
2772 MVT VT;
2773 if (!isLoadTypeLegal(LI->getType(), VT))
2774 return false;
2775
2776 // Combine load followed by zero- or sign-extend.
2777 // ldrb r1, [r0] ldrb r1, [r0]
2778 // uxtb r2, r1 =>
2779 // mov r3, r2 mov r3, r1
2780 bool isZExt = true;
2781 switch(MI->getOpcode()) {
2782 default: return false;
2783 case ARM::SXTH:
2784 case ARM::t2SXTH:
2785 isZExt = false;
2786 case ARM::UXTH:
2787 case ARM::t2UXTH:
2788 if (VT != MVT::i16)
2789 return false;
2790 break;
2791 case ARM::SXTB:
2792 case ARM::t2SXTB:
2793 isZExt = false;
2794 case ARM::UXTB:
2795 case ARM::t2UXTB:
2796 if (VT != MVT::i8)
2797 return false;
2798 break;
2799 }
2800 // See if we can handle this address.
2801 Address Addr;
2802 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002803
Chad Rosierb29b9502011-11-13 02:23:59 +00002804 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002805 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002806 return false;
2807 MI->eraseFromParent();
2808 return true;
2809}
2810
Jush Lu8f506472012-09-27 05:21:41 +00002811unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
2812 unsigned Align, EVT VT) {
2813 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2814 ARMConstantPoolConstant *CPV =
2815 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2816 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2817
2818 unsigned Opc;
2819 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2820 // Load value.
2821 if (isThumb2) {
2822 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2823 TII.get(ARM::t2LDRpci), DestReg1)
2824 .addConstantPoolIndex(Idx));
2825 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2826 } else {
2827 // The extra immediate is for addrmode2.
2828 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2829 DL, TII.get(ARM::LDRcp), DestReg1)
2830 .addConstantPoolIndex(Idx).addImm(0));
2831 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2832 }
2833
2834 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2835 if (GlobalBaseReg == 0) {
2836 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2837 AFI->setGlobalBaseReg(GlobalBaseReg);
2838 }
2839
2840 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2841 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2842 DL, TII.get(Opc), DestReg2)
2843 .addReg(DestReg1)
2844 .addReg(GlobalBaseReg);
2845 if (!UseGOTOFF)
2846 MIB.addImm(0);
2847 AddOptionalDefs(MIB);
2848
2849 return DestReg2;
2850}
2851
Eric Christopherab695882010-07-21 22:26:11 +00002852namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002853 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2854 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002855 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002856 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002857
Eric Christopheraaa8df42010-11-02 01:21:28 +00002858 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002859 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002860 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002861 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002862 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002863 }
2864}