blob: 11d4179534dcefe56a23c0da92c7baff6304421b [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christophera8c69082009-08-10 22:37:37 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christophera8c69082009-08-10 22:37:37 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000017// MMX Multiclasses
18//===----------------------------------------------------------------------===//
19
Eric Christophera8c69082009-08-10 22:37:37 +000020let Constraints = "$src1 = $dst" in {
Bill Wendling2f88dcd2007-03-08 22:09:11 +000021 // MMXI_binop_rm - Simple MMX binary operator.
22 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
23 ValueType OpVT, bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000024 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000025 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000026 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000027 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
28 let isCommutable = Commutable;
29 }
Eric Christophera8c69082009-08-10 22:37:37 +000030 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000031 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000032 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000033 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
34 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000035 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000036 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000037
Bill Wendling2f88dcd2007-03-08 22:09:11 +000038 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
39 bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000040 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000041 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000042 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000043 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
44 let isCommutable = Commutable;
45 }
Eric Christophera8c69082009-08-10 22:37:37 +000046 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000047 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000048 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000049 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000050 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000051 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +000052
Bill Wendlingeebc8a12007-03-26 07:53:08 +000053 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000054 //
55 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
56 // to collapse (bitconvert VT to VT) into its operand.
57 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000058 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000059 bit Commutable = 0> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000060 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
61 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000062 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000063 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000064 let isCommutable = Commutable;
65 }
Evan Chengfa5a91a2008-03-21 00:40:09 +000066 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
67 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000068 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling1b7a81d2007-03-16 09:44:46 +000069 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000070 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +000071 }
Bill Wendlinga348c562007-03-22 18:42:45 +000072
73 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Cheng22b942a2008-05-03 00:52:09 +000074 string OpcodeStr, Intrinsic IntId,
75 Intrinsic IntId2> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000076 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
77 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000078 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000079 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000080 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
81 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000082 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000083 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000084 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000085 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
86 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000087 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng22b942a2008-05-03 00:52:09 +000088 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +000089 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000090}
91
92//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +000093// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +000094//===----------------------------------------------------------------------===//
95
Eric Christophera8c69082009-08-10 22:37:37 +000096def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan108934c2009-12-18 00:01:26 +000097 [(int_x86_mmx_emms)]>;
Eric Christophera8c69082009-08-10 22:37:37 +000098def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms",
Sean Callanan108934c2009-12-18 00:01:26 +000099 [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000100
101//===----------------------------------------------------------------------===//
102// MMX Scalar Instructions
103//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000104
Bill Wendling71bfd112007-04-03 23:48:32 +0000105// Data Transfer Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000106def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000107 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +0000108 [(set VR64:$dst,
109 (v2i32 (scalar_to_vector GR32:$src)))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +0000110let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000111def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000112 "movd\t{$src, $dst|$dst, $src}",
Eric Christophera8c69082009-08-10 22:37:37 +0000113 [(set VR64:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +0000114 (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000115let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000116def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000117 "movd\t{$src, $dst|$dst, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000118def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs), (ins GR32:$dst, VR64:$src),
119 "movd\t{$src, $dst|$dst, $src}", []>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000120
Chris Lattnerba7e7562008-01-10 07:59:24 +0000121let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000122def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000123 "movd\t{$src, $dst|$dst, $src}",
124 []>;
Bill Wendling93888422007-07-04 00:19:54 +0000125
Evan Chengd2aee8c2009-08-03 18:07:19 +0000126let neverHasSideEffects = 1 in
Rafael Espindola8d632c12009-08-03 05:21:05 +0000127// These are 64 bit moves, but since the OS X assembler doesn't
128// recognize a register-register movq, we write them as
129// movd.
Rafael Espindola0c794b82009-08-03 03:27:05 +0000130def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng242b38b2009-02-23 09:03:22 +0000131 (outs GR64:$dst), (ins VR64:$src),
Rafael Espindola8d632c12009-08-03 05:21:05 +0000132 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmane3506902010-05-24 20:51:08 +0000133def MMX_MOVD64rrv164 : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
134 "movd\t{$src, $dst|$dst, $src}",
135 [(set VR64:$dst,
136 (v1i64 (scalar_to_vector GR64:$src)))]>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000137
138let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000139def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000140 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000141let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000142def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000143 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000144 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000145def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000146 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000147 [(store (v1i64 VR64:$src), addr:$dst)]>;
148
Eli Friedman76750402009-07-09 16:49:25 +0000149def MMX_MOVDQ2Qrr : SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000150 "movdq2q\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000151 [(set VR64:$dst,
Evan Cheng082948d2008-04-25 20:12:46 +0000152 (v1i64 (bitconvert
153 (i64 (vector_extract (v2i64 VR128:$src),
154 (iPTR 0))))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000155
Eli Friedman76750402009-07-09 16:49:25 +0000156def MMX_MOVQ2DQrr : SSDIi8<0xD6, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Bill Wendling1dd00862008-08-27 21:32:04 +0000157 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng80f54042008-04-25 18:19:54 +0000158 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000159 (movl immAllZerosV,
Chris Lattner3485b512010-03-08 18:57:56 +0000160 (v2i64 (scalar_to_vector
161 (i64 (bitconvert (v1i64 VR64:$src)))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000162
Evan Cheng242b38b2009-02-23 09:03:22 +0000163let neverHasSideEffects = 1 in
Eli Friedman76750402009-07-09 16:49:25 +0000164def MMX_MOVQ2FR64rr: SSDIi8<0xD6, MRMSrcReg, (outs FR64:$dst), (ins VR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000165 "movq2dq\t{$src, $dst|$dst, $src}", []>;
166
Chris Lattnerd1c58cf2010-07-15 20:13:34 +0000167def MMX_MOVFR642Qrr: SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins FR64:$src),
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000168 "movdq2q\t{$src, $dst|$dst, $src}", []>;
169
Evan Cheng64d80e32007-07-19 01:14:50 +0000170def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000171 "movntq\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000172 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000173
Bill Wendling69dc5332007-04-24 21:18:37 +0000174let AddedComplexity = 15 in
175// movd to MMX register zero-extends
Anders Carlssonb26947e2008-02-29 01:35:12 +0000176def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000177 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000178 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000179 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000180let AddedComplexity = 20 in
Eric Christophera8c69082009-08-10 22:37:37 +0000181def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000182 (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000183 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000184 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000185 (v2i32 (X86vzmovl (v2i32
Evan Cheng7e2ff772008-05-08 00:57:18 +0000186 (scalar_to_vector (loadi32 addr:$src))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000187
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000188// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000189
190// -- Addition
Bill Wendling823efee2007-04-03 06:00:37 +0000191defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000192defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
193defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
Bill Wendling823efee2007-04-03 06:00:37 +0000194defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000195
196defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
197defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
198
199defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
200defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
201
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000202// -- Subtraction
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000203defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
204defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
205defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000206defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000207
208defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
209defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
210
211defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
212defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
213
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000214// -- Multiplication
Bill Wendling74027e92007-03-15 21:24:36 +0000215defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000216
Bill Wendling71bfd112007-04-03 23:48:32 +0000217defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
218defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
219defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
220
221// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000222defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
223
Bill Wendling71bfd112007-04-03 23:48:32 +0000224defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
225defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
226
227defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
228defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
229
230defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
231defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
232
Bill Wendling3b1259b2009-05-28 02:04:00 +0000233defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw, 1>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000234
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000235// Logical Instructions
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000236defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
237defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
238defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000239
Eric Christophera8c69082009-08-10 22:37:37 +0000240let Constraints = "$src1 = $dst" in {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000241 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000242 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000243 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000244 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000245 VR64:$src2)))]>;
246 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000247 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000248 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000249 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000250 (load addr:$src2))))]>;
251}
252
Bill Wendlinga348c562007-03-22 18:42:45 +0000253// Shift Instructions
254defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000255 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000256defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000257 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000258defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000259 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000260
261defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000262 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000263defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000264 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000265defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000266 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000267
268defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000269 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000270defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +0000271 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000272
Evan Chengf26ffe92008-05-29 08:22:04 +0000273// Shift up / down and insert zero's.
274def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000275 (MMX_PSLLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000276def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000277 (MMX_PSRLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000278
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000279// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000280defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
281defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
282defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
283
284defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
285defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
286defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
287
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000288// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000289
290// -- Unpack Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000291let Constraints = "$src1 = $dst" in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000292 // Unpack High Packed Data Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000293 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000294 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000295 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000296 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000297 (v8i8 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000298 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000299 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000300 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000301 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000302 (v8i8 (mmx_unpckh VR64:$src1,
303 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000304
Eric Christophera8c69082009-08-10 22:37:37 +0000305 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000306 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000307 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000308 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000309 (v4i16 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000310 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000311 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000312 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000313 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000314 (v4i16 (mmx_unpckh VR64:$src1,
315 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000316
Eric Christophera8c69082009-08-10 22:37:37 +0000317 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000318 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000319 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000320 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000321 (v2i32 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000322 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000323 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000324 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000325 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000326 (v2i32 (mmx_unpckh VR64:$src1,
327 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000328
329 // Unpack Low Packed Data Instructions
330 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000331 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000332 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000333 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000334 (v8i8 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000335 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000336 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000337 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000338 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000339 (v8i8 (mmx_unpckl VR64:$src1,
340 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000341
342 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000343 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000344 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000345 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000346 (v4i16 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000347 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000348 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000349 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000350 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000351 (v4i16 (mmx_unpckl VR64:$src1,
352 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000353
Eric Christophera8c69082009-08-10 22:37:37 +0000354 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000355 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000356 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000357 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000358 (v2i32 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000359 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000360 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000361 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000362 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000363 (v2i32 (mmx_unpckl VR64:$src1,
364 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000365}
366
367// -- Pack Instructions
368defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
369defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
370defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
371
Bill Wendling69dc5332007-04-24 21:18:37 +0000372// -- Shuffle Instructions
373def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000374 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000375 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000376 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000377 (v4i16 (mmx_pshufw:$src2 VR64:$src1, (undef))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000378def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000379 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000380 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000381 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000382 (mmx_pshufw:$src2 (bc_v4i16 (load_mmx addr:$src1)),
383 (undef)))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000384
Bill Wendling71bfd112007-04-03 23:48:32 +0000385// -- Conversion Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +0000386let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000388 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000389let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000390def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000391 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000392 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000393
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000395 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000396let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000397def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000398 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000399 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000400
Evan Cheng64d80e32007-07-19 01:14:50 +0000401def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000402 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000403let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000404def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000405 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000406 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000407
Evan Cheng64d80e32007-07-19 01:14:50 +0000408def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000409 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000410let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000411def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000412 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000413
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000416let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000417def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000418 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000419 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000420
Evan Cheng64d80e32007-07-19 01:14:50 +0000421def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000422 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000423let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000424def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000425 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000426} // end neverHasSideEffects
427
Evan Chengfcf5e212006-04-11 06:57:30 +0000428
Bill Wendling71bfd112007-04-03 23:48:32 +0000429// Extract / Insert
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000430def MMX_X86pinsrw : SDNode<"X86ISD::MMX_PINSRW",
431 SDTypeProfile<1, 3, [SDTCisVT<0, v4i16>, SDTCisSameAs<0,1>,
432 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
433
Evan Chengfcf5e212006-04-11 06:57:30 +0000434
Bill Wendling71bfd112007-04-03 23:48:32 +0000435def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000436 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000437 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000438 [(set GR32:$dst, (X86pextrw (v4i16 VR64:$src1),
Bill Wendling71bfd112007-04-03 23:48:32 +0000439 (iPTR imm:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000440let Constraints = "$src1 = $dst" in {
Bill Wendling71bfd112007-04-03 23:48:32 +0000441 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000442 (outs VR64:$dst),
443 (ins VR64:$src1, GR32:$src2,i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000444 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000445 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
Eric Christophera8c69082009-08-10 22:37:37 +0000446 GR32:$src2,(iPTR imm:$src3))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000447 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +0000448 (outs VR64:$dst),
449 (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000450 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000451 [(set VR64:$dst,
452 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
453 (i32 (anyext (loadi16 addr:$src2))),
454 (iPTR imm:$src3))))]>;
455}
456
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000457// MMX to XMM for vector types
458def MMX_X86movq2dq : SDNode<"X86ISD::MOVQ2DQ", SDTypeProfile<1, 1,
459 [SDTCisVT<0, v2i64>, SDTCisVT<1, v1i64>]>>;
460
461def : Pat<(v2i64 (MMX_X86movq2dq VR64:$src)),
462 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
463
464def : Pat<(v2i64 (MMX_X86movq2dq (load_mmx addr:$src))),
465 (v2i64 (MOVQI2PQIrm addr:$src))>;
466
467def : Pat<(v2i64 (MMX_X86movq2dq (v1i64 (bitconvert
468 (v2i32 (scalar_to_vector (loadi32 addr:$src))))))),
469 (v2i64 (MOVDI2PDIrm addr:$src))>;
470
Bill Wendling71bfd112007-04-03 23:48:32 +0000471// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +0000472def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000473 "pmovmskb\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000474 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
475
476// Misc.
Evan Cheng071a2792007-09-11 19:55:27 +0000477let Uses = [EDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000478def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000479 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +0000480 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000481let Uses = [RDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000482def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000483 "maskmovq\t{$mask, $src|$src, $mask}",
484 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000485
486//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000487// Alias Instructions
488//===----------------------------------------------------------------------===//
489
490// Alias instructions that map zero vector to pxor.
Daniel Dunbar7417b762009-08-11 22:17:52 +0000491let isReMaterializable = 1, isCodeGenOnly = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000492 // FIXME: Change encoding to pseudo.
493 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000494 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Chris Lattner28c1d292010-02-05 21:30:49 +0000495 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000496 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000497}
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000498
Evan Chengc8e3b142008-03-12 07:02:50 +0000499let Predicates = [HasMMX] in {
500 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
501 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
502 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
503}
504
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000505//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000506// Non-Instruction Patterns
507//===----------------------------------------------------------------------===//
508
509// Store 64-bit integer vector values.
510def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000511 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000512def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000513 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000514def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000515 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
516def : Pat<(store (v1i64 VR64:$src), addr:$dst),
517 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000518
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000519// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000520def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000521def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
522def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000523def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000524def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
525def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000526def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000527def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
528def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000529def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
530def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
531def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000532
Bill Wendling93888422007-07-04 00:19:54 +0000533// 64-bit bit convert.
534def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
535 (MMX_MOVD64to64rr GR64:$src)>;
536def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
537 (MMX_MOVD64to64rr GR64:$src)>;
538def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
539 (MMX_MOVD64to64rr GR64:$src)>;
540def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
541 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000542def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
543 (MMX_MOVD64from64rr VR64:$src)>;
544def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
545 (MMX_MOVD64from64rr VR64:$src)>;
546def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
547 (MMX_MOVD64from64rr VR64:$src)>;
548def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
549 (MMX_MOVD64from64rr VR64:$src)>;
Evan Cheng242b38b2009-02-23 09:03:22 +0000550def : Pat<(f64 (bitconvert (v1i64 VR64:$src))),
551 (MMX_MOVQ2FR64rr VR64:$src)>;
552def : Pat<(f64 (bitconvert (v2i32 VR64:$src))),
553 (MMX_MOVQ2FR64rr VR64:$src)>;
554def : Pat<(f64 (bitconvert (v4i16 VR64:$src))),
555 (MMX_MOVQ2FR64rr VR64:$src)>;
556def : Pat<(f64 (bitconvert (v8i8 VR64:$src))),
557 (MMX_MOVQ2FR64rr VR64:$src)>;
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000558def : Pat<(v1i64 (bitconvert (f64 FR64:$src))),
559 (MMX_MOVFR642Qrr FR64:$src)>;
560def : Pat<(v2i32 (bitconvert (f64 FR64:$src))),
561 (MMX_MOVFR642Qrr FR64:$src)>;
562def : Pat<(v4i16 (bitconvert (f64 FR64:$src))),
563 (MMX_MOVFR642Qrr FR64:$src)>;
564def : Pat<(v8i8 (bitconvert (f64 FR64:$src))),
565 (MMX_MOVFR642Qrr FR64:$src)>;
Bill Wendling93888422007-07-04 00:19:54 +0000566
Evan Chengb35ed922008-11-05 06:04:51 +0000567let AddedComplexity = 20 in {
Evan Chengb35ed922008-11-05 06:04:51 +0000568 def : Pat<(v2i32 (X86vzmovl (bc_v2i32 (load_mmx addr:$src)))),
Eric Christophera8c69082009-08-10 22:37:37 +0000569 (MMX_MOVZDI2PDIrm addr:$src)>;
Evan Cheng62fb4f22008-12-03 19:38:05 +0000570}
571
572// Clear top half.
573let AddedComplexity = 15 in {
Evan Cheng62fb4f22008-12-03 19:38:05 +0000574 def : Pat<(v2i32 (X86vzmovl VR64:$src)),
Chris Lattner3485b512010-03-08 18:57:56 +0000575 (MMX_PUNPCKLDQrr VR64:$src, (v2i32 (MMX_V_SET0)))>;
Evan Chengb35ed922008-11-05 06:04:51 +0000576}
577
Bill Wendling69dc5332007-04-24 21:18:37 +0000578// Patterns to perform canonical versions of vector shuffling.
Bill Wendling823efee2007-04-03 06:00:37 +0000579let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 def : Pat<(v8i8 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000581 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 def : Pat<(v4i16 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000583 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 def : Pat<(v2i32 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000585 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
586}
587
Bill Wendling69dc5332007-04-24 21:18:37 +0000588let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 def : Pat<(v8i8 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000590 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 def : Pat<(v4i16 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000592 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 def : Pat<(v2i32 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000594 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
595}
596
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000597// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000598// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000599def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
600 VR64:$src2)),
601 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000602def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
603 (load addr:$src2))),
604 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng10e86422008-04-25 19:11:04 +0000605
606// Move MMX to lower 64-bit of XMM
Evan Cheng242b38b2009-02-23 09:03:22 +0000607def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v8i8 VR64:$src))))),
608 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
609def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v4i16 VR64:$src))))),
610 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
611def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v2i32 VR64:$src))))),
612 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
613def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v1i64 VR64:$src))))),
Evan Cheng10e86422008-04-25 19:11:04 +0000614 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng082948d2008-04-25 20:12:46 +0000615
616// Move lower 64-bit of XMM to MMX.
617def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
618 (iPTR 0))))),
619 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
620def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
621 (iPTR 0))))),
622 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
623def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
624 (iPTR 0))))),
625 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
626
Eli Friedman3dae2842009-07-22 01:06:52 +0000627// Patterns for vector comparisons
628def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, VR64:$src2)),
629 (MMX_PCMPEQBrr VR64:$src1, VR64:$src2)>;
630def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
631 (MMX_PCMPEQBrm VR64:$src1, addr:$src2)>;
632def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, VR64:$src2)),
633 (MMX_PCMPEQWrr VR64:$src1, VR64:$src2)>;
634def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
635 (MMX_PCMPEQWrm VR64:$src1, addr:$src2)>;
636def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, VR64:$src2)),
637 (MMX_PCMPEQDrr VR64:$src1, VR64:$src2)>;
638def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
639 (MMX_PCMPEQDrm VR64:$src1, addr:$src2)>;
640
641def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, VR64:$src2)),
642 (MMX_PCMPGTBrr VR64:$src1, VR64:$src2)>;
643def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
644 (MMX_PCMPGTBrm VR64:$src1, addr:$src2)>;
645def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, VR64:$src2)),
646 (MMX_PCMPGTWrr VR64:$src1, VR64:$src2)>;
647def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
648 (MMX_PCMPGTWrm VR64:$src1, addr:$src2)>;
649def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, VR64:$src2)),
650 (MMX_PCMPGTDrr VR64:$src1, VR64:$src2)>;
651def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
652 (MMX_PCMPGTDrm VR64:$src1, addr:$src2)>;
653
Dan Gohman533297b2009-10-29 18:10:34 +0000654// CMOV* - Used to implement the SELECT DAG operation. Expanded after
655// instruction selection into a branch sequence.
656let Uses = [EFLAGS], usesCustomInserter = 1 in {
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000657 def CMOV_V1I64 : I<0, Pseudo,
658 (outs VR64:$dst), (ins VR64:$t, VR64:$f, i8imm:$cond),
659 "#CMOV_V1I64 PSEUDO!",
660 [(set VR64:$dst,
661 (v1i64 (X86cmov VR64:$t, VR64:$f, imm:$cond,
662 EFLAGS)))]>;
663}