blob: fbbae3877acbb5bdb1d2f8b533dbb85f129da40b [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000022#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000023#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000024#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000025#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000026#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/raw_ostream.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000030#include <queue>
31
Andrew Trick96f678f2012-01-13 06:30:30 +000032using namespace llvm;
33
Andrew Trick78e5efe2012-09-11 00:39:15 +000034namespace llvm {
35cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
36 cl::desc("Force top-down list scheduling"));
37cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
38 cl::desc("Force bottom-up list scheduling"));
39}
Andrew Trick17d35e52012-03-14 04:00:41 +000040
Andrew Trick0df7f882012-03-07 00:18:25 +000041#ifndef NDEBUG
42static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
43 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000044
45static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
46 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000047#else
48static bool ViewMISchedDAGs = false;
49#endif // NDEBUG
50
Andrew Trick3b87f622012-11-07 07:05:09 +000051// Threshold to very roughly model an out-of-order processor's instruction
52// buffers. If the actual value of this threshold matters much in practice, then
53// it can be specified by the machine model. For now, it's an experimental
54// tuning knob to determine when and if it matters.
55static cl::opt<unsigned> ILPWindow("ilp-window", cl::Hidden,
56 cl::desc("Allow expected latency to exceed the critical path by N cycles "
57 "before attempting to balance ILP"),
58 cl::init(10U));
59
Andrew Trick9b5caaa2012-11-12 19:40:10 +000060// Experimental heuristics
61static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000062 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000063
Andrew Trick6996fd02012-11-12 19:52:20 +000064// Experimental heuristics
65static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000066 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000067
Andrew Trick5edf2f02012-01-14 02:17:06 +000068//===----------------------------------------------------------------------===//
69// Machine Instruction Scheduling Pass and Registry
70//===----------------------------------------------------------------------===//
71
Andrew Trick86b7e2a2012-04-24 20:36:19 +000072MachineSchedContext::MachineSchedContext():
73 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
74 RegClassInfo = new RegisterClassInfo();
75}
76
77MachineSchedContext::~MachineSchedContext() {
78 delete RegClassInfo;
79}
80
Andrew Trick96f678f2012-01-13 06:30:30 +000081namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000082/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000083class MachineScheduler : public MachineSchedContext,
84 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000085public:
Andrew Trick42b7a712012-01-17 06:55:03 +000086 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000087
88 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
89
90 virtual void releaseMemory() {}
91
92 virtual bool runOnMachineFunction(MachineFunction&);
93
94 virtual void print(raw_ostream &O, const Module* = 0) const;
95
96 static char ID; // Class identification, replacement for typeinfo
97};
98} // namespace
99
Andrew Trick42b7a712012-01-17 06:55:03 +0000100char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000101
Andrew Trick42b7a712012-01-17 06:55:03 +0000102char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000103
Andrew Trick42b7a712012-01-17 06:55:03 +0000104INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000105 "Machine Instruction Scheduler", false, false)
106INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
107INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
108INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000109INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000110 "Machine Instruction Scheduler", false, false)
111
Andrew Trick42b7a712012-01-17 06:55:03 +0000112MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000113: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000114 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000115}
116
Andrew Trick42b7a712012-01-17 06:55:03 +0000117void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000118 AU.setPreservesCFG();
119 AU.addRequiredID(MachineDominatorsID);
120 AU.addRequired<MachineLoopInfo>();
121 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000122 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000123 AU.addRequired<SlotIndexes>();
124 AU.addPreserved<SlotIndexes>();
125 AU.addRequired<LiveIntervals>();
126 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000127 MachineFunctionPass::getAnalysisUsage(AU);
128}
129
Andrew Trick96f678f2012-01-13 06:30:30 +0000130MachinePassRegistry MachineSchedRegistry::Registry;
131
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000132/// A dummy default scheduler factory indicates whether the scheduler
133/// is overridden on the command line.
134static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
135 return 0;
136}
Andrew Trick96f678f2012-01-13 06:30:30 +0000137
138/// MachineSchedOpt allows command line selection of the scheduler.
139static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
140 RegisterPassParser<MachineSchedRegistry> >
141MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000142 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000143 cl::desc("Machine instruction scheduler to use"));
144
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000145static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000146DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000147 useDefaultMachineSched);
148
Andrew Trick17d35e52012-03-14 04:00:41 +0000149/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000150/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000151static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000153
154/// Decrement this iterator until reaching the top or a non-debug instr.
155static MachineBasicBlock::iterator
156priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
157 assert(I != Beg && "reached the top of the region, cannot decrement");
158 while (--I != Beg) {
159 if (!I->isDebugValue())
160 break;
161 }
162 return I;
163}
164
165/// If this iterator is a debug value, increment until reaching the End or a
166/// non-debug instruction.
167static MachineBasicBlock::iterator
168nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000169 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000170 if (!I->isDebugValue())
171 break;
172 }
173 return I;
174}
175
Andrew Trickcb058d52012-03-14 04:00:38 +0000176/// Top-level MachineScheduler pass driver.
177///
178/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000179/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
180/// consistent with the DAG builder, which traverses the interior of the
181/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000182///
183/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000184/// simplifying the DAG builder's support for "special" target instructions.
185/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000186/// scheduling boundaries, for example to bundle the boudary instructions
187/// without reordering them. This creates complexity, because the target
188/// scheduler must update the RegionBegin and RegionEnd positions cached by
189/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
190/// design would be to split blocks at scheduling boundaries, but LLVM has a
191/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000192bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000193 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
194
Andrew Trick96f678f2012-01-13 06:30:30 +0000195 // Initialize the context of the pass.
196 MF = &mf;
197 MLI = &getAnalysis<MachineLoopInfo>();
198 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000199 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000200 AA = &getAnalysis<AliasAnalysis>();
201
Lang Hames907cc8f2012-01-27 22:36:19 +0000202 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000203 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000204
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000205 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000206
Andrew Trick96f678f2012-01-13 06:30:30 +0000207 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000208 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
209 if (Ctor == useDefaultMachineSched) {
210 // Get the default scheduler set by the target.
211 Ctor = MachineSchedRegistry::getDefault();
212 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000213 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000214 MachineSchedRegistry::setDefault(Ctor);
215 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000216 }
217 // Instantiate the selected scheduler.
218 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
219
220 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000221 //
222 // TODO: Visit blocks in global postorder or postorder within the bottom-up
223 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
225 MBB != MBBEnd; ++MBB) {
226
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000227 Scheduler->startBlock(MBB);
228
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000229 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000230 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000231 // boundary at the bottom of the region. The DAG does not include RegionEnd,
232 // but the region does (i.e. the next RegionEnd is above the previous
233 // RegionBegin). If the current block has no terminator then RegionEnd ==
234 // MBB->end() for the bottom region.
235 //
236 // The Scheduler may insert instructions during either schedule() or
237 // exitRegion(), even for empty regions. So the local iterators 'I' and
238 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000239 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000240 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000241 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000242
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000243 // Avoid decrementing RegionEnd for blocks with no terminator.
244 if (RegionEnd != MBB->end()
245 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
246 --RegionEnd;
247 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000248 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000249 }
250
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000251 // The next region starts above the previous region. Look backward in the
252 // instruction stream until we find the nearest boundary.
253 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick22764532012-11-06 07:10:34 +0000254 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000255 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
256 break;
257 }
Andrew Trick47c14452012-03-07 05:21:52 +0000258 // Notify the scheduler of the region, even if we may skip scheduling
259 // it. Perhaps it still needs to be bundled.
Andrew Trick22764532012-11-06 07:10:34 +0000260 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000261
262 // Skip empty scheduling regions (0 or 1 schedulable instructions).
263 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000264 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000265 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000266 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000267 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000268 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000269 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000270 DEBUG(dbgs() << MF->getName()
Andrew Trick291411c2012-02-08 02:17:21 +0000271 << ":BB#" << MBB->getNumber() << "\n From: " << *I << " To: ";
272 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
273 else dbgs() << "End";
Andrew Trick22764532012-11-06 07:10:34 +0000274 dbgs() << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000275
Andrew Trickd24da972012-03-09 03:46:42 +0000276 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000277 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000278 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000279
280 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000281 Scheduler->exitRegion();
282
283 // Scheduling has invalidated the current iterator 'I'. Ask the
284 // scheduler for the top of it's scheduled region.
285 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000286 }
Andrew Trick22764532012-11-06 07:10:34 +0000287 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000288 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000289 }
Andrew Trick830da402012-04-01 07:24:23 +0000290 Scheduler->finalizeSchedule();
Andrew Trickaad37f12012-03-21 04:12:12 +0000291 DEBUG(LIS->print(dbgs()));
Andrew Trick96f678f2012-01-13 06:30:30 +0000292 return true;
293}
294
Andrew Trick42b7a712012-01-17 06:55:03 +0000295void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000296 // unimplemented
297}
298
Manman Renb720be62012-09-11 22:23:19 +0000299#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000300void ReadyQueue::dump() {
301 dbgs() << Name << ": ";
302 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
303 dbgs() << Queue[i]->NodeNum << " ";
304 dbgs() << "\n";
305}
306#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000307
308//===----------------------------------------------------------------------===//
309// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
310// preservation.
311//===----------------------------------------------------------------------===//
312
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000313bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000314 if (SuccSU != &ExitSU) {
315 // Do not use WillCreateCycle, it assumes SD scheduling.
316 // If Pred is reachable from Succ, then the edge creates a cycle.
317 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
318 return false;
319 Topo.AddPred(SuccSU, PredDep.getSUnit());
320 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000321 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
322 // Return true regardless of whether a new edge needed to be inserted.
323 return true;
324}
325
Andrew Trickc174eaf2012-03-08 01:41:12 +0000326/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
327/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000328///
329/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000330void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000331 SUnit *SuccSU = SuccEdge->getSUnit();
332
Andrew Trickae692f22012-11-12 19:28:57 +0000333 if (SuccEdge->isWeak()) {
334 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000335 if (SuccEdge->isCluster())
336 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000337 return;
338 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000339#ifndef NDEBUG
340 if (SuccSU->NumPredsLeft == 0) {
341 dbgs() << "*** Scheduling failed! ***\n";
342 SuccSU->dump(this);
343 dbgs() << " has been released too many times!\n";
344 llvm_unreachable(0);
345 }
346#endif
347 --SuccSU->NumPredsLeft;
348 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000349 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000350}
351
352/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000353void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000354 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
355 I != E; ++I) {
356 releaseSucc(SU, &*I);
357 }
358}
359
Andrew Trick17d35e52012-03-14 04:00:41 +0000360/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
361/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000362///
363/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000364void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
365 SUnit *PredSU = PredEdge->getSUnit();
366
Andrew Trickae692f22012-11-12 19:28:57 +0000367 if (PredEdge->isWeak()) {
368 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000369 if (PredEdge->isCluster())
370 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000371 return;
372 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000373#ifndef NDEBUG
374 if (PredSU->NumSuccsLeft == 0) {
375 dbgs() << "*** Scheduling failed! ***\n";
376 PredSU->dump(this);
377 dbgs() << " has been released too many times!\n";
378 llvm_unreachable(0);
379 }
380#endif
381 --PredSU->NumSuccsLeft;
382 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
383 SchedImpl->releaseBottomNode(PredSU);
384}
385
386/// releasePredecessors - Call releasePred on each of SU's predecessors.
387void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
388 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
389 I != E; ++I) {
390 releasePred(SU, &*I);
391 }
392}
393
394void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
395 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000396 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000397 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000398 ++RegionBegin;
399
400 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000401 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000402
403 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000404 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000405
406 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000407 if (RegionBegin == InsertPos)
408 RegionBegin = MI;
409}
410
Andrew Trick0b0d8992012-03-21 04:12:07 +0000411bool ScheduleDAGMI::checkSchedLimit() {
412#ifndef NDEBUG
413 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
414 CurrentTop = CurrentBottom;
415 return false;
416 }
417 ++NumInstrsScheduled;
418#endif
419 return true;
420}
421
Andrew Trick006e1ab2012-04-24 17:56:43 +0000422/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
423/// crossing a scheduling boundary. [begin, end) includes all instructions in
424/// the region, including the boundary itself and single-instruction regions
425/// that don't get scheduled.
426void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
427 MachineBasicBlock::iterator begin,
428 MachineBasicBlock::iterator end,
429 unsigned endcount)
430{
431 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000432
433 // For convenience remember the end of the liveness region.
434 LiveRegionEnd =
435 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
436}
437
438// Setup the register pressure trackers for the top scheduled top and bottom
439// scheduled regions.
440void ScheduleDAGMI::initRegPressure() {
441 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
442 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
443
444 // Close the RPTracker to finalize live ins.
445 RPTracker.closeRegion();
446
Andrew Trickbb0a2422012-05-24 22:11:14 +0000447 DEBUG(RPTracker.getPressure().dump(TRI));
448
Andrew Trick7f8ab782012-05-10 21:06:10 +0000449 // Initialize the live ins and live outs.
450 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
451 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
452
453 // Close one end of the tracker so we can call
454 // getMaxUpward/DownwardPressureDelta before advancing across any
455 // instructions. This converts currently live regs into live ins/outs.
456 TopRPTracker.closeTop();
457 BotRPTracker.closeBottom();
458
459 // Account for liveness generated by the region boundary.
460 if (LiveRegionEnd != RegionEnd)
461 BotRPTracker.recede();
462
463 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000464
465 // Cache the list of excess pressure sets in this region. This will also track
466 // the max pressure in the scheduled code for these sets.
467 RegionCriticalPSets.clear();
468 std::vector<unsigned> RegionPressure = RPTracker.getPressure().MaxSetPressure;
469 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
470 unsigned Limit = TRI->getRegPressureSetLimit(i);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000471 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
472 << "Limit " << Limit
473 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000474 if (RegionPressure[i] > Limit)
475 RegionCriticalPSets.push_back(PressureElement(i, 0));
476 }
477 DEBUG(dbgs() << "Excess PSets: ";
478 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
479 dbgs() << TRI->getRegPressureSetName(
480 RegionCriticalPSets[i].PSetID) << " ";
481 dbgs() << "\n");
482}
483
484// FIXME: When the pressure tracker deals in pressure differences then we won't
485// iterate over all RegionCriticalPSets[i].
486void ScheduleDAGMI::
487updateScheduledPressure(std::vector<unsigned> NewMaxPressure) {
488 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
489 unsigned ID = RegionCriticalPSets[i].PSetID;
490 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
491 if ((int)NewMaxPressure[ID] > MaxUnits)
492 MaxUnits = NewMaxPressure[ID];
493 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000494}
495
Andrew Trick17d35e52012-03-14 04:00:41 +0000496/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000497/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
498/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000499///
500/// This is a skeletal driver, with all the functionality pushed into helpers,
501/// so that it can be easilly extended by experimental schedulers. Generally,
502/// implementing MachineSchedStrategy should be sufficient to implement a new
503/// scheduling algorithm. However, if a scheduler further subclasses
504/// ScheduleDAGMI then it will want to override this virtual method in order to
505/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000506void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000507 buildDAGWithRegPressure();
508
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000509 Topo.InitDAGTopologicalSorting();
510
Andrew Trickd039b382012-09-14 17:22:42 +0000511 postprocessDAG();
512
Andrew Trick78e5efe2012-09-11 00:39:15 +0000513 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
514 SUnits[su].dumpAll(this));
515
516 if (ViewMISchedDAGs) viewGraph();
517
518 initQueues();
519
520 bool IsTopNode = false;
521 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000522 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000523 if (!checkSchedLimit())
524 break;
525
526 scheduleMI(SU, IsTopNode);
527
528 updateQueues(SU, IsTopNode);
529 }
530 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
531
532 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000533
534 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000535 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000536 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
537 dumpSchedule();
538 dbgs() << '\n';
539 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000540}
541
542/// Build the DAG and setup three register pressure trackers.
543void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000544 // Initialize the register pressure tracker used by buildSchedGraph.
545 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000546
Andrew Trick7f8ab782012-05-10 21:06:10 +0000547 // Account for liveness generate by the region boundary.
548 if (LiveRegionEnd != RegionEnd)
549 RPTracker.recede();
550
551 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000552 buildSchedGraph(AA, &RPTracker);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000553 if (ViewMISchedDAGs) viewGraph();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000554
Andrew Trick7f8ab782012-05-10 21:06:10 +0000555 // Initialize top/bottom trackers after computing region pressure.
556 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000557}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000558
Andrew Trickd039b382012-09-14 17:22:42 +0000559/// Apply each ScheduleDAGMutation step in order.
560void ScheduleDAGMI::postprocessDAG() {
561 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
562 Mutations[i]->apply(this);
563 }
564}
565
Andrew Trick1e94e982012-10-15 18:02:27 +0000566// Release all DAG roots for scheduling.
Andrew Trickae692f22012-11-12 19:28:57 +0000567//
568// Nodes with unreleased weak edges can still be roots.
Andrew Trick1e94e982012-10-15 18:02:27 +0000569void ScheduleDAGMI::releaseRoots() {
570 SmallVector<SUnit*, 16> BotRoots;
571
572 for (std::vector<SUnit>::iterator
573 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000574 SUnit *SU = &(*I);
Andrew Trick1e94e982012-10-15 18:02:27 +0000575 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trickae692f22012-11-12 19:28:57 +0000576 if (!I->NumPredsLeft && SU != &EntrySU)
577 SchedImpl->releaseTopNode(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000578 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trickae692f22012-11-12 19:28:57 +0000579 if (!I->NumSuccsLeft && SU != &ExitSU)
580 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000581 }
582 // Release bottom roots in reverse order so the higher priority nodes appear
583 // first. This is more natural and slightly more efficient.
584 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
585 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I)
586 SchedImpl->releaseBottomNode(*I);
587}
588
Andrew Trick78e5efe2012-09-11 00:39:15 +0000589/// Identify DAG roots and setup scheduler queues.
590void ScheduleDAGMI::initQueues() {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000591 NextClusterSucc = NULL;
592 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000593
Andrew Trick78e5efe2012-09-11 00:39:15 +0000594 // Initialize the strategy before modifying the DAG.
Andrew Trick17d35e52012-03-14 04:00:41 +0000595 SchedImpl->initialize(this);
596
Andrew Trickae692f22012-11-12 19:28:57 +0000597 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
598 releaseRoots();
599
Andrew Trickc174eaf2012-03-08 01:41:12 +0000600 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000601 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000602
Andrew Trick1e94e982012-10-15 18:02:27 +0000603 SchedImpl->registerRoots();
604
Andrew Trick657b75b2012-12-01 01:22:49 +0000605 // Advance past initial DebugValues.
606 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000607 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000608 TopRPTracker.setPos(CurrentTop);
609
Andrew Trick17d35e52012-03-14 04:00:41 +0000610 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000611}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000612
Andrew Trick78e5efe2012-09-11 00:39:15 +0000613/// Move an instruction and update register pressure.
614void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
615 // Move the instruction to its new location in the instruction stream.
616 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000617
Andrew Trick78e5efe2012-09-11 00:39:15 +0000618 if (IsTopNode) {
619 assert(SU->isTopReady() && "node still has unscheduled dependencies");
620 if (&*CurrentTop == MI)
621 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000622 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000623 moveInstruction(MI, CurrentTop);
624 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000625 }
Andrew Trick000b2502012-04-24 18:04:37 +0000626
Andrew Trick78e5efe2012-09-11 00:39:15 +0000627 // Update top scheduled pressure.
628 TopRPTracker.advance();
629 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
630 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
631 }
632 else {
633 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
634 MachineBasicBlock::iterator priorII =
635 priorNonDebug(CurrentBottom, CurrentTop);
636 if (&*priorII == MI)
637 CurrentBottom = priorII;
638 else {
639 if (&*CurrentTop == MI) {
640 CurrentTop = nextIfDebug(++CurrentTop, priorII);
641 TopRPTracker.setPos(CurrentTop);
642 }
643 moveInstruction(MI, CurrentBottom);
644 CurrentBottom = MI;
645 }
646 // Update bottom scheduled pressure.
647 BotRPTracker.recede();
648 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
649 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
650 }
651}
652
653/// Update scheduler queues after scheduling an instruction.
654void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
655 // Release dependent instructions for scheduling.
656 if (IsTopNode)
657 releaseSuccessors(SU);
658 else
659 releasePredecessors(SU);
660
661 SU->isScheduled = true;
662
663 // Notify the scheduling strategy after updating the DAG.
664 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000665}
666
667/// Reinsert any remaining debug_values, just like the PostRA scheduler.
668void ScheduleDAGMI::placeDebugValues() {
669 // If first instruction was a DBG_VALUE then put it back.
670 if (FirstDbgValue) {
671 BB->splice(RegionBegin, BB, FirstDbgValue);
672 RegionBegin = FirstDbgValue;
673 }
674
675 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
676 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
677 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
678 MachineInstr *DbgValue = P.first;
679 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000680 if (&*RegionBegin == DbgValue)
681 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000682 BB->splice(++OrigPrevMI, BB, DbgValue);
683 if (OrigPrevMI == llvm::prior(RegionEnd))
684 RegionEnd = DbgValue;
685 }
686 DbgValues.clear();
687 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000688}
689
Andrew Trick3b87f622012-11-07 07:05:09 +0000690#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
691void ScheduleDAGMI::dumpSchedule() const {
692 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
693 if (SUnit *SU = getSUnit(&(*MI)))
694 SU->dump(this);
695 else
696 dbgs() << "Missing SUnit\n";
697 }
698}
699#endif
700
Andrew Trick6996fd02012-11-12 19:52:20 +0000701//===----------------------------------------------------------------------===//
702// LoadClusterMutation - DAG post-processing to cluster loads.
703//===----------------------------------------------------------------------===//
704
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000705namespace {
706/// \brief Post-process the DAG to create cluster edges between neighboring
707/// loads.
708class LoadClusterMutation : public ScheduleDAGMutation {
709 struct LoadInfo {
710 SUnit *SU;
711 unsigned BaseReg;
712 unsigned Offset;
713 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
714 : SU(su), BaseReg(reg), Offset(ofs) {}
715 };
716 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
717 const LoadClusterMutation::LoadInfo &RHS);
718
719 const TargetInstrInfo *TII;
720 const TargetRegisterInfo *TRI;
721public:
722 LoadClusterMutation(const TargetInstrInfo *tii,
723 const TargetRegisterInfo *tri)
724 : TII(tii), TRI(tri) {}
725
726 virtual void apply(ScheduleDAGMI *DAG);
727protected:
728 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
729};
730} // anonymous
731
732bool LoadClusterMutation::LoadInfoLess(
733 const LoadClusterMutation::LoadInfo &LHS,
734 const LoadClusterMutation::LoadInfo &RHS) {
735 if (LHS.BaseReg != RHS.BaseReg)
736 return LHS.BaseReg < RHS.BaseReg;
737 return LHS.Offset < RHS.Offset;
738}
739
740void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
741 ScheduleDAGMI *DAG) {
742 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
743 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
744 SUnit *SU = Loads[Idx];
745 unsigned BaseReg;
746 unsigned Offset;
747 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
748 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
749 }
750 if (LoadRecords.size() < 2)
751 return;
752 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
753 unsigned ClusterLength = 1;
754 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
755 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
756 ClusterLength = 1;
757 continue;
758 }
759
760 SUnit *SUa = LoadRecords[Idx].SU;
761 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000762 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000763 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
764
765 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
766 << SUb->NodeNum << ")\n");
767 // Copy successor edges from SUa to SUb. Interleaving computation
768 // dependent on SUa can prevent load combining due to register reuse.
769 // Predecessor edges do not need to be copied from SUb to SUa since nearby
770 // loads should have effectively the same inputs.
771 for (SUnit::const_succ_iterator
772 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
773 if (SI->getSUnit() == SUb)
774 continue;
775 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
776 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
777 }
778 ++ClusterLength;
779 }
780 else
781 ClusterLength = 1;
782 }
783}
784
785/// \brief Callback from DAG postProcessing to create cluster edges for loads.
786void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
787 // Map DAG NodeNum to store chain ID.
788 DenseMap<unsigned, unsigned> StoreChainIDs;
789 // Map each store chain to a set of dependent loads.
790 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
791 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
792 SUnit *SU = &DAG->SUnits[Idx];
793 if (!SU->getInstr()->mayLoad())
794 continue;
795 unsigned ChainPredID = DAG->SUnits.size();
796 for (SUnit::const_pred_iterator
797 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
798 if (PI->isCtrl()) {
799 ChainPredID = PI->getSUnit()->NodeNum;
800 break;
801 }
802 }
803 // Check if this chain-like pred has been seen
804 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
805 unsigned NumChains = StoreChainDependents.size();
806 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
807 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
808 if (Result.second)
809 StoreChainDependents.resize(NumChains + 1);
810 StoreChainDependents[Result.first->second].push_back(SU);
811 }
812 // Iterate over the store chains.
813 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
814 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
815}
816
Andrew Trickc174eaf2012-03-08 01:41:12 +0000817//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000818// MacroFusion - DAG post-processing to encourage fusion of macro ops.
819//===----------------------------------------------------------------------===//
820
821namespace {
822/// \brief Post-process the DAG to create cluster edges between instructions
823/// that may be fused by the processor into a single operation.
824class MacroFusion : public ScheduleDAGMutation {
825 const TargetInstrInfo *TII;
826public:
827 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
828
829 virtual void apply(ScheduleDAGMI *DAG);
830};
831} // anonymous
832
833/// \brief Callback from DAG postProcessing to create cluster edges to encourage
834/// fused operations.
835void MacroFusion::apply(ScheduleDAGMI *DAG) {
836 // For now, assume targets can only fuse with the branch.
837 MachineInstr *Branch = DAG->ExitSU.getInstr();
838 if (!Branch)
839 return;
840
841 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
842 SUnit *SU = &DAG->SUnits[--Idx];
843 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
844 continue;
845
846 // Create a single weak edge from SU to ExitSU. The only effect is to cause
847 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
848 // need to copy predecessor edges from ExitSU to SU, since top-down
849 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
850 // of SU, we could create an artificial edge from the deepest root, but it
851 // hasn't been needed yet.
852 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
853 (void)Success;
854 assert(Success && "No DAG nodes should be reachable from ExitSU");
855
856 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
857 break;
858 }
859}
860
861//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000862// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +0000863//===----------------------------------------------------------------------===//
864
865namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000866/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
867/// the schedule.
868class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +0000869public:
870 /// Represent the type of SchedCandidate found within a single queue.
871 /// pickNodeBidirectional depends on these listed by decreasing priority.
872 enum CandReason {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000873 NoCand, SingleExcess, SingleCritical, Cluster,
874 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
875 TopDepthReduce, TopPathReduce, SingleMax, MultiPressure, NextDefUse,
876 NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +0000877
878#ifndef NDEBUG
879 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
880#endif
881
882 /// Policy for scheduling the next instruction in the candidate's zone.
883 struct CandPolicy {
884 bool ReduceLatency;
885 unsigned ReduceResIdx;
886 unsigned DemandResIdx;
887
888 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
889 };
890
891 /// Status of an instruction's critical resource consumption.
892 struct SchedResourceDelta {
893 // Count critical resources in the scheduled region required by SU.
894 unsigned CritResources;
895
896 // Count critical resources from another region consumed by SU.
897 unsigned DemandedResources;
898
899 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
900
901 bool operator==(const SchedResourceDelta &RHS) const {
902 return CritResources == RHS.CritResources
903 && DemandedResources == RHS.DemandedResources;
904 }
905 bool operator!=(const SchedResourceDelta &RHS) const {
906 return !operator==(RHS);
907 }
908 };
Andrew Trick7196a8f2012-05-10 21:06:16 +0000909
910 /// Store the state used by ConvergingScheduler heuristics, required for the
911 /// lifetime of one invocation of pickNode().
912 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +0000913 CandPolicy Policy;
914
Andrew Trick7196a8f2012-05-10 21:06:16 +0000915 // The best SUnit candidate.
916 SUnit *SU;
917
Andrew Trick3b87f622012-11-07 07:05:09 +0000918 // The reason for this candidate.
919 CandReason Reason;
920
Andrew Trick7196a8f2012-05-10 21:06:16 +0000921 // Register pressure values for the best candidate.
922 RegPressureDelta RPDelta;
923
Andrew Trick3b87f622012-11-07 07:05:09 +0000924 // Critical resource consumption of the best candidate.
925 SchedResourceDelta ResDelta;
926
927 SchedCandidate(const CandPolicy &policy)
928 : Policy(policy), SU(NULL), Reason(NoCand) {}
929
930 bool isValid() const { return SU; }
931
932 // Copy the status of another candidate without changing policy.
933 void setBest(SchedCandidate &Best) {
934 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
935 SU = Best.SU;
936 Reason = Best.Reason;
937 RPDelta = Best.RPDelta;
938 ResDelta = Best.ResDelta;
939 }
940
941 void initResourceDelta(const ScheduleDAGMI *DAG,
942 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +0000943 };
Andrew Trick3b87f622012-11-07 07:05:09 +0000944
945 /// Summarize the unscheduled region.
946 struct SchedRemainder {
947 // Critical path through the DAG in expected latency.
948 unsigned CriticalPath;
949
950 // Unscheduled resources
951 SmallVector<unsigned, 16> RemainingCounts;
952 // Critical resource for the unscheduled zone.
953 unsigned CritResIdx;
954 // Number of micro-ops left to schedule.
955 unsigned RemainingMicroOps;
956 // Is the unscheduled zone resource limited.
957 bool IsResourceLimited;
958
959 unsigned MaxRemainingCount;
960
961 void reset() {
962 CriticalPath = 0;
963 RemainingCounts.clear();
964 CritResIdx = 0;
965 RemainingMicroOps = 0;
966 IsResourceLimited = false;
967 MaxRemainingCount = 0;
968 }
969
970 SchedRemainder() { reset(); }
971
972 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
973 };
Andrew Trick7196a8f2012-05-10 21:06:16 +0000974
Andrew Trickf3234242012-05-24 22:11:12 +0000975 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +0000976 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +0000977 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000978 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000979 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +0000980 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +0000981 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000982
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000983 ReadyQueue Available;
984 ReadyQueue Pending;
985 bool CheckPending;
986
Andrew Trick3b87f622012-11-07 07:05:09 +0000987 // For heuristics, keep a list of the nodes that immediately depend on the
988 // most recently scheduled node.
989 SmallPtrSet<const SUnit*, 8> NextSUs;
990
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000991 ScheduleHazardRecognizer *HazardRec;
992
993 unsigned CurrCycle;
994 unsigned IssueCount;
995
996 /// MinReadyCycle - Cycle of the soonest available instruction.
997 unsigned MinReadyCycle;
998
Andrew Trick3b87f622012-11-07 07:05:09 +0000999 // The expected latency of the critical path in this scheduled zone.
1000 unsigned ExpectedLatency;
1001
1002 // Resources used in the scheduled zone beyond this boundary.
1003 SmallVector<unsigned, 16> ResourceCounts;
1004
1005 // Cache the critical resources ID in this scheduled zone.
1006 unsigned CritResIdx;
1007
1008 // Is the scheduled region resource limited vs. latency limited.
1009 bool IsResourceLimited;
1010
1011 unsigned ExpectedCount;
1012
1013 // Policy flag: attempt to find ILP until expected latency is covered.
1014 bool ShouldIncreaseILP;
1015
1016#ifndef NDEBUG
Andrew Trickb7e02892012-06-05 21:11:27 +00001017 // Remember the greatest min operand latency.
1018 unsigned MaxMinLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001019#endif
1020
1021 void reset() {
1022 Available.clear();
1023 Pending.clear();
1024 CheckPending = false;
1025 NextSUs.clear();
1026 HazardRec = 0;
1027 CurrCycle = 0;
1028 IssueCount = 0;
1029 MinReadyCycle = UINT_MAX;
1030 ExpectedLatency = 0;
1031 ResourceCounts.resize(1);
1032 assert(!ResourceCounts[0] && "nonzero count for bad resource");
1033 CritResIdx = 0;
1034 IsResourceLimited = false;
1035 ExpectedCount = 0;
1036 ShouldIncreaseILP = false;
1037#ifndef NDEBUG
1038 MaxMinLatency = 0;
1039#endif
1040 // Reserve a zero-count for invalid CritResIdx.
1041 ResourceCounts.resize(1);
1042 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001043
Andrew Trickf3234242012-05-24 22:11:12 +00001044 /// Pending queues extend the ready queues with the same ID and the
1045 /// PendingFlag set.
1046 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001047 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
1048 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P") {
1049 reset();
1050 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001051
1052 ~SchedBoundary() { delete HazardRec; }
1053
Andrew Trick3b87f622012-11-07 07:05:09 +00001054 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1055 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001056
Andrew Trickf3234242012-05-24 22:11:12 +00001057 bool isTop() const {
1058 return Available.getID() == ConvergingScheduler::TopQID;
1059 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001060
Andrew Trick3b87f622012-11-07 07:05:09 +00001061 unsigned getUnscheduledLatency(SUnit *SU) const {
1062 if (isTop())
1063 return SU->getHeight();
1064 return SU->getDepth();
1065 }
1066
1067 unsigned getCriticalCount() const {
1068 return ResourceCounts[CritResIdx];
1069 }
1070
Andrew Trick5559ffa2012-06-29 03:23:24 +00001071 bool checkHazard(SUnit *SU);
1072
Andrew Trick3b87f622012-11-07 07:05:09 +00001073 void checkILPPolicy();
1074
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001075 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1076
1077 void bumpCycle();
1078
Andrew Trick3b87f622012-11-07 07:05:09 +00001079 void countResource(unsigned PIdx, unsigned Cycles);
1080
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001081 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001082
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001083 void releasePending();
1084
1085 void removeReady(SUnit *SU);
1086
1087 SUnit *pickOnlyChoice();
1088 };
1089
Andrew Trick3b87f622012-11-07 07:05:09 +00001090private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001091 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001092 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001093 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001094
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001095 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001096 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001097 SchedBoundary Top;
1098 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001099
1100public:
Andrew Trickf3234242012-05-24 22:11:12 +00001101 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001102 enum {
1103 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001104 BotQID = 2,
1105 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001106 };
1107
Andrew Trickf3234242012-05-24 22:11:12 +00001108 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001109 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001110
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001111 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001112
Andrew Trick7196a8f2012-05-10 21:06:16 +00001113 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001114
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001115 virtual void schedNode(SUnit *SU, bool IsTopNode);
1116
1117 virtual void releaseTopNode(SUnit *SU);
1118
1119 virtual void releaseBottomNode(SUnit *SU);
1120
Andrew Trick3b87f622012-11-07 07:05:09 +00001121 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001122
Andrew Trick3b87f622012-11-07 07:05:09 +00001123protected:
1124 void balanceZones(
1125 ConvergingScheduler::SchedBoundary &CriticalZone,
1126 ConvergingScheduler::SchedCandidate &CriticalCand,
1127 ConvergingScheduler::SchedBoundary &OppositeZone,
1128 ConvergingScheduler::SchedCandidate &OppositeCand);
1129
1130 void checkResourceLimits(ConvergingScheduler::SchedCandidate &TopCand,
1131 ConvergingScheduler::SchedCandidate &BotCand);
1132
1133 void tryCandidate(SchedCandidate &Cand,
1134 SchedCandidate &TryCand,
1135 SchedBoundary &Zone,
1136 const RegPressureTracker &RPTracker,
1137 RegPressureTracker &TempTracker);
1138
1139 SUnit *pickNodeBidirectional(bool &IsTopNode);
1140
1141 void pickNodeFromQueue(SchedBoundary &Zone,
1142 const RegPressureTracker &RPTracker,
1143 SchedCandidate &Candidate);
1144
Andrew Trick28ebc892012-05-10 21:06:19 +00001145#ifndef NDEBUG
Andrew Trick3b87f622012-11-07 07:05:09 +00001146 void traceCandidate(const SchedCandidate &Cand, const SchedBoundary &Zone);
Andrew Trick28ebc892012-05-10 21:06:19 +00001147#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001148};
1149} // namespace
1150
Andrew Trick3b87f622012-11-07 07:05:09 +00001151void ConvergingScheduler::SchedRemainder::
1152init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1153 reset();
1154 if (!SchedModel->hasInstrSchedModel())
1155 return;
1156 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1157 for (std::vector<SUnit>::iterator
1158 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1159 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
1160 RemainingMicroOps += SchedModel->getNumMicroOps(I->getInstr(), SC);
1161 for (TargetSchedModel::ProcResIter
1162 PI = SchedModel->getWriteProcResBegin(SC),
1163 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1164 unsigned PIdx = PI->ProcResourceIdx;
1165 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1166 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1167 }
1168 }
Andrew Trick071966f2012-12-18 20:52:49 +00001169 for (unsigned PIdx = 0, PEnd = SchedModel->getNumProcResourceKinds();
1170 PIdx != PEnd; ++PIdx) {
1171 if ((int)(RemainingCounts[PIdx] - RemainingCounts[CritResIdx])
1172 >= (int)SchedModel->getLatencyFactor()) {
1173 CritResIdx = PIdx;
1174 }
1175 }
1176 MaxRemainingCount = std::max(
1177 RemainingMicroOps * SchedModel->getMicroOpFactor(),
1178 RemainingCounts[CritResIdx]);
Andrew Trick3b87f622012-11-07 07:05:09 +00001179}
1180
1181void ConvergingScheduler::SchedBoundary::
1182init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1183 reset();
1184 DAG = dag;
1185 SchedModel = smodel;
1186 Rem = rem;
1187 if (SchedModel->hasInstrSchedModel())
1188 ResourceCounts.resize(SchedModel->getNumProcResourceKinds());
1189}
1190
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001191void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1192 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001193 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001194 TRI = DAG->TRI;
Andrew Trick3b87f622012-11-07 07:05:09 +00001195 Rem.init(DAG, SchedModel);
1196 Top.init(DAG, SchedModel, &Rem);
1197 Bot.init(DAG, SchedModel, &Rem);
1198
1199 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001200
Andrew Trick412cd2f2012-10-10 05:43:09 +00001201 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1202 // are disabled, then these HazardRecs will be disabled.
1203 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001204 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001205 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1206 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1207
1208 assert((!ForceTopDown || !ForceBottomUp) &&
1209 "-misched-topdown incompatible with -misched-bottomup");
1210}
1211
1212void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001213 if (SU->isScheduled)
1214 return;
1215
Andrew Trickd4539602012-12-18 20:52:52 +00001216 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001217 I != E; ++I) {
1218 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001219 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001220#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001221 Top.MaxMinLatency = std::max(MinLatency, Top.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001222#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001223 if (SU->TopReadyCycle < PredReadyCycle + MinLatency)
1224 SU->TopReadyCycle = PredReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001225 }
1226 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001227}
1228
1229void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001230 if (SU->isScheduled)
1231 return;
1232
1233 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1234
1235 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1236 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001237 if (I->isWeak())
1238 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001239 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001240 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001241#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001242 Bot.MaxMinLatency = std::max(MinLatency, Bot.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001243#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001244 if (SU->BotReadyCycle < SuccReadyCycle + MinLatency)
1245 SU->BotReadyCycle = SuccReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001246 }
1247 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001248}
1249
Andrew Trick3b87f622012-11-07 07:05:09 +00001250void ConvergingScheduler::registerRoots() {
1251 Rem.CriticalPath = DAG->ExitSU.getDepth();
1252 // Some roots may not feed into ExitSU. Check all of them in case.
1253 for (std::vector<SUnit*>::const_iterator
1254 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1255 if ((*I)->getDepth() > Rem.CriticalPath)
1256 Rem.CriticalPath = (*I)->getDepth();
1257 }
1258 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1259}
1260
Andrew Trick5559ffa2012-06-29 03:23:24 +00001261/// Does this SU have a hazard within the current instruction group.
1262///
1263/// The scheduler supports two modes of hazard recognition. The first is the
1264/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1265/// supports highly complicated in-order reservation tables
1266/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1267///
1268/// The second is a streamlined mechanism that checks for hazards based on
1269/// simple counters that the scheduler itself maintains. It explicitly checks
1270/// for instruction dispatch limitations, including the number of micro-ops that
1271/// can dispatch per cycle.
1272///
1273/// TODO: Also check whether the SU must start a new group.
1274bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1275 if (HazardRec->isEnabled())
1276 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1277
Andrew Trick412cd2f2012-10-10 05:43:09 +00001278 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001279 if ((IssueCount > 0) && (IssueCount + uops > SchedModel->getIssueWidth())) {
1280 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1281 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001282 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001283 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001284 return false;
1285}
1286
Andrew Trick3b87f622012-11-07 07:05:09 +00001287/// If expected latency is covered, disable ILP policy.
1288void ConvergingScheduler::SchedBoundary::checkILPPolicy() {
1289 if (ShouldIncreaseILP
1290 && (IsResourceLimited || ExpectedLatency <= CurrCycle)) {
1291 ShouldIncreaseILP = false;
1292 DEBUG(dbgs() << "Disable ILP: " << Available.getName() << '\n');
1293 }
1294}
1295
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001296void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1297 unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001298
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001299 if (ReadyCycle < MinReadyCycle)
1300 MinReadyCycle = ReadyCycle;
1301
1302 // Check for interlocks first. For the purpose of other heuristics, an
1303 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trick5559ffa2012-06-29 03:23:24 +00001304 if (ReadyCycle > CurrCycle || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001305 Pending.push(SU);
1306 else
1307 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001308
1309 // Record this node as an immediate dependent of the scheduled node.
1310 NextSUs.insert(SU);
1311
1312 // If CriticalPath has been computed, then check if the unscheduled nodes
1313 // exceed the ILP window. Before registerRoots, CriticalPath==0.
1314 if (Rem->CriticalPath && (ExpectedLatency + getUnscheduledLatency(SU)
1315 > Rem->CriticalPath + ILPWindow)) {
1316 ShouldIncreaseILP = true;
1317 DEBUG(dbgs() << "Increase ILP: " << Available.getName() << " "
1318 << ExpectedLatency << " + " << getUnscheduledLatency(SU) << '\n');
1319 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001320}
1321
1322/// Move the boundary of scheduled code by one cycle.
1323void ConvergingScheduler::SchedBoundary::bumpCycle() {
Andrew Trick412cd2f2012-10-10 05:43:09 +00001324 unsigned Width = SchedModel->getIssueWidth();
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001325 IssueCount = (IssueCount <= Width) ? 0 : IssueCount - Width;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001326
Andrew Trick3b87f622012-11-07 07:05:09 +00001327 unsigned NextCycle = CurrCycle + 1;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001328 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
Andrew Trick3b87f622012-11-07 07:05:09 +00001329 if (MinReadyCycle > NextCycle) {
1330 IssueCount = 0;
1331 NextCycle = MinReadyCycle;
1332 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001333
1334 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001335 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001336 CurrCycle = NextCycle;
1337 }
1338 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001339 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001340 for (; CurrCycle != NextCycle; ++CurrCycle) {
1341 if (isTop())
1342 HazardRec->AdvanceCycle();
1343 else
1344 HazardRec->RecedeCycle();
1345 }
1346 }
1347 CheckPending = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001348 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001349
Andrew Trick3b87f622012-11-07 07:05:09 +00001350 DEBUG(dbgs() << " *** " << Available.getName() << " cycle "
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001351 << CurrCycle << '\n');
1352}
1353
Andrew Trick3b87f622012-11-07 07:05:09 +00001354/// Add the given processor resource to this scheduled zone.
1355void ConvergingScheduler::SchedBoundary::countResource(unsigned PIdx,
1356 unsigned Cycles) {
1357 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1358 DEBUG(dbgs() << " " << SchedModel->getProcResource(PIdx)->Name
1359 << " +(" << Cycles << "x" << Factor
1360 << ") / " << SchedModel->getLatencyFactor() << '\n');
1361
1362 unsigned Count = Factor * Cycles;
1363 ResourceCounts[PIdx] += Count;
1364 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1365 Rem->RemainingCounts[PIdx] -= Count;
1366
1367 // Reset MaxRemainingCount for sanity.
1368 Rem->MaxRemainingCount = 0;
1369
1370 // Check if this resource exceeds the current critical resource by a full
1371 // cycle. If so, it becomes the critical resource.
1372 if ((int)(ResourceCounts[PIdx] - ResourceCounts[CritResIdx])
1373 >= (int)SchedModel->getLatencyFactor()) {
1374 CritResIdx = PIdx;
1375 DEBUG(dbgs() << " *** Critical resource "
1376 << SchedModel->getProcResource(PIdx)->Name << " x"
1377 << ResourceCounts[PIdx] << '\n');
1378 }
1379}
1380
Andrew Trickb7e02892012-06-05 21:11:27 +00001381/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001382void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001383 // Update the reservation table.
1384 if (HazardRec->isEnabled()) {
1385 if (!isTop() && SU->isCall) {
1386 // Calls are scheduled with their preceding instructions. For bottom-up
1387 // scheduling, clear the pipeline state before emitting.
1388 HazardRec->Reset();
1389 }
1390 HazardRec->EmitInstruction(SU);
1391 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001392 // Update resource counts and critical resource.
1393 if (SchedModel->hasInstrSchedModel()) {
1394 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1395 Rem->RemainingMicroOps -= SchedModel->getNumMicroOps(SU->getInstr(), SC);
1396 for (TargetSchedModel::ProcResIter
1397 PI = SchedModel->getWriteProcResBegin(SC),
1398 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1399 countResource(PI->ProcResourceIdx, PI->Cycles);
1400 }
1401 }
1402 if (isTop()) {
1403 if (SU->getDepth() > ExpectedLatency)
1404 ExpectedLatency = SU->getDepth();
1405 }
1406 else {
1407 if (SU->getHeight() > ExpectedLatency)
1408 ExpectedLatency = SU->getHeight();
1409 }
1410
1411 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
1412
Andrew Trick5559ffa2012-06-29 03:23:24 +00001413 // Check the instruction group dispatch limit.
1414 // TODO: Check if this SU must end a dispatch group.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001415 IssueCount += SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001416
1417 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1418 // issue width. However, we commonly reach the maximum. In this case
1419 // opportunistically bump the cycle to avoid uselessly checking everything in
1420 // the readyQ. Furthermore, a single instruction may produce more than one
1421 // cycle's worth of micro-ops.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001422 if (IssueCount >= SchedModel->getIssueWidth()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001423 DEBUG(dbgs() << " *** Max instrs at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001424 bumpCycle();
1425 }
1426}
1427
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001428/// Release pending ready nodes in to the available queue. This makes them
1429/// visible to heuristics.
1430void ConvergingScheduler::SchedBoundary::releasePending() {
1431 // If the available queue is empty, it is safe to reset MinReadyCycle.
1432 if (Available.empty())
1433 MinReadyCycle = UINT_MAX;
1434
1435 // Check to see if any of the pending instructions are ready to issue. If
1436 // so, add them to the available queue.
1437 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1438 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001439 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001440
1441 if (ReadyCycle < MinReadyCycle)
1442 MinReadyCycle = ReadyCycle;
1443
1444 if (ReadyCycle > CurrCycle)
1445 continue;
1446
Andrew Trick5559ffa2012-06-29 03:23:24 +00001447 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001448 continue;
1449
1450 Available.push(SU);
1451 Pending.remove(Pending.begin()+i);
1452 --i; --e;
1453 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001454 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001455 CheckPending = false;
1456}
1457
1458/// Remove SU from the ready set for this boundary.
1459void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1460 if (Available.isInQueue(SU))
1461 Available.remove(Available.find(SU));
1462 else {
1463 assert(Pending.isInQueue(SU) && "bad ready count");
1464 Pending.remove(Pending.find(SU));
1465 }
1466}
1467
1468/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001469/// defer any nodes that now hit a hazard, and advance the cycle until at least
1470/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001471SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1472 if (CheckPending)
1473 releasePending();
1474
Andrew Trick3b87f622012-11-07 07:05:09 +00001475 if (IssueCount > 0) {
1476 // Defer any ready instrs that now have a hazard.
1477 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1478 if (checkHazard(*I)) {
1479 Pending.push(*I);
1480 I = Available.remove(I);
1481 continue;
1482 }
1483 ++I;
1484 }
1485 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001486 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001487 assert(i <= (HazardRec->getMaxLookAhead() + MaxMinLatency) &&
1488 "permanent hazard"); (void)i;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001489 bumpCycle();
1490 releasePending();
1491 }
1492 if (Available.size() == 1)
1493 return *Available.begin();
1494 return NULL;
1495}
1496
Andrew Trick3b87f622012-11-07 07:05:09 +00001497/// Record the candidate policy for opposite zones with different critical
1498/// resources.
1499///
1500/// If the CriticalZone is latency limited, don't force a policy for the
1501/// candidates here. Instead, When releasing each candidate, releaseNode
1502/// compares the region's critical path to the candidate's height or depth and
1503/// the scheduled zone's expected latency then sets ShouldIncreaseILP.
1504void ConvergingScheduler::balanceZones(
1505 ConvergingScheduler::SchedBoundary &CriticalZone,
1506 ConvergingScheduler::SchedCandidate &CriticalCand,
1507 ConvergingScheduler::SchedBoundary &OppositeZone,
1508 ConvergingScheduler::SchedCandidate &OppositeCand) {
1509
1510 if (!CriticalZone.IsResourceLimited)
1511 return;
1512
1513 SchedRemainder *Rem = CriticalZone.Rem;
1514
1515 // If the critical zone is overconsuming a resource relative to the
1516 // remainder, try to reduce it.
1517 unsigned RemainingCritCount =
1518 Rem->RemainingCounts[CriticalZone.CritResIdx];
1519 if ((int)(Rem->MaxRemainingCount - RemainingCritCount)
1520 > (int)SchedModel->getLatencyFactor()) {
1521 CriticalCand.Policy.ReduceResIdx = CriticalZone.CritResIdx;
1522 DEBUG(dbgs() << "Balance " << CriticalZone.Available.getName() << " reduce "
1523 << SchedModel->getProcResource(CriticalZone.CritResIdx)->Name
1524 << '\n');
1525 }
1526 // If the other zone is underconsuming a resource relative to the full zone,
1527 // try to increase it.
1528 unsigned OppositeCount =
1529 OppositeZone.ResourceCounts[CriticalZone.CritResIdx];
1530 if ((int)(OppositeZone.ExpectedCount - OppositeCount)
1531 > (int)SchedModel->getLatencyFactor()) {
1532 OppositeCand.Policy.DemandResIdx = CriticalZone.CritResIdx;
1533 DEBUG(dbgs() << "Balance " << OppositeZone.Available.getName() << " demand "
1534 << SchedModel->getProcResource(OppositeZone.CritResIdx)->Name
1535 << '\n');
1536 }
Andrew Trick28ebc892012-05-10 21:06:19 +00001537}
Andrew Trick3b87f622012-11-07 07:05:09 +00001538
1539/// Determine if the scheduled zones exceed resource limits or critical path and
1540/// set each candidate's ReduceHeight policy accordingly.
1541void ConvergingScheduler::checkResourceLimits(
1542 ConvergingScheduler::SchedCandidate &TopCand,
1543 ConvergingScheduler::SchedCandidate &BotCand) {
1544
1545 Bot.checkILPPolicy();
1546 Top.checkILPPolicy();
1547 if (Bot.ShouldIncreaseILP)
1548 BotCand.Policy.ReduceLatency = true;
1549 if (Top.ShouldIncreaseILP)
1550 TopCand.Policy.ReduceLatency = true;
1551
1552 // Handle resource-limited regions.
1553 if (Top.IsResourceLimited && Bot.IsResourceLimited
1554 && Top.CritResIdx == Bot.CritResIdx) {
1555 // If the scheduled critical resource in both zones is no longer the
1556 // critical remaining resource, attempt to reduce resource height both ways.
1557 if (Top.CritResIdx != Rem.CritResIdx) {
1558 TopCand.Policy.ReduceResIdx = Top.CritResIdx;
1559 BotCand.Policy.ReduceResIdx = Bot.CritResIdx;
1560 DEBUG(dbgs() << "Reduce scheduled "
1561 << SchedModel->getProcResource(Top.CritResIdx)->Name << '\n');
1562 }
1563 return;
1564 }
1565 // Handle latency-limited regions.
1566 if (!Top.IsResourceLimited && !Bot.IsResourceLimited) {
1567 // If the total scheduled expected latency exceeds the region's critical
1568 // path then reduce latency both ways.
1569 //
1570 // Just because a zone is not resource limited does not mean it is latency
1571 // limited. Unbuffered resource, such as max micro-ops may cause CurrCycle
1572 // to exceed expected latency.
1573 if ((Top.ExpectedLatency + Bot.ExpectedLatency >= Rem.CriticalPath)
1574 && (Rem.CriticalPath > Top.CurrCycle + Bot.CurrCycle)) {
1575 TopCand.Policy.ReduceLatency = true;
1576 BotCand.Policy.ReduceLatency = true;
1577 DEBUG(dbgs() << "Reduce scheduled latency " << Top.ExpectedLatency
1578 << " + " << Bot.ExpectedLatency << '\n');
1579 }
1580 return;
1581 }
1582 // The critical resource is different in each zone, so request balancing.
1583
1584 // Compute the cost of each zone.
1585 Rem.MaxRemainingCount = std::max(
1586 Rem.RemainingMicroOps * SchedModel->getMicroOpFactor(),
1587 Rem.RemainingCounts[Rem.CritResIdx]);
1588 Top.ExpectedCount = std::max(Top.ExpectedLatency, Top.CurrCycle);
1589 Top.ExpectedCount = std::max(
1590 Top.getCriticalCount(),
1591 Top.ExpectedCount * SchedModel->getLatencyFactor());
1592 Bot.ExpectedCount = std::max(Bot.ExpectedLatency, Bot.CurrCycle);
1593 Bot.ExpectedCount = std::max(
1594 Bot.getCriticalCount(),
1595 Bot.ExpectedCount * SchedModel->getLatencyFactor());
1596
1597 balanceZones(Top, TopCand, Bot, BotCand);
1598 balanceZones(Bot, BotCand, Top, TopCand);
1599}
1600
1601void ConvergingScheduler::SchedCandidate::
1602initResourceDelta(const ScheduleDAGMI *DAG,
1603 const TargetSchedModel *SchedModel) {
1604 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
1605 return;
1606
1607 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1608 for (TargetSchedModel::ProcResIter
1609 PI = SchedModel->getWriteProcResBegin(SC),
1610 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1611 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
1612 ResDelta.CritResources += PI->Cycles;
1613 if (PI->ProcResourceIdx == Policy.DemandResIdx)
1614 ResDelta.DemandedResources += PI->Cycles;
1615 }
1616}
1617
1618/// Return true if this heuristic determines order.
1619static bool tryLess(unsigned TryVal, unsigned CandVal,
1620 ConvergingScheduler::SchedCandidate &TryCand,
1621 ConvergingScheduler::SchedCandidate &Cand,
1622 ConvergingScheduler::CandReason Reason) {
1623 if (TryVal < CandVal) {
1624 TryCand.Reason = Reason;
1625 return true;
1626 }
1627 if (TryVal > CandVal) {
1628 if (Cand.Reason > Reason)
1629 Cand.Reason = Reason;
1630 return true;
1631 }
1632 return false;
1633}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001634
Andrew Trick3b87f622012-11-07 07:05:09 +00001635static bool tryGreater(unsigned TryVal, unsigned CandVal,
1636 ConvergingScheduler::SchedCandidate &TryCand,
1637 ConvergingScheduler::SchedCandidate &Cand,
1638 ConvergingScheduler::CandReason Reason) {
1639 if (TryVal > CandVal) {
1640 TryCand.Reason = Reason;
1641 return true;
1642 }
1643 if (TryVal < CandVal) {
1644 if (Cand.Reason > Reason)
1645 Cand.Reason = Reason;
1646 return true;
1647 }
1648 return false;
1649}
1650
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001651static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
1652 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
1653}
1654
Andrew Trick3b87f622012-11-07 07:05:09 +00001655/// Apply a set of heursitics to a new candidate. Heuristics are currently
1656/// hierarchical. This may be more efficient than a graduated cost model because
1657/// we don't need to evaluate all aspects of the model for each node in the
1658/// queue. But it's really done to make the heuristics easier to debug and
1659/// statistically analyze.
1660///
1661/// \param Cand provides the policy and current best candidate.
1662/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
1663/// \param Zone describes the scheduled zone that we are extending.
1664/// \param RPTracker describes reg pressure within the scheduled zone.
1665/// \param TempTracker is a scratch pressure tracker to reuse in queries.
1666void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
1667 SchedCandidate &TryCand,
1668 SchedBoundary &Zone,
1669 const RegPressureTracker &RPTracker,
1670 RegPressureTracker &TempTracker) {
1671
1672 // Always initialize TryCand's RPDelta.
1673 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
1674 DAG->getRegionCriticalPSets(),
1675 DAG->getRegPressure().MaxSetPressure);
1676
1677 // Initialize the candidate if needed.
1678 if (!Cand.isValid()) {
1679 TryCand.Reason = NodeOrder;
1680 return;
1681 }
1682 // Avoid exceeding the target's limit.
1683 if (tryLess(TryCand.RPDelta.Excess.UnitIncrease,
1684 Cand.RPDelta.Excess.UnitIncrease, TryCand, Cand, SingleExcess))
1685 return;
1686 if (Cand.Reason == SingleExcess)
1687 Cand.Reason = MultiPressure;
1688
1689 // Avoid increasing the max critical pressure in the scheduled region.
1690 if (tryLess(TryCand.RPDelta.CriticalMax.UnitIncrease,
1691 Cand.RPDelta.CriticalMax.UnitIncrease,
1692 TryCand, Cand, SingleCritical))
1693 return;
1694 if (Cand.Reason == SingleCritical)
1695 Cand.Reason = MultiPressure;
1696
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001697 // Keep clustered nodes together to encourage downstream peephole
1698 // optimizations which may reduce resource requirements.
1699 //
1700 // This is a best effort to set things up for a post-RA pass. Optimizations
1701 // like generating loads of multiple registers should ideally be done within
1702 // the scheduler pass by combining the loads during DAG postprocessing.
1703 const SUnit *NextClusterSU =
1704 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
1705 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
1706 TryCand, Cand, Cluster))
1707 return;
1708 // Currently, weak edges are for clustering, so we hard-code that reason.
1709 // However, deferring the current TryCand will not change Cand's reason.
1710 CandReason OrigReason = Cand.Reason;
1711 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
1712 getWeakLeft(Cand.SU, Zone.isTop()),
1713 TryCand, Cand, Cluster)) {
1714 Cand.Reason = OrigReason;
1715 return;
1716 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001717 // Avoid critical resource consumption and balance the schedule.
1718 TryCand.initResourceDelta(DAG, SchedModel);
1719 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
1720 TryCand, Cand, ResourceReduce))
1721 return;
1722 if (tryGreater(TryCand.ResDelta.DemandedResources,
1723 Cand.ResDelta.DemandedResources,
1724 TryCand, Cand, ResourceDemand))
1725 return;
1726
1727 // Avoid serializing long latency dependence chains.
1728 if (Cand.Policy.ReduceLatency) {
1729 if (Zone.isTop()) {
1730 if (Cand.SU->getDepth() * SchedModel->getLatencyFactor()
1731 > Zone.ExpectedCount) {
1732 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
1733 TryCand, Cand, TopDepthReduce))
1734 return;
1735 }
1736 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
1737 TryCand, Cand, TopPathReduce))
1738 return;
1739 }
1740 else {
1741 if (Cand.SU->getHeight() * SchedModel->getLatencyFactor()
1742 > Zone.ExpectedCount) {
1743 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
1744 TryCand, Cand, BotHeightReduce))
1745 return;
1746 }
1747 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
1748 TryCand, Cand, BotPathReduce))
1749 return;
1750 }
1751 }
1752
1753 // Avoid increasing the max pressure of the entire region.
1754 if (tryLess(TryCand.RPDelta.CurrentMax.UnitIncrease,
1755 Cand.RPDelta.CurrentMax.UnitIncrease, TryCand, Cand, SingleMax))
1756 return;
1757 if (Cand.Reason == SingleMax)
1758 Cand.Reason = MultiPressure;
1759
1760 // Prefer immediate defs/users of the last scheduled instruction. This is a
1761 // nice pressure avoidance strategy that also conserves the processor's
1762 // register renaming resources and keeps the machine code readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001763 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
1764 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00001765 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001766
Andrew Trick3b87f622012-11-07 07:05:09 +00001767 // Fall through to original instruction order.
1768 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
1769 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
1770 TryCand.Reason = NodeOrder;
1771 }
1772}
Andrew Trick28ebc892012-05-10 21:06:19 +00001773
Andrew Trick5429a6b2012-05-17 22:37:09 +00001774/// pickNodeFromQueue helper that returns true if the LHS reg pressure effect is
1775/// more desirable than RHS from scheduling standpoint.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001776static bool compareRPDelta(const RegPressureDelta &LHS,
1777 const RegPressureDelta &RHS) {
1778 // Compare each component of pressure in decreasing order of importance
1779 // without checking if any are valid. Invalid PressureElements are assumed to
1780 // have UnitIncrease==0, so are neutral.
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001781
1782 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00001783 if (LHS.Excess.UnitIncrease != RHS.Excess.UnitIncrease) {
1784 DEBUG(dbgs() << "RP excess top - bot: "
1785 << (LHS.Excess.UnitIncrease - RHS.Excess.UnitIncrease) << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001786 return LHS.Excess.UnitIncrease < RHS.Excess.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00001787 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001788 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00001789 if (LHS.CriticalMax.UnitIncrease != RHS.CriticalMax.UnitIncrease) {
1790 DEBUG(dbgs() << "RP critical top - bot: "
1791 << (LHS.CriticalMax.UnitIncrease - RHS.CriticalMax.UnitIncrease)
1792 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001793 return LHS.CriticalMax.UnitIncrease < RHS.CriticalMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00001794 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001795 // Avoid increasing the max pressure of the entire region.
Andrew Trick3b87f622012-11-07 07:05:09 +00001796 if (LHS.CurrentMax.UnitIncrease != RHS.CurrentMax.UnitIncrease) {
1797 DEBUG(dbgs() << "RP current top - bot: "
1798 << (LHS.CurrentMax.UnitIncrease - RHS.CurrentMax.UnitIncrease)
1799 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001800 return LHS.CurrentMax.UnitIncrease < RHS.CurrentMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00001801 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001802 return false;
1803}
1804
Andrew Trick3b87f622012-11-07 07:05:09 +00001805#ifndef NDEBUG
1806const char *ConvergingScheduler::getReasonStr(
1807 ConvergingScheduler::CandReason Reason) {
1808 switch (Reason) {
1809 case NoCand: return "NOCAND ";
1810 case SingleExcess: return "REG-EXCESS";
1811 case SingleCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001812 case Cluster: return "CLUSTER ";
Andrew Trick3b87f622012-11-07 07:05:09 +00001813 case SingleMax: return "REG-MAX ";
1814 case MultiPressure: return "REG-MULTI ";
1815 case ResourceReduce: return "RES-REDUCE";
1816 case ResourceDemand: return "RES-DEMAND";
1817 case TopDepthReduce: return "TOP-DEPTH ";
1818 case TopPathReduce: return "TOP-PATH ";
1819 case BotHeightReduce:return "BOT-HEIGHT";
1820 case BotPathReduce: return "BOT-PATH ";
1821 case NextDefUse: return "DEF-USE ";
1822 case NodeOrder: return "ORDER ";
1823 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00001824 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00001825}
1826
1827void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand,
1828 const SchedBoundary &Zone) {
1829 const char *Label = getReasonStr(Cand.Reason);
1830 PressureElement P;
1831 unsigned ResIdx = 0;
1832 unsigned Latency = 0;
1833 switch (Cand.Reason) {
1834 default:
1835 break;
1836 case SingleExcess:
1837 P = Cand.RPDelta.Excess;
1838 break;
1839 case SingleCritical:
1840 P = Cand.RPDelta.CriticalMax;
1841 break;
1842 case SingleMax:
1843 P = Cand.RPDelta.CurrentMax;
1844 break;
1845 case ResourceReduce:
1846 ResIdx = Cand.Policy.ReduceResIdx;
1847 break;
1848 case ResourceDemand:
1849 ResIdx = Cand.Policy.DemandResIdx;
1850 break;
1851 case TopDepthReduce:
1852 Latency = Cand.SU->getDepth();
1853 break;
1854 case TopPathReduce:
1855 Latency = Cand.SU->getHeight();
1856 break;
1857 case BotHeightReduce:
1858 Latency = Cand.SU->getHeight();
1859 break;
1860 case BotPathReduce:
1861 Latency = Cand.SU->getDepth();
1862 break;
1863 }
1864 dbgs() << Label << " " << Zone.Available.getName() << " ";
1865 if (P.isValid())
1866 dbgs() << TRI->getRegPressureSetName(P.PSetID) << ":" << P.UnitIncrease
1867 << " ";
1868 else
1869 dbgs() << " ";
1870 if (ResIdx)
1871 dbgs() << SchedModel->getProcResource(ResIdx)->Name << " ";
1872 else
1873 dbgs() << " ";
1874 if (Latency)
1875 dbgs() << Latency << " cycles ";
1876 else
1877 dbgs() << " ";
1878 Cand.SU->dump(DAG);
1879}
1880#endif
1881
Andrew Trick7196a8f2012-05-10 21:06:16 +00001882/// Pick the best candidate from the top queue.
1883///
1884/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
1885/// DAG building. To adjust for the current scheduling location we need to
1886/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00001887void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
1888 const RegPressureTracker &RPTracker,
1889 SchedCandidate &Cand) {
1890 ReadyQueue &Q = Zone.Available;
1891
Andrew Trickf3234242012-05-24 22:11:12 +00001892 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001893
Andrew Trick7196a8f2012-05-10 21:06:16 +00001894 // getMaxPressureDelta temporarily modifies the tracker.
1895 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
1896
Andrew Trick8c2d9212012-05-24 22:11:03 +00001897 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00001898
Andrew Trick3b87f622012-11-07 07:05:09 +00001899 SchedCandidate TryCand(Cand.Policy);
1900 TryCand.SU = *I;
1901 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
1902 if (TryCand.Reason != NoCand) {
1903 // Initialize resource delta if needed in case future heuristics query it.
1904 if (TryCand.ResDelta == SchedResourceDelta())
1905 TryCand.initResourceDelta(DAG, SchedModel);
1906 Cand.setBest(TryCand);
1907 DEBUG(traceCandidate(Cand, Zone));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001908 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001909 TryCand.SU = *I;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001910 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001911}
1912
1913static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
1914 bool IsTop) {
1915 DEBUG(dbgs() << "Pick " << (IsTop ? "top" : "bot")
1916 << " SU(" << Cand.SU->NodeNum << ") "
1917 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00001918}
1919
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001920/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00001921SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001922 // Schedule as far as possible in the direction of no choice. This is most
1923 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001924 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001925 IsTopNode = false;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001926 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001927 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001928 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001929 IsTopNode = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001930 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001931 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001932 CandPolicy NoPolicy;
1933 SchedCandidate BotCand(NoPolicy);
1934 SchedCandidate TopCand(NoPolicy);
1935 checkResourceLimits(TopCand, BotCand);
1936
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001937 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00001938 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
1939 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001940
1941 // If either Q has a single candidate that provides the least increase in
1942 // Excess pressure, we can immediately schedule from that Q.
1943 //
1944 // RegionCriticalPSets summarizes the pressure within the scheduled region and
1945 // affects picking from either Q. If scheduling in one direction must
1946 // increase pressure for one of the excess PSets, then schedule in that
1947 // direction first to provide more freedom in the other direction.
Andrew Trick3b87f622012-11-07 07:05:09 +00001948 if (BotCand.Reason == SingleExcess || BotCand.Reason == SingleCritical) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001949 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001950 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001951 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001952 }
1953 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00001954 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
1955 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001956
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001957 // If either Q has a single candidate that minimizes pressure above the
1958 // original region's pressure pick it.
Andrew Trick3b87f622012-11-07 07:05:09 +00001959 if (TopCand.Reason <= SingleMax || BotCand.Reason <= SingleMax) {
1960 if (TopCand.Reason < BotCand.Reason) {
1961 IsTopNode = true;
1962 tracePick(TopCand, IsTopNode);
1963 return TopCand.SU;
1964 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001965 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001966 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001967 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001968 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001969 // Check for a salient pressure difference and pick the best from either side.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001970 if (compareRPDelta(TopCand.RPDelta, BotCand.RPDelta)) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001971 IsTopNode = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001972 tracePick(TopCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001973 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001974 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001975 // Otherwise prefer the bottom candidate, in node order if all else failed.
1976 if (TopCand.Reason < BotCand.Reason) {
1977 IsTopNode = true;
1978 tracePick(TopCand, IsTopNode);
1979 return TopCand.SU;
1980 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001981 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001982 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001983 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001984}
1985
1986/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00001987SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
1988 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001989 assert(Top.Available.empty() && Top.Pending.empty() &&
1990 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00001991 return NULL;
1992 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00001993 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00001994 do {
1995 if (ForceTopDown) {
1996 SU = Top.pickOnlyChoice();
1997 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001998 CandPolicy NoPolicy;
1999 SchedCandidate TopCand(NoPolicy);
2000 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2001 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002002 SU = TopCand.SU;
2003 }
2004 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002005 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002006 else if (ForceBottomUp) {
2007 SU = Bot.pickOnlyChoice();
2008 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002009 CandPolicy NoPolicy;
2010 SchedCandidate BotCand(NoPolicy);
2011 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2012 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002013 SU = BotCand.SU;
2014 }
2015 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002016 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002017 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002018 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002019 }
2020 } while (SU->isScheduled);
2021
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002022 if (SU->isTopReady())
2023 Top.removeReady(SU);
2024 if (SU->isBottomReady())
2025 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002026
2027 DEBUG(dbgs() << "*** " << (IsTopNode ? "Top" : "Bottom")
2028 << " Scheduling Instruction in cycle "
2029 << (IsTopNode ? Top.CurrCycle : Bot.CurrCycle) << '\n';
2030 SU->dump(DAG));
Andrew Trick7196a8f2012-05-10 21:06:16 +00002031 return SU;
2032}
2033
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002034/// Update the scheduler's state after scheduling a node. This is the same node
2035/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002036/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002037void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002038 if (IsTopNode) {
2039 SU->TopReadyCycle = Top.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002040 Top.bumpNode(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002041 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002042 else {
2043 SU->BotReadyCycle = Bot.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002044 Bot.bumpNode(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002045 }
2046}
2047
Andrew Trick17d35e52012-03-14 04:00:41 +00002048/// Create the standard converging machine scheduler. This will be used as the
2049/// default scheduler if the target does not set a default.
2050static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002051 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002052 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002053 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2054 // Register DAG post-processors.
2055 if (EnableLoadCluster)
2056 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002057 if (EnableMacroFusion)
2058 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002059 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002060}
2061static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002062ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2063 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002064
2065//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002066// ILP Scheduler. Currently for experimental analysis of heuristics.
2067//===----------------------------------------------------------------------===//
2068
2069namespace {
2070/// \brief Order nodes by the ILP metric.
2071struct ILPOrder {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002072 SchedDFSResult *DFSResult;
2073 BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002074 bool MaximizeILP;
2075
Andrew Trick8b1496c2012-11-28 05:13:28 +00002076 ILPOrder(SchedDFSResult *dfs, BitVector *schedtrees, bool MaxILP)
2077 : DFSResult(dfs), ScheduledTrees(schedtrees), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002078
2079 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002080 ///
2081 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002082 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002083 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2084 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2085 if (SchedTreeA != SchedTreeB) {
2086 // Unscheduled trees have lower priority.
2087 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2088 return ScheduledTrees->test(SchedTreeB);
2089
2090 // Trees with shallower connections have have lower priority.
2091 if (DFSResult->getSubtreeLevel(SchedTreeA)
2092 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2093 return DFSResult->getSubtreeLevel(SchedTreeA)
2094 < DFSResult->getSubtreeLevel(SchedTreeB);
2095 }
2096 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002097 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002098 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002099 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002100 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002101 }
2102};
2103
2104/// \brief Schedule based on the ILP metric.
2105class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002106 /// In case all subtrees are eventually connected to a common root through
2107 /// data dependence (e.g. reduction), place an upper limit on their size.
2108 ///
2109 /// FIXME: A subtree limit is generally good, but in the situation commented
2110 /// above, where multiple similar subtrees feed a common root, we should
2111 /// only split at a point where the resulting subtrees will be balanced.
2112 /// (a motivating test case must be found).
2113 static const unsigned SubtreeLimit = 16;
2114
2115 SchedDFSResult DFSResult;
2116 BitVector ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002117 ILPOrder Cmp;
2118
2119 std::vector<SUnit*> ReadyQ;
2120public:
2121 ILPScheduler(bool MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002122 : DFSResult(/*BottomUp=*/true, SubtreeLimit),
2123 Cmp(&DFSResult, &ScheduledTrees, MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002124
2125 virtual void initialize(ScheduleDAGMI *DAG) {
2126 ReadyQ.clear();
Andrew Trick8b1496c2012-11-28 05:13:28 +00002127 DFSResult.clear();
2128 DFSResult.resize(DAG->SUnits.size());
2129 ScheduledTrees.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002130 }
2131
2132 virtual void registerRoots() {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002133 DFSResult.compute(ReadyQ);
2134 ScheduledTrees.resize(DFSResult.getNumSubtrees());
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002135 // Restore the heap in ReadyQ with the updated DFS results.
2136 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002137 }
2138
2139 /// Implement MachineSchedStrategy interface.
2140 /// -----------------------------------------
2141
Andrew Trick8b1496c2012-11-28 05:13:28 +00002142 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002143 virtual SUnit *pickNode(bool &IsTopNode) {
2144 if (ReadyQ.empty()) return NULL;
2145 pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2146 SUnit *SU = ReadyQ.back();
2147 ReadyQ.pop_back();
2148 IsTopNode = false;
Andrew Trick8b1496c2012-11-28 05:13:28 +00002149 DEBUG(dbgs() << "*** Scheduling " << "SU(" << SU->NodeNum << "): "
2150 << *SU->getInstr()
2151 << " ILP: " << DFSResult.getILP(SU)
2152 << " Tree: " << DFSResult.getSubtreeID(SU) << " @"
2153 << DFSResult.getSubtreeLevel(DFSResult.getSubtreeID(SU))<< '\n');
Andrew Trick1e94e982012-10-15 18:02:27 +00002154 return SU;
2155 }
2156
Andrew Trick8b1496c2012-11-28 05:13:28 +00002157 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2158 /// DFSResults, and resort the priority Q.
2159 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2160 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
2161 if (!ScheduledTrees.test(DFSResult.getSubtreeID(SU))) {
2162 ScheduledTrees.set(DFSResult.getSubtreeID(SU));
2163 DFSResult.scheduleTree(DFSResult.getSubtreeID(SU));
2164 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2165 }
2166 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002167
2168 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2169
2170 virtual void releaseBottomNode(SUnit *SU) {
2171 ReadyQ.push_back(SU);
2172 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2173 }
2174};
2175} // namespace
2176
2177static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2178 return new ScheduleDAGMI(C, new ILPScheduler(true));
2179}
2180static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2181 return new ScheduleDAGMI(C, new ILPScheduler(false));
2182}
2183static MachineSchedRegistry ILPMaxRegistry(
2184 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2185static MachineSchedRegistry ILPMinRegistry(
2186 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2187
2188//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002189// Machine Instruction Shuffler for Correctness Testing
2190//===----------------------------------------------------------------------===//
2191
Andrew Trick96f678f2012-01-13 06:30:30 +00002192#ifndef NDEBUG
2193namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002194/// Apply a less-than relation on the node order, which corresponds to the
2195/// instruction order prior to scheduling. IsReverse implements greater-than.
2196template<bool IsReverse>
2197struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002198 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002199 if (IsReverse)
2200 return A->NodeNum > B->NodeNum;
2201 else
2202 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002203 }
2204};
2205
Andrew Trick96f678f2012-01-13 06:30:30 +00002206/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002207class InstructionShuffler : public MachineSchedStrategy {
2208 bool IsAlternating;
2209 bool IsTopDown;
2210
2211 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2212 // gives nodes with a higher number higher priority causing the latest
2213 // instructions to be scheduled first.
2214 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2215 TopQ;
2216 // When scheduling bottom-up, use greater-than as the queue priority.
2217 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2218 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002219public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002220 InstructionShuffler(bool alternate, bool topdown)
2221 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002222
Andrew Trick17d35e52012-03-14 04:00:41 +00002223 virtual void initialize(ScheduleDAGMI *) {
2224 TopQ.clear();
2225 BottomQ.clear();
2226 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002227
Andrew Trick17d35e52012-03-14 04:00:41 +00002228 /// Implement MachineSchedStrategy interface.
2229 /// -----------------------------------------
2230
2231 virtual SUnit *pickNode(bool &IsTopNode) {
2232 SUnit *SU;
2233 if (IsTopDown) {
2234 do {
2235 if (TopQ.empty()) return NULL;
2236 SU = TopQ.top();
2237 TopQ.pop();
2238 } while (SU->isScheduled);
2239 IsTopNode = true;
2240 }
2241 else {
2242 do {
2243 if (BottomQ.empty()) return NULL;
2244 SU = BottomQ.top();
2245 BottomQ.pop();
2246 } while (SU->isScheduled);
2247 IsTopNode = false;
2248 }
2249 if (IsAlternating)
2250 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002251 return SU;
2252 }
2253
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002254 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2255
Andrew Trick17d35e52012-03-14 04:00:41 +00002256 virtual void releaseTopNode(SUnit *SU) {
2257 TopQ.push(SU);
2258 }
2259 virtual void releaseBottomNode(SUnit *SU) {
2260 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002261 }
2262};
2263} // namespace
2264
Andrew Trickc174eaf2012-03-08 01:41:12 +00002265static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002266 bool Alternate = !ForceTopDown && !ForceBottomUp;
2267 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002268 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002269 "-misched-topdown incompatible with -misched-bottomup");
2270 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002271}
Andrew Trick17d35e52012-03-14 04:00:41 +00002272static MachineSchedRegistry ShufflerRegistry(
2273 "shuffle", "Shuffle machine instructions alternating directions",
2274 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002275#endif // !NDEBUG