blob: 746a1ad959cf6a3d63f120fde36998de7ddb87aa [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000036#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000037#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000038#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040using namespace llvm;
41
Mon P Wang3c81d352008-11-23 04:37:22 +000042static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000043DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000044
Evan Cheng10e86422008-04-25 19:11:04 +000045// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000046static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
47 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000048
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000049X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000050 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000051 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000052 X86ScalarSSEf64 = Subtarget->hasSSE2();
53 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000054 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000055
Anton Korobeynikov2365f512007-07-14 14:06:15 +000056 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000059 // Set up the TargetLowering object.
60
61 // X86 is weird, it always uses i8 for shift amounts and setcc results.
62 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000063 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000064 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000065 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000066 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000067
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000068 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000069 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 setUseUnderscoreSetJmp(false);
71 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000072 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 // MS runtime is weird: it exports _setjmp, but longjmp!
74 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(false);
76 } else {
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(true);
79 }
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000081 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000082 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
83 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
84 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 if (Subtarget->is64Bit())
86 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000087
Evan Cheng03294662008-10-14 21:26:46 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000089
Scott Michelfdc40a02009-02-17 22:15:04 +000090 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000091 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000096 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
97
98 // SETOEQ and SETUNE require checking two conditions.
99 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
100 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
101 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
102 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000105
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
107 // operation.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
110 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000111
Evan Cheng25ab6902006-09-08 06:48:29 +0000112 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000113 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000114 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000115 } else if (!UseSoftFloat) {
116 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000117 // We have an impenetrably clever algorithm for ui64->double only.
118 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000119 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000120 // We have an algorithm for SSE2, and we turn this into a 64-bit
121 // FILD for other targets.
122 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124
125 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000129
Devang Patel6a784892009-06-05 18:48:29 +0000130 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000131 // SSE has no i16 to fp conversion, only i32
132 if (X86ScalarSSEf32) {
133 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
134 // f32 and f64 cases are Legal, f80 case is not
135 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
136 } else {
137 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
138 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
139 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000140 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000141 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
142 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000143 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000144
Dale Johannesen73328d12007-09-19 23:55:34 +0000145 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
146 // are Legal, f80 is custom lowered.
147 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
148 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000149
Evan Cheng02568ff2006-01-30 22:13:22 +0000150 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
151 // this operation.
152 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
153 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
154
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000155 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000156 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000157 // f32 and f64 cases are Legal, f80 case is not
158 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000159 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 }
163
164 // Handle FP_TO_UINT by promoting the destination to a larger signed
165 // conversion.
166 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
167 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
168 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
169
Evan Cheng25ab6902006-09-08 06:48:29 +0000170 if (Subtarget->is64Bit()) {
171 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000173 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000175 // Expand FP_TO_UINT into a select.
176 // FIXME: We would like to use a Custom expander here eventually to do
177 // the optimal thing for SSE vs. the default expansion in the legalizer.
178 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
179 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000180 // With SSE3 we can use fisttpll to convert to a signed i64; without
181 // SSE, we're stuck with a fistpll.
182 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Chris Lattner399610a2006-12-05 18:22:22 +0000185 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000187 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
188 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
189 }
Chris Lattner21f66852005-12-23 05:15:23 +0000190
Dan Gohmanb00ee212008-02-18 19:34:53 +0000191 // Scalar integer divide and remainder are lowered to use operations that
192 // produce two results, to match the available instructions. This exposes
193 // the two-result form to trivial CSE, which is able to combine x/y and x%y
194 // into a single instruction.
195 //
196 // Scalar integer multiply-high is also lowered to use two-result
197 // operations, to match the available instructions. However, plain multiply
198 // (low) operations are left as Legal, as there are single-result
199 // instructions for this in x86. Using the two-result multiply instructions
200 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
205 setOperationAction(ISD::SREM , MVT::i8 , Expand);
206 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000207 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
208 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
209 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
210 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
211 setOperationAction(ISD::SREM , MVT::i16 , Expand);
212 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000213 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
214 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
215 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
216 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
217 setOperationAction(ISD::SREM , MVT::i32 , Expand);
218 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000219 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
220 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
221 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
222 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
223 setOperationAction(ISD::SREM , MVT::i64 , Expand);
224 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000225
Evan Chengc35497f2006-10-30 08:02:39 +0000226 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000227 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000228 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
229 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
235 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000236 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000237 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000239 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000240
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
251 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
255
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000256 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000257 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000258
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259 // These should be promoted to a larger select which is supported.
260 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
261 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000262 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000263 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
264 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
265 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
266 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000267 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000268 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
269 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
270 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
271 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
272 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000273 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000274 if (Subtarget->is64Bit()) {
275 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
276 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
277 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000278 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000280 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000281
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000282 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000283 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000284 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000285 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000286 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000287 if (Subtarget->is64Bit())
288 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000289 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 if (Subtarget->is64Bit()) {
291 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
292 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
293 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000294 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000296 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000297 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
298 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
299 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000300 if (Subtarget->is64Bit()) {
301 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
304 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Chengd2cde682008-03-10 19:38:10 +0000306 if (Subtarget->hasSSE1())
307 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000308
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000309 if (!Subtarget->hasSSE2())
310 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
311
Mon P Wang63307c32008-05-05 19:05:59 +0000312 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000313 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
314 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000317
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000318 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
319 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000322
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000323 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000324 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000331 }
332
Dan Gohman7f460202008-06-30 20:59:49 +0000333 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
334 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000335 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000336 if (!Subtarget->isTargetDarwin() &&
337 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000338 !Subtarget->isTargetCygMing()) {
339 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
340 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
341 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000342
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000343 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
344 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
347 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000348 setExceptionPointerRegister(X86::RAX);
349 setExceptionSelectorRegister(X86::RDX);
350 } else {
351 setExceptionPointerRegister(X86::EAX);
352 setExceptionSelectorRegister(X86::EDX);
353 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000354 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000355 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
356
Duncan Sandsf7331b32007-09-11 14:10:23 +0000357 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000358
Chris Lattnerda68d302008-01-15 21:58:22 +0000359 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000360
Nate Begemanacc398c2006-01-25 18:21:52 +0000361 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
362 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000364 if (Subtarget->is64Bit()) {
365 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000366 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000367 } else {
368 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000369 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000370 }
Evan Chengae642192007-03-02 23:16:35 +0000371
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000372 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000373 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
375 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000376 if (Subtarget->isTargetCygMing())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
378 else
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000380
Evan Chengc7ce29b2009-02-13 22:36:38 +0000381 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000382 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000383 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000384 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
385 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000386
Evan Cheng223547a2006-01-31 22:28:30 +0000387 // Use ANDPD to simulate FABS.
388 setOperationAction(ISD::FABS , MVT::f64, Custom);
389 setOperationAction(ISD::FABS , MVT::f32, Custom);
390
391 // Use XORP to simulate FNEG.
392 setOperationAction(ISD::FNEG , MVT::f64, Custom);
393 setOperationAction(ISD::FNEG , MVT::f32, Custom);
394
Evan Cheng68c47cb2007-01-05 07:55:56 +0000395 // Use ANDPD and ORPD to simulate FCOPYSIGN.
396 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
397 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
398
Evan Chengd25e9e82006-02-02 00:28:23 +0000399 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 setOperationAction(ISD::FSIN , MVT::f64, Expand);
401 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f32, Expand);
403 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404
Chris Lattnera54aa942006-01-29 06:26:08 +0000405 // Expand FP immediates into loads from the stack, except for the special
406 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000407 addLegalFPImmediate(APFloat(+0.0)); // xorpd
408 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000409 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000410 // Use SSE for f32, x87 for f64.
411 // Set up the FP register classes.
412 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
413 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
414
415 // Use ANDPS to simulate FABS.
416 setOperationAction(ISD::FABS , MVT::f32, Custom);
417
418 // Use XORP to simulate FNEG.
419 setOperationAction(ISD::FNEG , MVT::f32, Custom);
420
421 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
422
423 // Use ANDPS and ORPS to simulate FCOPYSIGN.
424 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
425 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
426
427 // We don't support sin/cos/fmod
428 setOperationAction(ISD::FSIN , MVT::f32, Expand);
429 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430
Nate Begemane1795842008-02-14 08:57:00 +0000431 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432 addLegalFPImmediate(APFloat(+0.0f)); // xorps
433 addLegalFPImmediate(APFloat(+0.0)); // FLD0
434 addLegalFPImmediate(APFloat(+1.0)); // FLD1
435 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
436 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
437
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000438 if (!UnsafeFPMath) {
439 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
440 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
441 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000442 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000445 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
446 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000447
Evan Cheng68c47cb2007-01-05 07:55:56 +0000448 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000449 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
451 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000452
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453 if (!UnsafeFPMath) {
454 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
455 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
456 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000457 addLegalFPImmediate(APFloat(+0.0)); // FLD0
458 addLegalFPImmediate(APFloat(+1.0)); // FLD1
459 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
460 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
462 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
463 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
464 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000465 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000466
Dale Johannesen59a58732007-08-05 18:49:15 +0000467 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000468 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000469 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
470 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
471 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
472 {
473 bool ignored;
474 APFloat TmpFlt(+0.0);
475 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
476 &ignored);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
482 &ignored);
483 addLegalFPImmediate(TmpFlt2); // FLD1
484 TmpFlt2.changeSign();
485 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
486 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000487
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
491 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000492 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000493
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000494 // Always use a library call for pow.
495 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
496 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
497 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
498
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000499 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000500 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
504
Mon P Wangf007a8b2008-11-06 05:31:54 +0000505 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000506 // (for widening) or expand (for scalarization). Then we will selectively
507 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000508 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
509 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000523 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000525 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000526 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000527 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000549 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000554 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000558 }
559
Evan Chengc7ce29b2009-02-13 22:36:38 +0000560 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
561 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000562 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000563 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
564 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
565 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000566 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000567 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000568
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000569 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
570 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
571 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000572 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000573
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000574 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
575 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
576 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000577 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000578
Bill Wendling74027e92007-03-15 21:24:36 +0000579 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
580 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
581
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000582 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000583 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
586 setOperationAction(ISD::AND, MVT::v2i32, Promote);
587 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000589
590 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000591 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000592 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
594 setOperationAction(ISD::OR, MVT::v2i32, Promote);
595 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000597
598 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000599 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000600 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
602 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
603 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000605
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000606 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000607 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
610 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
611 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000612 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000614 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000615
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000616 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
617 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000619 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000620 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000621
622 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
623 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000626
Evan Cheng52672b82008-07-22 18:39:19 +0000627 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000631
632 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000633
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000634 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
636 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
637 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
638 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
639 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000640 }
641
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000643 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
644
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000645 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
646 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
647 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
648 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000649 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
650 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000651 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
652 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000654 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000655 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000656 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657 }
658
Evan Cheng92722532009-03-26 23:06:32 +0000659 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000662 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
663 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
665 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
666 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
668
Evan Chengf7c378e2006-04-10 07:23:14 +0000669 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
670 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
671 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000672 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000673 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000674 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
675 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
676 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000677 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000678 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000679 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
680 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
681 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
682 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000683 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
684 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000685
Nate Begeman30a0de92008-07-17 16:51:19 +0000686 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000694 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696
Evan Cheng2c3ae372006-04-12 21:21:57 +0000697 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000698 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
699 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000700 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000701 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000703 // Do not attempt to custom lower non-128-bit vectors
704 if (!VT.is128BitVector())
705 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000706 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
707 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
708 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000709 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000710
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
712 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
713 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000717
Nate Begemancdd1eec2008-02-12 22:51:28 +0000718 if (Subtarget->is64Bit()) {
719 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000720 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000721 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000722
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000723 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
725 MVT VT = (MVT::SimpleValueType)i;
726
727 // Do not attempt to promote non-128-bit vectors
728 if (!VT.is128BitVector()) {
729 continue;
730 }
731 setOperationAction(ISD::AND, VT, Promote);
732 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
733 setOperationAction(ISD::OR, VT, Promote);
734 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
735 setOperationAction(ISD::XOR, VT, Promote);
736 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
737 setOperationAction(ISD::LOAD, VT, Promote);
738 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
739 setOperationAction(ISD::SELECT, VT, Promote);
740 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000741 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Chris Lattnerddf89562008-01-17 19:59:44 +0000743 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000744
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745 // Custom lower v2i64 and v2f64 selects.
746 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000747 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000748 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Eli Friedman23ef1052009-06-06 03:57:58 +0000751 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
752 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
753 if (!DisableMMX && Subtarget->hasMMX()) {
754 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
755 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
756 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000757 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758
Nate Begeman14d12ca2008-02-11 04:19:36 +0000759 if (Subtarget->hasSSE41()) {
760 // FIXME: Do we need to handle scalar-to-vector here?
761 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
762
763 // i8 and i16 vectors are custom , because the source register and source
764 // source memory operand types are not the same width. f32 vectors are
765 // custom since the immediate controlling the insert encodes additional
766 // information.
767 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
771
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000776
777 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000780 }
781 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782
Nate Begeman30a0de92008-07-17 16:51:19 +0000783 if (Subtarget->hasSSE42()) {
784 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
785 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
David Greene9b9838d2009-06-29 16:47:10 +0000787 if (!UseSoftFloat && Subtarget->hasAVX()) {
788 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
789 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
790 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
791 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
792 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
798 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
799 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
800 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
801 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
802 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
803
804 // Operations to consider commented out -v16i16 v32i8
805 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
806 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
807 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
808 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
809 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
810 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
811 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
812 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
813 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
814 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
815 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
816 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
817 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
818 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
819
820 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
821 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
822 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
823 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
824
825 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
826 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
827 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
829 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
830
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
832 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
833 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
834 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
836 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
837
838#if 0
839 // Not sure we want to do this since there are no 256-bit integer
840 // operations in AVX
841
842 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
843 // This includes 256-bit vectors
844 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
845 MVT VT = (MVT::SimpleValueType)i;
846
847 // Do not attempt to custom lower non-power-of-2 vectors
848 if (!isPowerOf2_32(VT.getVectorNumElements()))
849 continue;
850
851 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
852 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
854 }
855
856 if (Subtarget->is64Bit()) {
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
859 }
860#endif
861
862#if 0
863 // Not sure we want to do this since there are no 256-bit integer
864 // operations in AVX
865
866 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
867 // Including 256-bit vectors
868 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
869 MVT VT = (MVT::SimpleValueType)i;
870
871 if (!VT.is256BitVector()) {
872 continue;
873 }
874 setOperationAction(ISD::AND, VT, Promote);
875 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
876 setOperationAction(ISD::OR, VT, Promote);
877 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
878 setOperationAction(ISD::XOR, VT, Promote);
879 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
880 setOperationAction(ISD::LOAD, VT, Promote);
881 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
882 setOperationAction(ISD::SELECT, VT, Promote);
883 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
884 }
885
886 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
887#endif
888 }
889
Evan Cheng6be2c582006-04-05 23:38:46 +0000890 // We want to custom lower some of our intrinsics.
891 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
892
Bill Wendling74c37652008-12-09 22:08:41 +0000893 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000894 setOperationAction(ISD::SADDO, MVT::i32, Custom);
895 setOperationAction(ISD::SADDO, MVT::i64, Custom);
896 setOperationAction(ISD::UADDO, MVT::i32, Custom);
897 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000898 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
899 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
900 setOperationAction(ISD::USUBO, MVT::i32, Custom);
901 setOperationAction(ISD::USUBO, MVT::i64, Custom);
902 setOperationAction(ISD::SMULO, MVT::i32, Custom);
903 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000904
Evan Chengd54f2d52009-03-31 19:38:51 +0000905 if (!Subtarget->is64Bit()) {
906 // These libcalls are not available in 32-bit.
907 setLibcallName(RTLIB::SHL_I128, 0);
908 setLibcallName(RTLIB::SRL_I128, 0);
909 setLibcallName(RTLIB::SRA_I128, 0);
910 }
911
Evan Cheng206ee9d2006-07-07 08:33:52 +0000912 // We have target-specific dag combine patterns for the following nodes:
913 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000914 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000915 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000916 setTargetDAGCombine(ISD::SHL);
917 setTargetDAGCombine(ISD::SRA);
918 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000919 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000920 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000921 if (Subtarget->is64Bit())
922 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000923
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000924 computeRegisterProperties();
925
Evan Cheng87ed7162006-02-14 08:25:08 +0000926 // FIXME: These should be based on subtarget info. Plus, the values should
927 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000928 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
929 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
930 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000932 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000933 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000934}
935
Scott Michel5b8f82e2008-03-10 15:42:14 +0000936
Duncan Sands5480c042009-01-01 15:52:00 +0000937MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000938 return MVT::i8;
939}
940
941
Evan Cheng29286502008-01-23 23:17:41 +0000942/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
943/// the desired ByVal argument alignment.
944static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
945 if (MaxAlign == 16)
946 return;
947 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
948 if (VTy->getBitWidth() == 128)
949 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000950 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
951 unsigned EltAlign = 0;
952 getMaxByValAlign(ATy->getElementType(), EltAlign);
953 if (EltAlign > MaxAlign)
954 MaxAlign = EltAlign;
955 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
956 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
957 unsigned EltAlign = 0;
958 getMaxByValAlign(STy->getElementType(i), EltAlign);
959 if (EltAlign > MaxAlign)
960 MaxAlign = EltAlign;
961 if (MaxAlign == 16)
962 break;
963 }
964 }
965 return;
966}
967
968/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
969/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000970/// that contain SSE vectors are placed at 16-byte boundaries while the rest
971/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000972unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000973 if (Subtarget->is64Bit()) {
974 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000975 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000976 if (TyAlign > 8)
977 return TyAlign;
978 return 8;
979 }
980
Evan Cheng29286502008-01-23 23:17:41 +0000981 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000982 if (Subtarget->hasSSE1())
983 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000984 return Align;
985}
Chris Lattner2b02a442007-02-25 08:29:00 +0000986
Evan Chengf0df0312008-05-15 08:39:06 +0000987/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000988/// and store operations as a result of memset, memcpy, and memmove
989/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000990/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000991MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000992X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +0000993 bool isSrcConst, bool isSrcStr,
994 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000995 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
996 // linux. This is because the stack realignment code can't handle certain
997 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +0000998 const Function *F = DAG.getMachineFunction().getFunction();
999 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1000 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001001 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1002 return MVT::v4i32;
1003 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1004 return MVT::v4f32;
1005 }
Evan Chengf0df0312008-05-15 08:39:06 +00001006 if (Subtarget->is64Bit() && Size >= 8)
1007 return MVT::i64;
1008 return MVT::i32;
1009}
1010
Evan Chengcc415862007-11-09 01:32:10 +00001011/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1012/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001013SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001014 SelectionDAG &DAG) const {
1015 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001016 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001017 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001018 // This doesn't have DebugLoc associated with it, but is not really the
1019 // same as a Register.
1020 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1021 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001022 return Table;
1023}
1024
Chris Lattner2b02a442007-02-25 08:29:00 +00001025//===----------------------------------------------------------------------===//
1026// Return Value Calling Convention Implementation
1027//===----------------------------------------------------------------------===//
1028
Chris Lattner59ed56b2007-02-28 04:55:35 +00001029#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001030
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001031/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001032SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001033 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001034 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattner9774c912007-02-27 05:28:59 +00001036 SmallVector<CCValAssign, 16> RVLocs;
1037 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001038 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1039 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001040 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001041
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001042 // If this is the first return lowered for this function, add the regs to the
1043 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001044 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001045 for (unsigned i = 0; i != RVLocs.size(); ++i)
1046 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001047 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001048 }
Dan Gohman475871a2008-07-27 21:46:04 +00001049 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001051 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001052 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001053 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue TailCall = Chain;
1055 SDValue TargetAddress = TailCall.getOperand(1);
1056 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001057 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001058 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001059 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001060 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001061 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001063 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1064 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001067 Operands.push_back(Chain.getOperand(0));
1068 Operands.push_back(TargetAddress);
1069 Operands.push_back(StackAdjustment);
1070 // Copy registers used by the call. Last operand is a flag so it is not
1071 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001072 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001073 Operands.push_back(Chain.getOperand(i));
1074 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001075 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001076 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001078
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001080 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001081
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001083 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1084 // Operand #1 = Bytes To Pop
1085 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001087 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001088 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1089 CCValAssign &VA = RVLocs[i];
1090 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001091 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattner447ff682008-03-11 03:23:40 +00001093 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1094 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001095 if (VA.getLocReg() == X86::ST0 ||
1096 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001097 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1098 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001099 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001100 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001101 RetOps.push_back(ValToCopy);
1102 // Don't emit a copytoreg.
1103 continue;
1104 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001105
Evan Cheng242b38b2009-02-23 09:03:22 +00001106 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1107 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001108 if (Subtarget->is64Bit()) {
1109 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001110 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001111 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001112 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1113 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1114 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001115 }
1116
Dale Johannesendd64c412009-02-04 00:33:20 +00001117 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001118 Flag = Chain.getValue(1);
1119 }
Dan Gohman61a92132008-04-21 23:59:07 +00001120
1121 // The x86-64 ABI for returning structs by value requires that we copy
1122 // the sret argument into %rax for the return. We saved the argument into
1123 // a virtual register in the entry block, so now we copy the value out
1124 // and into %rax.
1125 if (Subtarget->is64Bit() &&
1126 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1127 MachineFunction &MF = DAG.getMachineFunction();
1128 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1129 unsigned Reg = FuncInfo->getSRetReturnReg();
1130 if (!Reg) {
1131 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1132 FuncInfo->setSRetReturnReg(Reg);
1133 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001134 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001135
Dale Johannesendd64c412009-02-04 00:33:20 +00001136 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001137 Flag = Chain.getValue(1);
1138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Chris Lattner447ff682008-03-11 03:23:40 +00001140 RetOps[0] = Chain; // Update chain.
1141
1142 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001143 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001144 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001145
1146 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001147 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001148}
1149
1150
Chris Lattner3085e152007-02-25 08:59:22 +00001151/// LowerCallResult - Lower the result values of an ISD::CALL into the
1152/// appropriate copies out of appropriate physical registers. This assumes that
1153/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1154/// being lowered. The returns a SDNode with the same number of values as the
1155/// ISD::CALL.
1156SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001157LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001158 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001159
Scott Michelfdc40a02009-02-17 22:15:04 +00001160 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001161 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001162 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001163 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001164 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001165 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001166 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1167
Dan Gohman475871a2008-07-27 21:46:04 +00001168 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner3085e152007-02-25 08:59:22 +00001170 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001171 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001172 CCValAssign &VA = RVLocs[i];
1173 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Torok Edwin3f142c32009-02-01 18:15:56 +00001175 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001176 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001177 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1178 cerr << "SSE register return with SSE disabled\n";
1179 exit(1);
1180 }
1181
Chris Lattner8e6da152008-03-10 21:08:41 +00001182 // If this is a call to a function that returns an fp value on the floating
1183 // point stack, but where we prefer to use the value in xmm registers, copy
1184 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001185 if ((VA.getLocReg() == X86::ST0 ||
1186 VA.getLocReg() == X86::ST1) &&
1187 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001188 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Evan Cheng79fb3b42009-02-20 20:43:02 +00001191 SDValue Val;
1192 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001193 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1194 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1195 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1196 MVT::v2i64, InFlag).getValue(1);
1197 Val = Chain.getValue(0);
1198 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1199 Val, DAG.getConstant(0, MVT::i64));
1200 } else {
1201 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1202 MVT::i64, InFlag).getValue(1);
1203 Val = Chain.getValue(0);
1204 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001205 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1206 } else {
1207 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1208 CopyVT, InFlag).getValue(1);
1209 Val = Chain.getValue(0);
1210 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001212
Dan Gohman37eed792009-02-04 17:28:58 +00001213 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // Round the F80 the right size, which also moves to the appropriate xmm
1215 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001216 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001217 // This truncation won't change the value.
1218 DAG.getIntPtrConstant(1));
1219 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001222 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001223
Chris Lattner3085e152007-02-25 08:59:22 +00001224 // Merge everything together with a MERGE_VALUES node.
1225 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001226 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1227 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001228}
1229
1230
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001231//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001232// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001234// StdCall calling convention seems to be standard for many Windows' API
1235// routines and around. It differs from C calling convention just a little:
1236// callee should clean up the stack, not caller. Symbols should be also
1237// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001238// For info on fast calling convention see Fast Calling Convention (tail call)
1239// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001240
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001241/// CallIsStructReturn - Determines whether a CALL node uses struct return
1242/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001243static bool CallIsStructReturn(CallSDNode *TheCall) {
1244 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001245 if (!NumOps)
1246 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001247
Dan Gohman095cc292008-09-13 01:54:27 +00001248 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001249}
1250
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001251/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1252/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001253static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001254 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001255 if (!NumArgs)
1256 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001257
1258 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001259}
1260
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001261/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1262/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001263/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001264bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001265 if (IsVarArg)
1266 return false;
1267
Dan Gohman095cc292008-09-13 01:54:27 +00001268 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001269 default:
1270 return false;
1271 case CallingConv::X86_StdCall:
1272 return !Subtarget->is64Bit();
1273 case CallingConv::X86_FastCall:
1274 return !Subtarget->is64Bit();
1275 case CallingConv::Fast:
1276 return PerformTailCallOpt;
1277 }
1278}
1279
Dan Gohman095cc292008-09-13 01:54:27 +00001280/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1281/// given CallingConvention value.
1282CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001283 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001284 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001285 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001286 else
1287 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001288 }
1289
Gordon Henriksen86737662008-01-05 16:56:59 +00001290 if (CC == CallingConv::X86_FastCall)
1291 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001292 else if (CC == CallingConv::Fast)
1293 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001294 else
1295 return CC_X86_32_C;
1296}
1297
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001298/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1299/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001300NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001301X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001302 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 if (CC == CallingConv::X86_FastCall)
1304 return FastCall;
1305 else if (CC == CallingConv::X86_StdCall)
1306 return StdCall;
1307 return None;
1308}
1309
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001310
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001311/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1312/// in a register before calling.
1313bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1314 return !IsTailCall && !Is64Bit &&
1315 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1316 Subtarget->isPICStyleGOT();
1317}
1318
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001319/// CallRequiresFnAddressInReg - Check whether the call requires the function
1320/// address to be loaded in a register.
Scott Michelfdc40a02009-02-17 22:15:04 +00001321bool
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001322X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001323 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001324 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1325 Subtarget->isPICStyleGOT();
1326}
1327
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001328/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1329/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001330/// the specific parameter attribute. The copy will be passed as a byval
1331/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001332static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001333CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001334 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1335 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001336 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001338 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001342 const CCValAssign &VA,
1343 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001344 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001346 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001347 ISD::ArgFlagsTy Flags =
1348 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001349 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001350 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001351
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001352 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001353 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001354 // In case of tail call optimization mark all arguments mutable. Since they
1355 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001357 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001359 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001360 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001361 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001362 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001363}
1364
Dan Gohman475871a2008-07-27 21:46:04 +00001365SDValue
1366X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001367 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001369 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001370
Gordon Henriksen86737662008-01-05 16:56:59 +00001371 const Function* Fn = MF.getFunction();
1372 if (Fn->hasExternalLinkage() &&
1373 Subtarget->isTargetCygMing() &&
1374 Fn->getName() == "main")
1375 FuncInfo->setForceFramePointer(true);
1376
1377 // Decorate the function name.
1378 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Evan Cheng1bc78042006-04-26 01:20:17 +00001380 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001382 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001383 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001385 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001386
1387 assert(!(isVarArg && CC == CallingConv::Fast) &&
1388 "Var args not supported with calling convention fastcc");
1389
Chris Lattner638402b2007-02-28 07:00:42 +00001390 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001391 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001392 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001393 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001396 unsigned LastVal = ~0U;
1397 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1398 CCValAssign &VA = ArgLocs[i];
1399 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1400 // places.
1401 assert(VA.getValNo() != LastVal &&
1402 "Don't support value assigned to multiple locs yet");
1403 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001404
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001407 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 if (RegVT == MVT::i32)
1409 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 else if (Is64Bit && RegVT == MVT::i64)
1411 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001412 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001413 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001414 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001416 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001417 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001418 else if (RegVT.isVector()) {
1419 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001420 if (!Is64Bit)
1421 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1422 else {
1423 // Darwin calling convention passes MMX values in either GPRs or
1424 // XMMs in x86-64. Other targets pass them in memory.
1425 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1426 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1427 RegVT = MVT::v2i64;
1428 } else {
1429 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1430 RegVT = MVT::i64;
1431 }
1432 }
1433 } else {
1434 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001435 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001436
Bob Wilson998e1252009-04-20 18:36:57 +00001437 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001438 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1441 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1442 // right size.
1443 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001444 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001445 DAG.getValueType(VA.getValVT()));
1446 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001447 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001448 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001449
Chris Lattnerf39f7712007-02-28 05:46:49 +00001450 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001452
Gordon Henriksen86737662008-01-05 16:56:59 +00001453 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001454 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001455 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001456 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001457 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1459 ArgValue, DAG.getConstant(0, MVT::i64));
1460 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001461 }
1462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 ArgValues.push_back(ArgValue);
1465 } else {
1466 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001467 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001470
Dan Gohman61a92132008-04-21 23:59:07 +00001471 // The x86-64 ABI for returning structs by value requires that we copy
1472 // the sret argument into %rax for the return. Save the argument into
1473 // a virtual register so that we can access it from the return points.
1474 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1477 unsigned Reg = FuncInfo->getSRetReturnReg();
1478 if (!Reg) {
1479 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1480 FuncInfo->setSRetReturnReg(Reg);
1481 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001482 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001483 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001484 }
1485
Chris Lattnerf39f7712007-02-28 05:46:49 +00001486 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001487 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001488 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001490
Evan Cheng1bc78042006-04-26 01:20:17 +00001491 // If the function takes variable number of arguments, make a frame index for
1492 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001493 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001494 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1495 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1496 }
1497 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001498 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1499
1500 // FIXME: We should really autogenerate these arrays
1501 static const unsigned GPR64ArgRegsWin64[] = {
1502 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001503 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001504 static const unsigned XMMArgRegsWin64[] = {
1505 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1506 };
1507 static const unsigned GPR64ArgRegs64Bit[] = {
1508 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1509 };
1510 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1512 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1513 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001514 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1515
1516 if (IsWin64) {
1517 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1518 GPR64ArgRegs = GPR64ArgRegsWin64;
1519 XMMArgRegs = XMMArgRegsWin64;
1520 } else {
1521 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1522 GPR64ArgRegs = GPR64ArgRegs64Bit;
1523 XMMArgRegs = XMMArgRegs64Bit;
1524 }
1525 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1526 TotalNumIntRegs);
1527 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1528 TotalNumXMMRegs);
1529
Devang Patel578efa92009-06-05 21:57:13 +00001530 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001531 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001532 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001533 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001534 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001535 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001536 // Kernel mode asks for SSE to be disabled, so don't push them
1537 // on the stack.
1538 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001539
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 // For X86-64, if there are vararg parameters that are passed via
1541 // registers, then we must store them to their spots on the stack so they
1542 // may be loaded by deferencing the result of va_next.
1543 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001544 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1545 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1546 TotalNumXMMRegs * 16, 16);
1547
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001549 SmallVector<SDValue, 8> MemOps;
1550 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001551 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001552 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001553 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001554 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1555 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001556 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001558 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001559 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001561 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001562 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001564
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001566 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001567 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001568 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001569 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1570 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001571 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001573 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001574 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001576 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001577 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 }
1579 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001580 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 &MemOps[0], MemOps.size());
1582 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001586
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001588 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001590 BytesCallerReserves = 0;
1591 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001592 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001593 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001594 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001595 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 if (!Is64Bit) {
1600 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1601 if (CC == CallingConv::X86_FastCall)
1602 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1603 }
Evan Cheng25caf632006-05-23 21:06:34 +00001604
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001605 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001606
Evan Cheng25caf632006-05-23 21:06:34 +00001607 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001608 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001609 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001610}
1611
Dan Gohman475871a2008-07-27 21:46:04 +00001612SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001613X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001614 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001615 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001616 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001617 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001618 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001619 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001621 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001622 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001623 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001624 }
Dale Johannesenace16102009-02-03 19:33:06 +00001625 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001626 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001627}
1628
Bill Wendling64e87322009-01-16 19:25:27 +00001629/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001630/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001631SDValue
1632X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001634 SDValue Chain,
1635 bool IsTailCall,
1636 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001637 int FPDiff,
1638 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001639 if (!IsTailCall || FPDiff==0) return Chain;
1640
1641 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001642 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001644
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001646 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001647 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001648}
1649
1650/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1651/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001652static SDValue
1653EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001654 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001655 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Store the return address to the appropriate stack slot.
1657 if (!FPDiff) return Chain;
1658 // Calculate the new stack slot for the return address.
1659 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001660 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001662 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001664 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001665 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001666 return Chain;
1667}
1668
Dan Gohman475871a2008-07-27 21:46:04 +00001669SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001671 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1672 SDValue Chain = TheCall->getChain();
1673 unsigned CC = TheCall->getCallingConv();
1674 bool isVarArg = TheCall->isVarArg();
1675 bool IsTailCall = TheCall->isTailCall() &&
1676 CC == CallingConv::Fast && PerformTailCallOpt;
1677 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001679 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001680 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001681
1682 assert(!(isVarArg && CC == CallingConv::Fast) &&
1683 "Var args not supported with calling convention fastcc");
1684
Chris Lattner638402b2007-02-28 07:00:42 +00001685 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001686 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001687 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001688 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Chris Lattner423c5f42007-02-28 05:31:48 +00001690 // Get a count of how many bytes are to be pushed on the stack.
1691 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001692 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001693 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001694
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 int FPDiff = 0;
1696 if (IsTailCall) {
1697 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001698 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1700 FPDiff = NumBytesCallerPushed - NumBytes;
1701
1702 // Set the delta of movement of the returnaddr stackslot.
1703 // But only set if delta is greater than previous delta.
1704 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1705 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1706 }
1707
Chris Lattnere563bbc2008-10-11 22:08:30 +00001708 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001711 // Load return adress for tail calls.
1712 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001713 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001714
Dan Gohman475871a2008-07-27 21:46:04 +00001715 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1716 SmallVector<SDValue, 8> MemOpChains;
1717 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001718
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001719 // Walk the register/memloc assignments, inserting copies/loads. In the case
1720 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001721 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1722 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001723 SDValue Arg = TheCall->getArg(i);
1724 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1725 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 // Promote the value if needed.
1728 switch (VA.getLocInfo()) {
1729 default: assert(0 && "Unknown loc info!");
1730 case CCValAssign::Full: break;
1731 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001732 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001733 break;
1734 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001735 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 break;
1737 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001738 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001739 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001740 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Chris Lattner423c5f42007-02-28 05:31:48 +00001742 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001743 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 MVT RegVT = VA.getLocVT();
1745 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001746 switch (VA.getLocReg()) {
1747 default:
1748 break;
1749 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1750 case X86::R8: {
1751 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001752 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001753 break;
1754 }
1755 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1756 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1757 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001758 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1759 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001760 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001761 break;
1762 }
1763 }
1764 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001765 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1766 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001768 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001769 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001770 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Dan Gohman095cc292008-09-13 01:54:27 +00001772 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1773 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001774 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001775 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Evan Cheng32fe1032006-05-25 00:59:30 +00001778 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001779 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001780 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001781
Evan Cheng347d5f72006-04-28 21:29:37 +00001782 // Build a sequence of copy-to-reg nodes chained together with token chain
1783 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001785 // Tail call byval lowering might overwrite argument registers so in case of
1786 // tail call optimization the copies to registers are lowered later.
1787 if (!IsTailCall)
1788 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001789 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001790 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001791 InFlag = Chain.getValue(1);
1792 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001793
Evan Chengf4684712007-02-21 21:18:14 +00001794 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001795 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001796 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001797 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001798 DAG.getNode(X86ISD::GlobalBaseReg,
1799 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001800 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001801 InFlag);
1802 InFlag = Chain.getValue(1);
1803 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001804 // If we are tail calling and generating PIC/GOT style code load the address
1805 // of the callee into ecx. The value in ecx is used as target of the tail
1806 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1807 // calls on PIC/GOT architectures. Normally we would just put the address of
1808 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1809 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001810 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001811 // Note: The actual moving to ecx is done further down.
1812 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001813 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001814 !G->getGlobal()->hasProtectedVisibility())
1815 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001816 else if (isa<ExternalSymbolSDNode>(Callee))
1817 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001818 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 if (Is64Bit && isVarArg) {
1821 // From AMD64 ABI document:
1822 // For calls that may call functions that use varargs or stdargs
1823 // (prototype-less calls or calls to functions containing ellipsis (...) in
1824 // the declaration) %al is used as hidden argument to specify the number
1825 // of SSE registers used. The contents of %al do not need to match exactly
1826 // the number of registers, but must be an ubound on the number of SSE
1827 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001828
1829 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 // Count the number of XMM registers allocated.
1831 static const unsigned XMMArgRegs[] = {
1832 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1833 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1834 };
1835 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001836 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001837 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Dale Johannesendd64c412009-02-04 00:33:20 +00001839 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1841 InFlag = Chain.getValue(1);
1842 }
1843
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001844
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001845 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SmallVector<SDValue, 8> MemOpChains2;
1848 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001850 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001851 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1853 CCValAssign &VA = ArgLocs[i];
1854 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001855 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001856 SDValue Arg = TheCall->getArg(i);
1857 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 // Create frame index.
1859 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001860 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001862 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001863
Duncan Sands276dcbd2008-03-21 09:14:45 +00001864 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001865 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001867 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001868 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001869 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001870 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871
1872 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001873 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001875 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001876 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001877 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001878 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001879 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
1881 }
1882
1883 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001884 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001885 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001886
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 // Copy arguments to their registers.
1888 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001890 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891 InFlag = Chain.getValue(1);
1892 }
Dan Gohman475871a2008-07-27 21:46:04 +00001893 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894
Gordon Henriksen86737662008-01-05 16:56:59 +00001895 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001896 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001897 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 }
1899
Evan Cheng32fe1032006-05-25 00:59:30 +00001900 // If the callee is a GlobalAddress node (quite common, every direct call is)
1901 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001902 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001903 // We should use extra load for direct calls to dllimported functions in
1904 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001905 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1906 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001907 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1908 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001909 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1910 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001912 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001913
Dale Johannesendd64c412009-02-04 00:33:20 +00001914 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001915 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001916 Callee,InFlag);
1917 Callee = DAG.getRegister(Opc, getPointerTy());
1918 // Add register as live out.
1919 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001921
Chris Lattnerd96d0722007-02-25 06:40:16 +00001922 // Returns a chain & a flag for retval copy to use.
1923 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001924 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001925
1926 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001927 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1928 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 // Returns a chain & a flag for retval copy to use.
1932 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1933 Ops.clear();
1934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001935
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001936 Ops.push_back(Chain);
1937 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (IsTailCall)
1940 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001941
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Add argument registers to the end of the list so that they are known live
1943 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001944 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1945 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1946 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001947
Evan Cheng586ccac2008-03-18 23:36:35 +00001948 // Add an implicit use GOT pointer in EBX.
1949 if (!IsTailCall && !Is64Bit &&
1950 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1951 Subtarget->isPICStyleGOT())
1952 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1953
1954 // Add an implicit use of AL for x86 vararg functions.
1955 if (Is64Bit && isVarArg)
1956 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1957
Gabor Greifba36cb52008-08-28 21:40:38 +00001958 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001959 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001960
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001964 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001965 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001966
Gabor Greifba36cb52008-08-28 21:40:38 +00001967 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 }
1969
Dale Johannesenace16102009-02-03 19:33:06 +00001970 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001971 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001972
Chris Lattner2d297092006-05-23 18:50:38 +00001973 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001974 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001975 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001977 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001978 // If this is is a call to a struct-return function, the callee
1979 // pops the hidden struct pointer, so we have to push it back.
1980 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001983 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Gordon Henriksenae636f82008-01-03 16:47:34 +00001985 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001986 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001987 DAG.getIntPtrConstant(NumBytes, true),
1988 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1989 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001990 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001991 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001992
Chris Lattner3085e152007-02-25 08:59:22 +00001993 // Handle result values, copying them out of physregs into vregs that we
1994 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001995 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001996 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001997}
1998
Evan Cheng25ab6902006-09-08 06:48:29 +00001999
2000//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002001// Fast Calling Convention (tail call) implementation
2002//===----------------------------------------------------------------------===//
2003
2004// Like std call, callee cleans arguments, convention except that ECX is
2005// reserved for storing the tail called function address. Only 2 registers are
2006// free for argument passing (inreg). Tail call optimization is performed
2007// provided:
2008// * tailcallopt is enabled
2009// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002010// On X86_64 architecture with GOT-style position independent code only local
2011// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002012// To keep the stack aligned according to platform abi the function
2013// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2014// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002015// If a tail called function callee has more arguments than the caller the
2016// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002017// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002018// original REtADDR, but before the saved framepointer or the spilled registers
2019// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2020// stack layout:
2021// arg1
2022// arg2
2023// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002024// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002025// move area ]
2026// (possible EBP)
2027// ESI
2028// EDI
2029// local1 ..
2030
2031/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2032/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002033unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002034 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002035 MachineFunction &MF = DAG.getMachineFunction();
2036 const TargetMachine &TM = MF.getTarget();
2037 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2038 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002039 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002040 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002041 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002042 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2043 // Number smaller than 12 so just add the difference.
2044 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2045 } else {
2046 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002047 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002048 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002049 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002050 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002051}
2052
2053/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002054/// following the call is a return. A function is eligible if caller/callee
2055/// calling conventions match, currently only fastcc supports tail calls, and
2056/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002057bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002059 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002060 if (!PerformTailCallOpt)
2061 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002062
Dan Gohman095cc292008-09-13 01:54:27 +00002063 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002064 MachineFunction &MF = DAG.getMachineFunction();
2065 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002066 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002067 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00002068 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002069 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00002070 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002071 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00002072 return true;
2073
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002074 // Can only do local tail calls (in same module, hidden or protected) on
2075 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2077 return G->getGlobal()->hasHiddenVisibility()
2078 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002079 }
2080 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002081
2082 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083}
2084
Dan Gohman3df24e62008-09-03 23:12:08 +00002085FastISel *
2086X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002087 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002088 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002089 DenseMap<const Value *, unsigned> &vm,
2090 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002091 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002092 DenseMap<const AllocaInst *, int> &am
2093#ifndef NDEBUG
2094 , SmallSet<Instruction*, 8> &cil
2095#endif
2096 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002097 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002098#ifndef NDEBUG
2099 , cil
2100#endif
2101 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002102}
2103
2104
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002105//===----------------------------------------------------------------------===//
2106// Other Lowering Hooks
2107//===----------------------------------------------------------------------===//
2108
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002111 MachineFunction &MF = DAG.getMachineFunction();
2112 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2113 int ReturnAddrIndex = FuncInfo->getRAIndex();
2114
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002115 if (ReturnAddrIndex == 0) {
2116 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002117 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002118 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002119 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002120 }
2121
Evan Cheng25ab6902006-09-08 06:48:29 +00002122 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002123}
2124
2125
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002126/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2127/// specific condition code, returning the condition code and the LHS/RHS of the
2128/// comparison to make.
2129static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2130 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002131 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002132 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2133 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2134 // X > -1 -> X == 0, jump !sign.
2135 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002136 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002137 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2138 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002139 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002140 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002141 // X < 1 -> X <= 0
2142 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002143 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002144 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002145 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002146
Evan Chengd9558e02006-01-06 00:43:03 +00002147 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002148 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002149 case ISD::SETEQ: return X86::COND_E;
2150 case ISD::SETGT: return X86::COND_G;
2151 case ISD::SETGE: return X86::COND_GE;
2152 case ISD::SETLT: return X86::COND_L;
2153 case ISD::SETLE: return X86::COND_LE;
2154 case ISD::SETNE: return X86::COND_NE;
2155 case ISD::SETULT: return X86::COND_B;
2156 case ISD::SETUGT: return X86::COND_A;
2157 case ISD::SETULE: return X86::COND_BE;
2158 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002159 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner4c78e022008-12-23 23:42:27 +00002162 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002163
Chris Lattner4c78e022008-12-23 23:42:27 +00002164 // If LHS is a foldable load, but RHS is not, flip the condition.
2165 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2166 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2167 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2168 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002169 }
2170
Chris Lattner4c78e022008-12-23 23:42:27 +00002171 switch (SetCCOpcode) {
2172 default: break;
2173 case ISD::SETOLT:
2174 case ISD::SETOLE:
2175 case ISD::SETUGT:
2176 case ISD::SETUGE:
2177 std::swap(LHS, RHS);
2178 break;
2179 }
2180
2181 // On a floating point condition, the flags are set as follows:
2182 // ZF PF CF op
2183 // 0 | 0 | 0 | X > Y
2184 // 0 | 0 | 1 | X < Y
2185 // 1 | 0 | 0 | X == Y
2186 // 1 | 1 | 1 | unordered
2187 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002188 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002189 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002190 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002191 case ISD::SETOLT: // flipped
2192 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002193 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002194 case ISD::SETOLE: // flipped
2195 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002196 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002197 case ISD::SETUGT: // flipped
2198 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002199 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002200 case ISD::SETUGE: // flipped
2201 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002202 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002203 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002204 case ISD::SETNE: return X86::COND_NE;
2205 case ISD::SETUO: return X86::COND_P;
2206 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002207 }
Evan Chengd9558e02006-01-06 00:43:03 +00002208}
2209
Evan Cheng4a460802006-01-11 00:33:36 +00002210/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2211/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002212/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002213static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002214 switch (X86CC) {
2215 default:
2216 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002217 case X86::COND_B:
2218 case X86::COND_BE:
2219 case X86::COND_E:
2220 case X86::COND_P:
2221 case X86::COND_A:
2222 case X86::COND_AE:
2223 case X86::COND_NE:
2224 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002225 return true;
2226 }
2227}
2228
Nate Begeman9008ca62009-04-27 18:41:29 +00002229/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2230/// the specified range (L, H].
2231static bool isUndefOrInRange(int Val, int Low, int Hi) {
2232 return (Val < 0) || (Val >= Low && Val < Hi);
2233}
2234
2235/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2236/// specified value.
2237static bool isUndefOrEqual(int Val, int CmpVal) {
2238 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002239 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002240 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002241}
2242
Nate Begeman9008ca62009-04-27 18:41:29 +00002243/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2244/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2245/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002246static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002247 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2248 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2249 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2250 return (Mask[0] < 2 && Mask[1] < 2);
2251 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002252}
2253
Nate Begeman9008ca62009-04-27 18:41:29 +00002254bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2255 SmallVector<int, 8> M;
2256 N->getMask(M);
2257 return ::isPSHUFDMask(M, N->getValueType(0));
2258}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002259
Nate Begeman9008ca62009-04-27 18:41:29 +00002260/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2261/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002262static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002263 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002264 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002265
2266 // Lower quadword copied in order or undef.
2267 for (int i = 0; i != 4; ++i)
2268 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002269 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002270
Evan Cheng506d3df2006-03-29 23:07:14 +00002271 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002272 for (int i = 4; i != 8; ++i)
2273 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002274 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002275
Evan Cheng506d3df2006-03-29 23:07:14 +00002276 return true;
2277}
2278
Nate Begeman9008ca62009-04-27 18:41:29 +00002279bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2280 SmallVector<int, 8> M;
2281 N->getMask(M);
2282 return ::isPSHUFHWMask(M, N->getValueType(0));
2283}
Evan Cheng506d3df2006-03-29 23:07:14 +00002284
Nate Begeman9008ca62009-04-27 18:41:29 +00002285/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2286/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002287static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002288 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002289 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002290
Rafael Espindola15684b22009-04-24 12:40:33 +00002291 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002292 for (int i = 4; i != 8; ++i)
2293 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002294 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002295
Rafael Espindola15684b22009-04-24 12:40:33 +00002296 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002297 for (int i = 0; i != 4; ++i)
2298 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002299 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002300
Rafael Espindola15684b22009-04-24 12:40:33 +00002301 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002302}
2303
Nate Begeman9008ca62009-04-27 18:41:29 +00002304bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2305 SmallVector<int, 8> M;
2306 N->getMask(M);
2307 return ::isPSHUFLWMask(M, N->getValueType(0));
2308}
2309
Evan Cheng14aed5e2006-03-24 01:18:28 +00002310/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2311/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002312static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 int NumElems = VT.getVectorNumElements();
2314 if (NumElems != 2 && NumElems != 4)
2315 return false;
2316
2317 int Half = NumElems / 2;
2318 for (int i = 0; i < Half; ++i)
2319 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002320 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002321 for (int i = Half; i < NumElems; ++i)
2322 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002323 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002324
Evan Cheng14aed5e2006-03-24 01:18:28 +00002325 return true;
2326}
2327
Nate Begeman9008ca62009-04-27 18:41:29 +00002328bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2329 SmallVector<int, 8> M;
2330 N->getMask(M);
2331 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002332}
2333
Evan Cheng213d2cf2007-05-17 18:45:50 +00002334/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002335/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2336/// half elements to come from vector 1 (which would equal the dest.) and
2337/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002338static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002339 int NumElems = VT.getVectorNumElements();
2340
2341 if (NumElems != 2 && NumElems != 4)
2342 return false;
2343
2344 int Half = NumElems / 2;
2345 for (int i = 0; i < Half; ++i)
2346 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002347 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002348 for (int i = Half; i < NumElems; ++i)
2349 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002350 return false;
2351 return true;
2352}
2353
Nate Begeman9008ca62009-04-27 18:41:29 +00002354static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2355 SmallVector<int, 8> M;
2356 N->getMask(M);
2357 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002358}
2359
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002360/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2361/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002362bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2363 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002364 return false;
2365
Evan Cheng2064a2b2006-03-28 06:50:32 +00002366 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2368 isUndefOrEqual(N->getMaskElt(1), 7) &&
2369 isUndefOrEqual(N->getMaskElt(2), 2) &&
2370 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002371}
2372
Evan Cheng5ced1d82006-04-06 23:23:56 +00002373/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2374/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002375bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2376 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002377
Evan Cheng5ced1d82006-04-06 23:23:56 +00002378 if (NumElems != 2 && NumElems != 4)
2379 return false;
2380
Evan Chengc5cdff22006-04-07 21:53:05 +00002381 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002383 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002384
Evan Chengc5cdff22006-04-07 21:53:05 +00002385 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002386 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002387 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002388
2389 return true;
2390}
2391
2392/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002393/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2394/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002395bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2396 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002397
Evan Cheng5ced1d82006-04-06 23:23:56 +00002398 if (NumElems != 2 && NumElems != 4)
2399 return false;
2400
Evan Chengc5cdff22006-04-07 21:53:05 +00002401 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002403 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002404
Nate Begeman9008ca62009-04-27 18:41:29 +00002405 for (unsigned i = 0; i < NumElems/2; ++i)
2406 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002407 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002408
2409 return true;
2410}
2411
Nate Begeman9008ca62009-04-27 18:41:29 +00002412/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2413/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2414/// <2, 3, 2, 3>
2415bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2416 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2417
2418 if (NumElems != 4)
2419 return false;
2420
2421 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2422 isUndefOrEqual(N->getMaskElt(1), 3) &&
2423 isUndefOrEqual(N->getMaskElt(2), 2) &&
2424 isUndefOrEqual(N->getMaskElt(3), 3);
2425}
2426
Evan Cheng0038e592006-03-28 00:39:58 +00002427/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2428/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002429static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002430 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002432 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002433 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002434
2435 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2436 int BitI = Mask[i];
2437 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002438 if (!isUndefOrEqual(BitI, j))
2439 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002440 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002441 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002442 return false;
2443 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002444 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002445 return false;
2446 }
Evan Cheng0038e592006-03-28 00:39:58 +00002447 }
Evan Cheng0038e592006-03-28 00:39:58 +00002448 return true;
2449}
2450
Nate Begeman9008ca62009-04-27 18:41:29 +00002451bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2452 SmallVector<int, 8> M;
2453 N->getMask(M);
2454 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002455}
2456
Evan Cheng4fcb9222006-03-28 02:43:26 +00002457/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2458/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002459static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002460 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002461 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002462 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002463 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002464
2465 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2466 int BitI = Mask[i];
2467 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002468 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002469 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002470 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002471 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002472 return false;
2473 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002474 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002475 return false;
2476 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002477 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002478 return true;
2479}
2480
Nate Begeman9008ca62009-04-27 18:41:29 +00002481bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2482 SmallVector<int, 8> M;
2483 N->getMask(M);
2484 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002485}
2486
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002487/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2488/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2489/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002490static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002492 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002493 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002494
2495 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2496 int BitI = Mask[i];
2497 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002498 if (!isUndefOrEqual(BitI, j))
2499 return false;
2500 if (!isUndefOrEqual(BitI1, j))
2501 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002502 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002503 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002504}
2505
Nate Begeman9008ca62009-04-27 18:41:29 +00002506bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2507 SmallVector<int, 8> M;
2508 N->getMask(M);
2509 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2510}
2511
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002512/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2513/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2514/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002515static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002517 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2518 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002519
2520 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2521 int BitI = Mask[i];
2522 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002523 if (!isUndefOrEqual(BitI, j))
2524 return false;
2525 if (!isUndefOrEqual(BitI1, j))
2526 return false;
2527 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002528 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002529}
2530
Nate Begeman9008ca62009-04-27 18:41:29 +00002531bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2532 SmallVector<int, 8> M;
2533 N->getMask(M);
2534 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2535}
2536
Evan Cheng017dcc62006-04-21 01:05:10 +00002537/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2538/// specifies a shuffle of elements that is suitable for input to MOVSS,
2539/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002540static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002541 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002542 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002543
2544 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002545
2546 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002547 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002548
2549 for (int i = 1; i < NumElts; ++i)
2550 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002551 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002553 return true;
2554}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002555
Nate Begeman9008ca62009-04-27 18:41:29 +00002556bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2557 SmallVector<int, 8> M;
2558 N->getMask(M);
2559 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002560}
2561
Evan Cheng017dcc62006-04-21 01:05:10 +00002562/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2563/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002564/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002565static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 bool V2IsSplat = false, bool V2IsUndef = false) {
2567 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002568 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002569 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002570
2571 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002572 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002573
2574 for (int i = 1; i < NumOps; ++i)
2575 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2576 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2577 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002578 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002579
Evan Cheng39623da2006-04-20 08:58:49 +00002580 return true;
2581}
2582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002584 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 SmallVector<int, 8> M;
2586 N->getMask(M);
2587 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002588}
2589
Evan Chengd9539472006-04-14 21:59:03 +00002590/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2591/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002592bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2593 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002594 return false;
2595
2596 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002597 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002598 int Elt = N->getMaskElt(i);
2599 if (Elt >= 0 && Elt != 1)
2600 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002601 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002602
2603 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002604 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 int Elt = N->getMaskElt(i);
2606 if (Elt >= 0 && Elt != 3)
2607 return false;
2608 if (Elt == 3)
2609 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002610 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002611 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002613 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002614}
2615
2616/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2617/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002618bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2619 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002620 return false;
2621
2622 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 for (unsigned i = 0; i < 2; ++i)
2624 if (N->getMaskElt(i) > 0)
2625 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002626
2627 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002628 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 int Elt = N->getMaskElt(i);
2630 if (Elt >= 0 && Elt != 2)
2631 return false;
2632 if (Elt == 2)
2633 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002634 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002636 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002637}
2638
Evan Cheng0b457f02008-09-25 20:50:48 +00002639/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2640/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002641bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2642 int e = N->getValueType(0).getVectorNumElements() / 2;
2643
2644 for (int i = 0; i < e; ++i)
2645 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002646 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 for (int i = 0; i < e; ++i)
2648 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002649 return false;
2650 return true;
2651}
2652
Evan Cheng63d33002006-03-22 08:01:21 +00002653/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2654/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2655/// instructions.
2656unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2658 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2659
Evan Chengb9df0ca2006-03-22 02:53:00 +00002660 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2661 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 for (int i = 0; i < NumOperands; ++i) {
2663 int Val = SVOp->getMaskElt(NumOperands-i-1);
2664 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002665 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002666 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002667 if (i != NumOperands - 1)
2668 Mask <<= Shift;
2669 }
Evan Cheng63d33002006-03-22 08:01:21 +00002670 return Mask;
2671}
2672
Evan Cheng506d3df2006-03-29 23:07:14 +00002673/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2674/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2675/// instructions.
2676unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002678 unsigned Mask = 0;
2679 // 8 nodes, but we only care about the last 4.
2680 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 int Val = SVOp->getMaskElt(i);
2682 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002683 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002684 if (i != 4)
2685 Mask <<= 2;
2686 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002687 return Mask;
2688}
2689
2690/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2691/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2692/// instructions.
2693unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002695 unsigned Mask = 0;
2696 // 8 nodes, but we only care about the first 4.
2697 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 int Val = SVOp->getMaskElt(i);
2699 if (Val >= 0)
2700 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 if (i != 0)
2702 Mask <<= 2;
2703 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002704 return Mask;
2705}
2706
Nate Begeman9008ca62009-04-27 18:41:29 +00002707/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2708/// their permute mask.
2709static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2710 SelectionDAG &DAG) {
2711 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002712 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 SmallVector<int, 8> MaskVec;
2714
Nate Begeman5a5ca152009-04-29 05:20:52 +00002715 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 int idx = SVOp->getMaskElt(i);
2717 if (idx < 0)
2718 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002719 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002721 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002723 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2725 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002726}
2727
Evan Cheng779ccea2007-12-07 21:30:01 +00002728/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2729/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002730static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002731 unsigned NumElems = VT.getVectorNumElements();
2732 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 int idx = Mask[i];
2734 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002735 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002738 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002740 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002741}
2742
Evan Cheng533a0aa2006-04-19 20:35:22 +00002743/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2744/// match movhlps. The lower half elements should come from upper half of
2745/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002746/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002747static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2748 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002749 return false;
2750 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002752 return false;
2753 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002755 return false;
2756 return true;
2757}
2758
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002760/// is promoted to a vector. It also returns the LoadSDNode by reference if
2761/// required.
2762static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002763 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2764 return false;
2765 N = N->getOperand(0).getNode();
2766 if (!ISD::isNON_EXTLoad(N))
2767 return false;
2768 if (LD)
2769 *LD = cast<LoadSDNode>(N);
2770 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771}
2772
Evan Cheng533a0aa2006-04-19 20:35:22 +00002773/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2774/// match movlp{s|d}. The lower half elements should come from lower half of
2775/// V1 (and in order), and the upper half elements should come from the upper
2776/// half of V2 (and in order). And since V1 will become the source of the
2777/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002778static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2779 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002780 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002781 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002782 // Is V2 is a vector load, don't do this transformation. We will try to use
2783 // load folding shufps op.
2784 if (ISD::isNON_EXTLoad(V2))
2785 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002786
Nate Begeman5a5ca152009-04-29 05:20:52 +00002787 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002788
Evan Cheng533a0aa2006-04-19 20:35:22 +00002789 if (NumElems != 2 && NumElems != 4)
2790 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002791 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002793 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002794 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002796 return false;
2797 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002798}
2799
Evan Cheng39623da2006-04-20 08:58:49 +00002800/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2801/// all the same.
2802static bool isSplatVector(SDNode *N) {
2803 if (N->getOpcode() != ISD::BUILD_VECTOR)
2804 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002805
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002807 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2808 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809 return false;
2810 return true;
2811}
2812
Evan Cheng213d2cf2007-05-17 18:45:50 +00002813/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2814/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002815static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002816 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002817 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002818 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002819 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002820}
2821
2822/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002823/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002824/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002825static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002826 SDValue V1 = N->getOperand(0);
2827 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2829 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002831 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002833 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2834 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2836 return false;
2837 } else if (Idx >= 0) {
2838 unsigned Opc = V1.getOpcode();
2839 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2840 continue;
2841 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002842 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002843 }
2844 }
2845 return true;
2846}
2847
2848/// getZeroVector - Returns a vector of specified type with all zero elements.
2849///
Dale Johannesenace16102009-02-03 19:33:06 +00002850static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2851 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002852 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002853
Chris Lattner8a594482007-11-25 00:24:49 +00002854 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2855 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002856 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002857 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002858 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002859 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002860 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002861 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002862 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002863 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002864 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002865 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002866 }
Dale Johannesenace16102009-02-03 19:33:06 +00002867 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002868}
2869
Chris Lattner8a594482007-11-25 00:24:49 +00002870/// getOnesVector - Returns a vector of specified type with all bits set.
2871///
Dale Johannesenace16102009-02-03 19:33:06 +00002872static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002873 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002874
Chris Lattner8a594482007-11-25 00:24:49 +00002875 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2876 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2878 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002879 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002880 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002881 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002882 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002883 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002884}
2885
2886
Evan Cheng39623da2006-04-20 08:58:49 +00002887/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2888/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002889static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2890 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002891 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002892
Evan Cheng39623da2006-04-20 08:58:49 +00002893 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 SmallVector<int, 8> MaskVec;
2895 SVOp->getMask(MaskVec);
2896
Nate Begeman5a5ca152009-04-29 05:20:52 +00002897 for (unsigned i = 0; i != NumElems; ++i) {
2898 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 MaskVec[i] = NumElems;
2900 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002901 }
Evan Cheng39623da2006-04-20 08:58:49 +00002902 }
Evan Cheng39623da2006-04-20 08:58:49 +00002903 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2905 SVOp->getOperand(1), &MaskVec[0]);
2906 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002907}
2908
Evan Cheng017dcc62006-04-21 01:05:10 +00002909/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2910/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002911static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2912 SDValue V2) {
2913 unsigned NumElems = VT.getVectorNumElements();
2914 SmallVector<int, 8> Mask;
2915 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002916 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 Mask.push_back(i);
2918 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002919}
2920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2922static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2923 SDValue V2) {
2924 unsigned NumElems = VT.getVectorNumElements();
2925 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002926 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 Mask.push_back(i);
2928 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002929 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002931}
2932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2934static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2935 SDValue V2) {
2936 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002937 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002939 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 Mask.push_back(i + Half);
2941 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002942 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002944}
2945
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002946/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002947static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2948 bool HasSSE2) {
2949 if (SV->getValueType(0).getVectorNumElements() <= 4)
2950 return SDValue(SV, 0);
2951
2952 MVT PVT = MVT::v4f32;
2953 MVT VT = SV->getValueType(0);
2954 DebugLoc dl = SV->getDebugLoc();
2955 SDValue V1 = SV->getOperand(0);
2956 int NumElems = VT.getVectorNumElements();
2957 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 // unpack elements to the correct location
2960 while (NumElems > 4) {
2961 if (EltNo < NumElems/2) {
2962 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2963 } else {
2964 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2965 EltNo -= NumElems/2;
2966 }
2967 NumElems >>= 1;
2968 }
2969
2970 // Perform the splat.
2971 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002972 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2974 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002975}
2976
Evan Chengba05f722006-04-21 23:03:30 +00002977/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002978/// vector of zero or undef vector. This produces a shuffle where the low
2979/// element of V2 is swizzled into the zero/undef vector, landing at element
2980/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002981static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002982 bool isZero, bool HasSSE2,
2983 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002984 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2987 unsigned NumElems = VT.getVectorNumElements();
2988 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002989 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 // If this is the insertion idx, put the low elt of V2 here.
2991 MaskVec.push_back(i == Idx ? NumElems : i);
2992 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002993}
2994
Evan Chengf26ffe92008-05-29 08:22:04 +00002995/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2996/// a shuffle that is zero.
2997static
Nate Begeman9008ca62009-04-27 18:41:29 +00002998unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
2999 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003000 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003002 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 int Idx = SVOp->getMaskElt(Index);
3004 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003005 ++NumZeros;
3006 continue;
3007 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003009 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003010 ++NumZeros;
3011 else
3012 break;
3013 }
3014 return NumZeros;
3015}
3016
3017/// isVectorShift - Returns true if the shuffle can be implemented as a
3018/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003019/// FIXME: split into pslldqi, psrldqi, palignr variants.
3020static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003021 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003023
3024 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003026 if (!NumZeros) {
3027 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003029 if (!NumZeros)
3030 return false;
3031 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003032 bool SeenV1 = false;
3033 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 for (int i = NumZeros; i < NumElems; ++i) {
3035 int Val = isLeft ? (i - NumZeros) : i;
3036 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3037 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003038 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003040 SeenV1 = true;
3041 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003043 SeenV2 = true;
3044 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003046 return false;
3047 }
3048 if (SeenV1 && SeenV2)
3049 return false;
3050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 ShAmt = NumZeros;
3053 return true;
3054}
3055
3056
Evan Chengc78d3b42006-04-24 18:01:45 +00003057/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3058///
Dan Gohman475871a2008-07-27 21:46:04 +00003059static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003060 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003061 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003062 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003063 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003064
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003065 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003067 bool First = true;
3068 for (unsigned i = 0; i < 16; ++i) {
3069 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3070 if (ThisIsNonZero && First) {
3071 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003072 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003073 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003074 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003075 First = false;
3076 }
3077
3078 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003079 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003080 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3081 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003082 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003083 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003084 }
3085 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003086 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3087 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003088 ThisElt, DAG.getConstant(8, MVT::i8));
3089 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003090 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003091 } else
3092 ThisElt = LastElt;
3093
Gabor Greifba36cb52008-08-28 21:40:38 +00003094 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003095 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003096 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 }
3098 }
3099
Dale Johannesenace16102009-02-03 19:33:06 +00003100 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003101}
3102
Bill Wendlinga348c562007-03-22 18:42:45 +00003103/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003104///
Dan Gohman475871a2008-07-27 21:46:04 +00003105static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003106 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003107 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003108 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003109 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003110
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003111 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003112 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003113 bool First = true;
3114 for (unsigned i = 0; i < 8; ++i) {
3115 bool isNonZero = (NonZeros & (1 << i)) != 0;
3116 if (isNonZero) {
3117 if (First) {
3118 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003119 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003120 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003121 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003122 First = false;
3123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003124 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003125 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003126 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 }
3128 }
3129
3130 return V;
3131}
3132
Evan Chengf26ffe92008-05-29 08:22:04 +00003133/// getVShift - Return a vector logical shift node.
3134///
Dan Gohman475871a2008-07-27 21:46:04 +00003135static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 unsigned NumBits, SelectionDAG &DAG,
3137 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003138 bool isMMX = VT.getSizeInBits() == 64;
3139 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003140 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003141 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3142 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3143 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003144 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003145}
3146
Dan Gohman475871a2008-07-27 21:46:04 +00003147SDValue
3148X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003149 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003150 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003151 if (ISD::isBuildVectorAllZeros(Op.getNode())
3152 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003153 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3154 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3155 // eliminated on x86-32 hosts.
3156 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3157 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003158
Gabor Greifba36cb52008-08-28 21:40:38 +00003159 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003160 return getOnesVector(Op.getValueType(), DAG, dl);
3161 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003162 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003163
Duncan Sands83ec4b62008-06-06 12:08:01 +00003164 MVT VT = Op.getValueType();
3165 MVT EVT = VT.getVectorElementType();
3166 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003167
3168 unsigned NumElems = Op.getNumOperands();
3169 unsigned NumZero = 0;
3170 unsigned NumNonZero = 0;
3171 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003172 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003173 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003174 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003175 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003176 if (Elt.getOpcode() == ISD::UNDEF)
3177 continue;
3178 Values.insert(Elt);
3179 if (Elt.getOpcode() != ISD::Constant &&
3180 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003181 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003182 if (isZeroNode(Elt))
3183 NumZero++;
3184 else {
3185 NonZeros |= (1 << i);
3186 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003187 }
3188 }
3189
Dan Gohman7f321562007-06-25 16:23:39 +00003190 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003191 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003192 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003193 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003194
Chris Lattner67f453a2008-03-09 05:42:06 +00003195 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003196 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003197 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003199
Chris Lattner62098042008-03-09 01:05:04 +00003200 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3201 // the value are obviously zero, truncate the value to i32 and do the
3202 // insertion that way. Only do this if the value is non-constant or if the
3203 // value is a constant being inserted into element 0. It is cheaper to do
3204 // a constant pool load than it is to do a movd + shuffle.
3205 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3206 (!IsAllConstants || Idx == 0)) {
3207 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3208 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003209 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3210 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003211
Chris Lattner62098042008-03-09 01:05:04 +00003212 // Truncate the value (which may itself be a constant) to i32, and
3213 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003214 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3215 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003216 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3217 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003218
Chris Lattner62098042008-03-09 01:05:04 +00003219 // Now we have our 32-bit value zero extended in the low element of
3220 // a vector. If Idx != 0, swizzle it into place.
3221 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 SmallVector<int, 4> Mask;
3223 Mask.push_back(Idx);
3224 for (unsigned i = 1; i != VecElts; ++i)
3225 Mask.push_back(i);
3226 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3227 DAG.getUNDEF(Item.getValueType()),
3228 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003229 }
Dale Johannesenace16102009-02-03 19:33:06 +00003230 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003231 }
3232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003233
Chris Lattner19f79692008-03-08 22:59:52 +00003234 // If we have a constant or non-constant insertion into the low element of
3235 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3236 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003237 // depending on what the source datatype is.
3238 if (Idx == 0) {
3239 if (NumZero == 0) {
3240 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3241 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3242 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3243 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3244 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3245 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3246 DAG);
3247 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3248 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3249 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3250 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3251 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3252 Subtarget->hasSSE2(), DAG);
3253 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3254 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003255 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003256
3257 // Is it a vector logical left shift?
3258 if (NumElems == 2 && Idx == 1 &&
3259 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003260 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003261 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003262 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003263 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003264 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003266
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003267 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003268 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003269
Chris Lattner19f79692008-03-08 22:59:52 +00003270 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3271 // is a non-constant being inserted into an element other than the low one,
3272 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3273 // movd/movss) to move this into the low element, then shuffle it into
3274 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003275 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003276 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003277
Evan Cheng0db9fe62006-04-25 20:13:52 +00003278 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003279 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3280 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003282 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003283 MaskVec.push_back(i == Idx ? 0 : 1);
3284 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003285 }
3286 }
3287
Chris Lattner67f453a2008-03-09 05:42:06 +00003288 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3289 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003290 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003291
Dan Gohmana3941172007-07-24 22:55:08 +00003292 // A vector full of immediates; various special cases are already
3293 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003294 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003295 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003296
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003297 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003298 if (EVTBits == 64) {
3299 if (NumNonZero == 1) {
3300 // One half is zero or undef.
3301 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003302 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003303 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003304 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3305 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003306 }
Dan Gohman475871a2008-07-27 21:46:04 +00003307 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003308 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003309
3310 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003311 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003312 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003313 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003314 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003315 }
3316
Bill Wendling826f36f2007-03-28 00:57:11 +00003317 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003319 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003320 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321 }
3322
3323 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003325 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003326 if (NumElems == 4 && NumZero > 0) {
3327 for (unsigned i = 0; i < 4; ++i) {
3328 bool isZero = !(NonZeros & (1 << i));
3329 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003330 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003331 else
Dale Johannesenace16102009-02-03 19:33:06 +00003332 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 }
3334
3335 for (unsigned i = 0; i < 2; ++i) {
3336 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3337 default: break;
3338 case 0:
3339 V[i] = V[i*2]; // Must be a zero vector.
3340 break;
3341 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343 break;
3344 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003346 break;
3347 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349 break;
3350 }
3351 }
3352
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003354 bool Reverse = (NonZeros & 0x3) == 2;
3355 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3358 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3360 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003361 }
3362
3363 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3365 // values to be inserted is equal to the number of elements, in which case
3366 // use the unpack code below in the hopes of matching the consecutive elts
3367 // load merge pattern for shuffles.
3368 // FIXME: We could probably just check that here directly.
3369 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3370 getSubtarget()->hasSSE41()) {
3371 V[0] = DAG.getUNDEF(VT);
3372 for (unsigned i = 0; i < NumElems; ++i)
3373 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3374 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3375 Op.getOperand(i), DAG.getIntPtrConstant(i));
3376 return V[0];
3377 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003378 // Expand into a number of unpckl*.
3379 // e.g. for v4f32
3380 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3381 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3382 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003383 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003384 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 NumElems >>= 1;
3386 while (NumElems != 0) {
3387 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003389 NumElems >>= 1;
3390 }
3391 return V[0];
3392 }
3393
Dan Gohman475871a2008-07-27 21:46:04 +00003394 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003395}
3396
Nate Begemanb9a47b82009-02-23 08:49:38 +00003397// v8i16 shuffles - Prefer shuffles in the following order:
3398// 1. [all] pshuflw, pshufhw, optional move
3399// 2. [ssse3] 1 x pshufb
3400// 3. [ssse3] 2 x pshufb + 1 x por
3401// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003402static
Nate Begeman9008ca62009-04-27 18:41:29 +00003403SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3404 SelectionDAG &DAG, X86TargetLowering &TLI) {
3405 SDValue V1 = SVOp->getOperand(0);
3406 SDValue V2 = SVOp->getOperand(1);
3407 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003408 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003409
Nate Begemanb9a47b82009-02-23 08:49:38 +00003410 // Determine if more than 1 of the words in each of the low and high quadwords
3411 // of the result come from the same quadword of one of the two inputs. Undef
3412 // mask values count as coming from any quadword, for better codegen.
3413 SmallVector<unsigned, 4> LoQuad(4);
3414 SmallVector<unsigned, 4> HiQuad(4);
3415 BitVector InputQuads(4);
3416 for (unsigned i = 0; i < 8; ++i) {
3417 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003419 MaskVals.push_back(EltIdx);
3420 if (EltIdx < 0) {
3421 ++Quad[0];
3422 ++Quad[1];
3423 ++Quad[2];
3424 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003425 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003426 }
3427 ++Quad[EltIdx / 4];
3428 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003429 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003430
Nate Begemanb9a47b82009-02-23 08:49:38 +00003431 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003432 unsigned MaxQuad = 1;
3433 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003434 if (LoQuad[i] > MaxQuad) {
3435 BestLoQuad = i;
3436 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003437 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003438 }
3439
Nate Begemanb9a47b82009-02-23 08:49:38 +00003440 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003441 MaxQuad = 1;
3442 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003443 if (HiQuad[i] > MaxQuad) {
3444 BestHiQuad = i;
3445 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003446 }
3447 }
3448
Nate Begemanb9a47b82009-02-23 08:49:38 +00003449 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3450 // of the two input vectors, shuffle them into one input vector so only a
3451 // single pshufb instruction is necessary. If There are more than 2 input
3452 // quads, disable the next transformation since it does not help SSSE3.
3453 bool V1Used = InputQuads[0] || InputQuads[1];
3454 bool V2Used = InputQuads[2] || InputQuads[3];
3455 if (TLI.getSubtarget()->hasSSSE3()) {
3456 if (InputQuads.count() == 2 && V1Used && V2Used) {
3457 BestLoQuad = InputQuads.find_first();
3458 BestHiQuad = InputQuads.find_next(BestLoQuad);
3459 }
3460 if (InputQuads.count() > 2) {
3461 BestLoQuad = -1;
3462 BestHiQuad = -1;
3463 }
3464 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003465
Nate Begemanb9a47b82009-02-23 08:49:38 +00003466 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3467 // the shuffle mask. If a quad is scored as -1, that means that it contains
3468 // words from all 4 input quadwords.
3469 SDValue NewV;
3470 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 SmallVector<int, 8> MaskV;
3472 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3473 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3474 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3475 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3476 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003477 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003478
Nate Begemanb9a47b82009-02-23 08:49:38 +00003479 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3480 // source words for the shuffle, to aid later transformations.
3481 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003482 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003483 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003485 if (idx != (int)i)
3486 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003487 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003488 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003489 AllWordsInNewV = false;
3490 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003491 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003492
Nate Begemanb9a47b82009-02-23 08:49:38 +00003493 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3494 if (AllWordsInNewV) {
3495 for (int i = 0; i != 8; ++i) {
3496 int idx = MaskVals[i];
3497 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003498 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003499 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3500 if ((idx != i) && idx < 4)
3501 pshufhw = false;
3502 if ((idx != i) && idx > 3)
3503 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003504 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 V1 = NewV;
3506 V2Used = false;
3507 BestLoQuad = 0;
3508 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003509 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003510
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3512 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003513 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3515 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003516 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003517 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003518
3519 // If we have SSSE3, and all words of the result are from 1 input vector,
3520 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3521 // is present, fall back to case 4.
3522 if (TLI.getSubtarget()->hasSSSE3()) {
3523 SmallVector<SDValue,16> pshufbMask;
3524
3525 // If we have elements from both input vectors, set the high bit of the
3526 // shuffle mask element to zero out elements that come from V2 in the V1
3527 // mask, and elements that come from V1 in the V2 mask, so that the two
3528 // results can be OR'd together.
3529 bool TwoInputs = V1Used && V2Used;
3530 for (unsigned i = 0; i != 8; ++i) {
3531 int EltIdx = MaskVals[i] * 2;
3532 if (TwoInputs && (EltIdx >= 16)) {
3533 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3534 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3535 continue;
3536 }
3537 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3538 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3539 }
3540 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3541 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003542 DAG.getNode(ISD::BUILD_VECTOR, dl,
3543 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003544 if (!TwoInputs)
3545 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3546
3547 // Calculate the shuffle mask for the second input, shuffle it, and
3548 // OR it with the first shuffled input.
3549 pshufbMask.clear();
3550 for (unsigned i = 0; i != 8; ++i) {
3551 int EltIdx = MaskVals[i] * 2;
3552 if (EltIdx < 16) {
3553 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3554 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3555 continue;
3556 }
3557 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3558 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3559 }
3560 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3561 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003562 DAG.getNode(ISD::BUILD_VECTOR, dl,
3563 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003564 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3565 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3566 }
3567
3568 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3569 // and update MaskVals with new element order.
3570 BitVector InOrder(8);
3571 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003573 for (int i = 0; i != 4; ++i) {
3574 int idx = MaskVals[i];
3575 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003577 InOrder.set(i);
3578 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 InOrder.set(i);
3581 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003583 }
3584 }
3585 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 MaskV.push_back(i);
3587 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3588 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 }
3590
3591 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3592 // and update MaskVals with the new element order.
3593 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597 for (unsigned i = 4; i != 8; ++i) {
3598 int idx = MaskVals[i];
3599 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 InOrder.set(i);
3602 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 InOrder.set(i);
3605 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 }
3608 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3610 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 }
3612
3613 // In case BestHi & BestLo were both -1, which means each quadword has a word
3614 // from each of the four input quadwords, calculate the InOrder bitvector now
3615 // before falling through to the insert/extract cleanup.
3616 if (BestLoQuad == -1 && BestHiQuad == -1) {
3617 NewV = V1;
3618 for (int i = 0; i != 8; ++i)
3619 if (MaskVals[i] < 0 || MaskVals[i] == i)
3620 InOrder.set(i);
3621 }
3622
3623 // The other elements are put in the right place using pextrw and pinsrw.
3624 for (unsigned i = 0; i != 8; ++i) {
3625 if (InOrder[i])
3626 continue;
3627 int EltIdx = MaskVals[i];
3628 if (EltIdx < 0)
3629 continue;
3630 SDValue ExtOp = (EltIdx < 8)
3631 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3632 DAG.getIntPtrConstant(EltIdx))
3633 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3634 DAG.getIntPtrConstant(EltIdx - 8));
3635 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3636 DAG.getIntPtrConstant(i));
3637 }
3638 return NewV;
3639}
3640
3641// v16i8 shuffles - Prefer shuffles in the following order:
3642// 1. [ssse3] 1 x pshufb
3643// 2. [ssse3] 2 x pshufb + 1 x por
3644// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3645static
Nate Begeman9008ca62009-04-27 18:41:29 +00003646SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3647 SelectionDAG &DAG, X86TargetLowering &TLI) {
3648 SDValue V1 = SVOp->getOperand(0);
3649 SDValue V2 = SVOp->getOperand(1);
3650 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653
3654 // If we have SSSE3, case 1 is generated when all result bytes come from
3655 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3656 // present, fall back to case 3.
3657 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3658 bool V1Only = true;
3659 bool V2Only = true;
3660 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 if (EltIdx < 0)
3663 continue;
3664 if (EltIdx < 16)
3665 V2Only = false;
3666 else
3667 V1Only = false;
3668 }
3669
3670 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3671 if (TLI.getSubtarget()->hasSSSE3()) {
3672 SmallVector<SDValue,16> pshufbMask;
3673
3674 // If all result elements are from one input vector, then only translate
3675 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3676 //
3677 // Otherwise, we have elements from both input vectors, and must zero out
3678 // elements that come from V2 in the first mask, and V1 in the second mask
3679 // so that we can OR them together.
3680 bool TwoInputs = !(V1Only || V2Only);
3681 for (unsigned i = 0; i != 16; ++i) {
3682 int EltIdx = MaskVals[i];
3683 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3684 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3685 continue;
3686 }
3687 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3688 }
3689 // If all the elements are from V2, assign it to V1 and return after
3690 // building the first pshufb.
3691 if (V2Only)
3692 V1 = V2;
3693 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003694 DAG.getNode(ISD::BUILD_VECTOR, dl,
3695 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 if (!TwoInputs)
3697 return V1;
3698
3699 // Calculate the shuffle mask for the second input, shuffle it, and
3700 // OR it with the first shuffled input.
3701 pshufbMask.clear();
3702 for (unsigned i = 0; i != 16; ++i) {
3703 int EltIdx = MaskVals[i];
3704 if (EltIdx < 16) {
3705 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3706 continue;
3707 }
3708 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3709 }
3710 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003711 DAG.getNode(ISD::BUILD_VECTOR, dl,
3712 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003713 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3714 }
3715
3716 // No SSSE3 - Calculate in place words and then fix all out of place words
3717 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3718 // the 16 different words that comprise the two doublequadword input vectors.
3719 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3720 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3721 SDValue NewV = V2Only ? V2 : V1;
3722 for (int i = 0; i != 8; ++i) {
3723 int Elt0 = MaskVals[i*2];
3724 int Elt1 = MaskVals[i*2+1];
3725
3726 // This word of the result is all undef, skip it.
3727 if (Elt0 < 0 && Elt1 < 0)
3728 continue;
3729
3730 // This word of the result is already in the correct place, skip it.
3731 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3732 continue;
3733 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3734 continue;
3735
3736 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3737 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3738 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003739
3740 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3741 // using a single extract together, load it and store it.
3742 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3743 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3744 DAG.getIntPtrConstant(Elt1 / 2));
3745 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3746 DAG.getIntPtrConstant(i));
3747 continue;
3748 }
3749
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003751 // source byte is not also odd, shift the extracted word left 8 bits
3752 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 if (Elt1 >= 0) {
3754 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3755 DAG.getIntPtrConstant(Elt1 / 2));
3756 if ((Elt1 & 1) == 0)
3757 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3758 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003759 else if (Elt0 >= 0)
3760 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3761 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003762 }
3763 // If Elt0 is defined, extract it from the appropriate source. If the
3764 // source byte is not also even, shift the extracted word right 8 bits. If
3765 // Elt1 was also defined, OR the extracted values together before
3766 // inserting them in the result.
3767 if (Elt0 >= 0) {
3768 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3769 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3770 if ((Elt0 & 1) != 0)
3771 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3772 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003773 else if (Elt1 >= 0)
3774 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3775 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3777 : InsElt0;
3778 }
3779 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3780 DAG.getIntPtrConstant(i));
3781 }
3782 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003783}
3784
Evan Cheng7a831ce2007-12-15 03:00:47 +00003785/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3786/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3787/// done when every pair / quad of shuffle mask elements point to elements in
3788/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003789/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3790static
Nate Begeman9008ca62009-04-27 18:41:29 +00003791SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3792 SelectionDAG &DAG,
3793 TargetLowering &TLI, DebugLoc dl) {
3794 MVT VT = SVOp->getValueType(0);
3795 SDValue V1 = SVOp->getOperand(0);
3796 SDValue V2 = SVOp->getOperand(1);
3797 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003798 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003799 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003800 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003801 MVT NewVT = MaskVT;
3802 switch (VT.getSimpleVT()) {
3803 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003804 case MVT::v4f32: NewVT = MVT::v2f64; break;
3805 case MVT::v4i32: NewVT = MVT::v2i64; break;
3806 case MVT::v8i16: NewVT = MVT::v4i32; break;
3807 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003808 }
3809
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003810 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003811 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003812 NewVT = MVT::v2i64;
3813 else
3814 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003815 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 int Scale = NumElems / NewWidth;
3817 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003818 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 int StartIdx = -1;
3820 for (int j = 0; j < Scale; ++j) {
3821 int EltIdx = SVOp->getMaskElt(i+j);
3822 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003823 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003825 StartIdx = EltIdx - (EltIdx % Scale);
3826 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003827 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003828 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 if (StartIdx == -1)
3830 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003831 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003833 }
3834
Dale Johannesenace16102009-02-03 19:33:06 +00003835 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3836 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003838}
3839
Evan Chengd880b972008-05-09 21:53:03 +00003840/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003841///
Dan Gohman475871a2008-07-27 21:46:04 +00003842static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 SDValue SrcOp, SelectionDAG &DAG,
3844 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003845 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3846 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003847 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003848 LD = dyn_cast<LoadSDNode>(SrcOp);
3849 if (!LD) {
3850 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3851 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003852 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003853 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3854 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3855 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3856 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3857 // PR2108
3858 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003859 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3860 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3861 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3862 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003863 SrcOp.getOperand(0)
3864 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003865 }
3866 }
3867 }
3868
Dale Johannesenace16102009-02-03 19:33:06 +00003869 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3870 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003871 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003872 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003873}
3874
Evan Chengace3c172008-07-22 21:13:36 +00003875/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3876/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003877static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003878LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3879 SDValue V1 = SVOp->getOperand(0);
3880 SDValue V2 = SVOp->getOperand(1);
3881 DebugLoc dl = SVOp->getDebugLoc();
3882 MVT VT = SVOp->getValueType(0);
3883
Evan Chengace3c172008-07-22 21:13:36 +00003884 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003885 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 SmallVector<int, 8> Mask1(4U, -1);
3887 SmallVector<int, 8> PermMask;
3888 SVOp->getMask(PermMask);
3889
Evan Chengace3c172008-07-22 21:13:36 +00003890 unsigned NumHi = 0;
3891 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003892 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 int Idx = PermMask[i];
3894 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003895 Locs[i] = std::make_pair(-1, -1);
3896 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3898 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003899 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003901 NumLo++;
3902 } else {
3903 Locs[i] = std::make_pair(1, NumHi);
3904 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003906 NumHi++;
3907 }
3908 }
3909 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003910
Evan Chengace3c172008-07-22 21:13:36 +00003911 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003912 // If no more than two elements come from either vector. This can be
3913 // implemented with two shuffles. First shuffle gather the elements.
3914 // The second shuffle, which takes the first shuffle as both of its
3915 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003917
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 SmallVector<int, 8> Mask2(4U, -1);
3919
Evan Chengace3c172008-07-22 21:13:36 +00003920 for (unsigned i = 0; i != 4; ++i) {
3921 if (Locs[i].first == -1)
3922 continue;
3923 else {
3924 unsigned Idx = (i < 2) ? 0 : 4;
3925 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003927 }
3928 }
3929
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003931 } else if (NumLo == 3 || NumHi == 3) {
3932 // Otherwise, we must have three elements from one vector, call it X, and
3933 // one element from the other, call it Y. First, use a shufps to build an
3934 // intermediate vector with the one element from Y and the element from X
3935 // that will be in the same half in the final destination (the indexes don't
3936 // matter). Then, use a shufps to build the final vector, taking the half
3937 // containing the element from Y from the intermediate, and the other half
3938 // from X.
3939 if (NumHi == 3) {
3940 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003942 std::swap(V1, V2);
3943 }
3944
3945 // Find the element from V2.
3946 unsigned HiIndex;
3947 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 int Val = PermMask[HiIndex];
3949 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003950 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003951 if (Val >= 4)
3952 break;
3953 }
3954
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 Mask1[0] = PermMask[HiIndex];
3956 Mask1[1] = -1;
3957 Mask1[2] = PermMask[HiIndex^1];
3958 Mask1[3] = -1;
3959 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003960
3961 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 Mask1[0] = PermMask[0];
3963 Mask1[1] = PermMask[1];
3964 Mask1[2] = HiIndex & 1 ? 6 : 4;
3965 Mask1[3] = HiIndex & 1 ? 4 : 6;
3966 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003967 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 Mask1[0] = HiIndex & 1 ? 2 : 0;
3969 Mask1[1] = HiIndex & 1 ? 0 : 2;
3970 Mask1[2] = PermMask[2];
3971 Mask1[3] = PermMask[3];
3972 if (Mask1[2] >= 0)
3973 Mask1[2] += 4;
3974 if (Mask1[3] >= 0)
3975 Mask1[3] += 4;
3976 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003977 }
Evan Chengace3c172008-07-22 21:13:36 +00003978 }
3979
3980 // Break it into (shuffle shuffle_hi, shuffle_lo).
3981 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 SmallVector<int,8> LoMask(4U, -1);
3983 SmallVector<int,8> HiMask(4U, -1);
3984
3985 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003986 unsigned MaskIdx = 0;
3987 unsigned LoIdx = 0;
3988 unsigned HiIdx = 2;
3989 for (unsigned i = 0; i != 4; ++i) {
3990 if (i == 2) {
3991 MaskPtr = &HiMask;
3992 MaskIdx = 1;
3993 LoIdx = 0;
3994 HiIdx = 2;
3995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 int Idx = PermMask[i];
3997 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003998 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004000 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004002 LoIdx++;
4003 } else {
4004 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004006 HiIdx++;
4007 }
4008 }
4009
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4011 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4012 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004013 for (unsigned i = 0; i != 4; ++i) {
4014 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004016 } else {
4017 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004019 }
4020 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004022}
4023
Dan Gohman475871a2008-07-27 21:46:04 +00004024SDValue
4025X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004027 SDValue V1 = Op.getOperand(0);
4028 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004029 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004030 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004032 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4034 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004035 bool V1IsSplat = false;
4036 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004037
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004039 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004040
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 // Promote splats to v4f32.
4042 if (SVOp->isSplat()) {
4043 if (isMMX || NumElems < 4)
4044 return Op;
4045 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004046 }
4047
Evan Cheng7a831ce2007-12-15 03:00:47 +00004048 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4049 // do it!
4050 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004052 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004053 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004054 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004055 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4056 // FIXME: Figure out a cleaner way to do this.
4057 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004058 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004060 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4062 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4063 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004064 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004065 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4067 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004068 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004070 }
4071 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004072
4073 if (X86::isPSHUFDMask(SVOp))
4074 return Op;
4075
Evan Chengf26ffe92008-05-29 08:22:04 +00004076 // Check if this can be converted into a logical shift.
4077 bool isLeft = false;
4078 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004079 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 bool isShift = getSubtarget()->hasSSE2() &&
4081 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004082 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004083 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004084 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004085 MVT EVT = VT.getVectorElementType();
4086 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004087 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004088 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004089
4090 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004091 if (V1IsUndef)
4092 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004093 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004094 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004095 if (!isMMX)
4096 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004097 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004098
4099 // FIXME: fold these into legal mask.
4100 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4101 X86::isMOVSLDUPMask(SVOp) ||
4102 X86::isMOVHLPSMask(SVOp) ||
4103 X86::isMOVHPMask(SVOp) ||
4104 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004105 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004106
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 if (ShouldXformToMOVHLPS(SVOp) ||
4108 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4109 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110
Evan Chengf26ffe92008-05-29 08:22:04 +00004111 if (isShift) {
4112 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004113 MVT EVT = VT.getVectorElementType();
4114 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004115 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004116 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004117
Evan Cheng9eca5e82006-10-25 21:49:50 +00004118 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004119 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4120 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004121 V1IsSplat = isSplatVector(V1.getNode());
4122 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Chris Lattner8a594482007-11-25 00:24:49 +00004124 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004125 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 Op = CommuteVectorShuffle(SVOp, DAG);
4127 SVOp = cast<ShuffleVectorSDNode>(Op);
4128 V1 = SVOp->getOperand(0);
4129 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004130 std::swap(V1IsSplat, V2IsSplat);
4131 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004132 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004133 }
4134
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4136 // Shuffling low element of v1 into undef, just return v1.
4137 if (V2IsUndef)
4138 return V1;
4139 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4140 // the instruction selector will not match, so get a canonical MOVL with
4141 // swapped operands to undo the commute.
4142 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004143 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004144
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4146 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4147 X86::isUNPCKLMask(SVOp) ||
4148 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004149 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004150
Evan Cheng9bbbb982006-10-25 20:48:19 +00004151 if (V2IsSplat) {
4152 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004153 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004154 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 SDValue NewMask = NormalizeMask(SVOp, DAG);
4156 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4157 if (NSVOp != SVOp) {
4158 if (X86::isUNPCKLMask(NSVOp, true)) {
4159 return NewMask;
4160 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4161 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162 }
4163 }
4164 }
4165
Evan Cheng9eca5e82006-10-25 21:49:50 +00004166 if (Commuted) {
4167 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 // FIXME: this seems wrong.
4169 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4170 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4171 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4172 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4173 X86::isUNPCKLMask(NewSVOp) ||
4174 X86::isUNPCKHMask(NewSVOp))
4175 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004176 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004177
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004179
4180 // Normalize the node to match x86 shuffle ops if needed
4181 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4182 return CommuteVectorShuffle(SVOp, DAG);
4183
4184 // Check for legal shuffle and return?
4185 SmallVector<int, 16> PermMask;
4186 SVOp->getMask(PermMask);
4187 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004188 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004189
Evan Cheng14b32e12007-12-11 01:46:18 +00004190 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4191 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004193 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 return NewOp;
4195 }
4196
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 if (NewOp.getNode())
4200 return NewOp;
4201 }
4202
Evan Chengace3c172008-07-22 21:13:36 +00004203 // Handle all 4 wide cases with a number of shuffles except for MMX.
4204 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004206
Dan Gohman475871a2008-07-27 21:46:04 +00004207 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208}
4209
Dan Gohman475871a2008-07-27 21:46:04 +00004210SDValue
4211X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004212 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004213 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004214 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004215 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004216 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004217 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004218 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004219 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004220 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004221 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004222 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4223 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4224 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004225 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4226 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4227 DAG.getNode(ISD::BIT_CONVERT, dl,
4228 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004229 Op.getOperand(0)),
4230 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004231 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004232 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004233 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004234 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004235 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004236 } else if (VT == MVT::f32) {
4237 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4238 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004239 // result has a single use which is a store or a bitcast to i32. And in
4240 // the case of a store, it's not worth it if the index is a constant 0,
4241 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004242 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004243 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004244 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004245 if ((User->getOpcode() != ISD::STORE ||
4246 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4247 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004248 (User->getOpcode() != ISD::BIT_CONVERT ||
4249 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004250 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004251 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004252 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004253 Op.getOperand(0)),
4254 Op.getOperand(1));
4255 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004256 } else if (VT == MVT::i32) {
4257 // ExtractPS works with constant index.
4258 if (isa<ConstantSDNode>(Op.getOperand(1)))
4259 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260 }
Dan Gohman475871a2008-07-27 21:46:04 +00004261 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004262}
4263
4264
Dan Gohman475871a2008-07-27 21:46:04 +00004265SDValue
4266X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004267 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004268 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004269
Evan Cheng62a3f152008-03-24 21:52:23 +00004270 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004271 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004272 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004273 return Res;
4274 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004275
Duncan Sands83ec4b62008-06-06 12:08:01 +00004276 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004277 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004278 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004279 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004280 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004281 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004282 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004283 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4284 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004285 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004286 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004287 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004288 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004289 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004290 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004292 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004294 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004295 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004296 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297 if (Idx == 0)
4298 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004299
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 int Mask[4] = { Idx, -1, -1, -1 };
4302 MVT VVT = Op.getOperand(0).getValueType();
4303 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4304 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004305 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004306 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004307 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004308 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4309 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4310 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004311 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 if (Idx == 0)
4313 return Op;
4314
4315 // UNPCKHPD the element to the lowest double word, then movsd.
4316 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4317 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 int Mask[2] = { 1, -1 };
4319 MVT VVT = Op.getOperand(0).getValueType();
4320 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4321 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004322 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004323 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 }
4325
Dan Gohman475871a2008-07-27 21:46:04 +00004326 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327}
4328
Dan Gohman475871a2008-07-27 21:46:04 +00004329SDValue
4330X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004331 MVT VT = Op.getValueType();
4332 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004333 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004334
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue N0 = Op.getOperand(0);
4336 SDValue N1 = Op.getOperand(1);
4337 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004338
Dan Gohmanef521f12008-08-14 22:53:18 +00004339 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4340 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004341 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004343 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4344 // argument.
4345 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004346 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004347 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004348 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004349 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004350 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004351 // Bits [7:6] of the constant are the source select. This will always be
4352 // zero here. The DAG Combiner may combine an extract_elt index into these
4353 // bits. For example (insert (extract, 3), 2) could be matched by putting
4354 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004355 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004356 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004358 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004359 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004360 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004361 } else if (EVT == MVT::i32) {
4362 // InsertPS works with constant index.
4363 if (isa<ConstantSDNode>(N2))
4364 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004365 }
Dan Gohman475871a2008-07-27 21:46:04 +00004366 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004367}
4368
Dan Gohman475871a2008-07-27 21:46:04 +00004369SDValue
4370X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004371 MVT VT = Op.getValueType();
4372 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004373
4374 if (Subtarget->hasSSE41())
4375 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4376
Evan Cheng794405e2007-12-12 07:55:34 +00004377 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004378 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004379
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004380 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004381 SDValue N0 = Op.getOperand(0);
4382 SDValue N1 = Op.getOperand(1);
4383 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004384
Eli Friedman30e71eb2009-06-06 06:32:50 +00004385 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004386 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4387 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004389 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004390 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004391 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004392 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004393 }
Dan Gohman475871a2008-07-27 21:46:04 +00004394 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395}
4396
Dan Gohman475871a2008-07-27 21:46:04 +00004397SDValue
4398X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004399 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004400 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004401 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4402 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4403 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004404 Op.getOperand(0))));
4405
Dale Johannesenace16102009-02-03 19:33:06 +00004406 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004407 MVT VT = MVT::v2i32;
4408 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004409 default: break;
4410 case MVT::v16i8:
4411 case MVT::v8i16:
4412 VT = MVT::v4i32;
4413 break;
4414 }
Dale Johannesenace16102009-02-03 19:33:06 +00004415 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4416 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417}
4418
Bill Wendling056292f2008-09-16 21:48:12 +00004419// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4420// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4421// one of the above mentioned nodes. It has to be wrapped because otherwise
4422// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4423// be used to form addressing mode. These wrapped nodes will be selected
4424// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004425SDValue
4426X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004427 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004428
4429 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4430 // global base reg.
4431 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004432 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner41621a22009-06-26 19:22:52 +00004433 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4434 if (Subtarget->isPICStyleStub())
4435 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4436 else if (Subtarget->isPICStyleGOT())
4437 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004438 else if (Subtarget->isPICStyleRIPRel() &&
4439 getTargetMachine().getCodeModel() == CodeModel::Small)
4440 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner41621a22009-06-26 19:22:52 +00004441 }
4442
Evan Cheng1606e8e2009-03-13 07:51:59 +00004443 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004444 CP->getAlignment(),
4445 CP->getOffset(), OpFlag);
4446 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004447 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004448 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004449 if (OpFlag) {
4450 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004451 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004452 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004453 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454 }
4455
4456 return Result;
4457}
4458
Chris Lattner18c59872009-06-27 04:16:01 +00004459SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4460 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4461
4462 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4463 // global base reg.
4464 unsigned char OpFlag = 0;
4465 unsigned WrapperKind = X86ISD::Wrapper;
4466 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4467 if (Subtarget->isPICStyleStub())
4468 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4469 else if (Subtarget->isPICStyleGOT())
4470 OpFlag = X86II::MO_GOTOFF;
4471 else if (Subtarget->isPICStyleRIPRel())
4472 WrapperKind = X86ISD::WrapperRIP;
4473 }
4474
4475 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4476 OpFlag);
4477 DebugLoc DL = JT->getDebugLoc();
4478 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4479
4480 // With PIC, the address is actually $g + Offset.
4481 if (OpFlag) {
4482 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4483 DAG.getNode(X86ISD::GlobalBaseReg,
4484 DebugLoc::getUnknownLoc(), getPointerTy()),
4485 Result);
4486 }
4487
4488 return Result;
4489}
4490
4491SDValue
4492X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4493 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4494
4495 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4496 // global base reg.
4497 unsigned char OpFlag = 0;
4498 unsigned WrapperKind = X86ISD::Wrapper;
4499 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4500 if (Subtarget->isPICStyleStub())
4501 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4502 else if (Subtarget->isPICStyleGOT())
4503 OpFlag = X86II::MO_GOTOFF;
4504 else if (Subtarget->isPICStyleRIPRel())
4505 WrapperKind = X86ISD::WrapperRIP;
4506 }
4507
4508 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4509
4510 DebugLoc DL = Op.getDebugLoc();
4511 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4512
4513
4514 // With PIC, the address is actually $g + Offset.
4515 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4516 !Subtarget->isPICStyleRIPRel()) {
4517 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4518 DAG.getNode(X86ISD::GlobalBaseReg,
4519 DebugLoc::getUnknownLoc(),
4520 getPointerTy()),
4521 Result);
4522 }
4523
4524 return Result;
4525}
4526
Dan Gohman475871a2008-07-27 21:46:04 +00004527SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004528X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004529 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004530 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004531 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4532 bool ExtraLoadRequired =
4533 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4534
4535 // Create the TargetGlobalAddress node, folding in the constant
4536 // offset if it is legal.
4537 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004538 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman6520e202008-10-18 02:06:02 +00004539 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4540 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004541 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004542 unsigned char OpFlags = 0;
4543
4544 if (Subtarget->isPICStyleRIPRel() &&
4545 getTargetMachine().getRelocationModel() != Reloc::Static) {
4546 if (ExtraLoadRequired)
4547 OpFlags = X86II::MO_GOTPCREL;
4548 } else if (Subtarget->isPICStyleGOT() &&
4549 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4550 if (ExtraLoadRequired)
4551 OpFlags = X86II::MO_GOT;
4552 else
4553 OpFlags = X86II::MO_GOTOFF;
4554 }
4555
4556 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004557 }
4558
4559 if (Subtarget->isPICStyleRIPRel() &&
4560 getTargetMachine().getCodeModel() == CodeModel::Small)
4561 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4562 else
4563 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004564
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004565 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004566 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004567 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4568 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004569 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004572 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4573 // load the value at address GV, not the value of GV itself. This means that
4574 // the GlobalAddress must be in the base or index register of the address, not
4575 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004576 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004577 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004578 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004579 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580
Dan Gohman6520e202008-10-18 02:06:02 +00004581 // If there was a non-zero offset that we didn't fold, create an explicit
4582 // addition for it.
4583 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004584 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004585 DAG.getConstant(Offset, getPointerTy()));
4586
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587 return Result;
4588}
4589
Evan Chengda43bcf2008-09-24 00:05:32 +00004590SDValue
4591X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4592 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004593 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004594 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004595}
4596
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004597static SDValue
4598GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004599 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4600 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004601 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4602 DebugLoc dl = GA->getDebugLoc();
4603 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4604 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004605 GA->getOffset(),
4606 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004607 if (InFlag) {
4608 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004609 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004610 } else {
4611 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004612 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004613 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004614 SDValue Flag = Chain.getValue(1);
4615 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616}
4617
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004618// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004619static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004620LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004621 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004622 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004623 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4624 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004625 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004626 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004627 PtrVT), InFlag);
4628 InFlag = Chain.getValue(1);
4629
Chris Lattnerb903bed2009-06-26 21:20:29 +00004630 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004631}
4632
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004633// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004634static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004635LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004636 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004637 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4638 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004639}
4640
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004641// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4642// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004643static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004644 const MVT PtrVT, TLSModel::Model model,
4645 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004646 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004647 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004648 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4649 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004650 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4651 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004652
4653 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4654 NULL, 0);
4655
Chris Lattnerb903bed2009-06-26 21:20:29 +00004656 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004657 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4658 // initialexec.
4659 unsigned WrapperKind = X86ISD::Wrapper;
4660 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004661 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004662 } else if (is64Bit) {
4663 assert(model == TLSModel::InitialExec);
4664 OperandFlags = X86II::MO_GOTTPOFF;
4665 WrapperKind = X86ISD::WrapperRIP;
4666 } else {
4667 assert(model == TLSModel::InitialExec);
4668 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004669 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004670
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004671 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4672 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004673 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004674 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004675 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004676
Rafael Espindola9a580232009-02-27 13:37:18 +00004677 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004678 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004679 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004680
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004681 // The address of the thread local variable is the add of the thread
4682 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004683 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004684}
4685
Dan Gohman475871a2008-07-27 21:46:04 +00004686SDValue
4687X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004688 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004689 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004690 assert(Subtarget->isTargetELF() &&
4691 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004692 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004693 const GlobalValue *GV = GA->getGlobal();
4694
4695 // If GV is an alias then use the aliasee for determining
4696 // thread-localness.
4697 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4698 GV = GA->resolveAliasedGlobal(false);
4699
4700 TLSModel::Model model = getTLSModel(GV,
4701 getTargetMachine().getRelocationModel());
4702
4703 switch (model) {
4704 case TLSModel::GeneralDynamic:
4705 case TLSModel::LocalDynamic: // not implemented
4706 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004707 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004708 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4709
4710 case TLSModel::InitialExec:
4711 case TLSModel::LocalExec:
4712 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4713 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004714 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004715
Chris Lattner5867de12009-04-01 22:14:45 +00004716 assert(0 && "Unreachable");
4717 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004718}
4719
Evan Cheng0db9fe62006-04-25 20:13:52 +00004720
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004721/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004722/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004723SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004724 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004725 MVT VT = Op.getValueType();
4726 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004727 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004728 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue ShOpLo = Op.getOperand(0);
4730 SDValue ShOpHi = Op.getOperand(1);
4731 SDValue ShAmt = Op.getOperand(2);
4732 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004733 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004734 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004735 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004736
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004738 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004739 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4740 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004741 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004742 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4743 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004744 }
Evan Chenge3413162006-01-09 18:33:28 +00004745
Dale Johannesenace16102009-02-03 19:33:06 +00004746 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004747 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004748 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004749 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004750
Dan Gohman475871a2008-07-27 21:46:04 +00004751 SDValue Hi, Lo;
4752 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4753 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4754 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004755
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004756 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004757 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4758 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004759 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004760 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4761 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004762 }
4763
Dan Gohman475871a2008-07-27 21:46:04 +00004764 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004765 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766}
Evan Chenga3195e82006-01-12 22:54:21 +00004767
Dan Gohman475871a2008-07-27 21:46:04 +00004768SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004769 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004770
4771 if (SrcVT.isVector()) {
4772 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4773 return Op;
4774 }
4775 return SDValue();
4776 }
4777
Duncan Sands8e4eb092008-06-08 20:54:56 +00004778 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004779 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004780
Eli Friedman36df4992009-05-27 00:47:34 +00004781 // These are really Legal; return the operand so the caller accepts it as
4782 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004783 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004784 return Op;
4785 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4786 Subtarget->is64Bit()) {
4787 return Op;
4788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004789
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004790 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004791 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004792 MachineFunction &MF = DAG.getMachineFunction();
4793 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004795 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004796 StackSlot,
4797 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004798 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4799}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800
Eli Friedman948e95a2009-05-23 09:59:16 +00004801SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4802 SDValue StackSlot,
4803 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004805 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004806 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004807 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004808 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004809 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4810 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004811 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004812 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813 Ops.push_back(Chain);
4814 Ops.push_back(StackSlot);
4815 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004816 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004817 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004818
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004819 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822
4823 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4824 // shouldn't be necessary except that RFP cannot be live across
4825 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004826 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004829 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004831 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004833 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 Ops.push_back(DAG.getValueType(Op.getValueType()));
4835 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004836 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4837 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004838 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004839 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004840
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 return Result;
4842}
4843
Bill Wendling8b8a6362009-01-17 03:56:04 +00004844// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4845SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4846 // This algorithm is not obvious. Here it is in C code, more or less:
4847 /*
4848 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4849 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4850 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004851
Bill Wendling8b8a6362009-01-17 03:56:04 +00004852 // Copy ints to xmm registers.
4853 __m128i xh = _mm_cvtsi32_si128( hi );
4854 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004855
Bill Wendling8b8a6362009-01-17 03:56:04 +00004856 // Combine into low half of a single xmm register.
4857 __m128i x = _mm_unpacklo_epi32( xh, xl );
4858 __m128d d;
4859 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004860
Bill Wendling8b8a6362009-01-17 03:56:04 +00004861 // Merge in appropriate exponents to give the integer bits the right
4862 // magnitude.
4863 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004864
Bill Wendling8b8a6362009-01-17 03:56:04 +00004865 // Subtract away the biases to deal with the IEEE-754 double precision
4866 // implicit 1.
4867 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004868
Bill Wendling8b8a6362009-01-17 03:56:04 +00004869 // All conversions up to here are exact. The correctly rounded result is
4870 // calculated using the current rounding mode using the following
4871 // horizontal add.
4872 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4873 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4874 // store doesn't really need to be here (except
4875 // maybe to zero the other double)
4876 return sd;
4877 }
4878 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004879
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004880 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004881
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004882 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004883 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004884 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4885 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4886 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4887 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4888 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004889 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004890
Bill Wendling8b8a6362009-01-17 03:56:04 +00004891 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004892 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4893 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4894 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004895 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004896
Dale Johannesenace16102009-02-03 19:33:06 +00004897 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4898 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004899 Op.getOperand(0),
4900 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004901 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4902 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004903 Op.getOperand(0),
4904 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004906 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004907 PseudoSourceValue::getConstantPool(), 0,
4908 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004910 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4911 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004912 PseudoSourceValue::getConstantPool(), 0,
4913 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004914 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004915
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004916 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004917 int ShufMask[2] = { 1, -1 };
4918 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4919 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004920 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4921 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004922 DAG.getIntPtrConstant(0));
4923}
4924
Bill Wendling8b8a6362009-01-17 03:56:04 +00004925// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4926SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004927 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004928 // FP constant to bias correct the final result.
4929 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4930 MVT::f64);
4931
4932 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004933 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4934 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 Op.getOperand(0),
4936 DAG.getIntPtrConstant(0)));
4937
Dale Johannesenace16102009-02-03 19:33:06 +00004938 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4939 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004940 DAG.getIntPtrConstant(0));
4941
4942 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004943 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4944 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4945 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004946 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004947 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4948 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004949 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004950 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4951 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004952 DAG.getIntPtrConstant(0));
4953
4954 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004955 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004956
4957 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004958 MVT DestVT = Op.getValueType();
4959
4960 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004961 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004962 DAG.getIntPtrConstant(0));
4963 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004964 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004965 }
4966
4967 // Handle final rounding.
4968 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004969}
4970
4971SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004972 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004973 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004974
Evan Chenga06ec9e2009-01-19 08:08:22 +00004975 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4976 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4977 // the optimization here.
4978 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004979 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004980
4981 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004983 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004985 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004986
Bill Wendling8b8a6362009-01-17 03:56:04 +00004987 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004988 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004989 return LowerUINT_TO_FP_i32(Op, DAG);
4990 }
4991
Eli Friedman948e95a2009-05-23 09:59:16 +00004992 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4993
4994 // Make a 64-bit buffer, and use it to build an FILD.
4995 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
4996 SDValue WordOff = DAG.getConstant(4, getPointerTy());
4997 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
4998 getPointerTy(), StackSlot, WordOff);
4999 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5000 StackSlot, NULL, 0);
5001 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5002 OffsetSlot, NULL, 0);
5003 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005004}
5005
Dan Gohman475871a2008-07-27 21:46:04 +00005006std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005007FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005008 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005009
5010 MVT DstTy = Op.getValueType();
5011
5012 if (!IsSigned) {
5013 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5014 DstTy = MVT::i64;
5015 }
5016
5017 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5018 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005019 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005020
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005021 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005022 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005023 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005024 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005025 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005026 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005027 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005028 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005029
Evan Cheng87c89352007-10-15 20:11:21 +00005030 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5031 // stack slot.
5032 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005033 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005034 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005035 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005036
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005038 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005039 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5040 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5041 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5042 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005044
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue Chain = DAG.getEntryNode();
5046 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005047 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005048 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005049 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005050 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005051 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005053 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5054 };
Dale Johannesenace16102009-02-03 19:33:06 +00005055 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005056 Chain = Value.getValue(1);
5057 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5058 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5059 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005060
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005063 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005064
Chris Lattner27a6c732007-11-24 07:07:01 +00005065 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066}
5067
Dan Gohman475871a2008-07-27 21:46:04 +00005068SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005069 if (Op.getValueType().isVector()) {
5070 if (Op.getValueType() == MVT::v2i32 &&
5071 Op.getOperand(0).getValueType() == MVT::v2f64) {
5072 return Op;
5073 }
5074 return SDValue();
5075 }
5076
Eli Friedman948e95a2009-05-23 09:59:16 +00005077 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005079 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5080 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Chris Lattner27a6c732007-11-24 07:07:01 +00005082 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005083 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005084 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005085}
5086
Eli Friedman948e95a2009-05-23 09:59:16 +00005087SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5088 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5089 SDValue FIST = Vals.first, StackSlot = Vals.second;
5090 assert(FIST.getNode() && "Unexpected failure");
5091
5092 // Load the result.
5093 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5094 FIST, StackSlot, NULL, 0);
5095}
5096
Dan Gohman475871a2008-07-27 21:46:04 +00005097SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005098 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005099 MVT VT = Op.getValueType();
5100 MVT EltVT = VT;
5101 if (VT.isVector())
5102 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005104 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005105 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005106 CV.push_back(C);
5107 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005109 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005110 CV.push_back(C);
5111 CV.push_back(C);
5112 CV.push_back(C);
5113 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 }
Dan Gohmand3006222007-07-27 17:16:43 +00005115 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005116 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005117 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005118 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005119 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005120 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121}
5122
Dan Gohman475871a2008-07-27 21:46:04 +00005123SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005124 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005125 MVT VT = Op.getValueType();
5126 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005127 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005128 if (VT.isVector()) {
5129 EltVT = VT.getVectorElementType();
5130 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005131 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005133 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005134 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005135 CV.push_back(C);
5136 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005138 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005139 CV.push_back(C);
5140 CV.push_back(C);
5141 CV.push_back(C);
5142 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 }
Dan Gohmand3006222007-07-27 17:16:43 +00005144 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005146 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005147 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005148 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005149 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005150 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5151 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005152 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005153 Op.getOperand(0)),
5154 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005155 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005156 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005157 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158}
5159
Dan Gohman475871a2008-07-27 21:46:04 +00005160SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5161 SDValue Op0 = Op.getOperand(0);
5162 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005163 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005164 MVT VT = Op.getValueType();
5165 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005166
5167 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005168 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005169 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005170 SrcVT = VT;
5171 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005172 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005173 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005174 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005175 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005176 }
5177
5178 // At this point the operands and the result should have the same
5179 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005180
Evan Cheng68c47cb2007-01-05 07:55:56 +00005181 // First get the sign bit of second operand.
5182 std::vector<Constant*> CV;
5183 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005184 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5185 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005186 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005187 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5188 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5189 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5190 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005191 }
Dan Gohmand3006222007-07-27 17:16:43 +00005192 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005193 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005194 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005195 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005196 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005197 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005198
5199 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005200 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005201 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005202 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5203 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005204 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005205 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5206 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005207 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005208 }
5209
Evan Cheng73d6cf12007-01-05 21:37:56 +00005210 // Clear first operand sign bit.
5211 CV.clear();
5212 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005213 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5214 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005215 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005216 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5217 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5218 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5219 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005220 }
Dan Gohmand3006222007-07-27 17:16:43 +00005221 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005222 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005223 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005224 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005225 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005226 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005227
5228 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005229 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005230}
5231
Dan Gohman076aee32009-03-04 19:44:21 +00005232/// Emit nodes that will be selected as "test Op0,Op0", or something
5233/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005234SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5235 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005236 DebugLoc dl = Op.getDebugLoc();
5237
Dan Gohman31125812009-03-07 01:58:32 +00005238 // CF and OF aren't always set the way we want. Determine which
5239 // of these we need.
5240 bool NeedCF = false;
5241 bool NeedOF = false;
5242 switch (X86CC) {
5243 case X86::COND_A: case X86::COND_AE:
5244 case X86::COND_B: case X86::COND_BE:
5245 NeedCF = true;
5246 break;
5247 case X86::COND_G: case X86::COND_GE:
5248 case X86::COND_L: case X86::COND_LE:
5249 case X86::COND_O: case X86::COND_NO:
5250 NeedOF = true;
5251 break;
5252 default: break;
5253 }
5254
Dan Gohman076aee32009-03-04 19:44:21 +00005255 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005256 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5257 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5258 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005259 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005260 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005261 switch (Op.getNode()->getOpcode()) {
5262 case ISD::ADD:
5263 // Due to an isel shortcoming, be conservative if this add is likely to
5264 // be selected as part of a load-modify-store instruction. When the root
5265 // node in a match is a store, isel doesn't know how to remap non-chain
5266 // non-flag uses of other nodes in the match, such as the ADD in this
5267 // case. This leads to the ADD being left around and reselected, with
5268 // the result being two adds in the output.
5269 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5270 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5271 if (UI->getOpcode() == ISD::STORE)
5272 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005273 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005274 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5275 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005276 if (C->getAPIntValue() == 1) {
5277 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005278 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005279 break;
5280 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005281 // An add of negative one (subtract of one) will be selected as a DEC.
5282 if (C->getAPIntValue().isAllOnesValue()) {
5283 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005284 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005285 break;
5286 }
5287 }
Dan Gohman076aee32009-03-04 19:44:21 +00005288 // Otherwise use a regular EFLAGS-setting add.
5289 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005290 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005291 break;
5292 case ISD::SUB:
5293 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5294 // likely to be selected as part of a load-modify-store instruction.
5295 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5296 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5297 if (UI->getOpcode() == ISD::STORE)
5298 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005299 // Otherwise use a regular EFLAGS-setting sub.
5300 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005301 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005302 break;
5303 case X86ISD::ADD:
5304 case X86ISD::SUB:
5305 case X86ISD::INC:
5306 case X86ISD::DEC:
5307 return SDValue(Op.getNode(), 1);
5308 default:
5309 default_case:
5310 break;
5311 }
5312 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005313 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005314 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005315 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005316 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005317 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005318 DAG.ReplaceAllUsesWith(Op, New);
5319 return SDValue(New.getNode(), 1);
5320 }
5321 }
5322
5323 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5324 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5325 DAG.getConstant(0, Op.getValueType()));
5326}
5327
5328/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5329/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005330SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5331 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005332 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5333 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005334 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005335
5336 DebugLoc dl = Op0.getDebugLoc();
5337 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5338}
5339
Dan Gohman475871a2008-07-27 21:46:04 +00005340SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005341 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue Op0 = Op.getOperand(0);
5343 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005344 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005345 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005346
Dan Gohmane5af2d32009-01-29 01:59:02 +00005347 // Lower (X & (1 << N)) == 0 to BT(X, N).
5348 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5349 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005350 if (Op0.getOpcode() == ISD::AND &&
5351 Op0.hasOneUse() &&
5352 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005353 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005354 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005355 SDValue LHS, RHS;
5356 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5357 if (ConstantSDNode *Op010C =
5358 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5359 if (Op010C->getZExtValue() == 1) {
5360 LHS = Op0.getOperand(0);
5361 RHS = Op0.getOperand(1).getOperand(1);
5362 }
5363 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5364 if (ConstantSDNode *Op000C =
5365 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5366 if (Op000C->getZExtValue() == 1) {
5367 LHS = Op0.getOperand(1);
5368 RHS = Op0.getOperand(0).getOperand(1);
5369 }
5370 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5371 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5372 SDValue AndLHS = Op0.getOperand(0);
5373 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5374 LHS = AndLHS.getOperand(0);
5375 RHS = AndLHS.getOperand(1);
5376 }
5377 }
Evan Cheng0488db92007-09-25 01:57:46 +00005378
Dan Gohmane5af2d32009-01-29 01:59:02 +00005379 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005380 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5381 // instruction. Since the shift amount is in-range-or-undefined, we know
5382 // that doing a bittest on the i16 value is ok. We extend to i32 because
5383 // the encoding for the i16 version is larger than the i32 version.
5384 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005385 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005386
5387 // If the operand types disagree, extend the shift amount to match. Since
5388 // BT ignores high bits (like shifts) we can use anyextend.
5389 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005390 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005391
Dale Johannesenace16102009-02-03 19:33:06 +00005392 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005393 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005394 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005395 DAG.getConstant(Cond, MVT::i8), BT);
5396 }
5397 }
5398
5399 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5400 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Dan Gohman31125812009-03-07 01:58:32 +00005402 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005403 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005404 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005405}
5406
Dan Gohman475871a2008-07-27 21:46:04 +00005407SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5408 SDValue Cond;
5409 SDValue Op0 = Op.getOperand(0);
5410 SDValue Op1 = Op.getOperand(1);
5411 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005412 MVT VT = Op.getValueType();
5413 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5414 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005415 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005416
5417 if (isFP) {
5418 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005419 MVT VT0 = Op0.getValueType();
5420 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5421 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005422 bool Swap = false;
5423
5424 switch (SetCCOpcode) {
5425 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005426 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005427 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005428 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005429 case ISD::SETGT: Swap = true; // Fallthrough
5430 case ISD::SETLT:
5431 case ISD::SETOLT: SSECC = 1; break;
5432 case ISD::SETOGE:
5433 case ISD::SETGE: Swap = true; // Fallthrough
5434 case ISD::SETLE:
5435 case ISD::SETOLE: SSECC = 2; break;
5436 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005437 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005438 case ISD::SETNE: SSECC = 4; break;
5439 case ISD::SETULE: Swap = true;
5440 case ISD::SETUGE: SSECC = 5; break;
5441 case ISD::SETULT: Swap = true;
5442 case ISD::SETUGT: SSECC = 6; break;
5443 case ISD::SETO: SSECC = 7; break;
5444 }
5445 if (Swap)
5446 std::swap(Op0, Op1);
5447
Nate Begemanfb8ead02008-07-25 19:05:58 +00005448 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005449 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005450 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005451 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005452 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5453 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5454 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005455 }
5456 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005457 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005458 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5459 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5460 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005461 }
5462 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005463 }
5464 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005465 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005466 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Nate Begeman30a0de92008-07-17 16:51:19 +00005468 // We are handling one of the integer comparisons here. Since SSE only has
5469 // GT and EQ comparisons for integer, swapping operands and multiple
5470 // operations may be required for some comparisons.
5471 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5472 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Nate Begeman30a0de92008-07-17 16:51:19 +00005474 switch (VT.getSimpleVT()) {
5475 default: break;
5476 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5477 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5478 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5479 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Nate Begeman30a0de92008-07-17 16:51:19 +00005482 switch (SetCCOpcode) {
5483 default: break;
5484 case ISD::SETNE: Invert = true;
5485 case ISD::SETEQ: Opc = EQOpc; break;
5486 case ISD::SETLT: Swap = true;
5487 case ISD::SETGT: Opc = GTOpc; break;
5488 case ISD::SETGE: Swap = true;
5489 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5490 case ISD::SETULT: Swap = true;
5491 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5492 case ISD::SETUGE: Swap = true;
5493 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5494 }
5495 if (Swap)
5496 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Nate Begeman30a0de92008-07-17 16:51:19 +00005498 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5499 // bits of the inputs before performing those operations.
5500 if (FlipSigns) {
5501 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005502 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5503 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005504 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005505 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5506 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005507 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5508 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005509 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Dale Johannesenace16102009-02-03 19:33:06 +00005511 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005512
5513 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005514 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005515 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005516
Nate Begeman30a0de92008-07-17 16:51:19 +00005517 return Result;
5518}
Evan Cheng0488db92007-09-25 01:57:46 +00005519
Evan Cheng370e5342008-12-03 08:38:43 +00005520// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005521static bool isX86LogicalCmp(SDValue Op) {
5522 unsigned Opc = Op.getNode()->getOpcode();
5523 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5524 return true;
5525 if (Op.getResNo() == 1 &&
5526 (Opc == X86ISD::ADD ||
5527 Opc == X86ISD::SUB ||
5528 Opc == X86ISD::SMUL ||
5529 Opc == X86ISD::UMUL ||
5530 Opc == X86ISD::INC ||
5531 Opc == X86ISD::DEC))
5532 return true;
5533
5534 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005535}
5536
Dan Gohman475871a2008-07-27 21:46:04 +00005537SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005538 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005540 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005541 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005542
Evan Cheng734503b2006-09-11 02:19:56 +00005543 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005544 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005545
Evan Cheng3f41d662007-10-08 22:16:29 +00005546 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5547 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005548 if (Cond.getOpcode() == X86ISD::SETCC) {
5549 CC = Cond.getOperand(0);
5550
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005552 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005553 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Evan Cheng3f41d662007-10-08 22:16:29 +00005555 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005556 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005557 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005558 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005559
Chris Lattnerd1980a52009-03-12 06:52:53 +00005560 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5561 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005562 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005563 addTest = false;
5564 }
5565 }
5566
5567 if (addTest) {
5568 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005569 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005570 }
5571
Dan Gohmanfc166572009-04-09 23:54:40 +00005572 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005574 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5575 // condition is true.
5576 Ops.push_back(Op.getOperand(2));
5577 Ops.push_back(Op.getOperand(1));
5578 Ops.push_back(CC);
5579 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005580 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005581}
5582
Evan Cheng370e5342008-12-03 08:38:43 +00005583// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5584// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5585// from the AND / OR.
5586static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5587 Opc = Op.getOpcode();
5588 if (Opc != ISD::OR && Opc != ISD::AND)
5589 return false;
5590 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5591 Op.getOperand(0).hasOneUse() &&
5592 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5593 Op.getOperand(1).hasOneUse());
5594}
5595
Evan Cheng961d6d42009-02-02 08:19:07 +00005596// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5597// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005598static bool isXor1OfSetCC(SDValue Op) {
5599 if (Op.getOpcode() != ISD::XOR)
5600 return false;
5601 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5602 if (N1C && N1C->getAPIntValue() == 1) {
5603 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5604 Op.getOperand(0).hasOneUse();
5605 }
5606 return false;
5607}
5608
Dan Gohman475871a2008-07-27 21:46:04 +00005609SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005610 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005611 SDValue Chain = Op.getOperand(0);
5612 SDValue Cond = Op.getOperand(1);
5613 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005614 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005615 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005616
Evan Cheng0db9fe62006-04-25 20:13:52 +00005617 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005618 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005619#if 0
5620 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005621 else if (Cond.getOpcode() == X86ISD::ADD ||
5622 Cond.getOpcode() == X86ISD::SUB ||
5623 Cond.getOpcode() == X86ISD::SMUL ||
5624 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005625 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005626#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005627
Evan Cheng3f41d662007-10-08 22:16:29 +00005628 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5629 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005631 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632
Dan Gohman475871a2008-07-27 21:46:04 +00005633 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005634 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005635 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005636 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005637 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005638 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005639 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005640 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005641 default: break;
5642 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005643 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005644 // These can only come from an arithmetic instruction with overflow,
5645 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005646 Cond = Cond.getNode()->getOperand(1);
5647 addTest = false;
5648 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005649 }
Evan Cheng0488db92007-09-25 01:57:46 +00005650 }
Evan Cheng370e5342008-12-03 08:38:43 +00005651 } else {
5652 unsigned CondOpc;
5653 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5654 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005655 if (CondOpc == ISD::OR) {
5656 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5657 // two branches instead of an explicit OR instruction with a
5658 // separate test.
5659 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005660 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005661 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005662 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005663 Chain, Dest, CC, Cmp);
5664 CC = Cond.getOperand(1).getOperand(0);
5665 Cond = Cmp;
5666 addTest = false;
5667 }
5668 } else { // ISD::AND
5669 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5670 // two branches instead of an explicit AND instruction with a
5671 // separate test. However, we only do this if this block doesn't
5672 // have a fall-through edge, because this requires an explicit
5673 // jmp when the condition is false.
5674 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005675 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005676 Op.getNode()->hasOneUse()) {
5677 X86::CondCode CCode =
5678 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5679 CCode = X86::GetOppositeBranchCondition(CCode);
5680 CC = DAG.getConstant(CCode, MVT::i8);
5681 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5682 // Look for an unconditional branch following this conditional branch.
5683 // We need this because we need to reverse the successors in order
5684 // to implement FCMP_OEQ.
5685 if (User.getOpcode() == ISD::BR) {
5686 SDValue FalseBB = User.getOperand(1);
5687 SDValue NewBR =
5688 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5689 assert(NewBR == User);
5690 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005691
Dale Johannesene4d209d2009-02-03 20:21:25 +00005692 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005693 Chain, Dest, CC, Cmp);
5694 X86::CondCode CCode =
5695 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5696 CCode = X86::GetOppositeBranchCondition(CCode);
5697 CC = DAG.getConstant(CCode, MVT::i8);
5698 Cond = Cmp;
5699 addTest = false;
5700 }
5701 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005702 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005703 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5704 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5705 // It should be transformed during dag combiner except when the condition
5706 // is set by a arithmetics with overflow node.
5707 X86::CondCode CCode =
5708 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5709 CCode = X86::GetOppositeBranchCondition(CCode);
5710 CC = DAG.getConstant(CCode, MVT::i8);
5711 Cond = Cond.getOperand(0).getOperand(1);
5712 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005713 }
Evan Cheng0488db92007-09-25 01:57:46 +00005714 }
5715
5716 if (addTest) {
5717 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005718 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005719 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005720 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005721 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005722}
5723
Anton Korobeynikove060b532007-04-17 19:34:00 +00005724
5725// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5726// Calls to _alloca is needed to probe the stack when allocating more than 4k
5727// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5728// that the guard pages used by the OS virtual memory manager are allocated in
5729// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005730SDValue
5731X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005732 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005733 assert(Subtarget->isTargetCygMing() &&
5734 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005735 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005736
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005737 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005738 SDValue Chain = Op.getOperand(0);
5739 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005740 // FIXME: Ensure alignment here
5741
Dan Gohman475871a2008-07-27 21:46:04 +00005742 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005743
Duncan Sands83ec4b62008-06-06 12:08:01 +00005744 MVT IntPtr = getPointerTy();
5745 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005746
Chris Lattnere563bbc2008-10-11 22:08:30 +00005747 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005748
Dale Johannesendd64c412009-02-04 00:33:20 +00005749 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005750 Flag = Chain.getValue(1);
5751
5752 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005753 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005754 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005755 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005756 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005757 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005758 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005759 Flag = Chain.getValue(1);
5760
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005761 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005762 DAG.getIntPtrConstant(0, true),
5763 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005764 Flag);
5765
Dale Johannesendd64c412009-02-04 00:33:20 +00005766 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005767
Dan Gohman475871a2008-07-27 21:46:04 +00005768 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005769 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005770}
5771
Dan Gohman475871a2008-07-27 21:46:04 +00005772SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005773X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005774 SDValue Chain,
5775 SDValue Dst, SDValue Src,
5776 SDValue Size, unsigned Align,
5777 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005778 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005779 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005780
Bill Wendling6f287b22008-09-30 21:22:07 +00005781 // If not DWORD aligned or size is more than the threshold, call the library.
5782 // The libc version is likely to be faster for these cases. It can use the
5783 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005784 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005785 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005786 ConstantSize->getZExtValue() >
5787 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005788 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005789
5790 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005791 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005792
Bill Wendling6158d842008-10-01 00:59:58 +00005793 if (const char *bzeroEntry = V &&
5794 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5795 MVT IntPtr = getPointerTy();
5796 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005797 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005798 TargetLowering::ArgListEntry Entry;
5799 Entry.Node = Dst;
5800 Entry.Ty = IntPtrTy;
5801 Args.push_back(Entry);
5802 Entry.Node = Size;
5803 Args.push_back(Entry);
5804 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005805 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5806 CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005807 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005808 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005809 }
5810
Dan Gohman707e0182008-04-12 04:36:06 +00005811 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005812 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005813 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005814
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005815 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005816 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005817 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005818 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005819 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005820 unsigned BytesLeft = 0;
5821 bool TwoRepStos = false;
5822 if (ValC) {
5823 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005824 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005825
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 // If the value is a constant, then we can potentially use larger sets.
5827 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005828 case 2: // WORD aligned
5829 AVT = MVT::i16;
5830 ValReg = X86::AX;
5831 Val = (Val << 8) | Val;
5832 break;
5833 case 0: // DWORD aligned
5834 AVT = MVT::i32;
5835 ValReg = X86::EAX;
5836 Val = (Val << 8) | Val;
5837 Val = (Val << 16) | Val;
5838 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5839 AVT = MVT::i64;
5840 ValReg = X86::RAX;
5841 Val = (Val << 32) | Val;
5842 }
5843 break;
5844 default: // Byte aligned
5845 AVT = MVT::i8;
5846 ValReg = X86::AL;
5847 Count = DAG.getIntPtrConstant(SizeVal);
5848 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005849 }
5850
Duncan Sands8e4eb092008-06-08 20:54:56 +00005851 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005852 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005853 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5854 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005855 }
5856
Dale Johannesen0f502f62009-02-03 22:26:09 +00005857 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858 InFlag);
5859 InFlag = Chain.getValue(1);
5860 } else {
5861 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005862 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005863 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005864 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005865 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005866
Scott Michelfdc40a02009-02-17 22:15:04 +00005867 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005868 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005869 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005870 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005871 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005872 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005873 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005875
Chris Lattnerd96d0722007-02-25 06:40:16 +00005876 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005877 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005878 Ops.push_back(Chain);
5879 Ops.push_back(DAG.getValueType(AVT));
5880 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005881 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005882
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 if (TwoRepStos) {
5884 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005885 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005886 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005887 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005888 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005889 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005890 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005891 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005893 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005894 Ops.clear();
5895 Ops.push_back(Chain);
5896 Ops.push_back(DAG.getValueType(MVT::i8));
5897 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005898 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005899 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005900 // Handle the last 1 - 7 bytes.
5901 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005902 MVT AddrVT = Dst.getValueType();
5903 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005904
Dale Johannesen0f502f62009-02-03 22:26:09 +00005905 Chain = DAG.getMemset(Chain, dl,
5906 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005907 DAG.getConstant(Offset, AddrVT)),
5908 Src,
5909 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005910 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005911 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005912
Dan Gohman707e0182008-04-12 04:36:06 +00005913 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005914 return Chain;
5915}
Evan Cheng11e15b32006-04-03 20:53:28 +00005916
Dan Gohman475871a2008-07-27 21:46:04 +00005917SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005918X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005919 SDValue Chain, SDValue Dst, SDValue Src,
5920 SDValue Size, unsigned Align,
5921 bool AlwaysInline,
5922 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005923 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005924 // This requires the copy size to be a constant, preferrably
5925 // within a subtarget-specific limit.
5926 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5927 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005928 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005929 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005930 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005931 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005932
Evan Cheng1887c1c2008-08-21 21:00:15 +00005933 /// If not DWORD aligned, call the library.
5934 if ((Align & 3) != 0)
5935 return SDValue();
5936
5937 // DWORD aligned
5938 MVT AVT = MVT::i32;
5939 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005940 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005941
Duncan Sands83ec4b62008-06-06 12:08:01 +00005942 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005943 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005944 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005945 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005946
Dan Gohman475871a2008-07-27 21:46:04 +00005947 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005948 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005949 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005950 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005952 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005953 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005954 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005955 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005956 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005957 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005958 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005959 InFlag = Chain.getValue(1);
5960
Chris Lattnerd96d0722007-02-25 06:40:16 +00005961 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005962 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005963 Ops.push_back(Chain);
5964 Ops.push_back(DAG.getValueType(AVT));
5965 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005966 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005967
Dan Gohman475871a2008-07-27 21:46:04 +00005968 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005969 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005970 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005971 // Handle the last 1 - 7 bytes.
5972 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005973 MVT DstVT = Dst.getValueType();
5974 MVT SrcVT = Src.getValueType();
5975 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005976 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005977 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005978 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005979 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005980 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005981 DAG.getConstant(BytesLeft, SizeVT),
5982 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005983 DstSV, DstSVOff + Offset,
5984 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005985 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986
Scott Michelfdc40a02009-02-17 22:15:04 +00005987 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005988 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005989}
5990
Dan Gohman475871a2008-07-27 21:46:04 +00005991SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005992 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005993 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00005994
Evan Cheng25ab6902006-09-08 06:48:29 +00005995 if (!Subtarget->is64Bit()) {
5996 // vastart just stores the address of the VarArgsFrameIndex slot into the
5997 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00005998 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005999 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006000 }
6001
6002 // __va_list_tag:
6003 // gp_offset (0 - 6 * 8)
6004 // fp_offset (48 - 48 + 8 * 16)
6005 // overflow_arg_area (point to parameters coming in memory).
6006 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006007 SmallVector<SDValue, 8> MemOps;
6008 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006009 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006010 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006011 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006012 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006013 MemOps.push_back(Store);
6014
6015 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006016 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006017 FIN, DAG.getIntPtrConstant(4));
6018 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006019 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006020 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006021 MemOps.push_back(Store);
6022
6023 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006025 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006026 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006027 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006028 MemOps.push_back(Store);
6029
6030 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006031 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006032 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006033 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006034 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006035 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006036 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006037 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006038}
6039
Dan Gohman475871a2008-07-27 21:46:04 +00006040SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006041 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6042 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SDValue Chain = Op.getOperand(0);
6044 SDValue SrcPtr = Op.getOperand(1);
6045 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006046
6047 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6048 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00006049 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006050}
6051
Dan Gohman475871a2008-07-27 21:46:04 +00006052SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006053 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006054 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue Chain = Op.getOperand(0);
6056 SDValue DstPtr = Op.getOperand(1);
6057 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006058 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6059 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006060 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006061
Dale Johannesendd64c412009-02-04 00:33:20 +00006062 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006063 DAG.getIntPtrConstant(24), 8, false,
6064 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006065}
6066
Dan Gohman475871a2008-07-27 21:46:04 +00006067SDValue
6068X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006069 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006070 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006071 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006072 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006073 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 case Intrinsic::x86_sse_comieq_ss:
6075 case Intrinsic::x86_sse_comilt_ss:
6076 case Intrinsic::x86_sse_comile_ss:
6077 case Intrinsic::x86_sse_comigt_ss:
6078 case Intrinsic::x86_sse_comige_ss:
6079 case Intrinsic::x86_sse_comineq_ss:
6080 case Intrinsic::x86_sse_ucomieq_ss:
6081 case Intrinsic::x86_sse_ucomilt_ss:
6082 case Intrinsic::x86_sse_ucomile_ss:
6083 case Intrinsic::x86_sse_ucomigt_ss:
6084 case Intrinsic::x86_sse_ucomige_ss:
6085 case Intrinsic::x86_sse_ucomineq_ss:
6086 case Intrinsic::x86_sse2_comieq_sd:
6087 case Intrinsic::x86_sse2_comilt_sd:
6088 case Intrinsic::x86_sse2_comile_sd:
6089 case Intrinsic::x86_sse2_comigt_sd:
6090 case Intrinsic::x86_sse2_comige_sd:
6091 case Intrinsic::x86_sse2_comineq_sd:
6092 case Intrinsic::x86_sse2_ucomieq_sd:
6093 case Intrinsic::x86_sse2_ucomilt_sd:
6094 case Intrinsic::x86_sse2_ucomile_sd:
6095 case Intrinsic::x86_sse2_ucomigt_sd:
6096 case Intrinsic::x86_sse2_ucomige_sd:
6097 case Intrinsic::x86_sse2_ucomineq_sd: {
6098 unsigned Opc = 0;
6099 ISD::CondCode CC = ISD::SETCC_INVALID;
6100 switch (IntNo) {
6101 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006102 case Intrinsic::x86_sse_comieq_ss:
6103 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006104 Opc = X86ISD::COMI;
6105 CC = ISD::SETEQ;
6106 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006107 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006108 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 Opc = X86ISD::COMI;
6110 CC = ISD::SETLT;
6111 break;
6112 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006113 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006114 Opc = X86ISD::COMI;
6115 CC = ISD::SETLE;
6116 break;
6117 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006118 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006119 Opc = X86ISD::COMI;
6120 CC = ISD::SETGT;
6121 break;
6122 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006123 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124 Opc = X86ISD::COMI;
6125 CC = ISD::SETGE;
6126 break;
6127 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006128 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006129 Opc = X86ISD::COMI;
6130 CC = ISD::SETNE;
6131 break;
6132 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006133 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 Opc = X86ISD::UCOMI;
6135 CC = ISD::SETEQ;
6136 break;
6137 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006138 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 Opc = X86ISD::UCOMI;
6140 CC = ISD::SETLT;
6141 break;
6142 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006143 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 Opc = X86ISD::UCOMI;
6145 CC = ISD::SETLE;
6146 break;
6147 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006148 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149 Opc = X86ISD::UCOMI;
6150 CC = ISD::SETGT;
6151 break;
6152 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006154 Opc = X86ISD::UCOMI;
6155 CC = ISD::SETGE;
6156 break;
6157 case Intrinsic::x86_sse_ucomineq_ss:
6158 case Intrinsic::x86_sse2_ucomineq_sd:
6159 Opc = X86ISD::UCOMI;
6160 CC = ISD::SETNE;
6161 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006162 }
Evan Cheng734503b2006-09-11 02:19:56 +00006163
Dan Gohman475871a2008-07-27 21:46:04 +00006164 SDValue LHS = Op.getOperand(1);
6165 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006166 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006167 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6168 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006169 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006170 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 }
Evan Cheng5759f972008-05-04 09:15:50 +00006172
6173 // Fix vector shift instructions where the last operand is a non-immediate
6174 // i32 value.
6175 case Intrinsic::x86_sse2_pslli_w:
6176 case Intrinsic::x86_sse2_pslli_d:
6177 case Intrinsic::x86_sse2_pslli_q:
6178 case Intrinsic::x86_sse2_psrli_w:
6179 case Intrinsic::x86_sse2_psrli_d:
6180 case Intrinsic::x86_sse2_psrli_q:
6181 case Intrinsic::x86_sse2_psrai_w:
6182 case Intrinsic::x86_sse2_psrai_d:
6183 case Intrinsic::x86_mmx_pslli_w:
6184 case Intrinsic::x86_mmx_pslli_d:
6185 case Intrinsic::x86_mmx_pslli_q:
6186 case Intrinsic::x86_mmx_psrli_w:
6187 case Intrinsic::x86_mmx_psrli_d:
6188 case Intrinsic::x86_mmx_psrli_q:
6189 case Intrinsic::x86_mmx_psrai_w:
6190 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006191 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006192 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006193 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006194
6195 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006196 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006197 switch (IntNo) {
6198 case Intrinsic::x86_sse2_pslli_w:
6199 NewIntNo = Intrinsic::x86_sse2_psll_w;
6200 break;
6201 case Intrinsic::x86_sse2_pslli_d:
6202 NewIntNo = Intrinsic::x86_sse2_psll_d;
6203 break;
6204 case Intrinsic::x86_sse2_pslli_q:
6205 NewIntNo = Intrinsic::x86_sse2_psll_q;
6206 break;
6207 case Intrinsic::x86_sse2_psrli_w:
6208 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6209 break;
6210 case Intrinsic::x86_sse2_psrli_d:
6211 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6212 break;
6213 case Intrinsic::x86_sse2_psrli_q:
6214 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6215 break;
6216 case Intrinsic::x86_sse2_psrai_w:
6217 NewIntNo = Intrinsic::x86_sse2_psra_w;
6218 break;
6219 case Intrinsic::x86_sse2_psrai_d:
6220 NewIntNo = Intrinsic::x86_sse2_psra_d;
6221 break;
6222 default: {
6223 ShAmtVT = MVT::v2i32;
6224 switch (IntNo) {
6225 case Intrinsic::x86_mmx_pslli_w:
6226 NewIntNo = Intrinsic::x86_mmx_psll_w;
6227 break;
6228 case Intrinsic::x86_mmx_pslli_d:
6229 NewIntNo = Intrinsic::x86_mmx_psll_d;
6230 break;
6231 case Intrinsic::x86_mmx_pslli_q:
6232 NewIntNo = Intrinsic::x86_mmx_psll_q;
6233 break;
6234 case Intrinsic::x86_mmx_psrli_w:
6235 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6236 break;
6237 case Intrinsic::x86_mmx_psrli_d:
6238 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6239 break;
6240 case Intrinsic::x86_mmx_psrli_q:
6241 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6242 break;
6243 case Intrinsic::x86_mmx_psrai_w:
6244 NewIntNo = Intrinsic::x86_mmx_psra_w;
6245 break;
6246 case Intrinsic::x86_mmx_psrai_d:
6247 NewIntNo = Intrinsic::x86_mmx_psra_d;
6248 break;
6249 default: abort(); // Can't reach here.
6250 }
6251 break;
6252 }
6253 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006254 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006255 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6256 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6257 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006258 DAG.getConstant(NewIntNo, MVT::i32),
6259 Op.getOperand(1), ShAmt);
6260 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006261 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006262}
Evan Cheng72261582005-12-20 06:22:03 +00006263
Dan Gohman475871a2008-07-27 21:46:04 +00006264SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006265 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006266 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006267
6268 if (Depth > 0) {
6269 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6270 SDValue Offset =
6271 DAG.getConstant(TD->getPointerSize(),
6272 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006273 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006274 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006275 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006276 NULL, 0);
6277 }
6278
6279 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006280 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006281 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006282 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006283}
6284
Dan Gohman475871a2008-07-27 21:46:04 +00006285SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006286 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6287 MFI->setFrameAddressIsTaken(true);
6288 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006289 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006290 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6291 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006292 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006293 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006294 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006295 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006296}
6297
Dan Gohman475871a2008-07-27 21:46:04 +00006298SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006299 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006300 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006301}
6302
Dan Gohman475871a2008-07-27 21:46:04 +00006303SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006304{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006305 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006306 SDValue Chain = Op.getOperand(0);
6307 SDValue Offset = Op.getOperand(1);
6308 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006309 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006310
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006311 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6312 getPointerTy());
6313 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006314
Dale Johannesene4d209d2009-02-03 20:21:25 +00006315 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006316 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006317 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6318 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006319 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006320 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006321
Dale Johannesene4d209d2009-02-03 20:21:25 +00006322 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006323 MVT::Other,
6324 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006325}
6326
Dan Gohman475871a2008-07-27 21:46:04 +00006327SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006328 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006329 SDValue Root = Op.getOperand(0);
6330 SDValue Trmp = Op.getOperand(1); // trampoline
6331 SDValue FPtr = Op.getOperand(2); // nested function
6332 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006333 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006334
Dan Gohman69de1932008-02-06 22:27:42 +00006335 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006336
Duncan Sands339e14f2008-01-16 22:55:25 +00006337 const X86InstrInfo *TII =
6338 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6339
Duncan Sandsb116fac2007-07-27 20:02:49 +00006340 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006341 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006342
6343 // Large code-model.
6344
6345 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6346 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6347
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006348 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6349 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006350
6351 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6352
6353 // Load the pointer to the nested function into R11.
6354 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006355 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006356 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6357 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006358
Scott Michelfdc40a02009-02-17 22:15:04 +00006359 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006360 DAG.getConstant(2, MVT::i64));
6361 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006362
6363 // Load the 'nest' parameter value into R10.
6364 // R10 is specified in X86CallingConv.td
6365 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006366 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006367 DAG.getConstant(10, MVT::i64));
6368 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6369 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006370
Scott Michelfdc40a02009-02-17 22:15:04 +00006371 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006372 DAG.getConstant(12, MVT::i64));
6373 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006374
6375 // Jump to the nested function.
6376 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006377 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 DAG.getConstant(20, MVT::i64));
6379 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6380 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006381
6382 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006383 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006384 DAG.getConstant(22, MVT::i64));
6385 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006386 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006389 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6390 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006391 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006392 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006393 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6394 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006395 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006396
6397 switch (CC) {
6398 default:
6399 assert(0 && "Unsupported calling convention");
6400 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006401 case CallingConv::X86_StdCall: {
6402 // Pass 'nest' parameter in ECX.
6403 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006404 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006405
6406 // Check that ECX wasn't needed by an 'inreg' parameter.
6407 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006408 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409
Chris Lattner58d74912008-03-12 17:45:29 +00006410 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006411 unsigned InRegCount = 0;
6412 unsigned Idx = 1;
6413
6414 for (FunctionType::param_iterator I = FTy->param_begin(),
6415 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006416 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006417 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006418 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419
6420 if (InRegCount > 2) {
6421 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6422 abort();
6423 }
6424 }
6425 break;
6426 }
6427 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006428 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006429 // Pass 'nest' parameter in EAX.
6430 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006431 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006432 break;
6433 }
6434
Dan Gohman475871a2008-07-27 21:46:04 +00006435 SDValue OutChains[4];
6436 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437
Scott Michelfdc40a02009-02-17 22:15:04 +00006438 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006439 DAG.getConstant(10, MVT::i32));
6440 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006441
Duncan Sands339e14f2008-01-16 22:55:25 +00006442 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006443 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006444 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006445 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006446 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006447
Scott Michelfdc40a02009-02-17 22:15:04 +00006448 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 DAG.getConstant(1, MVT::i32));
6450 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006451
Duncan Sands339e14f2008-01-16 22:55:25 +00006452 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006453 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006454 DAG.getConstant(5, MVT::i32));
6455 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006456 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006457
Scott Michelfdc40a02009-02-17 22:15:04 +00006458 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006459 DAG.getConstant(6, MVT::i32));
6460 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461
Dan Gohman475871a2008-07-27 21:46:04 +00006462 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006463 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6464 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465 }
6466}
6467
Dan Gohman475871a2008-07-27 21:46:04 +00006468SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006469 /*
6470 The rounding mode is in bits 11:10 of FPSR, and has the following
6471 settings:
6472 00 Round to nearest
6473 01 Round to -inf
6474 10 Round to +inf
6475 11 Round to 0
6476
6477 FLT_ROUNDS, on the other hand, expects the following:
6478 -1 Undefined
6479 0 Round to 0
6480 1 Round to nearest
6481 2 Round to +inf
6482 3 Round to -inf
6483
6484 To perform the conversion, we do:
6485 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6486 */
6487
6488 MachineFunction &MF = DAG.getMachineFunction();
6489 const TargetMachine &TM = MF.getTarget();
6490 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6491 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006492 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006493 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006494
6495 // Save FP Control Word to stack slot
6496 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006497 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006498
Dale Johannesene4d209d2009-02-03 20:21:25 +00006499 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006500 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006501
6502 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006503 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006504
6505 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006506 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 DAG.getNode(ISD::SRL, dl, MVT::i16,
6508 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006509 CWD, DAG.getConstant(0x800, MVT::i16)),
6510 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006511 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006512 DAG.getNode(ISD::SRL, dl, MVT::i16,
6513 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006514 CWD, DAG.getConstant(0x400, MVT::i16)),
6515 DAG.getConstant(9, MVT::i8));
6516
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006518 DAG.getNode(ISD::AND, dl, MVT::i16,
6519 DAG.getNode(ISD::ADD, dl, MVT::i16,
6520 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006521 DAG.getConstant(1, MVT::i16)),
6522 DAG.getConstant(3, MVT::i16));
6523
6524
Duncan Sands83ec4b62008-06-06 12:08:01 +00006525 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006526 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006527}
6528
Dan Gohman475871a2008-07-27 21:46:04 +00006529SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006530 MVT VT = Op.getValueType();
6531 MVT OpVT = VT;
6532 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006533 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006534
6535 Op = Op.getOperand(0);
6536 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006537 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006538 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006539 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006540 }
Evan Cheng18efe262007-12-14 02:13:44 +00006541
Evan Cheng152804e2007-12-14 08:30:15 +00006542 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6543 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006545
6546 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006548 Ops.push_back(Op);
6549 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6550 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6551 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006553
6554 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006555 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006556
Evan Cheng18efe262007-12-14 02:13:44 +00006557 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006558 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006559 return Op;
6560}
6561
Dan Gohman475871a2008-07-27 21:46:04 +00006562SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006563 MVT VT = Op.getValueType();
6564 MVT OpVT = VT;
6565 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006566 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006567
6568 Op = Op.getOperand(0);
6569 if (VT == MVT::i8) {
6570 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006571 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006572 }
Evan Cheng152804e2007-12-14 08:30:15 +00006573
6574 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6575 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006576 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006577
6578 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006580 Ops.push_back(Op);
6581 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6582 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6583 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006584 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006585
Evan Cheng18efe262007-12-14 02:13:44 +00006586 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006587 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006588 return Op;
6589}
6590
Mon P Wangaf9b9522008-12-18 21:42:19 +00006591SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6592 MVT VT = Op.getValueType();
6593 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006594 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006595
Mon P Wangaf9b9522008-12-18 21:42:19 +00006596 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6597 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6598 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6599 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6600 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6601 //
6602 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6603 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6604 // return AloBlo + AloBhi + AhiBlo;
6605
6606 SDValue A = Op.getOperand(0);
6607 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006608
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006610 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6611 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006613 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6614 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006615 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006616 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6617 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006618 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006619 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6620 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006622 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6623 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006624 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006625 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6626 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006628 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6629 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6631 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006632 return Res;
6633}
6634
6635
Bill Wendling74c37652008-12-09 22:08:41 +00006636SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6637 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6638 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006639 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6640 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006641 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006642 SDValue LHS = N->getOperand(0);
6643 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006644 unsigned BaseOp = 0;
6645 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006646 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006647
6648 switch (Op.getOpcode()) {
6649 default: assert(0 && "Unknown ovf instruction!");
6650 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006651 // A subtract of one will be selected as a INC. Note that INC doesn't
6652 // set CF, so we can't do this for UADDO.
6653 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6654 if (C->getAPIntValue() == 1) {
6655 BaseOp = X86ISD::INC;
6656 Cond = X86::COND_O;
6657 break;
6658 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006659 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006660 Cond = X86::COND_O;
6661 break;
6662 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006663 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006664 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006665 break;
6666 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006667 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6668 // set CF, so we can't do this for USUBO.
6669 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6670 if (C->getAPIntValue() == 1) {
6671 BaseOp = X86ISD::DEC;
6672 Cond = X86::COND_O;
6673 break;
6674 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006675 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006676 Cond = X86::COND_O;
6677 break;
6678 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006679 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006680 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006681 break;
6682 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006683 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006684 Cond = X86::COND_O;
6685 break;
6686 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006687 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006688 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006689 break;
6690 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006691
Bill Wendling61edeb52008-12-02 01:06:39 +00006692 // Also sets EFLAGS.
6693 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006695
Bill Wendling61edeb52008-12-02 01:06:39 +00006696 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006698 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006699
Bill Wendling61edeb52008-12-02 01:06:39 +00006700 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6701 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006702}
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006705 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006707 unsigned Reg = 0;
6708 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006709 switch(T.getSimpleVT()) {
6710 default:
6711 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006712 case MVT::i8: Reg = X86::AL; size = 1; break;
6713 case MVT::i16: Reg = X86::AX; size = 2; break;
6714 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006715 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006716 assert(Subtarget->is64Bit() && "Node not type legal!");
6717 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006718 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006719 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006720 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006721 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006722 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006723 Op.getOperand(1),
6724 Op.getOperand(3),
6725 DAG.getTargetConstant(size, MVT::i8),
6726 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006727 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006729 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006730 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006731 return cpOut;
6732}
6733
Duncan Sands1607f052008-12-01 11:39:25 +00006734SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006735 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006736 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006737 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006738 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006739 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006740 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006741 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6742 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006743 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006744 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006745 DAG.getConstant(32, MVT::i8));
6746 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006747 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006748 rdx.getValue(1)
6749 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006750 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006751}
6752
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006753SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6754 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006755 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006756 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006758 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006760 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006761 Node->getOperand(0),
6762 Node->getOperand(1), negOp,
6763 cast<AtomicSDNode>(Node)->getSrcValue(),
6764 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006765}
6766
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767/// LowerOperation - Provide custom lowering hooks for some operations.
6768///
Dan Gohman475871a2008-07-27 21:46:04 +00006769SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 switch (Op.getOpcode()) {
6771 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006772 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6773 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6775 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6776 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6777 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6778 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6779 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6780 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006781 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006782 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 case ISD::SHL_PARTS:
6784 case ISD::SRA_PARTS:
6785 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6786 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006787 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006789 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 case ISD::FABS: return LowerFABS(Op, DAG);
6791 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006792 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006793 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006794 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006795 case ISD::SELECT: return LowerSELECT(Op, DAG);
6796 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006798 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006800 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006802 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006803 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006805 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6806 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006807 case ISD::FRAME_TO_ARGS_OFFSET:
6808 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006809 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006810 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006811 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006812 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006813 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6814 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006815 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006816 case ISD::SADDO:
6817 case ISD::UADDO:
6818 case ISD::SSUBO:
6819 case ISD::USUBO:
6820 case ISD::SMULO:
6821 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006822 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006824}
6825
Duncan Sands1607f052008-12-01 11:39:25 +00006826void X86TargetLowering::
6827ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6828 SelectionDAG &DAG, unsigned NewOp) {
6829 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006831 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6832
6833 SDValue Chain = Node->getOperand(0);
6834 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006836 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006838 Node->getOperand(2), DAG.getIntPtrConstant(1));
6839 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6840 // have a MemOperand. Pass the info through as a normal operand.
6841 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6842 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6843 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006845 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006847 Results.push_back(Result.getValue(2));
6848}
6849
Duncan Sands126d9072008-07-04 11:47:58 +00006850/// ReplaceNodeResults - Replace a node with an illegal result type
6851/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006852void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6853 SmallVectorImpl<SDValue>&Results,
6854 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006855 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006856 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006857 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006858 assert(false && "Do not know how to custom type legalize this operation!");
6859 return;
6860 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006861 std::pair<SDValue,SDValue> Vals =
6862 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006863 SDValue FIST = Vals.first, StackSlot = Vals.second;
6864 if (FIST.getNode() != 0) {
6865 MVT VT = N->getValueType(0);
6866 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006867 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006868 }
6869 return;
6870 }
6871 case ISD::READCYCLECOUNTER: {
6872 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6873 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006875 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006876 rd.getValue(1));
6877 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006878 eax.getValue(2));
6879 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6880 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006882 Results.push_back(edx.getValue(1));
6883 return;
6884 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006885 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006886 MVT T = N->getValueType(0);
6887 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6888 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006889 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006890 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006891 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006892 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006893 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6894 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006895 cpInL.getValue(1));
6896 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006898 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006900 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006901 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006902 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006903 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006904 swapInL.getValue(1));
6905 SDValue Ops[] = { swapInH.getValue(0),
6906 N->getOperand(1),
6907 swapInH.getValue(1) };
6908 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006909 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006910 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6911 MVT::i32, Result.getValue(1));
6912 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6913 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006914 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006916 Results.push_back(cpOutH.getValue(1));
6917 return;
6918 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006919 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006920 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6921 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006922 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006923 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6924 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006925 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006926 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6927 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006928 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006929 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6930 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006931 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006932 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6933 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006934 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006935 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6936 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006937 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006938 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6939 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006940 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006941}
6942
Evan Cheng72261582005-12-20 06:22:03 +00006943const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6944 switch (Opcode) {
6945 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006946 case X86ISD::BSF: return "X86ISD::BSF";
6947 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006948 case X86ISD::SHLD: return "X86ISD::SHLD";
6949 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006950 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006951 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006952 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006953 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006954 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006955 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006956 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6957 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6958 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006959 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006960 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006961 case X86ISD::CALL: return "X86ISD::CALL";
6962 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6963 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006964 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006965 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006966 case X86ISD::COMI: return "X86ISD::COMI";
6967 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006968 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006969 case X86ISD::CMOV: return "X86ISD::CMOV";
6970 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006971 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006972 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6973 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006974 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006975 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006976 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006977 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006978 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6980 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006981 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006982 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006983 case X86ISD::FMAX: return "X86ISD::FMAX";
6984 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006985 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6986 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006987 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006988 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006989 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006990 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006991 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006992 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6993 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006994 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6995 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6996 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6997 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6998 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6999 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007000 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7001 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007002 case X86ISD::VSHL: return "X86ISD::VSHL";
7003 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007004 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7005 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7006 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7007 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7008 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7009 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7010 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7011 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7012 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7013 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007014 case X86ISD::ADD: return "X86ISD::ADD";
7015 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007016 case X86ISD::SMUL: return "X86ISD::SMUL";
7017 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007018 case X86ISD::INC: return "X86ISD::INC";
7019 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007020 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007021 }
7022}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007023
Chris Lattnerc9addb72007-03-30 23:15:24 +00007024// isLegalAddressingMode - Return true if the addressing mode represented
7025// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007026bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007027 const Type *Ty) const {
7028 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007029
Chris Lattnerc9addb72007-03-30 23:15:24 +00007030 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7031 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7032 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007033
Chris Lattnerc9addb72007-03-30 23:15:24 +00007034 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007035 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007036 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7037 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007038 // If BaseGV requires a register, we cannot also have a BaseReg.
7039 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7040 AM.HasBaseReg)
7041 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007042
7043 // X86-64 only supports addr of globals in small code model.
7044 if (Subtarget->is64Bit()) {
7045 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7046 return false;
7047 // If lower 4G is not available, then we must use rip-relative addressing.
7048 if (AM.BaseOffs || AM.Scale > 1)
7049 return false;
7050 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007052
Chris Lattnerc9addb72007-03-30 23:15:24 +00007053 switch (AM.Scale) {
7054 case 0:
7055 case 1:
7056 case 2:
7057 case 4:
7058 case 8:
7059 // These scales always work.
7060 break;
7061 case 3:
7062 case 5:
7063 case 9:
7064 // These scales are formed with basereg+scalereg. Only accept if there is
7065 // no basereg yet.
7066 if (AM.HasBaseReg)
7067 return false;
7068 break;
7069 default: // Other stuff never works.
7070 return false;
7071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007072
Chris Lattnerc9addb72007-03-30 23:15:24 +00007073 return true;
7074}
7075
7076
Evan Cheng2bd122c2007-10-26 01:56:11 +00007077bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7078 if (!Ty1->isInteger() || !Ty2->isInteger())
7079 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007080 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7081 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007082 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007083 return false;
7084 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007085}
7086
Duncan Sands83ec4b62008-06-06 12:08:01 +00007087bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7088 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007089 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007090 unsigned NumBits1 = VT1.getSizeInBits();
7091 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007092 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007093 return false;
7094 return Subtarget->is64Bit() || NumBits1 < 64;
7095}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007096
Dan Gohman97121ba2009-04-08 00:15:30 +00007097bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007098 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007099 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7100}
7101
7102bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007103 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007104 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7105}
7106
Evan Cheng8b944d32009-05-28 00:35:15 +00007107bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7108 // i16 instructions are longer (0x66 prefix) and potentially slower.
7109 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7110}
7111
Evan Cheng60c07e12006-07-05 22:17:51 +00007112/// isShuffleMaskLegal - Targets can use this to indicate that they only
7113/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7114/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7115/// are assumed to be legal.
7116bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007117X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7118 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007119 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007120 if (VT.getSizeInBits() == 64)
7121 return false;
7122
7123 // FIXME: pshufb, blends, palignr, shifts.
7124 return (VT.getVectorNumElements() == 2 ||
7125 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7126 isMOVLMask(M, VT) ||
7127 isSHUFPMask(M, VT) ||
7128 isPSHUFDMask(M, VT) ||
7129 isPSHUFHWMask(M, VT) ||
7130 isPSHUFLWMask(M, VT) ||
7131 isUNPCKLMask(M, VT) ||
7132 isUNPCKHMask(M, VT) ||
7133 isUNPCKL_v_undef_Mask(M, VT) ||
7134 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007135}
7136
Dan Gohman7d8143f2008-04-09 20:09:42 +00007137bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007138X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007139 MVT VT) const {
7140 unsigned NumElts = VT.getVectorNumElements();
7141 // FIXME: This collection of masks seems suspect.
7142 if (NumElts == 2)
7143 return true;
7144 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7145 return (isMOVLMask(Mask, VT) ||
7146 isCommutedMOVLMask(Mask, VT, true) ||
7147 isSHUFPMask(Mask, VT) ||
7148 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007149 }
7150 return false;
7151}
7152
7153//===----------------------------------------------------------------------===//
7154// X86 Scheduler Hooks
7155//===----------------------------------------------------------------------===//
7156
Mon P Wang63307c32008-05-05 19:05:59 +00007157// private utility function
7158MachineBasicBlock *
7159X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7160 MachineBasicBlock *MBB,
7161 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007162 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007163 unsigned LoadOpc,
7164 unsigned CXchgOpc,
7165 unsigned copyOpc,
7166 unsigned notOpc,
7167 unsigned EAXreg,
7168 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007169 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007170 // For the atomic bitwise operator, we generate
7171 // thisMBB:
7172 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007173 // ld t1 = [bitinstr.addr]
7174 // op t2 = t1, [bitinstr.val]
7175 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007176 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7177 // bz newMBB
7178 // fallthrough -->nextMBB
7179 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7180 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007181 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007182 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007183
Mon P Wang63307c32008-05-05 19:05:59 +00007184 /// First build the CFG
7185 MachineFunction *F = MBB->getParent();
7186 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007187 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7188 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7189 F->insert(MBBIter, newMBB);
7190 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007191
Mon P Wang63307c32008-05-05 19:05:59 +00007192 // Move all successors to thisMBB to nextMBB
7193 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007194
Mon P Wang63307c32008-05-05 19:05:59 +00007195 // Update thisMBB to fall through to newMBB
7196 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007197
Mon P Wang63307c32008-05-05 19:05:59 +00007198 // newMBB jumps to itself and fall through to nextMBB
7199 newMBB->addSuccessor(nextMBB);
7200 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007201
Mon P Wang63307c32008-05-05 19:05:59 +00007202 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007203 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007204 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007205 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007206 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007207 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007208 int numArgs = bInstr->getNumOperands() - 1;
7209 for (int i=0; i < numArgs; ++i)
7210 argOpers[i] = &bInstr->getOperand(i+1);
7211
7212 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007213 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7214 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007215
Dale Johannesen140be2d2008-08-19 18:47:28 +00007216 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007217 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007218 for (int i=0; i <= lastAddrIndx; ++i)
7219 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007220
Dale Johannesen140be2d2008-08-19 18:47:28 +00007221 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007222 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007223 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007225 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007226 tt = t1;
7227
Dale Johannesen140be2d2008-08-19 18:47:28 +00007228 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007229 assert((argOpers[valArgIndx]->isReg() ||
7230 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007231 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007232 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007233 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007234 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007235 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007236 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007237 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007238
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007240 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007241
Dale Johannesene4d209d2009-02-03 20:21:25 +00007242 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007243 for (int i=0; i <= lastAddrIndx; ++i)
7244 (*MIB).addOperand(*argOpers[i]);
7245 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007246 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7247 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7248
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007250 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007251
Mon P Wang63307c32008-05-05 19:05:59 +00007252 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007254
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007255 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007256 return nextMBB;
7257}
7258
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007259// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007260MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007261X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7262 MachineBasicBlock *MBB,
7263 unsigned regOpcL,
7264 unsigned regOpcH,
7265 unsigned immOpcL,
7266 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007267 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007268 // For the atomic bitwise operator, we generate
7269 // thisMBB (instructions are in pairs, except cmpxchg8b)
7270 // ld t1,t2 = [bitinstr.addr]
7271 // newMBB:
7272 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7273 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007274 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007275 // mov ECX, EBX <- t5, t6
7276 // mov EAX, EDX <- t1, t2
7277 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7278 // mov t3, t4 <- EAX, EDX
7279 // bz newMBB
7280 // result in out1, out2
7281 // fallthrough -->nextMBB
7282
7283 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7284 const unsigned LoadOpc = X86::MOV32rm;
7285 const unsigned copyOpc = X86::MOV32rr;
7286 const unsigned NotOpc = X86::NOT32r;
7287 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7288 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7289 MachineFunction::iterator MBBIter = MBB;
7290 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007291
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007292 /// First build the CFG
7293 MachineFunction *F = MBB->getParent();
7294 MachineBasicBlock *thisMBB = MBB;
7295 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7296 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7297 F->insert(MBBIter, newMBB);
7298 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007299
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007300 // Move all successors to thisMBB to nextMBB
7301 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007302
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007303 // Update thisMBB to fall through to newMBB
7304 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007305
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007306 // newMBB jumps to itself and fall through to nextMBB
7307 newMBB->addSuccessor(nextMBB);
7308 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007311 // Insert instructions into newMBB based on incoming instruction
7312 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007313 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007314 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007315 MachineOperand& dest1Oper = bInstr->getOperand(0);
7316 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007317 MachineOperand* argOpers[2 + X86AddrNumOperands];
7318 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007319 argOpers[i] = &bInstr->getOperand(i+2);
7320
7321 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007322 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007323
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007324 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007325 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007326 for (int i=0; i <= lastAddrIndx; ++i)
7327 (*MIB).addOperand(*argOpers[i]);
7328 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007329 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007330 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007331 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007332 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007333 MachineOperand newOp3 = *(argOpers[3]);
7334 if (newOp3.isImm())
7335 newOp3.setImm(newOp3.getImm()+4);
7336 else
7337 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007338 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007339 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007340
7341 // t3/4 are defined later, at the bottom of the loop
7342 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7343 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007347 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7348
7349 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7350 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007351 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7353 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007354 } else {
7355 tt1 = t1;
7356 tt2 = t2;
7357 }
7358
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007359 int valArgIndx = lastAddrIndx + 1;
7360 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007361 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 "invalid operand");
7363 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7364 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007365 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007369 if (regOpcL != X86::MOV32rr)
7370 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007371 (*MIB).addOperand(*argOpers[valArgIndx]);
7372 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007373 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007374 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007375 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007376 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007380 if (regOpcH != X86::MOV32rr)
7381 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007382 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007383
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007387 MIB.addReg(t2);
7388
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007393
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 for (int i=0; i <= lastAddrIndx; ++i)
7396 (*MIB).addOperand(*argOpers[i]);
7397
7398 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7399 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7400
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007402 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007404 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007405
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007408
7409 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7410 return nextMBB;
7411}
7412
7413// private utility function
7414MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007415X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7416 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007417 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007418 // For the atomic min/max operator, we generate
7419 // thisMBB:
7420 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007421 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007422 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007423 // cmp t1, t2
7424 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007425 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007426 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7427 // bz newMBB
7428 // fallthrough -->nextMBB
7429 //
7430 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7431 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007432 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007433 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007434
Mon P Wang63307c32008-05-05 19:05:59 +00007435 /// First build the CFG
7436 MachineFunction *F = MBB->getParent();
7437 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007438 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7439 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7440 F->insert(MBBIter, newMBB);
7441 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007442
Mon P Wang63307c32008-05-05 19:05:59 +00007443 // Move all successors to thisMBB to nextMBB
7444 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007445
Mon P Wang63307c32008-05-05 19:05:59 +00007446 // Update thisMBB to fall through to newMBB
7447 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007448
Mon P Wang63307c32008-05-05 19:05:59 +00007449 // newMBB jumps to newMBB and fall through to nextMBB
7450 newMBB->addSuccessor(nextMBB);
7451 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007454 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007455 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007456 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007457 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007458 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007459 int numArgs = mInstr->getNumOperands() - 1;
7460 for (int i=0; i < numArgs; ++i)
7461 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
Mon P Wang63307c32008-05-05 19:05:59 +00007463 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007464 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7465 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Mon P Wangab3e7472008-05-05 22:56:23 +00007467 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007469 for (int i=0; i <= lastAddrIndx; ++i)
7470 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007471
Mon P Wang63307c32008-05-05 19:05:59 +00007472 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007473 assert((argOpers[valArgIndx]->isReg() ||
7474 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007475 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007476
7477 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007478 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007480 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007482 (*MIB).addOperand(*argOpers[valArgIndx]);
7483
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007485 MIB.addReg(t1);
7486
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007488 MIB.addReg(t1);
7489 MIB.addReg(t2);
7490
7491 // Generate movc
7492 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007494 MIB.addReg(t2);
7495 MIB.addReg(t1);
7496
7497 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007499 for (int i=0; i <= lastAddrIndx; ++i)
7500 (*MIB).addOperand(*argOpers[i]);
7501 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007502 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7503 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007506 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007507
Mon P Wang63307c32008-05-05 19:05:59 +00007508 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007509 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007510
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007511 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007512 return nextMBB;
7513}
7514
7515
Evan Cheng60c07e12006-07-05 22:17:51 +00007516MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007517X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007518 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007519 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007520 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007521 switch (MI->getOpcode()) {
7522 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007523 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007524 case X86::CMOV_FR32:
7525 case X86::CMOV_FR64:
7526 case X86::CMOV_V4F32:
7527 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007528 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007529 // To "insert" a SELECT_CC instruction, we actually have to insert the
7530 // diamond control-flow pattern. The incoming instruction knows the
7531 // destination vreg to set, the condition code register to branch on, the
7532 // true/false values to select between, and a branch opcode to use.
7533 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007534 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007535 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007536
Evan Cheng60c07e12006-07-05 22:17:51 +00007537 // thisMBB:
7538 // ...
7539 // TrueVal = ...
7540 // cmpTY ccX, r1, r2
7541 // bCC copy1MBB
7542 // fallthrough --> copy0MBB
7543 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007544 MachineFunction *F = BB->getParent();
7545 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7546 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007547 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007548 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007550 F->insert(It, copy0MBB);
7551 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007552 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007553 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007554 sinkMBB->transferSuccessors(BB);
7555
7556 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007557 BB->addSuccessor(copy0MBB);
7558 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007559
Evan Cheng60c07e12006-07-05 22:17:51 +00007560 // copy0MBB:
7561 // %FalseValue = ...
7562 // # fallthrough to sinkMBB
7563 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007564
Evan Cheng60c07e12006-07-05 22:17:51 +00007565 // Update machine-CFG edges
7566 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007567
Evan Cheng60c07e12006-07-05 22:17:51 +00007568 // sinkMBB:
7569 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7570 // ...
7571 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007573 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7574 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7575
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007576 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007577 return BB;
7578 }
7579
Dale Johannesen849f2142007-07-03 00:53:03 +00007580 case X86::FP32_TO_INT16_IN_MEM:
7581 case X86::FP32_TO_INT32_IN_MEM:
7582 case X86::FP32_TO_INT64_IN_MEM:
7583 case X86::FP64_TO_INT16_IN_MEM:
7584 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007585 case X86::FP64_TO_INT64_IN_MEM:
7586 case X86::FP80_TO_INT16_IN_MEM:
7587 case X86::FP80_TO_INT32_IN_MEM:
7588 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007589 // Change the floating point control register to use "round towards zero"
7590 // mode when truncating to an integer value.
7591 MachineFunction *F = BB->getParent();
7592 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007593 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007594
7595 // Load the old value of the high byte of the control word...
7596 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007597 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007598 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007600
7601 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007602 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007603 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007604
7605 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007606 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007607
7608 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007610 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007611
7612 // Get the X86 opcode to use.
7613 unsigned Opc;
7614 switch (MI->getOpcode()) {
7615 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007616 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7617 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7618 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7619 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7620 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7621 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007622 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7623 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7624 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007625 }
7626
7627 X86AddressMode AM;
7628 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007629 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007630 AM.BaseType = X86AddressMode::RegBase;
7631 AM.Base.Reg = Op.getReg();
7632 } else {
7633 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007634 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007635 }
7636 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007637 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007638 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007639 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007640 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007641 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007642 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007643 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007644 AM.GV = Op.getGlobal();
7645 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007646 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007647 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007648 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007649 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007650
7651 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007653
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007654 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007655 return BB;
7656 }
Mon P Wang63307c32008-05-05 19:05:59 +00007657 case X86::ATOMAND32:
7658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007659 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007660 X86::LCMPXCHG32, X86::MOV32rr,
7661 X86::NOT32r, X86::EAX,
7662 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007663 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7665 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007666 X86::LCMPXCHG32, X86::MOV32rr,
7667 X86::NOT32r, X86::EAX,
7668 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007669 case X86::ATOMXOR32:
7670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007671 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007672 X86::LCMPXCHG32, X86::MOV32rr,
7673 X86::NOT32r, X86::EAX,
7674 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007675 case X86::ATOMNAND32:
7676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007677 X86::AND32ri, X86::MOV32rm,
7678 X86::LCMPXCHG32, X86::MOV32rr,
7679 X86::NOT32r, X86::EAX,
7680 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007681 case X86::ATOMMIN32:
7682 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7683 case X86::ATOMMAX32:
7684 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7685 case X86::ATOMUMIN32:
7686 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7687 case X86::ATOMUMAX32:
7688 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007689
7690 case X86::ATOMAND16:
7691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7692 X86::AND16ri, X86::MOV16rm,
7693 X86::LCMPXCHG16, X86::MOV16rr,
7694 X86::NOT16r, X86::AX,
7695 X86::GR16RegisterClass);
7696 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007698 X86::OR16ri, X86::MOV16rm,
7699 X86::LCMPXCHG16, X86::MOV16rr,
7700 X86::NOT16r, X86::AX,
7701 X86::GR16RegisterClass);
7702 case X86::ATOMXOR16:
7703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7704 X86::XOR16ri, X86::MOV16rm,
7705 X86::LCMPXCHG16, X86::MOV16rr,
7706 X86::NOT16r, X86::AX,
7707 X86::GR16RegisterClass);
7708 case X86::ATOMNAND16:
7709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7710 X86::AND16ri, X86::MOV16rm,
7711 X86::LCMPXCHG16, X86::MOV16rr,
7712 X86::NOT16r, X86::AX,
7713 X86::GR16RegisterClass, true);
7714 case X86::ATOMMIN16:
7715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7716 case X86::ATOMMAX16:
7717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7718 case X86::ATOMUMIN16:
7719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7720 case X86::ATOMUMAX16:
7721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7722
7723 case X86::ATOMAND8:
7724 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7725 X86::AND8ri, X86::MOV8rm,
7726 X86::LCMPXCHG8, X86::MOV8rr,
7727 X86::NOT8r, X86::AL,
7728 X86::GR8RegisterClass);
7729 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007730 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007731 X86::OR8ri, X86::MOV8rm,
7732 X86::LCMPXCHG8, X86::MOV8rr,
7733 X86::NOT8r, X86::AL,
7734 X86::GR8RegisterClass);
7735 case X86::ATOMXOR8:
7736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7737 X86::XOR8ri, X86::MOV8rm,
7738 X86::LCMPXCHG8, X86::MOV8rr,
7739 X86::NOT8r, X86::AL,
7740 X86::GR8RegisterClass);
7741 case X86::ATOMNAND8:
7742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7743 X86::AND8ri, X86::MOV8rm,
7744 X86::LCMPXCHG8, X86::MOV8rr,
7745 X86::NOT8r, X86::AL,
7746 X86::GR8RegisterClass, true);
7747 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007748 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007749 case X86::ATOMAND64:
7750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007751 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007752 X86::LCMPXCHG64, X86::MOV64rr,
7753 X86::NOT64r, X86::RAX,
7754 X86::GR64RegisterClass);
7755 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7757 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007758 X86::LCMPXCHG64, X86::MOV64rr,
7759 X86::NOT64r, X86::RAX,
7760 X86::GR64RegisterClass);
7761 case X86::ATOMXOR64:
7762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007763 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007764 X86::LCMPXCHG64, X86::MOV64rr,
7765 X86::NOT64r, X86::RAX,
7766 X86::GR64RegisterClass);
7767 case X86::ATOMNAND64:
7768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7769 X86::AND64ri32, X86::MOV64rm,
7770 X86::LCMPXCHG64, X86::MOV64rr,
7771 X86::NOT64r, X86::RAX,
7772 X86::GR64RegisterClass, true);
7773 case X86::ATOMMIN64:
7774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7775 case X86::ATOMMAX64:
7776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7777 case X86::ATOMUMIN64:
7778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7779 case X86::ATOMUMAX64:
7780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007781
7782 // This group does 64-bit operations on a 32-bit host.
7783 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007784 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007785 X86::AND32rr, X86::AND32rr,
7786 X86::AND32ri, X86::AND32ri,
7787 false);
7788 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007789 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007790 X86::OR32rr, X86::OR32rr,
7791 X86::OR32ri, X86::OR32ri,
7792 false);
7793 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007794 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007795 X86::XOR32rr, X86::XOR32rr,
7796 X86::XOR32ri, X86::XOR32ri,
7797 false);
7798 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007799 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007800 X86::AND32rr, X86::AND32rr,
7801 X86::AND32ri, X86::AND32ri,
7802 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007805 X86::ADD32rr, X86::ADC32rr,
7806 X86::ADD32ri, X86::ADC32ri,
7807 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007808 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007809 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007810 X86::SUB32rr, X86::SBB32rr,
7811 X86::SUB32ri, X86::SBB32ri,
7812 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007813 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007814 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007815 X86::MOV32rr, X86::MOV32rr,
7816 X86::MOV32ri, X86::MOV32ri,
7817 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007818 }
7819}
7820
7821//===----------------------------------------------------------------------===//
7822// X86 Optimization Hooks
7823//===----------------------------------------------------------------------===//
7824
Dan Gohman475871a2008-07-27 21:46:04 +00007825void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007826 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007827 APInt &KnownZero,
7828 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007829 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007830 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007831 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007832 assert((Opc >= ISD::BUILTIN_OP_END ||
7833 Opc == ISD::INTRINSIC_WO_CHAIN ||
7834 Opc == ISD::INTRINSIC_W_CHAIN ||
7835 Opc == ISD::INTRINSIC_VOID) &&
7836 "Should use MaskedValueIsZero if you don't know whether Op"
7837 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007838
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007839 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007840 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007841 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007842 case X86ISD::ADD:
7843 case X86ISD::SUB:
7844 case X86ISD::SMUL:
7845 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007846 case X86ISD::INC:
7847 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007848 // These nodes' second result is a boolean.
7849 if (Op.getResNo() == 0)
7850 break;
7851 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007852 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007853 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7854 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007855 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007856 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007857}
Chris Lattner259e97c2006-01-31 19:43:35 +00007858
Evan Cheng206ee9d2006-07-07 08:33:52 +00007859/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007860/// node is a GlobalAddress + offset.
7861bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7862 GlobalValue* &GA, int64_t &Offset) const{
7863 if (N->getOpcode() == X86ISD::Wrapper) {
7864 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007865 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007866 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007867 return true;
7868 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007869 }
Evan Chengad4196b2008-05-12 19:56:52 +00007870 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007871}
7872
Evan Chengad4196b2008-05-12 19:56:52 +00007873static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7874 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007875 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007876 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007877 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007878 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007879 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007880 return false;
7881}
7882
Nate Begeman9008ca62009-04-27 18:41:29 +00007883static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007884 MVT EVT, LoadSDNode *&LDBase,
7885 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007886 SelectionDAG &DAG, MachineFrameInfo *MFI,
7887 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007888 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007889 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007890 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007891 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007892 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007893 return false;
7894 continue;
7895 }
7896
Dan Gohman475871a2008-07-27 21:46:04 +00007897 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007898 if (!Elt.getNode() ||
7899 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007900 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007901 if (!LDBase) {
7902 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007903 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007904 LDBase = cast<LoadSDNode>(Elt.getNode());
7905 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007906 continue;
7907 }
7908 if (Elt.getOpcode() == ISD::UNDEF)
7909 continue;
7910
Nate Begemanabc01992009-06-05 21:37:30 +00007911 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007912 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007913 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007914 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007915 }
7916 return true;
7917}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007918
7919/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7920/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7921/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007922/// order. In the case of v2i64, it will see if it can rewrite the
7923/// shuffle to be an appropriate build vector so it can take advantage of
7924// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007925static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007926 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007927 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007928 MVT VT = N->getValueType(0);
7929 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007930 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7931 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007932
Eli Friedman7a5e5552009-06-07 06:52:44 +00007933 if (VT.getSizeInBits() != 128)
7934 return SDValue();
7935
Mon P Wang1e955802009-04-03 02:43:30 +00007936 // Try to combine a vector_shuffle into a 128-bit load.
7937 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007938 LoadSDNode *LD = NULL;
7939 unsigned LastLoadedElt;
7940 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7941 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007942 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007943
Eli Friedman7a5e5552009-06-07 06:52:44 +00007944 if (LastLoadedElt == NumElems - 1) {
7945 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7946 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7947 LD->getSrcValue(), LD->getSrcValueOffset(),
7948 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007949 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007950 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 LD->isVolatile(), LD->getAlignment());
7952 } else if (NumElems == 4 && LastLoadedElt == 1) {
7953 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007954 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7955 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007956 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7957 }
7958 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007959}
Evan Chengd880b972008-05-09 21:53:03 +00007960
Chris Lattner83e6c992006-10-04 06:57:07 +00007961/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007962static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007963 const X86Subtarget *Subtarget) {
7964 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007965 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007966 // Get the LHS/RHS of the select.
7967 SDValue LHS = N->getOperand(1);
7968 SDValue RHS = N->getOperand(2);
7969
Chris Lattner83e6c992006-10-04 06:57:07 +00007970 // If we have SSE[12] support, try to form min/max nodes.
7971 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007972 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7973 Cond.getOpcode() == ISD::SETCC) {
7974 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007975
Chris Lattner47b4ce82009-03-11 05:48:52 +00007976 unsigned Opcode = 0;
7977 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7978 switch (CC) {
7979 default: break;
7980 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7981 case ISD::SETULE:
7982 case ISD::SETLE:
7983 if (!UnsafeFPMath) break;
7984 // FALL THROUGH.
7985 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7986 case ISD::SETLT:
7987 Opcode = X86ISD::FMIN;
7988 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007989
Chris Lattner47b4ce82009-03-11 05:48:52 +00007990 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7991 case ISD::SETUGT:
7992 case ISD::SETGT:
7993 if (!UnsafeFPMath) break;
7994 // FALL THROUGH.
7995 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7996 case ISD::SETGE:
7997 Opcode = X86ISD::FMAX;
7998 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00007999 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008000 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8001 switch (CC) {
8002 default: break;
8003 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8004 case ISD::SETUGT:
8005 case ISD::SETGT:
8006 if (!UnsafeFPMath) break;
8007 // FALL THROUGH.
8008 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8009 case ISD::SETGE:
8010 Opcode = X86ISD::FMIN;
8011 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008012
Chris Lattner47b4ce82009-03-11 05:48:52 +00008013 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8014 case ISD::SETULE:
8015 case ISD::SETLE:
8016 if (!UnsafeFPMath) break;
8017 // FALL THROUGH.
8018 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8019 case ISD::SETLT:
8020 Opcode = X86ISD::FMAX;
8021 break;
8022 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008023 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008024
Chris Lattner47b4ce82009-03-11 05:48:52 +00008025 if (Opcode)
8026 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008027 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008028
Chris Lattnerd1980a52009-03-12 06:52:53 +00008029 // If this is a select between two integer constants, try to do some
8030 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008031 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8032 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008033 // Don't do this for crazy integer types.
8034 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8035 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008036 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008037 bool NeedsCondInvert = false;
8038
Chris Lattnercee56e72009-03-13 05:53:31 +00008039 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008040 // Efficiently invertible.
8041 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8042 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8043 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8044 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008045 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008046 }
8047
8048 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008049 if (FalseC->getAPIntValue() == 0 &&
8050 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008051 if (NeedsCondInvert) // Invert the condition if needed.
8052 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8053 DAG.getConstant(1, Cond.getValueType()));
8054
8055 // Zero extend the condition if needed.
8056 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8057
Chris Lattnercee56e72009-03-13 05:53:31 +00008058 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008059 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8060 DAG.getConstant(ShAmt, MVT::i8));
8061 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008062
8063 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008064 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008065 if (NeedsCondInvert) // Invert the condition if needed.
8066 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8067 DAG.getConstant(1, Cond.getValueType()));
8068
8069 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008070 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8071 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008072 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008073 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008074 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008075
8076 // Optimize cases that will turn into an LEA instruction. This requires
8077 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8078 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8079 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8080 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8081
8082 bool isFastMultiplier = false;
8083 if (Diff < 10) {
8084 switch ((unsigned char)Diff) {
8085 default: break;
8086 case 1: // result = add base, cond
8087 case 2: // result = lea base( , cond*2)
8088 case 3: // result = lea base(cond, cond*2)
8089 case 4: // result = lea base( , cond*4)
8090 case 5: // result = lea base(cond, cond*4)
8091 case 8: // result = lea base( , cond*8)
8092 case 9: // result = lea base(cond, cond*8)
8093 isFastMultiplier = true;
8094 break;
8095 }
8096 }
8097
8098 if (isFastMultiplier) {
8099 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8100 if (NeedsCondInvert) // Invert the condition if needed.
8101 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8102 DAG.getConstant(1, Cond.getValueType()));
8103
8104 // Zero extend the condition if needed.
8105 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8106 Cond);
8107 // Scale the condition by the difference.
8108 if (Diff != 1)
8109 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8110 DAG.getConstant(Diff, Cond.getValueType()));
8111
8112 // Add the base if non-zero.
8113 if (FalseC->getAPIntValue() != 0)
8114 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8115 SDValue(FalseC, 0));
8116 return Cond;
8117 }
8118 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008119 }
8120 }
8121
Dan Gohman475871a2008-07-27 21:46:04 +00008122 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008123}
8124
Chris Lattnerd1980a52009-03-12 06:52:53 +00008125/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8126static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8127 TargetLowering::DAGCombinerInfo &DCI) {
8128 DebugLoc DL = N->getDebugLoc();
8129
8130 // If the flag operand isn't dead, don't touch this CMOV.
8131 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8132 return SDValue();
8133
8134 // If this is a select between two integer constants, try to do some
8135 // optimizations. Note that the operands are ordered the opposite of SELECT
8136 // operands.
8137 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8138 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8139 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8140 // larger than FalseC (the false value).
8141 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8142
8143 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8144 CC = X86::GetOppositeBranchCondition(CC);
8145 std::swap(TrueC, FalseC);
8146 }
8147
8148 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008149 // This is efficient for any integer data type (including i8/i16) and
8150 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008151 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8152 SDValue Cond = N->getOperand(3);
8153 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8154 DAG.getConstant(CC, MVT::i8), Cond);
8155
8156 // Zero extend the condition if needed.
8157 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8158
8159 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8160 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8161 DAG.getConstant(ShAmt, MVT::i8));
8162 if (N->getNumValues() == 2) // Dead flag value?
8163 return DCI.CombineTo(N, Cond, SDValue());
8164 return Cond;
8165 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008166
8167 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8168 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008169 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8170 SDValue Cond = N->getOperand(3);
8171 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8172 DAG.getConstant(CC, MVT::i8), Cond);
8173
8174 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008175 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8176 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008177 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8178 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008179
Chris Lattner97a29a52009-03-13 05:22:11 +00008180 if (N->getNumValues() == 2) // Dead flag value?
8181 return DCI.CombineTo(N, Cond, SDValue());
8182 return Cond;
8183 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008184
8185 // Optimize cases that will turn into an LEA instruction. This requires
8186 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8187 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8188 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8189 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8190
8191 bool isFastMultiplier = false;
8192 if (Diff < 10) {
8193 switch ((unsigned char)Diff) {
8194 default: break;
8195 case 1: // result = add base, cond
8196 case 2: // result = lea base( , cond*2)
8197 case 3: // result = lea base(cond, cond*2)
8198 case 4: // result = lea base( , cond*4)
8199 case 5: // result = lea base(cond, cond*4)
8200 case 8: // result = lea base( , cond*8)
8201 case 9: // result = lea base(cond, cond*8)
8202 isFastMultiplier = true;
8203 break;
8204 }
8205 }
8206
8207 if (isFastMultiplier) {
8208 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8209 SDValue Cond = N->getOperand(3);
8210 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8211 DAG.getConstant(CC, MVT::i8), Cond);
8212 // Zero extend the condition if needed.
8213 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8214 Cond);
8215 // Scale the condition by the difference.
8216 if (Diff != 1)
8217 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8218 DAG.getConstant(Diff, Cond.getValueType()));
8219
8220 // Add the base if non-zero.
8221 if (FalseC->getAPIntValue() != 0)
8222 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8223 SDValue(FalseC, 0));
8224 if (N->getNumValues() == 2) // Dead flag value?
8225 return DCI.CombineTo(N, Cond, SDValue());
8226 return Cond;
8227 }
8228 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008229 }
8230 }
8231 return SDValue();
8232}
8233
8234
Evan Cheng0b0cd912009-03-28 05:57:29 +00008235/// PerformMulCombine - Optimize a single multiply with constant into two
8236/// in order to implement it with two cheaper instructions, e.g.
8237/// LEA + SHL, LEA + LEA.
8238static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8239 TargetLowering::DAGCombinerInfo &DCI) {
8240 if (DAG.getMachineFunction().
8241 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8242 return SDValue();
8243
8244 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8245 return SDValue();
8246
8247 MVT VT = N->getValueType(0);
8248 if (VT != MVT::i64)
8249 return SDValue();
8250
8251 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8252 if (!C)
8253 return SDValue();
8254 uint64_t MulAmt = C->getZExtValue();
8255 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8256 return SDValue();
8257
8258 uint64_t MulAmt1 = 0;
8259 uint64_t MulAmt2 = 0;
8260 if ((MulAmt % 9) == 0) {
8261 MulAmt1 = 9;
8262 MulAmt2 = MulAmt / 9;
8263 } else if ((MulAmt % 5) == 0) {
8264 MulAmt1 = 5;
8265 MulAmt2 = MulAmt / 5;
8266 } else if ((MulAmt % 3) == 0) {
8267 MulAmt1 = 3;
8268 MulAmt2 = MulAmt / 3;
8269 }
8270 if (MulAmt2 &&
8271 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8272 DebugLoc DL = N->getDebugLoc();
8273
8274 if (isPowerOf2_64(MulAmt2) &&
8275 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8276 // If second multiplifer is pow2, issue it first. We want the multiply by
8277 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8278 // is an add.
8279 std::swap(MulAmt1, MulAmt2);
8280
8281 SDValue NewMul;
8282 if (isPowerOf2_64(MulAmt1))
8283 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8284 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8285 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008286 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008287 DAG.getConstant(MulAmt1, VT));
8288
8289 if (isPowerOf2_64(MulAmt2))
8290 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8291 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8292 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008293 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008294 DAG.getConstant(MulAmt2, VT));
8295
8296 // Do not add new nodes to DAG combiner worklist.
8297 DCI.CombineTo(N, NewMul, false);
8298 }
8299 return SDValue();
8300}
8301
8302
Nate Begeman740ab032009-01-26 00:52:55 +00008303/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8304/// when possible.
8305static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8306 const X86Subtarget *Subtarget) {
8307 // On X86 with SSE2 support, we can transform this to a vector shift if
8308 // all elements are shifted by the same amount. We can't do this in legalize
8309 // because the a constant vector is typically transformed to a constant pool
8310 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008311 if (!Subtarget->hasSSE2())
8312 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008313
Nate Begeman740ab032009-01-26 00:52:55 +00008314 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008315 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8316 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008317
Mon P Wang3becd092009-01-28 08:12:05 +00008318 SDValue ShAmtOp = N->getOperand(1);
8319 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008320 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008321 SDValue BaseShAmt;
8322 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8323 unsigned NumElts = VT.getVectorNumElements();
8324 unsigned i = 0;
8325 for (; i != NumElts; ++i) {
8326 SDValue Arg = ShAmtOp.getOperand(i);
8327 if (Arg.getOpcode() == ISD::UNDEF) continue;
8328 BaseShAmt = Arg;
8329 break;
8330 }
8331 for (; i != NumElts; ++i) {
8332 SDValue Arg = ShAmtOp.getOperand(i);
8333 if (Arg.getOpcode() == ISD::UNDEF) continue;
8334 if (Arg != BaseShAmt) {
8335 return SDValue();
8336 }
8337 }
8338 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008339 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8340 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8341 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008342 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008343 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008344
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008345 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008346 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008347 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008348 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008349
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008350 // The shift amount is identical so we can do a vector shift.
8351 SDValue ValOp = N->getOperand(0);
8352 switch (N->getOpcode()) {
8353 default:
8354 assert(0 && "Unknown shift opcode!");
8355 break;
8356 case ISD::SHL:
8357 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008358 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008359 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8360 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008361 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008362 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008363 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8364 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008365 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008366 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008367 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8368 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008369 break;
8370 case ISD::SRA:
8371 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008372 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008373 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8374 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008375 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008376 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008377 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8378 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008379 break;
8380 case ISD::SRL:
8381 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008382 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008383 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8384 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008385 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008386 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008387 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8388 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008389 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008390 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008391 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8392 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008393 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008394 }
8395 return SDValue();
8396}
8397
Chris Lattner149a4e52008-02-22 02:09:43 +00008398/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008399static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008400 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008401 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8402 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008403 // A preferable solution to the general problem is to figure out the right
8404 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008405
8406 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008407 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008408 MVT VT = St->getValue().getValueType();
8409 if (VT.getSizeInBits() != 64)
8410 return SDValue();
8411
Devang Patel578efa92009-06-05 21:57:13 +00008412 const Function *F = DAG.getMachineFunction().getFunction();
8413 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8414 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8415 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008416 if ((VT.isVector() ||
8417 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008418 isa<LoadSDNode>(St->getValue()) &&
8419 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8420 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008421 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008422 LoadSDNode *Ld = 0;
8423 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008424 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008425 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008426 // Must be a store of a load. We currently handle two cases: the load
8427 // is a direct child, and it's under an intervening TokenFactor. It is
8428 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008429 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008430 Ld = cast<LoadSDNode>(St->getChain());
8431 else if (St->getValue().hasOneUse() &&
8432 ChainVal->getOpcode() == ISD::TokenFactor) {
8433 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008434 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008435 TokenFactorIndex = i;
8436 Ld = cast<LoadSDNode>(St->getValue());
8437 } else
8438 Ops.push_back(ChainVal->getOperand(i));
8439 }
8440 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008441
Evan Cheng536e6672009-03-12 05:59:15 +00008442 if (!Ld || !ISD::isNormalLoad(Ld))
8443 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008444
Evan Cheng536e6672009-03-12 05:59:15 +00008445 // If this is not the MMX case, i.e. we are just turning i64 load/store
8446 // into f64 load/store, avoid the transformation if there are multiple
8447 // uses of the loaded value.
8448 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8449 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008450
Evan Cheng536e6672009-03-12 05:59:15 +00008451 DebugLoc LdDL = Ld->getDebugLoc();
8452 DebugLoc StDL = N->getDebugLoc();
8453 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8454 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8455 // pair instead.
8456 if (Subtarget->is64Bit() || F64IsLegal) {
8457 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8458 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8459 Ld->getBasePtr(), Ld->getSrcValue(),
8460 Ld->getSrcValueOffset(), Ld->isVolatile(),
8461 Ld->getAlignment());
8462 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008463 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008464 Ops.push_back(NewChain);
8465 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008466 Ops.size());
8467 }
Evan Cheng536e6672009-03-12 05:59:15 +00008468 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008469 St->getSrcValue(), St->getSrcValueOffset(),
8470 St->isVolatile(), St->getAlignment());
8471 }
Evan Cheng536e6672009-03-12 05:59:15 +00008472
8473 // Otherwise, lower to two pairs of 32-bit loads / stores.
8474 SDValue LoAddr = Ld->getBasePtr();
8475 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8476 DAG.getConstant(4, MVT::i32));
8477
8478 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8479 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8480 Ld->isVolatile(), Ld->getAlignment());
8481 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8482 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8483 Ld->isVolatile(),
8484 MinAlign(Ld->getAlignment(), 4));
8485
8486 SDValue NewChain = LoLd.getValue(1);
8487 if (TokenFactorIndex != -1) {
8488 Ops.push_back(LoLd);
8489 Ops.push_back(HiLd);
8490 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8491 Ops.size());
8492 }
8493
8494 LoAddr = St->getBasePtr();
8495 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8496 DAG.getConstant(4, MVT::i32));
8497
8498 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8499 St->getSrcValue(), St->getSrcValueOffset(),
8500 St->isVolatile(), St->getAlignment());
8501 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8502 St->getSrcValue(),
8503 St->getSrcValueOffset() + 4,
8504 St->isVolatile(),
8505 MinAlign(St->getAlignment(), 4));
8506 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008507 }
Dan Gohman475871a2008-07-27 21:46:04 +00008508 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008509}
8510
Chris Lattner6cf73262008-01-25 06:14:17 +00008511/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8512/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008513static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008514 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8515 // F[X]OR(0.0, x) -> x
8516 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008517 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8518 if (C->getValueAPF().isPosZero())
8519 return N->getOperand(1);
8520 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8521 if (C->getValueAPF().isPosZero())
8522 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008523 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008524}
8525
8526/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008527static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008528 // FAND(0.0, x) -> 0.0
8529 // FAND(x, 0.0) -> 0.0
8530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8531 if (C->getValueAPF().isPosZero())
8532 return N->getOperand(0);
8533 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8534 if (C->getValueAPF().isPosZero())
8535 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008536 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008537}
8538
Dan Gohmane5af2d32009-01-29 01:59:02 +00008539static SDValue PerformBTCombine(SDNode *N,
8540 SelectionDAG &DAG,
8541 TargetLowering::DAGCombinerInfo &DCI) {
8542 // BT ignores high bits in the bit index operand.
8543 SDValue Op1 = N->getOperand(1);
8544 if (Op1.hasOneUse()) {
8545 unsigned BitWidth = Op1.getValueSizeInBits();
8546 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8547 APInt KnownZero, KnownOne;
8548 TargetLowering::TargetLoweringOpt TLO(DAG);
8549 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8550 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8551 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8552 DCI.CommitTargetLoweringOpt(TLO);
8553 }
8554 return SDValue();
8555}
Chris Lattner83e6c992006-10-04 06:57:07 +00008556
Eli Friedman7a5e5552009-06-07 06:52:44 +00008557static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8558 SDValue Op = N->getOperand(0);
8559 if (Op.getOpcode() == ISD::BIT_CONVERT)
8560 Op = Op.getOperand(0);
8561 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8562 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8563 VT.getVectorElementType().getSizeInBits() ==
8564 OpVT.getVectorElementType().getSizeInBits()) {
8565 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8566 }
8567 return SDValue();
8568}
8569
Owen Anderson99177002009-06-29 18:04:45 +00008570// On X86 and X86-64, atomic operations are lowered to locked instructions.
8571// Locked instructions, in turn, have implicit fence semantics (all memory
8572// operations are flushed before issuing the locked instruction, and the
8573// are not buffered), so we can fold away the common pattern of
8574// fence-atomic-fence.
8575static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8576 SDValue atomic = N->getOperand(0);
8577 switch (atomic.getOpcode()) {
8578 case ISD::ATOMIC_CMP_SWAP:
8579 case ISD::ATOMIC_SWAP:
8580 case ISD::ATOMIC_LOAD_ADD:
8581 case ISD::ATOMIC_LOAD_SUB:
8582 case ISD::ATOMIC_LOAD_AND:
8583 case ISD::ATOMIC_LOAD_OR:
8584 case ISD::ATOMIC_LOAD_XOR:
8585 case ISD::ATOMIC_LOAD_NAND:
8586 case ISD::ATOMIC_LOAD_MIN:
8587 case ISD::ATOMIC_LOAD_MAX:
8588 case ISD::ATOMIC_LOAD_UMIN:
8589 case ISD::ATOMIC_LOAD_UMAX:
8590 break;
8591 default:
8592 return SDValue();
8593 }
8594
8595 SDValue fence = atomic.getOperand(0);
8596 if (fence.getOpcode() != ISD::MEMBARRIER)
8597 return SDValue();
8598
8599 switch (atomic.getOpcode()) {
8600 case ISD::ATOMIC_CMP_SWAP:
8601 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8602 atomic.getOperand(1), atomic.getOperand(2),
8603 atomic.getOperand(3));
8604 case ISD::ATOMIC_SWAP:
8605 case ISD::ATOMIC_LOAD_ADD:
8606 case ISD::ATOMIC_LOAD_SUB:
8607 case ISD::ATOMIC_LOAD_AND:
8608 case ISD::ATOMIC_LOAD_OR:
8609 case ISD::ATOMIC_LOAD_XOR:
8610 case ISD::ATOMIC_LOAD_NAND:
8611 case ISD::ATOMIC_LOAD_MIN:
8612 case ISD::ATOMIC_LOAD_MAX:
8613 case ISD::ATOMIC_LOAD_UMIN:
8614 case ISD::ATOMIC_LOAD_UMAX:
8615 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8616 atomic.getOperand(1), atomic.getOperand(2));
8617 default:
8618 return SDValue();
8619 }
8620}
8621
Dan Gohman475871a2008-07-27 21:46:04 +00008622SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008623 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008624 SelectionDAG &DAG = DCI.DAG;
8625 switch (N->getOpcode()) {
8626 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008627 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008628 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008629 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008630 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008631 case ISD::SHL:
8632 case ISD::SRA:
8633 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008634 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008635 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008636 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8637 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008638 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008639 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008640 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008641 }
8642
Dan Gohman475871a2008-07-27 21:46:04 +00008643 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008644}
8645
Evan Cheng60c07e12006-07-05 22:17:51 +00008646//===----------------------------------------------------------------------===//
8647// X86 Inline Assembly Support
8648//===----------------------------------------------------------------------===//
8649
Chris Lattnerf4dff842006-07-11 02:54:03 +00008650/// getConstraintType - Given a constraint letter, return the type of
8651/// constraint it is for this target.
8652X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008653X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8654 if (Constraint.size() == 1) {
8655 switch (Constraint[0]) {
8656 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008657 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008658 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008659 case 'r':
8660 case 'R':
8661 case 'l':
8662 case 'q':
8663 case 'Q':
8664 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008665 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008666 case 'Y':
8667 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008668 case 'e':
8669 case 'Z':
8670 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008671 default:
8672 break;
8673 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008674 }
Chris Lattner4234f572007-03-25 02:14:49 +00008675 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008676}
8677
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008678/// LowerXConstraint - try to replace an X constraint, which matches anything,
8679/// with another that has more specific requirements based on the type of the
8680/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008681const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008682LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008683 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8684 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008685 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008686 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008687 return "Y";
8688 if (Subtarget->hasSSE1())
8689 return "x";
8690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008691
Chris Lattner5e764232008-04-26 23:02:14 +00008692 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008693}
8694
Chris Lattner48884cd2007-08-25 00:47:38 +00008695/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8696/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008697void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008698 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008699 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008700 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008701 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008703
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008704 switch (Constraint) {
8705 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008706 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008707 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008708 if (C->getZExtValue() <= 31) {
8709 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008710 break;
8711 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008712 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008713 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008714 case 'J':
8715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008716 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008717 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8718 break;
8719 }
8720 }
8721 return;
8722 case 'K':
8723 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008724 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008725 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8726 break;
8727 }
8728 }
8729 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008730 case 'N':
8731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008732 if (C->getZExtValue() <= 255) {
8733 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008734 break;
8735 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008736 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008737 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008738 case 'e': {
8739 // 32-bit signed value
8740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8741 const ConstantInt *CI = C->getConstantIntValue();
8742 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8743 // Widen to 64 bits here to get it sign extended.
8744 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8745 break;
8746 }
8747 // FIXME gcc accepts some relocatable values here too, but only in certain
8748 // memory models; it's complicated.
8749 }
8750 return;
8751 }
8752 case 'Z': {
8753 // 32-bit unsigned value
8754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8755 const ConstantInt *CI = C->getConstantIntValue();
8756 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8757 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8758 break;
8759 }
8760 }
8761 // FIXME gcc accepts some relocatable values here too, but only in certain
8762 // memory models; it's complicated.
8763 return;
8764 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008765 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008766 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008767 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008768 // Widen to 64 bits here to get it sign extended.
8769 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008770 break;
8771 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008772
Chris Lattnerdc43a882007-05-03 16:52:29 +00008773 // If we are in non-pic codegen mode, we allow the address of a global (with
8774 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008775 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008776 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008777
Chris Lattner49921962009-05-08 18:23:14 +00008778 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8779 while (1) {
8780 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8781 Offset += GA->getOffset();
8782 break;
8783 } else if (Op.getOpcode() == ISD::ADD) {
8784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8785 Offset += C->getZExtValue();
8786 Op = Op.getOperand(0);
8787 continue;
8788 }
8789 } else if (Op.getOpcode() == ISD::SUB) {
8790 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8791 Offset += -C->getZExtValue();
8792 Op = Op.getOperand(0);
8793 continue;
8794 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008795 }
Chris Lattner49921962009-05-08 18:23:14 +00008796
8797 // Otherwise, this isn't something we can handle, reject it.
8798 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008800
Chris Lattner49921962009-05-08 18:23:14 +00008801 if (hasMemory)
8802 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8803 else
8804 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8805 Offset);
8806 Result = Op;
8807 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008808 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008809 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008810
Gabor Greifba36cb52008-08-28 21:40:38 +00008811 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008812 Ops.push_back(Result);
8813 return;
8814 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008815 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8816 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008817}
8818
Chris Lattner259e97c2006-01-31 19:43:35 +00008819std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008820getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008821 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008822 if (Constraint.size() == 1) {
8823 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008824 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008825 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008826 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8827 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008828 if (VT == MVT::i32)
8829 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8830 else if (VT == MVT::i16)
8831 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8832 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008833 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008834 else if (VT == MVT::i64)
8835 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8836 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008837 }
8838 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008839
Chris Lattner1efa40f2006-02-22 00:56:39 +00008840 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008841}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008842
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008843std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008844X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008845 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008846 // First, see if this is a constraint that directly corresponds to an LLVM
8847 // register class.
8848 if (Constraint.size() == 1) {
8849 // GCC Constraint Letters
8850 switch (Constraint[0]) {
8851 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008852 case 'r': // GENERAL_REGS
8853 case 'R': // LEGACY_REGS
8854 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008855 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008856 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008857 if (VT == MVT::i16)
8858 return std::make_pair(0U, X86::GR16RegisterClass);
8859 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008860 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008861 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008862 case 'f': // FP Stack registers.
8863 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8864 // value to the correct fpstack register class.
8865 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8866 return std::make_pair(0U, X86::RFP32RegisterClass);
8867 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8868 return std::make_pair(0U, X86::RFP64RegisterClass);
8869 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008870 case 'y': // MMX_REGS if MMX allowed.
8871 if (!Subtarget->hasMMX()) break;
8872 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008873 case 'Y': // SSE_REGS if SSE2 allowed
8874 if (!Subtarget->hasSSE2()) break;
8875 // FALL THROUGH.
8876 case 'x': // SSE_REGS if SSE1 allowed
8877 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008878
8879 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008880 default: break;
8881 // Scalar SSE types.
8882 case MVT::f32:
8883 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008884 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008885 case MVT::f64:
8886 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008887 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008888 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008889 case MVT::v16i8:
8890 case MVT::v8i16:
8891 case MVT::v4i32:
8892 case MVT::v2i64:
8893 case MVT::v4f32:
8894 case MVT::v2f64:
8895 return std::make_pair(0U, X86::VR128RegisterClass);
8896 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008897 break;
8898 }
8899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008900
Chris Lattnerf76d1802006-07-31 23:26:50 +00008901 // Use the default implementation in TargetLowering to convert the register
8902 // constraint into a member of a register class.
8903 std::pair<unsigned, const TargetRegisterClass*> Res;
8904 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008905
8906 // Not found as a standard register?
8907 if (Res.second == 0) {
8908 // GCC calls "st(0)" just plain "st".
8909 if (StringsEqualNoCase("{st}", Constraint)) {
8910 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008911 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008912 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008913 // 'A' means EAX + EDX.
8914 if (Constraint == "A") {
8915 Res.first = X86::EAX;
8916 Res.second = X86::GRADRegisterClass;
8917 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008918 return Res;
8919 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008920
Chris Lattnerf76d1802006-07-31 23:26:50 +00008921 // Otherwise, check to see if this is a register class of the wrong value
8922 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8923 // turn into {ax},{dx}.
8924 if (Res.second->hasType(VT))
8925 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008926
Chris Lattnerf76d1802006-07-31 23:26:50 +00008927 // All of the single-register GCC register classes map their values onto
8928 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8929 // really want an 8-bit or 32-bit register, map to the appropriate register
8930 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008931 if (Res.second == X86::GR16RegisterClass) {
8932 if (VT == MVT::i8) {
8933 unsigned DestReg = 0;
8934 switch (Res.first) {
8935 default: break;
8936 case X86::AX: DestReg = X86::AL; break;
8937 case X86::DX: DestReg = X86::DL; break;
8938 case X86::CX: DestReg = X86::CL; break;
8939 case X86::BX: DestReg = X86::BL; break;
8940 }
8941 if (DestReg) {
8942 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008943 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008944 }
8945 } else if (VT == MVT::i32) {
8946 unsigned DestReg = 0;
8947 switch (Res.first) {
8948 default: break;
8949 case X86::AX: DestReg = X86::EAX; break;
8950 case X86::DX: DestReg = X86::EDX; break;
8951 case X86::CX: DestReg = X86::ECX; break;
8952 case X86::BX: DestReg = X86::EBX; break;
8953 case X86::SI: DestReg = X86::ESI; break;
8954 case X86::DI: DestReg = X86::EDI; break;
8955 case X86::BP: DestReg = X86::EBP; break;
8956 case X86::SP: DestReg = X86::ESP; break;
8957 }
8958 if (DestReg) {
8959 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008960 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008961 }
8962 } else if (VT == MVT::i64) {
8963 unsigned DestReg = 0;
8964 switch (Res.first) {
8965 default: break;
8966 case X86::AX: DestReg = X86::RAX; break;
8967 case X86::DX: DestReg = X86::RDX; break;
8968 case X86::CX: DestReg = X86::RCX; break;
8969 case X86::BX: DestReg = X86::RBX; break;
8970 case X86::SI: DestReg = X86::RSI; break;
8971 case X86::DI: DestReg = X86::RDI; break;
8972 case X86::BP: DestReg = X86::RBP; break;
8973 case X86::SP: DestReg = X86::RSP; break;
8974 }
8975 if (DestReg) {
8976 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008977 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008978 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008979 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008980 } else if (Res.second == X86::FR32RegisterClass ||
8981 Res.second == X86::FR64RegisterClass ||
8982 Res.second == X86::VR128RegisterClass) {
8983 // Handle references to XMM physical registers that got mapped into the
8984 // wrong class. This can happen with constraints like {xmm0} where the
8985 // target independent register mapper will just pick the first match it can
8986 // find, ignoring the required type.
8987 if (VT == MVT::f32)
8988 Res.second = X86::FR32RegisterClass;
8989 else if (VT == MVT::f64)
8990 Res.second = X86::FR64RegisterClass;
8991 else if (X86::VR128RegisterClass->hasType(VT))
8992 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00008993 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008994
Chris Lattnerf76d1802006-07-31 23:26:50 +00008995 return Res;
8996}
Mon P Wang0c397192008-10-30 08:01:45 +00008997
8998//===----------------------------------------------------------------------===//
8999// X86 Widen vector type
9000//===----------------------------------------------------------------------===//
9001
9002/// getWidenVectorType: given a vector type, returns the type to widen
9003/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9004/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009005/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009006/// scalarizing vs using the wider vector type.
9007
Dan Gohmanc13cf132009-01-15 17:34:08 +00009008MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009009 assert(VT.isVector());
9010 if (isTypeLegal(VT))
9011 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009012
Mon P Wang0c397192008-10-30 08:01:45 +00009013 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9014 // type based on element type. This would speed up our search (though
9015 // it may not be worth it since the size of the list is relatively
9016 // small).
9017 MVT EltVT = VT.getVectorElementType();
9018 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009019
Mon P Wang0c397192008-10-30 08:01:45 +00009020 // On X86, it make sense to widen any vector wider than 1
9021 if (NElts <= 1)
9022 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009023
9024 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009025 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9026 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009027
9028 if (isTypeLegal(SVT) &&
9029 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009030 SVT.getVectorNumElements() > NElts)
9031 return SVT;
9032 }
9033 return MVT::Other;
9034}