blob: 633639278ec4dc34fce6c278d642d589ea5ba181 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000028#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000029using namespace llvm;
30
31namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000032 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Christopher Lambbab24742007-07-26 08:18:32 +000033 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000034 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000035
36 const char *getPassName() const {
37 return "Subregister lowering instruction pass";
38 }
39
Evan Chengbbeeb2a2008-09-22 20:58:04 +000040 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000041 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000042 AU.addPreservedID(MachineLoopInfoID);
43 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000044 MachineFunctionPass::getAnalysisUsage(AU);
45 }
46
Christopher Lambbab24742007-07-26 08:18:32 +000047 /// runOnMachineFunction - pass entry point
48 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000049
50 bool LowerExtract(MachineInstr *MI);
51 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000052 bool LowerSubregToReg(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000053
54 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
55 const TargetRegisterInfo &TRI);
56 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000057 const TargetRegisterInfo &TRI,
58 bool AddIfNotFound = false);
Christopher Lambbab24742007-07-26 08:18:32 +000059 };
60
61 char LowerSubregsInstructionPass::ID = 0;
62}
63
64FunctionPass *llvm::createLowerSubregsPass() {
65 return new LowerSubregsInstructionPass();
66}
67
Dan Gohmana5b2fee2008-12-18 22:14:08 +000068/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
69/// and the lowered replacement instructions immediately precede it.
70/// Mark the replacement instructions with the dead flag.
71void
72LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
73 unsigned DstReg,
74 const TargetRegisterInfo &TRI) {
75 for (MachineBasicBlock::iterator MII =
76 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
77 if (MII->addRegisterDead(DstReg, &TRI))
78 break;
79 assert(MII != MI->getParent()->begin() &&
80 "copyRegToReg output doesn't reference destination register!");
81 }
82}
83
84/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
85/// and the lowered replacement instructions immediately precede it.
86/// Mark the replacement instructions with the kill flag.
87void
88LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
89 unsigned SrcReg,
Evan Chengb018a1e2009-08-05 02:25:11 +000090 const TargetRegisterInfo &TRI,
91 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000092 for (MachineBasicBlock::iterator MII =
93 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengb018a1e2009-08-05 02:25:11 +000094 if (MII->addRegisterKilled(SrcReg, &TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000095 break;
96 assert(MII != MI->getParent()->begin() &&
97 "copyRegToReg output doesn't reference source register!");
98 }
99}
100
Christopher Lamb98363222007-08-06 16:33:56 +0000101bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000102 MachineBasicBlock *MBB = MI->getParent();
103 MachineFunction &MF = *MBB->getParent();
104 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
105 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000106
Dan Gohman07af7652008-12-18 22:06:01 +0000107 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
108 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
109 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000110
Dan Gohman07af7652008-12-18 22:06:01 +0000111 unsigned DstReg = MI->getOperand(0).getReg();
112 unsigned SuperReg = MI->getOperand(1).getReg();
113 unsigned SubIdx = MI->getOperand(2).getImm();
114 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000115
Dan Gohman07af7652008-12-18 22:06:01 +0000116 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
117 "Extract supperg source must be a physical register");
118 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000119 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000120 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000121
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000122 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000123
Dan Gohman98c20692008-12-18 22:11:34 +0000124 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000125 // No need to insert an identity copy instruction.
126 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000127 // We must make sure the super-register gets killed. Replace the
128 // instruction with KILL.
129 MI->setDesc(TII.get(TargetInstrInfo::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000130 MI->RemoveOperand(2); // SubIdx
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000131 DEBUG(errs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000132 return true;
133 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000134
135 DEBUG(errs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000136 } else {
137 // Insert copy
Anton Korobeynikovd5197562009-07-16 13:55:26 +0000138 const TargetRegisterClass *TRCS = TRI.getPhysicalRegisterRegClass(DstReg);
139 const TargetRegisterClass *TRCD = TRI.getPhysicalRegisterRegClass(SrcReg);
140 bool Emitted = TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS);
141 (void)Emitted;
142 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000143 // Transfer the kill/dead flags, if needed.
144 if (MI->getOperand(0).isDead())
145 TransferDeadFlag(MI, DstReg, TRI);
146 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000147 TransferKillFlag(MI, SuperReg, TRI, true);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000148 DEBUG({
149 MachineBasicBlock::iterator dMI = MI;
150 errs() << "subreg: " << *(--dMI);
151 });
Dan Gohman07af7652008-12-18 22:06:01 +0000152 }
Christopher Lamb98363222007-08-06 16:33:56 +0000153
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000154 DEBUG(errs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000155 MBB->erase(MI);
156 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000157}
158
Christopher Lambc9298232008-03-16 03:12:01 +0000159bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
160 MachineBasicBlock *MBB = MI->getParent();
161 MachineFunction &MF = *MBB->getParent();
162 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
163 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000164 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
165 MI->getOperand(1).isImm() &&
166 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
167 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000168
169 unsigned DstReg = MI->getOperand(0).getReg();
170 unsigned InsReg = MI->getOperand(2).getReg();
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000171 unsigned InsSIdx = MI->getOperand(2).getSubReg();
172 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000173
174 assert(SubIdx != 0 && "Invalid index for insert_subreg");
175 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000176
Christopher Lambc9298232008-03-16 03:12:01 +0000177 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
178 "Insert destination must be in a physical register");
179 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
180 "Inserted value must be in a physical register");
181
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000182 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000183
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000184 if (DstSubReg == InsReg && InsSIdx == 0) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000185 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000186 // Watch out for case like this:
187 // %RAX<def> = ...
188 // %RAX<def> = SUBREG_TO_REG 0, %EAX:3<kill>, 3
189 // The first def is defining RAX, not EAX so the top bits were not
190 // zero extended.
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000191 DEBUG(errs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000192 } else {
193 // Insert sub-register copy
194 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
195 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000196 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
197 (void)Emitted;
198 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000199 // Transfer the kill/dead flags, if needed.
200 if (MI->getOperand(0).isDead())
201 TransferDeadFlag(MI, DstSubReg, TRI);
202 if (MI->getOperand(2).isKill())
203 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000204 DEBUG({
205 MachineBasicBlock::iterator dMI = MI;
206 errs() << "subreg: " << *(--dMI);
207 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000208 }
Christopher Lambc9298232008-03-16 03:12:01 +0000209
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000210 DEBUG(errs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000211 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000212 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000213}
Christopher Lamb98363222007-08-06 16:33:56 +0000214
215bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
216 MachineBasicBlock *MBB = MI->getParent();
217 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000218 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000219 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000220 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
221 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
222 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
223 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000224
225 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000226#ifndef NDEBUG
Christopher Lambc9298232008-03-16 03:12:01 +0000227 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000228#endif
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000229 unsigned InsReg = MI->getOperand(2).getReg();
230 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000231
Christopher Lambc9298232008-03-16 03:12:01 +0000232 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
233 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000234 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000235 assert(DstSubReg && "invalid subregister index for register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000236 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000237 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000238 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000239 "Inserted value must be in a physical register");
240
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000241 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000242
Evan Chengc3de8022008-06-16 22:52:53 +0000243 if (DstSubReg == InsReg) {
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000244 // No need to insert an identity copy instruction. If the SrcReg was
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000245 // <undef>, we need to make sure it is alive by inserting a KILL
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000246 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
Evan Chenga72dfb52009-08-05 01:57:22 +0000247 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000248 TII.get(TargetInstrInfo::KILL), DstReg);
Evan Chenga72dfb52009-08-05 01:57:22 +0000249 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000250 MIB.addReg(InsReg, RegState::Undef);
Evan Chenga72dfb52009-08-05 01:57:22 +0000251 else
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000252 MIB.addReg(InsReg, RegState::Kill);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000253 } else {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000254 DEBUG(errs() << "subreg: eliminated!\n");
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000255 MBB->erase(MI);
256 return true;
257 }
Evan Chengc3de8022008-06-16 22:52:53 +0000258 } else {
259 // Insert sub-register copy
260 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
261 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
Evan Cheng518ad1a2009-08-05 01:29:24 +0000262 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000263 // If the source register being inserted is undef, then this becomes a
264 // KILL.
Evan Cheng518ad1a2009-08-05 01:29:24 +0000265 BuildMI(*MBB, MI, MI->getDebugLoc(),
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000266 TII.get(TargetInstrInfo::KILL), DstSubReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000267 else {
268 bool Emitted = TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
269 (void)Emitted;
270 assert(Emitted && "Subreg and Dst must be of compatible register class");
271 }
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000272 MachineBasicBlock::iterator CopyMI = MI;
273 --CopyMI;
274
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000275 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
276 if (!MI->getOperand(1).isUndef())
277 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
278
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000279 // Transfer the kill/dead flags, if needed.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000280 if (MI->getOperand(0).isDead()) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000281 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000282 } else {
283 // Make sure the full DstReg is live after this replacement.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000284 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
285 }
286
287 // Make sure the inserted register gets killed
Evan Cheng518ad1a2009-08-05 01:29:24 +0000288 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000289 TransferKillFlag(MI, InsReg, TRI);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000290 }
Dan Gohman98c20692008-12-18 22:11:34 +0000291
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000292 DEBUG({
293 MachineBasicBlock::iterator dMI = MI;
294 errs() << "subreg: " << *(--dMI) << "\n";
295 });
Christopher Lamb98363222007-08-06 16:33:56 +0000296
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000297 MBB->erase(MI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000298 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000299}
Christopher Lambbab24742007-07-26 08:18:32 +0000300
301/// runOnMachineFunction - Reduce subregister inserts and extracts to register
302/// copies.
303///
304bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000305 DEBUG(errs() << "Machine Function\n"
306 << "********** LOWERING SUBREG INSTRS **********\n"
307 << "********** Function: "
308 << MF.getFunction()->getName() << '\n');
Christopher Lambbab24742007-07-26 08:18:32 +0000309
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000310 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000311
312 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
313 mbbi != mbbe; ++mbbi) {
314 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000315 mi != me;) {
316 MachineInstr *MI = mi++;
317
318 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
319 MadeChange |= LowerExtract(MI);
320 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
321 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000322 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
323 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000324 }
325 }
326 }
327
328 return MadeChange;
329}