blob: af45ed7f4736e5b7cbe97b9999fdad479ef027cb [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000196 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000197
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000198 // Call handling routines.
199 private:
Jush Luee649832012-07-19 09:49:00 +0000200 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
201 bool Return,
202 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000203 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000205 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
207 SmallVectorImpl<unsigned> &RegArgs,
208 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000209 unsigned &NumBytes,
210 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000211 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000212 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000213 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000214 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000215 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000216
217 // OptionalDef handling routines.
218 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000219 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000220 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
221 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000222 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000223 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000224 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000225};
Eric Christopherab695882010-07-21 22:26:11 +0000226
227} // end anonymous namespace
228
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000229#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000230
Eric Christopher456144e2010-08-19 00:37:05 +0000231// DefinesOptionalPredicate - This is different from DefinesPredicate in that
232// we don't care about implicit defs here, just places we'll need to add a
233// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
234bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000235 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000236 return false;
237
238 // Look to see if our OptionalDef is defining CPSR or CCR.
239 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
240 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000241 if (!MO.isReg() || !MO.isDef()) continue;
242 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000243 *CPSR = true;
244 }
245 return true;
246}
247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000249 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000250
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000252 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253 AFI->isThumb2Function())
254 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000255
Evan Chenge837dea2011-06-28 19:10:37 +0000256 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
257 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000259
Eric Christopheraf3dce52011-03-12 01:09:29 +0000260 return false;
261}
262
Eric Christopher456144e2010-08-19 00:37:05 +0000263// If the machine is predicable go ahead and add the predicate operands, if
264// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000265// TODO: If we want to support thumb1 then we'll need to deal with optional
266// CPSR defs that need to be added before the remaining operands. See s_cc_out
267// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000268const MachineInstrBuilder &
269ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
270 MachineInstr *MI = &*MIB;
271
Eric Christopheraf3dce52011-03-12 01:09:29 +0000272 // Do we use a predicate? or...
273 // Are we NEON in ARM mode and have a predicate operand? If so, I know
274 // we're not predicable but add it anyways.
275 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000276 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000277
Eric Christopher456144e2010-08-19 00:37:05 +0000278 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
279 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000280 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000281 if (DefinesOptionalPredicate(MI, &CPSR)) {
282 if (CPSR)
283 AddDefaultT1CC(MIB);
284 else
285 AddDefaultCC(MIB);
286 }
287 return MIB;
288}
289
Eric Christopher0fe7d542010-08-17 01:25:29 +0000290unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
291 const TargetRegisterClass* RC) {
292 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000293 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294
Eric Christopher456144e2010-08-19 00:37:05 +0000295 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296 return ResultReg;
297}
298
299unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
300 const TargetRegisterClass *RC,
301 unsigned Op0, bool Op0IsKill) {
302 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000303 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304
Chad Rosier40d552e2012-02-15 17:36:21 +0000305 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000308 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 TII.get(TargetOpcode::COPY), ResultReg)
313 .addReg(II.ImplicitDefs[0]));
314 }
315 return ResultReg;
316}
317
318unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
319 const TargetRegisterClass *RC,
320 unsigned Op0, bool Op0IsKill,
321 unsigned Op1, bool Op1IsKill) {
322 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000323 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324
Chad Rosier40d552e2012-02-15 17:36:21 +0000325 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000329 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 .addReg(Op0, Op0IsKill * RegState::Kill)
332 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000334 TII.get(TargetOpcode::COPY), ResultReg)
335 .addReg(II.ImplicitDefs[0]));
336 }
337 return ResultReg;
338}
339
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000340unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
341 const TargetRegisterClass *RC,
342 unsigned Op0, bool Op0IsKill,
343 unsigned Op1, bool Op1IsKill,
344 unsigned Op2, bool Op2IsKill) {
345 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000346 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000347
Chad Rosier40d552e2012-02-15 17:36:21 +0000348 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000349 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
350 .addReg(Op0, Op0IsKill * RegState::Kill)
351 .addReg(Op1, Op1IsKill * RegState::Kill)
352 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000353 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
355 .addReg(Op0, Op0IsKill * RegState::Kill)
356 .addReg(Op1, Op1IsKill * RegState::Kill)
357 .addReg(Op2, Op2IsKill * RegState::Kill));
358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
359 TII.get(TargetOpcode::COPY), ResultReg)
360 .addReg(II.ImplicitDefs[0]));
361 }
362 return ResultReg;
363}
364
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
366 const TargetRegisterClass *RC,
367 unsigned Op0, bool Op0IsKill,
368 uint64_t Imm) {
369 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000370 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371
Chad Rosier40d552e2012-02-15 17:36:21 +0000372 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addReg(Op0, Op0IsKill * RegState::Kill)
375 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000376 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 .addReg(Op0, Op0IsKill * RegState::Kill)
379 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000380 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000381 TII.get(TargetOpcode::COPY), ResultReg)
382 .addReg(II.ImplicitDefs[0]));
383 }
384 return ResultReg;
385}
386
387unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
388 const TargetRegisterClass *RC,
389 unsigned Op0, bool Op0IsKill,
390 const ConstantFP *FPImm) {
391 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000392 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393
Chad Rosier40d552e2012-02-15 17:36:21 +0000394 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396 .addReg(Op0, Op0IsKill * RegState::Kill)
397 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000398 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 .addReg(Op0, Op0IsKill * RegState::Kill)
401 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000403 TII.get(TargetOpcode::COPY), ResultReg)
404 .addReg(II.ImplicitDefs[0]));
405 }
406 return ResultReg;
407}
408
409unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
410 const TargetRegisterClass *RC,
411 unsigned Op0, bool Op0IsKill,
412 unsigned Op1, bool Op1IsKill,
413 uint64_t Imm) {
414 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000415 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416
Chad Rosier40d552e2012-02-15 17:36:21 +0000417 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000418 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000419 .addReg(Op0, Op0IsKill * RegState::Kill)
420 .addReg(Op1, Op1IsKill * RegState::Kill)
421 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000422 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000423 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 .addReg(Op0, Op0IsKill * RegState::Kill)
425 .addReg(Op1, Op1IsKill * RegState::Kill)
426 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000427 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000428 TII.get(TargetOpcode::COPY), ResultReg)
429 .addReg(II.ImplicitDefs[0]));
430 }
431 return ResultReg;
432}
433
434unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
435 const TargetRegisterClass *RC,
436 uint64_t Imm) {
437 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000438 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000439
Chad Rosier40d552e2012-02-15 17:36:21 +0000440 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000443 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000447 TII.get(TargetOpcode::COPY), ResultReg)
448 .addReg(II.ImplicitDefs[0]));
449 }
450 return ResultReg;
451}
452
Eric Christopherd94bc542011-04-29 22:07:50 +0000453unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
454 const TargetRegisterClass *RC,
455 uint64_t Imm1, uint64_t Imm2) {
456 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000457 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000458
Chad Rosier40d552e2012-02-15 17:36:21 +0000459 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
461 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000462 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
464 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000466 TII.get(TargetOpcode::COPY),
467 ResultReg)
468 .addReg(II.ImplicitDefs[0]));
469 }
470 return ResultReg;
471}
472
Eric Christopher0fe7d542010-08-17 01:25:29 +0000473unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
474 unsigned Op0, bool Op0IsKill,
475 uint32_t Idx) {
476 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
477 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
478 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000479
Eric Christopher456144e2010-08-19 00:37:05 +0000480 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000481 DL, TII.get(TargetOpcode::COPY), ResultReg)
482 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000483 return ResultReg;
484}
485
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000486// TODO: Don't worry about 64-bit now, but when this is fixed remove the
487// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000488unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000489 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000490
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000491 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
492 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000493 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000494 .addReg(SrcReg));
495 return MoveReg;
496}
497
498unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000499 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000500
Eric Christopheraa3ace12010-09-09 20:49:25 +0000501 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
502 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000503 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000504 .addReg(SrcReg));
505 return MoveReg;
506}
507
Eric Christopher9ed58df2010-09-09 00:19:41 +0000508// For double width floating point we need to materialize two constants
509// (the high and the low) into integer registers then use a move to get
510// the combined constant into an FP reg.
511unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
512 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000513 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000514
Eric Christopher9ed58df2010-09-09 00:19:41 +0000515 // This checks to see if we can use VFP3 instructions to materialize
516 // a constant, otherwise we have to go through the constant pool.
517 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000518 int Imm;
519 unsigned Opc;
520 if (is64bit) {
521 Imm = ARM_AM::getFP64Imm(Val);
522 Opc = ARM::FCONSTD;
523 } else {
524 Imm = ARM_AM::getFP32Imm(Val);
525 Opc = ARM::FCONSTS;
526 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
528 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
529 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000530 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000531 return DestReg;
532 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000533
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000534 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000535 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000536
Eric Christopher238bb162010-09-09 23:50:00 +0000537 // MachineConstantPool wants an explicit alignment.
538 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
539 if (Align == 0) {
540 // TODO: Figure out if this is correct.
541 Align = TD.getTypeAllocSize(CFP->getType());
542 }
543 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
544 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
545 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000546
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000547 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000548 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
549 DestReg)
550 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000551 .addReg(0));
552 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000553}
554
Eric Christopher744c7c82010-09-28 22:47:54 +0000555unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000556
Chad Rosier44e89572011-11-04 22:29:00 +0000557 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
558 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000559
560 // If we can do this in a single instruction without a constant pool entry
561 // do so now.
562 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000563 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000564 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000565 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000567 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000568 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000569 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000570 }
571
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 // Use MVN to emit negative constants.
573 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
574 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000575 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000577 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000578 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
579 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
581 TII.get(Opc), ImmReg)
582 .addImm(Imm));
583 return ImmReg;
584 }
585 }
586
587 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000588 if (VT != MVT::i32)
589 return false;
590
591 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
592
Eric Christopher56d2b722010-09-02 23:43:26 +0000593 // MachineConstantPool wants an explicit alignment.
594 unsigned Align = TD.getPrefTypeAlignment(C->getType());
595 if (Align == 0) {
596 // TODO: Figure out if this is correct.
597 Align = TD.getTypeAllocSize(C->getType());
598 }
599 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000600
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000601 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000602 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000603 TII.get(ARM::t2LDRpci), DestReg)
604 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000606 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000608 TII.get(ARM::LDRcp), DestReg)
609 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000610 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000611
Eric Christopher56d2b722010-09-02 23:43:26 +0000612 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000613}
614
Eric Christopherc9932f62010-10-01 23:24:42 +0000615unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000617 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000620 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000621 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000622
623 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000624 // Darwin targets don't support movt with Reloc::Static, see
625 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
626 // static movt relocations.
627 if (Subtarget->useMovt() &&
628 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000629 unsigned Opc;
630 switch (RelocM) {
631 case Reloc::PIC_:
632 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
633 break;
634 case Reloc::DynamicNoPIC:
635 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
636 break;
637 default:
638 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
639 break;
640 }
641 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
642 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000643 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000644 // MachineConstantPool wants an explicit alignment.
645 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
646 if (Align == 0) {
647 // TODO: Figure out if this is correct.
648 Align = TD.getTypeAllocSize(GV->getType());
649 }
650
651 // Grab index.
652 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
653 (Subtarget->isThumb() ? 4 : 8);
654 unsigned Id = AFI->createPICLabelUId();
655 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
656 ARMCP::CPValue,
657 PCAdj);
658 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
659
660 // Load value.
661 MachineInstrBuilder MIB;
662 if (isThumb2) {
663 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
664 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
665 .addConstantPoolIndex(Idx);
666 if (RelocM == Reloc::PIC_)
667 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000668 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000669 } else {
670 // The extra immediate is for addrmode2.
671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
672 DestReg)
673 .addConstantPoolIndex(Idx)
674 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000675 AddOptionalDefs(MIB);
676
677 if (RelocM == Reloc::PIC_) {
678 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
679 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
680
681 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
682 DL, TII.get(Opc), NewDestReg)
683 .addReg(DestReg)
684 .addImm(Id);
685 AddOptionalDefs(MIB);
686 return NewDestReg;
687 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000688 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000689 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000690
Jush Luc4dc2492012-08-29 02:41:21 +0000691 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000692 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000693 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000694 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000695 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
696 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000697 .addReg(DestReg)
698 .addImm(0);
699 else
700 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
701 NewDestReg)
702 .addReg(DestReg)
703 .addImm(0);
704 DestReg = NewDestReg;
705 AddOptionalDefs(MIB);
706 }
707
Eric Christopher890dbbe2010-10-02 00:32:44 +0000708 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000709}
710
Eric Christopher9ed58df2010-09-09 00:19:41 +0000711unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
712 EVT VT = TLI.getValueType(C->getType(), true);
713
714 // Only handle simple types.
715 if (!VT.isSimple()) return 0;
716
717 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
718 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000719 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
720 return ARMMaterializeGV(GV, VT);
721 else if (isa<ConstantInt>(C))
722 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000723
Eric Christopherc9932f62010-10-01 23:24:42 +0000724 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000725}
726
Chad Rosier944d82b2011-11-17 21:46:13 +0000727// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
728
Eric Christopherf9764fa2010-09-30 20:49:44 +0000729unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
730 // Don't handle dynamic allocas.
731 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000732
Duncan Sands1440e8b2010-11-03 11:35:31 +0000733 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000734 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000735
Eric Christopherf9764fa2010-09-30 20:49:44 +0000736 DenseMap<const AllocaInst*, int>::iterator SI =
737 FuncInfo.StaticAllocaMap.find(AI);
738
739 // This will get lowered later into the correct offsets and registers
740 // via rewriteXFrameIndex.
741 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000742 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000743 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000744 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000745 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000746 TII.get(Opc), ResultReg)
747 .addFrameIndex(SI->second)
748 .addImm(0));
749 return ResultReg;
750 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000751
Eric Christopherf9764fa2010-09-30 20:49:44 +0000752 return 0;
753}
754
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000755bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000756 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757
Eric Christopherb1cc8482010-08-25 07:23:49 +0000758 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000759 if (evt == MVT::Other || !evt.isSimple()) return false;
760 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000761
Eric Christopherdc908042010-08-31 01:28:42 +0000762 // Handle all legal types, i.e. a register that will directly hold this
763 // value.
764 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000765}
766
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000767bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000768 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000769
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000770 // If this is a type than can be sign or zero-extended to a basic operation
771 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000772 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000773 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000774
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000775 return false;
776}
777
Eric Christopher88de86b2010-11-19 22:36:41 +0000778// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000779bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000780 // Some boilerplate from the X86 FastISel.
781 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000782 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000783 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000784 // Don't walk into other basic blocks unless the object is an alloca from
785 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000786 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
787 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
788 Opcode = I->getOpcode();
789 U = I;
790 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000791 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000792 Opcode = C->getOpcode();
793 U = C;
794 }
795
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000796 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000797 if (Ty->getAddressSpace() > 255)
798 // Fast instruction selection doesn't support the special
799 // address spaces.
800 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000801
Eric Christopher83007122010-08-23 21:44:12 +0000802 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000803 default:
Eric Christopher83007122010-08-23 21:44:12 +0000804 break;
Eric Christopher55324332010-10-12 00:43:21 +0000805 case Instruction::BitCast: {
806 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000807 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000808 }
809 case Instruction::IntToPtr: {
810 // Look past no-op inttoptrs.
811 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000812 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000813 break;
814 }
815 case Instruction::PtrToInt: {
816 // Look past no-op ptrtoints.
817 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000818 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000819 break;
820 }
Eric Christophereae84392010-10-14 09:29:41 +0000821 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000822 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000823 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000824
Eric Christophereae84392010-10-14 09:29:41 +0000825 // Iterate through the GEP folding the constants into offsets where
826 // we can.
827 gep_type_iterator GTI = gep_type_begin(U);
828 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
829 i != e; ++i, ++GTI) {
830 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000831 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000832 const StructLayout *SL = TD.getStructLayout(STy);
833 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
834 TmpOffset += SL->getElementOffset(Idx);
835 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000836 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000838 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
839 // Constant-offset addressing.
840 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 break;
842 }
843 if (isa<AddOperator>(Op) &&
844 (!isa<Instruction>(Op) ||
845 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
846 == FuncInfo.MBB) &&
847 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000848 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000849 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000850 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000851 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000852 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000853 // Iterate on the other operand.
854 Op = cast<AddOperator>(Op)->getOperand(0);
855 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000856 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000857 // Unsupported
858 goto unsupported_gep;
859 }
Eric Christophereae84392010-10-14 09:29:41 +0000860 }
861 }
Eric Christopher2896df82010-10-15 18:02:07 +0000862
863 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000864 Addr.Offset = TmpOffset;
865 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000866
867 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000868 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000869
Eric Christophereae84392010-10-14 09:29:41 +0000870 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000871 break;
872 }
Eric Christopher83007122010-08-23 21:44:12 +0000873 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000874 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000875 DenseMap<const AllocaInst*, int>::iterator SI =
876 FuncInfo.StaticAllocaMap.find(AI);
877 if (SI != FuncInfo.StaticAllocaMap.end()) {
878 Addr.BaseType = Address::FrameIndexBase;
879 Addr.Base.FI = SI->second;
880 return true;
881 }
882 break;
Eric Christopher83007122010-08-23 21:44:12 +0000883 }
884 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000885
Eric Christophercb0b04b2010-08-24 00:07:24 +0000886 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000887 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
888 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000889}
890
Chad Rosierb29b9502011-11-13 02:23:59 +0000891void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000892
Eric Christopher212ae932010-10-21 19:40:30 +0000893 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000894
Eric Christopher212ae932010-10-21 19:40:30 +0000895 bool needsLowering = false;
896 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000897 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000898 case MVT::i1:
899 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000900 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000901 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000902 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000903 // Integer loads/stores handle 12-bit offsets.
904 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000905 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000906 if (needsLowering && isThumb2)
907 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
908 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000909 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000910 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000911 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000912 }
Eric Christopher212ae932010-10-21 19:40:30 +0000913 break;
914 case MVT::f32:
915 case MVT::f64:
916 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000917 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000918 break;
919 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000920
Eric Christopher827656d2010-11-20 22:38:27 +0000921 // If this is a stack pointer and the offset needs to be simplified then
922 // put the alloca address into a register, set the base type back to
923 // register and continue. This should almost never happen.
924 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000925 const TargetRegisterClass *RC = isThumb2 ?
926 (const TargetRegisterClass*)&ARM::tGPRRegClass :
927 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000928 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000929 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000930 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000931 TII.get(Opc), ResultReg)
932 .addFrameIndex(Addr.Base.FI)
933 .addImm(0));
934 Addr.Base.Reg = ResultReg;
935 Addr.BaseType = Address::RegBase;
936 }
937
Eric Christopher212ae932010-10-21 19:40:30 +0000938 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000939 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000940 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000941 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
942 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000943 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000944 }
Eric Christopher83007122010-08-23 21:44:12 +0000945}
946
Eric Christopher564857f2010-12-01 01:40:24 +0000947void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000948 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000949 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000950 // addrmode5 output depends on the selection dag addressing dividing the
951 // offset by 4 that it then later multiplies. Do this here as well.
952 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
953 VT.getSimpleVT().SimpleTy == MVT::f64)
954 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000955
Eric Christopher564857f2010-12-01 01:40:24 +0000956 // Frame base works a bit differently. Handle it separately.
957 if (Addr.BaseType == Address::FrameIndexBase) {
958 int FI = Addr.Base.FI;
959 int Offset = Addr.Offset;
960 MachineMemOperand *MMO =
961 FuncInfo.MF->getMachineMemOperand(
962 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000963 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000964 MFI.getObjectSize(FI),
965 MFI.getObjectAlignment(FI));
966 // Now add the rest of the operands.
967 MIB.addFrameIndex(FI);
968
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000969 // ARM halfword load/stores and signed byte loads need an additional
970 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000971 if (useAM3) {
972 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
973 MIB.addReg(0);
974 MIB.addImm(Imm);
975 } else {
976 MIB.addImm(Addr.Offset);
977 }
Eric Christopher564857f2010-12-01 01:40:24 +0000978 MIB.addMemOperand(MMO);
979 } else {
980 // Now add the rest of the operands.
981 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000982
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000983 // ARM halfword load/stores and signed byte loads need an additional
984 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000985 if (useAM3) {
986 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
987 MIB.addReg(0);
988 MIB.addImm(Imm);
989 } else {
990 MIB.addImm(Addr.Offset);
991 }
Eric Christopher564857f2010-12-01 01:40:24 +0000992 }
993 AddOptionalDefs(MIB);
994}
995
Chad Rosierb29b9502011-11-13 02:23:59 +0000996bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000997 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000998 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000999 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001001 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001002 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001003 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001004 // This is mostly going to be Neon/vector support.
1005 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001006 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001007 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001008 if (isThumb2) {
1009 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1010 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1011 else
1012 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001013 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001014 if (isZExt) {
1015 Opc = ARM::LDRBi12;
1016 } else {
1017 Opc = ARM::LDRSB;
1018 useAM3 = true;
1019 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001020 }
Craig Topper420761a2012-04-20 07:30:17 +00001021 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001022 break;
Chad Rosier73463472011-11-09 21:30:12 +00001023 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001024 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1025 return false;
1026
Chad Rosier57b29972011-11-14 20:22:27 +00001027 if (isThumb2) {
1028 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1029 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1030 else
1031 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1032 } else {
1033 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1034 useAM3 = true;
1035 }
Craig Topper420761a2012-04-20 07:30:17 +00001036 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001037 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001038 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001039 if (isThumb2) {
1040 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1041 Opc = ARM::t2LDRi8;
1042 else
1043 Opc = ARM::t2LDRi12;
1044 } else {
1045 Opc = ARM::LDRi12;
1046 }
Craig Topper420761a2012-04-20 07:30:17 +00001047 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001048 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001049 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001050 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 // Unaligned loads need special handling. Floats require word-alignment.
1052 if (Alignment && Alignment < 4) {
1053 needVMOV = true;
1054 VT = MVT::i32;
1055 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001056 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001057 } else {
1058 Opc = ARM::VLDRS;
1059 RC = TLI.getRegClassFor(VT);
1060 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001061 break;
1062 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001063 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001064 // FIXME: Unaligned loads need special handling. Doublewords require
1065 // word-alignment.
1066 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001068
Eric Christopher6dab1372010-09-18 01:59:37 +00001069 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001070 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001071 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001072 }
Eric Christopher564857f2010-12-01 01:40:24 +00001073 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001074 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001075
Eric Christopher564857f2010-12-01 01:40:24 +00001076 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001077 if (allocReg)
1078 ResultReg = createResultReg(RC);
1079 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001080 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1081 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001082 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001083
1084 // If we had an unaligned load of a float we've converted it to an regular
1085 // load. Now we must move from the GRP to the FP register.
1086 if (needVMOV) {
1087 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1088 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1089 TII.get(ARM::VMOVSR), MoveReg)
1090 .addReg(ResultReg));
1091 ResultReg = MoveReg;
1092 }
Eric Christopherdc908042010-08-31 01:28:42 +00001093 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001094}
1095
Eric Christopher43b62be2010-09-27 06:02:23 +00001096bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001097 // Atomic loads need special handling.
1098 if (cast<LoadInst>(I)->isAtomic())
1099 return false;
1100
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001101 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001102 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001103 if (!isLoadTypeLegal(I->getType(), VT))
1104 return false;
1105
Eric Christopher564857f2010-12-01 01:40:24 +00001106 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001107 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001108 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001109
1110 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001111 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1112 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001113 UpdateValueMap(I, ResultReg);
1114 return true;
1115}
1116
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001117bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1118 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001119 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001120 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001121 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001122 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001123 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001124 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001125 unsigned Res = createResultReg(isThumb2 ?
1126 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1127 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001128 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001129 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1130 TII.get(Opc), Res)
1131 .addReg(SrcReg).addImm(1));
1132 SrcReg = Res;
1133 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001134 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001135 if (isThumb2) {
1136 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1137 StrOpc = ARM::t2STRBi8;
1138 else
1139 StrOpc = ARM::t2STRBi12;
1140 } else {
1141 StrOpc = ARM::STRBi12;
1142 }
Eric Christopher15418772010-10-12 05:39:06 +00001143 break;
1144 case MVT::i16:
Chad Rosierd70c98e2012-09-21 00:41:42 +00001145 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1146 return false;
1147
Chad Rosier57b29972011-11-14 20:22:27 +00001148 if (isThumb2) {
1149 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1150 StrOpc = ARM::t2STRHi8;
1151 else
1152 StrOpc = ARM::t2STRHi12;
1153 } else {
1154 StrOpc = ARM::STRH;
1155 useAM3 = true;
1156 }
Eric Christopher15418772010-10-12 05:39:06 +00001157 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001158 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001159 if (isThumb2) {
1160 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1161 StrOpc = ARM::t2STRi8;
1162 else
1163 StrOpc = ARM::t2STRi12;
1164 } else {
1165 StrOpc = ARM::STRi12;
1166 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001167 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001168 case MVT::f32:
1169 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001170 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001171 if (Alignment && Alignment < 4) {
1172 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1173 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1174 TII.get(ARM::VMOVRS), MoveReg)
1175 .addReg(SrcReg));
1176 SrcReg = MoveReg;
1177 VT = MVT::i32;
1178 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001179 } else {
1180 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001181 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001182 break;
1183 case MVT::f64:
1184 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001185 // FIXME: Unaligned stores need special handling. Doublewords require
1186 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001187 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001188 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001189
Eric Christopher56d2b722010-09-02 23:43:26 +00001190 StrOpc = ARM::VSTRD;
1191 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001192 }
Eric Christopher564857f2010-12-01 01:40:24 +00001193 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001194 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001195
Eric Christopher564857f2010-12-01 01:40:24 +00001196 // Create the base instruction, then add the operands.
1197 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1198 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001199 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001200 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001201 return true;
1202}
1203
Eric Christopher43b62be2010-09-27 06:02:23 +00001204bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 Value *Op0 = I->getOperand(0);
1206 unsigned SrcReg = 0;
1207
Eli Friedman4136d232011-09-02 22:33:24 +00001208 // Atomic stores need special handling.
1209 if (cast<StoreInst>(I)->isAtomic())
1210 return false;
1211
Eric Christopher564857f2010-12-01 01:40:24 +00001212 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001213 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001214 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001215 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001216
Eric Christopher1b61ef42010-09-02 01:48:11 +00001217 // Get the value to be stored into a register.
1218 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001219 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001220
Eric Christopher564857f2010-12-01 01:40:24 +00001221 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001222 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001223 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001224 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001225
Chad Rosier9eff1e32011-12-03 02:21:57 +00001226 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1227 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001228 return true;
1229}
1230
1231static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1232 switch (Pred) {
1233 // Needs two compares...
1234 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001235 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001236 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001237 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001238 return ARMCC::AL;
1239 case CmpInst::ICMP_EQ:
1240 case CmpInst::FCMP_OEQ:
1241 return ARMCC::EQ;
1242 case CmpInst::ICMP_SGT:
1243 case CmpInst::FCMP_OGT:
1244 return ARMCC::GT;
1245 case CmpInst::ICMP_SGE:
1246 case CmpInst::FCMP_OGE:
1247 return ARMCC::GE;
1248 case CmpInst::ICMP_UGT:
1249 case CmpInst::FCMP_UGT:
1250 return ARMCC::HI;
1251 case CmpInst::FCMP_OLT:
1252 return ARMCC::MI;
1253 case CmpInst::ICMP_ULE:
1254 case CmpInst::FCMP_OLE:
1255 return ARMCC::LS;
1256 case CmpInst::FCMP_ORD:
1257 return ARMCC::VC;
1258 case CmpInst::FCMP_UNO:
1259 return ARMCC::VS;
1260 case CmpInst::FCMP_UGE:
1261 return ARMCC::PL;
1262 case CmpInst::ICMP_SLT:
1263 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001264 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001265 case CmpInst::ICMP_SLE:
1266 case CmpInst::FCMP_ULE:
1267 return ARMCC::LE;
1268 case CmpInst::FCMP_UNE:
1269 case CmpInst::ICMP_NE:
1270 return ARMCC::NE;
1271 case CmpInst::ICMP_UGE:
1272 return ARMCC::HS;
1273 case CmpInst::ICMP_ULT:
1274 return ARMCC::LO;
1275 }
Eric Christopher543cf052010-09-01 22:16:27 +00001276}
1277
Eric Christopher43b62be2010-09-27 06:02:23 +00001278bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001279 const BranchInst *BI = cast<BranchInst>(I);
1280 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1281 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001282
Eric Christophere5734102010-09-03 00:35:47 +00001283 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001284
Eric Christopher0e6233b2010-10-29 21:08:19 +00001285 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1286 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001287 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001288 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001289
1290 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001291 // Try to take advantage of fallthrough opportunities.
1292 CmpInst::Predicate Predicate = CI->getPredicate();
1293 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1294 std::swap(TBB, FBB);
1295 Predicate = CmpInst::getInversePredicate(Predicate);
1296 }
1297
1298 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001299
1300 // We may not handle every CC for now.
1301 if (ARMPred == ARMCC::AL) return false;
1302
Chad Rosier75698f32011-10-26 23:17:28 +00001303 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001304 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001305 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001306
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001307 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001308 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1309 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1310 FastEmitBranch(FBB, DL);
1311 FuncInfo.MBB->addSuccessor(TBB);
1312 return true;
1313 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001314 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1315 MVT SourceVT;
1316 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001317 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001318 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001319 unsigned OpReg = getRegForValue(TI->getOperand(0));
1320 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1321 TII.get(TstOpc))
1322 .addReg(OpReg).addImm(1));
1323
1324 unsigned CCMode = ARMCC::NE;
1325 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1326 std::swap(TBB, FBB);
1327 CCMode = ARMCC::EQ;
1328 }
1329
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001330 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001331 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1332 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1333
1334 FastEmitBranch(FBB, DL);
1335 FuncInfo.MBB->addSuccessor(TBB);
1336 return true;
1337 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001338 } else if (const ConstantInt *CI =
1339 dyn_cast<ConstantInt>(BI->getCondition())) {
1340 uint64_t Imm = CI->getZExtValue();
1341 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1342 FastEmitBranch(Target, DL);
1343 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001344 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001345
Eric Christopher0e6233b2010-10-29 21:08:19 +00001346 unsigned CmpReg = getRegForValue(BI->getCondition());
1347 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001348
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001349 // We've been divorced from our compare! Our block was split, and
1350 // now our compare lives in a predecessor block. We musn't
1351 // re-compare here, as the children of the compare aren't guaranteed
1352 // live across the block boundary (we *could* check for this).
1353 // Regardless, the compare has been done in the predecessor block,
1354 // and it left a value for us in a virtual register. Ergo, we test
1355 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001356 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1358 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001359
Eric Christopher7a20a372011-04-28 16:52:09 +00001360 unsigned CCMode = ARMCC::NE;
1361 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1362 std::swap(TBB, FBB);
1363 CCMode = ARMCC::EQ;
1364 }
1365
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001366 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001367 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001368 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001369 FastEmitBranch(FBB, DL);
1370 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001371 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001372}
1373
Chad Rosier60c8fa62012-02-07 23:56:08 +00001374bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1375 unsigned AddrReg = getRegForValue(I->getOperand(0));
1376 if (AddrReg == 0) return false;
1377
1378 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1380 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001381 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001382}
1383
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001384bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1385 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001386 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001387 EVT SrcVT = TLI.getValueType(Ty, true);
1388 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001389
Chad Rosierade62002011-10-26 23:25:44 +00001390 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1391 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001392 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001393
Chad Rosier2f2fe412011-11-09 03:22:02 +00001394 // Check to see if the 2nd operand is a constant that we can encode directly
1395 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001396 int Imm = 0;
1397 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001398 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001399 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1400 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1402 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1403 SrcVT == MVT::i1) {
1404 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001405 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001406 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1407 // then a cmn, because there is no way to represent 2147483648 as a
1408 // signed 32-bit int.
1409 if (Imm < 0 && Imm != (int)0x80000000) {
1410 isNegativeImm = true;
1411 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001412 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001413 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1414 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001415 }
1416 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1417 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1418 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001419 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 }
1421
Eric Christopherd43393a2010-09-08 23:13:45 +00001422 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001423 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001424 bool needsExt = false;
1425 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001426 default: return false;
1427 // TODO: Verify compares.
1428 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001430 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001431 break;
1432 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001433 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001434 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001435 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001436 case MVT::i1:
1437 case MVT::i8:
1438 case MVT::i16:
1439 needsExt = true;
1440 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001441 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001443 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001444 CmpOpc = ARM::t2CMPrr;
1445 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001446 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001447 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001448 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 CmpOpc = ARM::CMPrr;
1450 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001451 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001453 break;
1454 }
1455
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001456 unsigned SrcReg1 = getRegForValue(Src1Value);
1457 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001458
Duncan Sands4c0c5452011-11-28 10:31:27 +00001459 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001460 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001461 SrcReg2 = getRegForValue(Src2Value);
1462 if (SrcReg2 == 0) return false;
1463 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001464
1465 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1466 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001467 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1468 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001469 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001470 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1471 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001472 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001473 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001474
Chad Rosier1c47de82011-11-11 06:27:41 +00001475 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1477 TII.get(CmpOpc))
1478 .addReg(SrcReg1).addReg(SrcReg2));
1479 } else {
1480 MachineInstrBuilder MIB;
1481 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1482 .addReg(SrcReg1);
1483
1484 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1485 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001486 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001487 AddOptionalDefs(MIB);
1488 }
Chad Rosierade62002011-10-26 23:25:44 +00001489
1490 // For floating point we need to move the result to a comparison register
1491 // that we can then use for branches.
1492 if (Ty->isFloatTy() || Ty->isDoubleTy())
1493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1494 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001495 return true;
1496}
1497
1498bool ARMFastISel::SelectCmp(const Instruction *I) {
1499 const CmpInst *CI = cast<CmpInst>(I);
1500
Eric Christopher229207a2010-09-29 01:14:47 +00001501 // Get the compare predicate.
1502 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001503
Eric Christopher229207a2010-09-29 01:14:47 +00001504 // We may not handle every CC for now.
1505 if (ARMPred == ARMCC::AL) return false;
1506
Chad Rosier530f7ce2011-10-26 22:47:55 +00001507 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001508 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001509 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001510
Eric Christopher229207a2010-09-29 01:14:47 +00001511 // Now set a register based on the comparison. Explicitly set the predicates
1512 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001513 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001514 const TargetRegisterClass *RC = isThumb2 ?
1515 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1516 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001517 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001518 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001519 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001520 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001521 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1522 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001523 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001524
Eric Christophera5b1e682010-09-17 22:28:18 +00001525 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001526 return true;
1527}
1528
Eric Christopher43b62be2010-09-27 06:02:23 +00001529bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001530 // Make sure we have VFP and that we're extending float to double.
1531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001532
Eric Christopher46203602010-09-09 00:26:48 +00001533 Value *V = I->getOperand(0);
1534 if (!I->getType()->isDoubleTy() ||
1535 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001536
Eric Christopher46203602010-09-09 00:26:48 +00001537 unsigned Op = getRegForValue(V);
1538 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001539
Craig Topper420761a2012-04-20 07:30:17 +00001540 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001542 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001543 .addReg(Op));
1544 UpdateValueMap(I, Result);
1545 return true;
1546}
1547
Eric Christopher43b62be2010-09-27 06:02:23 +00001548bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001549 // Make sure we have VFP and that we're truncating double to float.
1550 if (!Subtarget->hasVFP2()) return false;
1551
1552 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001553 if (!(I->getType()->isFloatTy() &&
1554 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001555
1556 unsigned Op = getRegForValue(V);
1557 if (Op == 0) return false;
1558
Craig Topper420761a2012-04-20 07:30:17 +00001559 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001560 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001561 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001562 .addReg(Op));
1563 UpdateValueMap(I, Result);
1564 return true;
1565}
1566
Chad Rosierae46a332012-02-03 21:14:11 +00001567bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001568 // Make sure we have VFP.
1569 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001570
Duncan Sands1440e8b2010-11-03 11:35:31 +00001571 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001572 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001573 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001574 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001575
Chad Rosier463fe242011-11-03 02:04:59 +00001576 Value *Src = I->getOperand(0);
1577 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1578 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001579 return false;
1580
Chad Rosier463fe242011-11-03 02:04:59 +00001581 unsigned SrcReg = getRegForValue(Src);
1582 if (SrcReg == 0) return false;
1583
1584 // Handle sign-extension.
1585 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1586 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001587 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001588 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001589 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001590 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001591
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001592 // The conversion routine works on fp-reg to fp-reg and the operand above
1593 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001594 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001595 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001596
Eric Christopher9a040492010-09-09 18:54:59 +00001597 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001598 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1599 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001600 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001601
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001602 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1604 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001605 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001606 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001607 return true;
1608}
1609
Chad Rosierae46a332012-02-03 21:14:11 +00001610bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001611 // Make sure we have VFP.
1612 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001613
Duncan Sands1440e8b2010-11-03 11:35:31 +00001614 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001615 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001616 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001617 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001618
Eric Christopher9a040492010-09-09 18:54:59 +00001619 unsigned Op = getRegForValue(I->getOperand(0));
1620 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001621
Eric Christopher9a040492010-09-09 18:54:59 +00001622 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001623 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001624 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1625 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001626 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001627
Chad Rosieree8901c2012-02-03 20:27:51 +00001628 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001629 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001630 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1631 ResultReg)
1632 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001633
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001634 // This result needs to be in an integer register, but the conversion only
1635 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001636 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001637 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001638
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001639 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001640 return true;
1641}
1642
Eric Christopher3bbd3962010-10-11 08:27:59 +00001643bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001644 MVT VT;
1645 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001646 return false;
1647
1648 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001649 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001650 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1651
1652 unsigned CondReg = getRegForValue(I->getOperand(0));
1653 if (CondReg == 0) return false;
1654 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1655 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001656
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001657 // Check to see if we can use an immediate in the conditional move.
1658 int Imm = 0;
1659 bool UseImm = false;
1660 bool isNegativeImm = false;
1661 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1662 assert (VT == MVT::i32 && "Expecting an i32.");
1663 Imm = (int)ConstInt->getValue().getZExtValue();
1664 if (Imm < 0) {
1665 isNegativeImm = true;
1666 Imm = ~Imm;
1667 }
1668 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1669 (ARM_AM::getSOImmVal(Imm) != -1);
1670 }
1671
Duncan Sands4c0c5452011-11-28 10:31:27 +00001672 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001673 if (!UseImm) {
1674 Op2Reg = getRegForValue(I->getOperand(2));
1675 if (Op2Reg == 0) return false;
1676 }
1677
1678 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001679 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001680 .addReg(CondReg).addImm(0));
1681
1682 unsigned MovCCOpc;
1683 if (!UseImm) {
1684 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1685 } else {
1686 if (!isNegativeImm) {
1687 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1688 } else {
1689 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1690 }
1691 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001692 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001693 if (!UseImm)
1694 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1695 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1696 else
1697 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1698 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001699 UpdateValueMap(I, ResultReg);
1700 return true;
1701}
1702
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001704 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001705 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001706 if (!isTypeLegal(Ty, VT))
1707 return false;
1708
1709 // If we have integer div support we should have selected this automagically.
1710 // In case we have a real miss go ahead and return false and we'll pick
1711 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001712 if (Subtarget->hasDivide()) return false;
1713
Eric Christopher08637852010-09-30 22:34:19 +00001714 // Otherwise emit a libcall.
1715 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001716 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001717 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001718 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001719 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001720 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001721 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001722 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001723 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001724 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001725 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001726 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001727
Eric Christopher08637852010-09-30 22:34:19 +00001728 return ARMEmitLibcall(I, LC);
1729}
1730
Chad Rosier769422f2012-02-03 21:23:45 +00001731bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001732 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001733 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001734 if (!isTypeLegal(Ty, VT))
1735 return false;
1736
1737 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1738 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001739 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001740 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001741 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001742 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001743 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001744 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001745 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001746 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001747 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001748 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001749
Eric Christopher6a880d62010-10-11 08:37:26 +00001750 return ARMEmitLibcall(I, LC);
1751}
1752
Chad Rosier3901c3e2012-02-06 23:50:07 +00001753bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001754 EVT DestVT = TLI.getValueType(I->getType(), true);
1755
1756 // We can get here in the case when we have a binary operation on a non-legal
1757 // type and the target independent selector doesn't know how to handle it.
1758 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1759 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001760
Chad Rosier6fde8752012-02-08 02:29:21 +00001761 unsigned Opc;
1762 switch (ISDOpcode) {
1763 default: return false;
1764 case ISD::ADD:
1765 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1766 break;
1767 case ISD::OR:
1768 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1769 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001770 case ISD::SUB:
1771 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1772 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001773 }
1774
Chad Rosier3901c3e2012-02-06 23:50:07 +00001775 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1776 if (SrcReg1 == 0) return false;
1777
1778 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1779 // in the instruction, rather then materializing the value in a register.
1780 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1781 if (SrcReg2 == 0) return false;
1782
Chad Rosier3901c3e2012-02-06 23:50:07 +00001783 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1784 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1785 TII.get(Opc), ResultReg)
1786 .addReg(SrcReg1).addReg(SrcReg2));
1787 UpdateValueMap(I, ResultReg);
1788 return true;
1789}
1790
1791bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001792 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001793
Eric Christopherbc39b822010-09-09 00:53:57 +00001794 // We can get here in the case when we want to use NEON for our fp
1795 // operations, but can't figure out how to. Just use the vfp instructions
1796 // if we have them.
1797 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001798 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001799 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1800 if (isFloat && !Subtarget->hasVFP2())
1801 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001802
Eric Christopherbc39b822010-09-09 00:53:57 +00001803 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001804 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001805 switch (ISDOpcode) {
1806 default: return false;
1807 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001808 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001809 break;
1810 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001811 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001812 break;
1813 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001814 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001815 break;
1816 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001817 unsigned Op1 = getRegForValue(I->getOperand(0));
1818 if (Op1 == 0) return false;
1819
1820 unsigned Op2 = getRegForValue(I->getOperand(1));
1821 if (Op2 == 0) return false;
1822
Eric Christopherbd6bf082010-09-09 01:02:03 +00001823 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001824 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1825 TII.get(Opc), ResultReg)
1826 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001827 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001828 return true;
1829}
1830
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001831// Call Handling Code
1832
Jush Luee649832012-07-19 09:49:00 +00001833// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001834// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001835CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1836 bool Return,
1837 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001838 switch (CC) {
1839 default:
1840 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001841 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001842 if (Subtarget->hasVFP2() && !isVarArg) {
1843 if (!Subtarget->isAAPCS_ABI())
1844 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1845 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1846 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1847 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001848 // Fallthrough
1849 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001850 // Use target triple & subtarget features to do actual dispatch.
1851 if (Subtarget->isAAPCS_ABI()) {
1852 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001853 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001854 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1855 else
1856 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1857 } else
1858 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1859 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001860 if (!isVarArg)
1861 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1862 // Fall through to soft float variant, variadic functions don't
1863 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001864 case CallingConv::ARM_AAPCS:
1865 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1866 case CallingConv::ARM_APCS:
1867 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001868 case CallingConv::GHC:
1869 if (Return)
1870 llvm_unreachable("Can't return in GHC call convention");
1871 else
1872 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001873 }
1874}
1875
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001876bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1877 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001878 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001879 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1880 SmallVectorImpl<unsigned> &RegArgs,
1881 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001882 unsigned &NumBytes,
1883 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001884 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001885 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1886 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1887 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001888
Bill Wendling5aeff312012-03-16 23:11:07 +00001889 // Check that we can handle all of the arguments. If we can't, then bail out
1890 // now before we add code to the MBB.
1891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1892 CCValAssign &VA = ArgLocs[i];
1893 MVT ArgVT = ArgVTs[VA.getValNo()];
1894
1895 // We don't handle NEON/vector parameters yet.
1896 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1897 return false;
1898
1899 // Now copy/store arg to correct locations.
1900 if (VA.isRegLoc() && !VA.needsCustom()) {
1901 continue;
1902 } else if (VA.needsCustom()) {
1903 // TODO: We need custom lowering for vector (v2f64) args.
1904 if (VA.getLocVT() != MVT::f64 ||
1905 // TODO: Only handle register args for now.
1906 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1907 return false;
1908 } else {
1909 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1910 default:
1911 return false;
1912 case MVT::i1:
1913 case MVT::i8:
1914 case MVT::i16:
1915 case MVT::i32:
1916 break;
1917 case MVT::f32:
1918 if (!Subtarget->hasVFP2())
1919 return false;
1920 break;
1921 case MVT::f64:
1922 if (!Subtarget->hasVFP2())
1923 return false;
1924 break;
1925 }
1926 }
1927 }
1928
1929 // At the point, we are able to handle the call's arguments in fast isel.
1930
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 NumBytes = CCInfo.getNextStackOffset();
1933
1934 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001935 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001936 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1937 TII.get(AdjStackDown))
1938 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001939
1940 // Process the args.
1941 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1942 CCValAssign &VA = ArgLocs[i];
1943 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001944 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001945
Bill Wendling5aeff312012-03-16 23:11:07 +00001946 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1947 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001948
Eric Christopherf9764fa2010-09-30 20:49:44 +00001949 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001950 switch (VA.getLocInfo()) {
1951 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001952 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001953 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001954 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1955 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001956 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001957 break;
1958 }
Chad Rosier42536af2011-11-05 20:16:15 +00001959 case CCValAssign::AExt:
1960 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001961 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001962 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001963 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1964 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001965 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001966 break;
1967 }
1968 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001969 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001970 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001971 assert(BC != 0 && "Failed to emit a bitcast!");
1972 Arg = BC;
1973 ArgVT = VA.getLocVT();
1974 break;
1975 }
1976 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001977 }
1978
1979 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001980 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001981 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001982 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001983 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001984 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001985 } else if (VA.needsCustom()) {
1986 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001987 assert(VA.getLocVT() == MVT::f64 &&
1988 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001989
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001990 CCValAssign &NextVA = ArgLocs[++i];
1991
Bill Wendling5aeff312012-03-16 23:11:07 +00001992 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1993 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001994
1995 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1996 TII.get(ARM::VMOVRRD), VA.getLocReg())
1997 .addReg(NextVA.getLocReg(), RegState::Define)
1998 .addReg(Arg));
1999 RegArgs.push_back(VA.getLocReg());
2000 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002001 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002002 assert(VA.isMemLoc());
2003 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002004 Address Addr;
2005 Addr.BaseType = Address::RegBase;
2006 Addr.Base.Reg = ARM::SP;
2007 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002008
Bill Wendling5aeff312012-03-16 23:11:07 +00002009 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2010 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002011 }
2012 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002013
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002014 return true;
2015}
2016
Duncan Sands1440e8b2010-11-03 11:35:31 +00002017bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002018 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002019 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002020 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002021 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002022 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2023 TII.get(AdjStackUp))
2024 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002025
2026 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002027 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002028 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002029 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2030 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002031
2032 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002033 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002034 // For this move we copy into two registers and then move into the
2035 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002036 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002037 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002038 unsigned ResultReg = createResultReg(DstRC);
2039 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2040 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002041 .addReg(RVLocs[0].getLocReg())
2042 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002043
Eric Christopher3659ac22010-10-20 08:02:24 +00002044 UsedRegs.push_back(RVLocs[0].getLocReg());
2045 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002046
Eric Christopherdccd2c32010-10-11 08:38:55 +00002047 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002048 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002049 } else {
2050 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002051 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002052
2053 // Special handling for extended integers.
2054 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2055 CopyVT = MVT::i32;
2056
Craig Topper44d23822012-02-22 05:59:10 +00002057 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002058
Eric Christopher14df8822010-10-01 00:00:11 +00002059 unsigned ResultReg = createResultReg(DstRC);
2060 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2061 ResultReg).addReg(RVLocs[0].getLocReg());
2062 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002063
Eric Christopherdccd2c32010-10-11 08:38:55 +00002064 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002065 UpdateValueMap(I, ResultReg);
2066 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002067 }
2068
Eric Christopherdccd2c32010-10-11 08:38:55 +00002069 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002070}
2071
Eric Christopher4f512ef2010-10-22 01:28:00 +00002072bool ARMFastISel::SelectRet(const Instruction *I) {
2073 const ReturnInst *Ret = cast<ReturnInst>(I);
2074 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002075
Eric Christopher4f512ef2010-10-22 01:28:00 +00002076 if (!FuncInfo.CanLowerReturn)
2077 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002078
Eric Christopher4f512ef2010-10-22 01:28:00 +00002079 CallingConv::ID CC = F.getCallingConv();
2080 if (Ret->getNumOperands() > 0) {
2081 SmallVector<ISD::OutputArg, 4> Outs;
2082 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2083 Outs, TLI);
2084
2085 // Analyze operands of the call, assigning locations to each operand.
2086 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002087 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002088 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2089 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002090
2091 const Value *RV = Ret->getOperand(0);
2092 unsigned Reg = getRegForValue(RV);
2093 if (Reg == 0)
2094 return false;
2095
2096 // Only handle a single return value for now.
2097 if (ValLocs.size() != 1)
2098 return false;
2099
2100 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002101
Eric Christopher4f512ef2010-10-22 01:28:00 +00002102 // Don't bother handling odd stuff for now.
2103 if (VA.getLocInfo() != CCValAssign::Full)
2104 return false;
2105 // Only handle register returns for now.
2106 if (!VA.isRegLoc())
2107 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002108
2109 unsigned SrcReg = Reg + VA.getValNo();
2110 EVT RVVT = TLI.getValueType(RV->getType());
2111 EVT DestVT = VA.getValVT();
2112 // Special handling for extended integers.
2113 if (RVVT != DestVT) {
2114 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2115 return false;
2116
Chad Rosierf470cbb2011-11-04 00:50:21 +00002117 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2118
Chad Rosierb8703fe2012-02-17 01:21:28 +00002119 // Perform extension if flagged as either zext or sext. Otherwise, do
2120 // nothing.
2121 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2122 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2123 if (SrcReg == 0) return false;
2124 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002125 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002126
Eric Christopher4f512ef2010-10-22 01:28:00 +00002127 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002128 unsigned DstReg = VA.getLocReg();
2129 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2130 // Avoid a cross-class copy. This is very unlikely.
2131 if (!SrcRC->contains(DstReg))
2132 return false;
2133 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2134 DstReg).addReg(SrcReg);
2135
2136 // Mark the register as live out of the function.
2137 MRI.addLiveOut(VA.getLocReg());
2138 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002139
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002140 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002141 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2142 TII.get(RetOpc)));
2143 return true;
2144}
2145
Chad Rosier49d6fc02012-06-12 19:25:13 +00002146unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2147 if (UseReg)
2148 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2149 else
2150 return isThumb2 ? ARM::tBL : ARM::BL;
2151}
2152
2153unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2154 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2155 GlobalValue::ExternalLinkage, 0, Name);
2156 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002157}
2158
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002159// A quick function that will emit a call for a named libcall in F with the
2160// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002161// can emit a call for any libcall we can produce. This is an abridged version
2162// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002163// like computed function pointers or strange arguments at call sites.
2164// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2165// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002166bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2167 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002168
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002169 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002170 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002171 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002172 if (RetTy->isVoidTy())
2173 RetVT = MVT::isVoid;
2174 else if (!isTypeLegal(RetTy, RetVT))
2175 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002176
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002177 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002178 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002179 SmallVector<CCValAssign, 16> RVLocs;
2180 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002181 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002182 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2183 return false;
2184 }
2185
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002186 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002187 SmallVector<Value*, 8> Args;
2188 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002189 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002190 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2191 Args.reserve(I->getNumOperands());
2192 ArgRegs.reserve(I->getNumOperands());
2193 ArgVTs.reserve(I->getNumOperands());
2194 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002195 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002196 Value *Op = I->getOperand(i);
2197 unsigned Arg = getRegForValue(Op);
2198 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002199
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002200 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002201 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002202 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002203
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002204 ISD::ArgFlagsTy Flags;
2205 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2206 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002207
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002208 Args.push_back(Op);
2209 ArgRegs.push_back(Arg);
2210 ArgVTs.push_back(ArgVT);
2211 ArgFlags.push_back(Flags);
2212 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002213
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002214 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002215 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002216 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002217 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2218 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002219 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220
Chad Rosier49d6fc02012-06-12 19:25:13 +00002221 unsigned CalleeReg = 0;
2222 if (EnableARMLongCalls) {
2223 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2224 if (CalleeReg == 0) return false;
2225 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002226
Chad Rosier49d6fc02012-06-12 19:25:13 +00002227 // Issue the call.
2228 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2229 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2230 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002231 // BL / BLX don't take a predicate, but tBL / tBLX do.
2232 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002233 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002234 if (EnableARMLongCalls)
2235 MIB.addReg(CalleeReg);
2236 else
2237 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002238
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002239 // Add implicit physical register uses to the call.
2240 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002241 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002242
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002243 // Add a register mask with the call-preserved registers.
2244 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2245 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2246
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002247 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002248 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002249 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002250
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002251 // Set all unused physreg defs as dead.
2252 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002253
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002254 return true;
2255}
2256
Chad Rosier11add262011-11-11 23:31:03 +00002257bool ARMFastISel::SelectCall(const Instruction *I,
2258 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002259 const CallInst *CI = cast<CallInst>(I);
2260 const Value *Callee = CI->getCalledValue();
2261
Chad Rosier11add262011-11-11 23:31:03 +00002262 // Can't handle inline asm.
2263 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002264
Eric Christopherf9764fa2010-09-30 20:49:44 +00002265 // Check the calling convention.
2266 ImmutableCallSite CS(CI);
2267 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002268
Eric Christopherf9764fa2010-09-30 20:49:44 +00002269 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002270
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002271 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2272 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002273 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002274
Eric Christopherf9764fa2010-09-30 20:49:44 +00002275 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002276 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002277 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002278 if (RetTy->isVoidTy())
2279 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002280 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2281 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002282 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002283
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002284 // Can't handle non-double multi-reg retvals.
2285 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2286 RetVT != MVT::i16 && RetVT != MVT::i32) {
2287 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002288 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2289 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002290 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2291 return false;
2292 }
2293
Eric Christopherf9764fa2010-09-30 20:49:44 +00002294 // Set up the argument vectors.
2295 SmallVector<Value*, 8> Args;
2296 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002297 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002298 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002299 unsigned arg_size = CS.arg_size();
2300 Args.reserve(arg_size);
2301 ArgRegs.reserve(arg_size);
2302 ArgVTs.reserve(arg_size);
2303 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2305 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002306 // If we're lowering a memory intrinsic instead of a regular call, skip the
2307 // last two arguments, which shouldn't be passed to the underlying function.
2308 if (IntrMemName && e-i <= 2)
2309 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002310
Eric Christopherf9764fa2010-09-30 20:49:44 +00002311 ISD::ArgFlagsTy Flags;
2312 unsigned AttrInd = i - CS.arg_begin() + 1;
2313 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2314 Flags.setSExt();
2315 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2316 Flags.setZExt();
2317
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002318 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002319 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2320 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2321 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2322 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2323 return false;
2324
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002325 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002326 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002327 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2328 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002329 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002330
2331 unsigned Arg = getRegForValue(*i);
2332 if (Arg == 0)
2333 return false;
2334
Eric Christopherf9764fa2010-09-30 20:49:44 +00002335 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2336 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002337
Eric Christopherf9764fa2010-09-30 20:49:44 +00002338 Args.push_back(*i);
2339 ArgRegs.push_back(Arg);
2340 ArgVTs.push_back(ArgVT);
2341 ArgFlags.push_back(Flags);
2342 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002343
Eric Christopherf9764fa2010-09-30 20:49:44 +00002344 // Handle the arguments now that we've gotten them.
2345 SmallVector<unsigned, 4> RegArgs;
2346 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002347 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2348 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002349 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002350
Chad Rosier49d6fc02012-06-12 19:25:13 +00002351 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002352 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002353 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002354
Chad Rosier49d6fc02012-06-12 19:25:13 +00002355 unsigned CalleeReg = 0;
2356 if (UseReg) {
2357 if (IntrMemName)
2358 CalleeReg = getLibcallReg(IntrMemName);
2359 else
2360 CalleeReg = getRegForValue(Callee);
2361
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002362 if (CalleeReg == 0) return false;
2363 }
2364
Chad Rosier49d6fc02012-06-12 19:25:13 +00002365 // Issue the call.
2366 unsigned CallOpc = ARMSelectCallOp(UseReg);
2367 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2368 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002369
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002370 // ARM calls don't take a predicate, but tBL / tBLX do.
2371 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002372 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002373 if (UseReg)
2374 MIB.addReg(CalleeReg);
2375 else if (!IntrMemName)
2376 MIB.addGlobalAddress(GV, 0, 0);
2377 else
2378 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002379
Eric Christopherf9764fa2010-09-30 20:49:44 +00002380 // Add implicit physical register uses to the call.
2381 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002382 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002383
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002384 // Add a register mask with the call-preserved registers.
2385 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2386 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2387
Eric Christopherf9764fa2010-09-30 20:49:44 +00002388 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002389 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002390 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2391 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002392
Eric Christopherf9764fa2010-09-30 20:49:44 +00002393 // Set all unused physreg defs as dead.
2394 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002395
Eric Christopherf9764fa2010-09-30 20:49:44 +00002396 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002397}
2398
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002399bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002400 return Len <= 16;
2401}
2402
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002403bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2404 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002405 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002406 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002407 return false;
2408
2409 // We don't care about alignment here since we just emit integer accesses.
2410 while (Len) {
2411 MVT VT;
2412 if (Len >= 4)
2413 VT = MVT::i32;
2414 else if (Len >= 2)
2415 VT = MVT::i16;
2416 else {
2417 assert(Len == 1);
2418 VT = MVT::i8;
2419 }
2420
2421 bool RV;
2422 unsigned ResultReg;
2423 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002424 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002425 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002426 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002427 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002428
2429 unsigned Size = VT.getSizeInBits()/8;
2430 Len -= Size;
2431 Dest.Offset += Size;
2432 Src.Offset += Size;
2433 }
2434
2435 return true;
2436}
2437
Chad Rosier11add262011-11-11 23:31:03 +00002438bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2439 // FIXME: Handle more intrinsics.
2440 switch (I.getIntrinsicID()) {
2441 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002442 case Intrinsic::frameaddress: {
2443 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2444 MFI->setFrameAddressIsTaken(true);
2445
2446 unsigned LdrOpc;
2447 const TargetRegisterClass *RC;
2448 if (isThumb2) {
2449 LdrOpc = ARM::t2LDRi12;
2450 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2451 } else {
2452 LdrOpc = ARM::LDRi12;
2453 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2454 }
2455
2456 const ARMBaseRegisterInfo *RegInfo =
2457 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2458 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2459 unsigned SrcReg = FramePtr;
2460
2461 // Recursively load frame address
2462 // ldr r0 [fp]
2463 // ldr r0 [r0]
2464 // ldr r0 [r0]
2465 // ...
2466 unsigned DestReg;
2467 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2468 while (Depth--) {
2469 DestReg = createResultReg(RC);
2470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2471 TII.get(LdrOpc), DestReg)
2472 .addReg(SrcReg).addImm(0));
2473 SrcReg = DestReg;
2474 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002475 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002476 return true;
2477 }
Chad Rosier11add262011-11-11 23:31:03 +00002478 case Intrinsic::memcpy:
2479 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002480 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2481 // Don't handle volatile.
2482 if (MTI.isVolatile())
2483 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002484
2485 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2486 // we would emit dead code because we don't currently handle memmoves.
2487 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2488 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002489 // Small memcpy's are common enough that we want to do them without a call
2490 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002491 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002492 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002493 Address Dest, Src;
2494 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2495 !ARMComputeAddress(MTI.getRawSource(), Src))
2496 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002497 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002498 return true;
2499 }
2500 }
Jush Luefc967e2012-06-14 06:08:19 +00002501
Chad Rosier11add262011-11-11 23:31:03 +00002502 if (!MTI.getLength()->getType()->isIntegerTy(32))
2503 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002504
Chad Rosier11add262011-11-11 23:31:03 +00002505 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2506 return false;
2507
2508 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2509 return SelectCall(&I, IntrMemName);
2510 }
2511 case Intrinsic::memset: {
2512 const MemSetInst &MSI = cast<MemSetInst>(I);
2513 // Don't handle volatile.
2514 if (MSI.isVolatile())
2515 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002516
Chad Rosier11add262011-11-11 23:31:03 +00002517 if (!MSI.getLength()->getType()->isIntegerTy(32))
2518 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002519
Chad Rosier11add262011-11-11 23:31:03 +00002520 if (MSI.getDestAddressSpace() > 255)
2521 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002522
Chad Rosier11add262011-11-11 23:31:03 +00002523 return SelectCall(&I, "memset");
2524 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002525 case Intrinsic::trap: {
2526 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2527 return true;
2528 }
Chad Rosier11add262011-11-11 23:31:03 +00002529 }
Chad Rosier11add262011-11-11 23:31:03 +00002530}
2531
Chad Rosier0d7b2312011-11-02 00:18:48 +00002532bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002533 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002534 // undefined.
2535 Value *Op = I->getOperand(0);
2536
2537 EVT SrcVT, DestVT;
2538 SrcVT = TLI.getValueType(Op->getType(), true);
2539 DestVT = TLI.getValueType(I->getType(), true);
2540
2541 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2542 return false;
2543 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2544 return false;
2545
2546 unsigned SrcReg = getRegForValue(Op);
2547 if (!SrcReg) return false;
2548
2549 // Because the high bits are undefined, a truncate doesn't generate
2550 // any code.
2551 UpdateValueMap(I, SrcReg);
2552 return true;
2553}
2554
Chad Rosier87633022011-11-02 17:20:24 +00002555unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2556 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002557 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002558 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002559
2560 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002561 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002562 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002563 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002564 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002565 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002566 if (!Subtarget->hasV6Ops()) return 0;
2567 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002568 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002569 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002570 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002571 break;
2572 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002573 if (!Subtarget->hasV6Ops()) return 0;
2574 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002575 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002576 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002577 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002578 break;
2579 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002580 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002581 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002582 isBoolZext = true;
2583 break;
2584 }
Chad Rosier87633022011-11-02 17:20:24 +00002585 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002586 }
2587
Chad Rosier87633022011-11-02 17:20:24 +00002588 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002589 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002590 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002591 .addReg(SrcReg);
2592 if (isBoolZext)
2593 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002594 else
2595 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002596 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002597 return ResultReg;
2598}
2599
2600bool ARMFastISel::SelectIntExt(const Instruction *I) {
2601 // On ARM, in general, integer casts don't involve legal types; this code
2602 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002603 Type *DestTy = I->getType();
2604 Value *Src = I->getOperand(0);
2605 Type *SrcTy = Src->getType();
2606
2607 EVT SrcVT, DestVT;
2608 SrcVT = TLI.getValueType(SrcTy, true);
2609 DestVT = TLI.getValueType(DestTy, true);
2610
2611 bool isZExt = isa<ZExtInst>(I);
2612 unsigned SrcReg = getRegForValue(Src);
2613 if (!SrcReg) return false;
2614
2615 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2616 if (ResultReg == 0) return false;
2617 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002618 return true;
2619}
2620
Jush Lu29465492012-08-03 02:37:48 +00002621bool ARMFastISel::SelectShift(const Instruction *I,
2622 ARM_AM::ShiftOpc ShiftTy) {
2623 // We handle thumb2 mode by target independent selector
2624 // or SelectionDAG ISel.
2625 if (isThumb2)
2626 return false;
2627
2628 // Only handle i32 now.
2629 EVT DestVT = TLI.getValueType(I->getType(), true);
2630 if (DestVT != MVT::i32)
2631 return false;
2632
2633 unsigned Opc = ARM::MOVsr;
2634 unsigned ShiftImm;
2635 Value *Src2Value = I->getOperand(1);
2636 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2637 ShiftImm = CI->getZExtValue();
2638
2639 // Fall back to selection DAG isel if the shift amount
2640 // is zero or greater than the width of the value type.
2641 if (ShiftImm == 0 || ShiftImm >=32)
2642 return false;
2643
2644 Opc = ARM::MOVsi;
2645 }
2646
2647 Value *Src1Value = I->getOperand(0);
2648 unsigned Reg1 = getRegForValue(Src1Value);
2649 if (Reg1 == 0) return false;
2650
Nadav Roteme7576402012-09-06 11:13:55 +00002651 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002652 if (Opc == ARM::MOVsr) {
2653 Reg2 = getRegForValue(Src2Value);
2654 if (Reg2 == 0) return false;
2655 }
2656
2657 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2658 if(ResultReg == 0) return false;
2659
2660 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2661 TII.get(Opc), ResultReg)
2662 .addReg(Reg1);
2663
2664 if (Opc == ARM::MOVsi)
2665 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2666 else if (Opc == ARM::MOVsr) {
2667 MIB.addReg(Reg2);
2668 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2669 }
2670
2671 AddOptionalDefs(MIB);
2672 UpdateValueMap(I, ResultReg);
2673 return true;
2674}
2675
Eric Christopher56d2b722010-09-02 23:43:26 +00002676// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002677bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002678
Eric Christopherab695882010-07-21 22:26:11 +00002679 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002680 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002681 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002682 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002683 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002684 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002685 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002686 case Instruction::IndirectBr:
2687 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002688 case Instruction::ICmp:
2689 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002690 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002691 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002692 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002693 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002694 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002695 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002696 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002697 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002698 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002699 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002700 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002701 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002702 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002703 case Instruction::Add:
2704 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002705 case Instruction::Or:
2706 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002707 case Instruction::Sub:
2708 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002709 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002710 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002711 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002712 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002713 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002714 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002715 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002716 return SelectDiv(I, /*isSigned*/ true);
2717 case Instruction::UDiv:
2718 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002719 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002720 return SelectRem(I, /*isSigned*/ true);
2721 case Instruction::URem:
2722 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002723 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002724 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2725 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002726 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002727 case Instruction::Select:
2728 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002729 case Instruction::Ret:
2730 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002731 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002732 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002733 case Instruction::ZExt:
2734 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002735 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002736 case Instruction::Shl:
2737 return SelectShift(I, ARM_AM::lsl);
2738 case Instruction::LShr:
2739 return SelectShift(I, ARM_AM::lsr);
2740 case Instruction::AShr:
2741 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002742 default: break;
2743 }
2744 return false;
2745}
2746
Chad Rosierb29b9502011-11-13 02:23:59 +00002747/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2748/// vreg is being provided by the specified load instruction. If possible,
2749/// try to fold the load as an operand to the instruction, returning true if
2750/// successful.
2751bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2752 const LoadInst *LI) {
2753 // Verify we have a legal type before going any further.
2754 MVT VT;
2755 if (!isLoadTypeLegal(LI->getType(), VT))
2756 return false;
2757
2758 // Combine load followed by zero- or sign-extend.
2759 // ldrb r1, [r0] ldrb r1, [r0]
2760 // uxtb r2, r1 =>
2761 // mov r3, r2 mov r3, r1
2762 bool isZExt = true;
2763 switch(MI->getOpcode()) {
2764 default: return false;
2765 case ARM::SXTH:
2766 case ARM::t2SXTH:
2767 isZExt = false;
2768 case ARM::UXTH:
2769 case ARM::t2UXTH:
2770 if (VT != MVT::i16)
2771 return false;
2772 break;
2773 case ARM::SXTB:
2774 case ARM::t2SXTB:
2775 isZExt = false;
2776 case ARM::UXTB:
2777 case ARM::t2UXTB:
2778 if (VT != MVT::i8)
2779 return false;
2780 break;
2781 }
2782 // See if we can handle this address.
2783 Address Addr;
2784 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002785
Chad Rosierb29b9502011-11-13 02:23:59 +00002786 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002787 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002788 return false;
2789 MI->eraseFromParent();
2790 return true;
2791}
2792
Eric Christopherab695882010-07-21 22:26:11 +00002793namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002794 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2795 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002796 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002797 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002798
Eric Christopheraaa8df42010-11-02 01:21:28 +00002799 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002800 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002801 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002802 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002803 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002804 }
2805}