blob: c0720fe9d13272306558125253320d8f632e130c [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000018#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000019#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000020#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000021#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000027#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
David Greene7cfd3362009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000090
Nick Lewycky6726b6d2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000092 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000093 RALinScan() : MachineFunctionPass(ID) {
Owen Anderson081c34b2010-10-19 17:21:58 +000094 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
95 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
96 initializeRegisterCoalescerAnalysisGroup(
97 *PassRegistry::getPassRegistry());
98 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
99 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
100 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000101 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000102 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
103 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
104 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
105
David Greene7cfd3362009-11-19 15:55:49 +0000106 // Initialize the queue to record recently-used registers.
107 if (NumRecentlyUsedRegs > 0)
108 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000109 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000110 }
Devang Patel794fd752007-05-01 21:15:47 +0000111
Chris Lattnercbb56252004-11-18 02:42:27 +0000112 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000113 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000114 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000115 /// RelatedRegClasses - This structure is built the first time a function is
116 /// compiled, and keeps track of which register classes have registers that
117 /// belong to multiple classes or have aliases that are in other classes.
118 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000119 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000120
Evan Cheng206d1852009-04-20 08:01:12 +0000121 // NextReloadMap - For each register in the map, it maps to the another
122 // register which is defined by a reload from the same stack slot and
123 // both reloads are in the same basic block.
124 DenseMap<unsigned, unsigned> NextReloadMap;
125
126 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
127 // un-favored for allocation.
128 SmallSet<unsigned, 8> DowngradedRegs;
129
130 // DowngradeMap - A map from virtual registers to physical registers being
131 // downgraded for the virtual registers.
132 DenseMap<unsigned, unsigned> DowngradeMap;
133
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000134 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000135 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000137 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000138 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000139 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000140 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000141 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000142 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000143
144 /// handled_ - Intervals are added to the handled_ set in the order of their
145 /// start value. This is uses for backtracking.
146 std::vector<LiveInterval*> handled_;
147
148 /// fixed_ - Intervals that correspond to machine registers.
149 ///
150 IntervalPtrs fixed_;
151
152 /// active_ - Intervals that are currently being processed, and which have a
153 /// live range active for the current point.
154 IntervalPtrs active_;
155
156 /// inactive_ - Intervals that are currently being processed, but which have
157 /// a hold at the current point.
158 IntervalPtrs inactive_;
159
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000160 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000161 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000162 greater_ptr<LiveInterval> > IntervalHeap;
163 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000164
165 /// regUse_ - Tracks register usage.
166 SmallVector<unsigned, 32> regUse_;
167 SmallVector<unsigned, 32> regUseBackUp_;
168
169 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000170 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000171
Lang Hames87e3bca2009-05-06 02:36:21 +0000172 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000173
Lang Hamese2b201b2009-05-18 19:03:16 +0000174 std::auto_ptr<Spiller> spiller_;
175
David Greene7cfd3362009-11-19 15:55:49 +0000176 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000177 SmallVector<unsigned, 4> RecentRegs;
178 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000179
180 // Record that we just picked this register.
181 void recordRecentlyUsed(unsigned reg) {
182 assert(reg != 0 && "Recently used register is NOREG!");
183 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000184 *RecentNext++ = reg;
185 if (RecentNext == RecentRegs.end())
186 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000187 }
188 }
189
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000190 public:
191 virtual const char* getPassName() const {
192 return "Linear Scan Register Allocator";
193 }
194
195 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000196 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000197 AU.addRequired<AliasAnalysis>();
198 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000199 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000200 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000201 if (StrongPHIElim)
202 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000203 // Make sure PassManager knows which analyses to make available
204 // to coalescing and which analyses coalescing invalidates.
205 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000206 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000207 if (PreSplitIntervals)
208 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000209 AU.addRequiredID(LiveStacksID);
210 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000211 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000212 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000213 AU.addRequired<VirtRegMap>();
214 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000215 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000216 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 MachineFunctionPass::getAnalysisUsage(AU);
218 }
219
220 /// runOnMachineFunction - register allocate the whole function
221 bool runOnMachineFunction(MachineFunction&);
222
David Greene7cfd3362009-11-19 15:55:49 +0000223 // Determine if we skip this register due to its being recently used.
224 bool isRecentlyUsed(unsigned reg) const {
225 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
226 RecentRegs.end();
227 }
228
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 private:
230 /// linearScan - the linear scan algorithm
231 void linearScan();
232
Chris Lattnercbb56252004-11-18 02:42:27 +0000233 /// initIntervalSets - initialize the interval sets.
234 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 void initIntervalSets();
236
Chris Lattnercbb56252004-11-18 02:42:27 +0000237 /// processActiveIntervals - expire old intervals and move non-overlapping
238 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000239 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240
Chris Lattnercbb56252004-11-18 02:42:27 +0000241 /// processInactiveIntervals - expire old intervals and move overlapping
242 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000243 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244
Evan Cheng206d1852009-04-20 08:01:12 +0000245 /// hasNextReloadInterval - Return the next liveinterval that's being
246 /// defined by a reload from the same SS as the specified one.
247 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
248
249 /// DowngradeRegister - Downgrade a register for allocation.
250 void DowngradeRegister(LiveInterval *li, unsigned Reg);
251
252 /// UpgradeRegister - Upgrade a register for allocation.
253 void UpgradeRegister(unsigned Reg);
254
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000255 /// assignRegOrStackSlotAtInterval - assign a register if one
256 /// is available, or spill.
257 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
258
Evan Cheng5d088fe2009-03-23 22:57:19 +0000259 void updateSpillWeights(std::vector<float> &Weights,
260 unsigned reg, float weight,
261 const TargetRegisterClass *RC);
262
Evan Cheng3e172252008-06-20 21:45:16 +0000263 /// findIntervalsToSpill - Determine the intervals to spill for the
264 /// specified interval. It's passed the physical registers whose spill
265 /// weight is the lowest among all the registers whose live intervals
266 /// conflict with the interval.
267 void findIntervalsToSpill(LiveInterval *cur,
268 std::vector<std::pair<unsigned,float> > &Candidates,
269 unsigned NumCands,
270 SmallVector<LiveInterval*, 8> &SpillIntervals);
271
Evan Chengc92da382007-11-03 07:20:12 +0000272 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000273 /// try to allocate the definition to the same register as the source,
274 /// if the register is not defined during the life time of the interval.
275 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000276 /// coalesced away before allocation either due to dest and src being in
277 /// different register classes or because the coalescer was overly
278 /// conservative.
279 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
280
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000282 /// Register usage / availability tracking helpers.
283 ///
284
285 void initRegUses() {
286 regUse_.resize(tri_->getNumRegs(), 0);
287 regUseBackUp_.resize(tri_->getNumRegs(), 0);
288 }
289
290 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000291#ifndef NDEBUG
292 // Verify all the registers are "freed".
293 bool Error = false;
294 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
295 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000296 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000297 Error = true;
298 }
299 }
300 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000301 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000302#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000303 regUse_.clear();
304 regUseBackUp_.clear();
305 }
306
307 void addRegUse(unsigned physReg) {
308 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
309 "should be physical register!");
310 ++regUse_[physReg];
311 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
312 ++regUse_[*as];
313 }
314
315 void delRegUse(unsigned physReg) {
316 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
317 "should be physical register!");
318 assert(regUse_[physReg] != 0);
319 --regUse_[physReg];
320 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
321 assert(regUse_[*as] != 0);
322 --regUse_[*as];
323 }
324 }
325
326 bool isRegAvail(unsigned physReg) const {
327 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
328 "should be physical register!");
329 return regUse_[physReg] == 0;
330 }
331
332 void backUpRegUses() {
333 regUseBackUp_ = regUse_;
334 }
335
336 void restoreRegUses() {
337 regUse_ = regUseBackUp_;
338 }
339
340 ///
341 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 ///
343
Chris Lattnercbb56252004-11-18 02:42:27 +0000344 /// getFreePhysReg - return a free physical register for this virtual
345 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000347 unsigned getFreePhysReg(LiveInterval* cur,
348 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000349 unsigned MaxInactiveCount,
350 SmallVector<unsigned, 256> &inactiveCounts,
351 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000353 /// getFirstNonReservedPhysReg - return the first non-reserved physical
354 /// register in the register class.
355 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
356 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
357 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
358 while (i != aoe && reservedRegs_.test(*i))
359 ++i;
360 assert(i != aoe && "All registers reserved?!");
361 return *i;
362 }
363
Chris Lattnerb9805782005-08-23 22:27:31 +0000364 void ComputeRelatedRegClasses();
365
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 template <typename ItTy>
367 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000368 DEBUG({
369 if (str)
David Greene37277762010-01-05 01:25:20 +0000370 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000371
372 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000373 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000374
375 unsigned reg = i->first->reg;
376 if (TargetRegisterInfo::isVirtualRegister(reg))
377 reg = vrm_->getPhys(reg);
378
David Greene37277762010-01-05 01:25:20 +0000379 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000380 }
381 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000382 }
383 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000384 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000385}
386
Owen Anderson2ab36d32010-10-12 19:48:12 +0000387INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
388 "Linear Scan Register Allocator", false, false)
389INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
390INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
391INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
392INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
393INITIALIZE_PASS_DEPENDENCY(LiveStacks)
394INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
395INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
396INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000397INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000398INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Owen Andersonce665bd2010-10-07 22:25:06 +0000399 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000400
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000401void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000402 // First pass, add all reg classes to the union, and determine at least one
403 // reg class that each register is in.
404 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000405 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
406 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000407 RelatedRegClasses.insert(*RCI);
408 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
409 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000410 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000411
Chris Lattnerb9805782005-08-23 22:27:31 +0000412 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
413 if (PRC) {
414 // Already processed this register. Just make sure we know that
415 // multiple register classes share a register.
416 RelatedRegClasses.unionSets(PRC, *RCI);
417 } else {
418 PRC = *RCI;
419 }
420 }
421 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000422
Chris Lattnerb9805782005-08-23 22:27:31 +0000423 // Second pass, now that we know conservatively what register classes each reg
424 // belongs to, add info about aliases. We don't need to do this for targets
425 // without register aliases.
426 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000427 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000428 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
429 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000430 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000431 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
432}
433
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000434/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
435/// allocate the definition the same register as the source register if the
436/// register is not defined during live time of the interval. If the interval is
437/// killed by a copy, try to use the destination register. This eliminates a
438/// copy. This is used to coalesce copies which were not coalesced away before
439/// allocation either due to dest and src being in different register classes or
440/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000441unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000442 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
443 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000444 return Reg;
445
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000446 // We cannot handle complicated live ranges. Simple linear stuff only.
447 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000448 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000449
450 const LiveRange &range = cur.ranges.front();
451
452 VNInfo *vni = range.valno;
453 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000454 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000455
456 unsigned CandReg;
457 {
458 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000459 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000460 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000461 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000462 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000463 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
464 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000465 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000466 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000467 else
Evan Chengc92da382007-11-03 07:20:12 +0000468 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000469 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000470
471 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
472 if (!vrm_->isAssignedReg(CandReg))
473 return Reg;
474 CandReg = vrm_->getPhys(CandReg);
475 }
476 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000477 return Reg;
478
Evan Cheng841ee1a2008-09-18 22:38:47 +0000479 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000480 if (!RC->contains(CandReg))
481 return Reg;
482
483 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000484 return Reg;
485
Bill Wendlingdc492e02009-12-05 07:30:23 +0000486 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000487 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000488 << '\n');
489 vrm_->clearVirt(cur.reg);
490 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000491
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000492 ++NumCoalesce;
493 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000494}
495
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000496bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000498 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000500 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000501 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000502 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000503 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000505 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000506
David Greene2c17c4d2007-09-06 16:18:45 +0000507 // We don't run the coalescer here because we have no reason to
508 // interact with it. If the coalescer requires interaction, it
509 // won't do anything. If it doesn't require interaction, we assume
510 // it was run as a separate pass.
511
Chris Lattnerb9805782005-08-23 22:27:31 +0000512 // If this is the first function compiled, compute the related reg classes.
513 if (RelatedRegClasses.empty())
514 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000515
516 // Also resize register usage trackers.
517 initRegUses();
518
Owen Anderson49c8aa02009-03-13 05:55:11 +0000519 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000520 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000521
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000522 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000523
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000524 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000525
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000527
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000528 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000529 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000530
Dan Gohman51cd9d62008-06-23 23:51:16 +0000531 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000532
533 finalizeRegUses();
534
Chris Lattnercbb56252004-11-18 02:42:27 +0000535 fixed_.clear();
536 active_.clear();
537 inactive_.clear();
538 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000539 NextReloadMap.clear();
540 DowngradedRegs.clear();
541 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000542 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000543
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000545}
546
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000547/// initIntervalSets - initialize the interval sets.
548///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000549void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000550{
551 assert(unhandled_.empty() && fixed_.empty() &&
552 active_.empty() && inactive_.empty() &&
553 "interval sets should be empty on initialization");
554
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000555 handled_.reserve(li_->getNumIntervals());
556
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000557 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000558 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000559 if (!i->second->empty()) {
560 mri_->setPhysRegUsed(i->second->reg);
561 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
562 }
563 } else {
564 if (i->second->empty()) {
565 assignRegOrStackSlotAtInterval(i->second);
566 }
567 else
568 unhandled_.push(i->second);
569 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000570 }
571}
572
Bill Wendlingc3115a02009-08-22 20:30:53 +0000573void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000575 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000576 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000577 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000578 << mf_->getFunction()->getName() << '\n';
579 printIntervals("fixed", fixed_.begin(), fixed_.end());
580 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000581
582 while (!unhandled_.empty()) {
583 // pick the interval with the earliest start point
584 LiveInterval* cur = unhandled_.top();
585 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000586 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000587 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588
Lang Hames233a60e2009-11-03 23:52:08 +0000589 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590
Lang Hames233a60e2009-11-03 23:52:08 +0000591 processActiveIntervals(cur->beginIndex());
592 processInactiveIntervals(cur->beginIndex());
593
594 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
595 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000596
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000597 // Allocating a virtual register. try to find a free
598 // physical register or spill an interval (possibly this one) in order to
599 // assign it one.
600 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000601
Bill Wendlingc3115a02009-08-22 20:30:53 +0000602 DEBUG({
603 printIntervals("active", active_.begin(), active_.end());
604 printIntervals("inactive", inactive_.begin(), inactive_.end());
605 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000606 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000607
Evan Cheng5b16cd22009-05-01 01:03:49 +0000608 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000609 while (!active_.empty()) {
610 IntervalPtr &IP = active_.back();
611 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000612 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000613 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000614 "Can only allocate virtual registers!");
615 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000616 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000617 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000618 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000619
Evan Cheng5b16cd22009-05-01 01:03:49 +0000620 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000621 DEBUG({
622 for (IntervalPtrs::reverse_iterator
623 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000624 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000625 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000626 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000627
Evan Cheng81a03822007-11-17 00:40:40 +0000628 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000629 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000630 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000631 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000632 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000633 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000634 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000635 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000636 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000637 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000638 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000639 if (!Reg)
640 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000641 // Ignore splited live intervals.
642 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
643 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000644
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000645 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
646 I != E; ++I) {
647 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000648 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000649 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000650 if (LiveInMBBs[i] != EntryMBB) {
651 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
652 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000653 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000654 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000655 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000656 }
657 }
658 }
659
David Greene37277762010-01-05 01:25:20 +0000660 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000661
662 // Look for physical registers that end up not being allocated even though
663 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000664 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000665 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000666}
667
Chris Lattnercbb56252004-11-18 02:42:27 +0000668/// processActiveIntervals - expire old intervals and move non-overlapping ones
669/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000670void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000671{
David Greene37277762010-01-05 01:25:20 +0000672 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000673
Chris Lattnercbb56252004-11-18 02:42:27 +0000674 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
675 LiveInterval *Interval = active_[i].first;
676 LiveInterval::iterator IntervalPos = active_[i].second;
677 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000678
Chris Lattnercbb56252004-11-18 02:42:27 +0000679 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
680
681 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000682 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000683 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000684 "Can only allocate virtual registers!");
685 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000686 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000687
688 // Pop off the end of the list.
689 active_[i] = active_.back();
690 active_.pop_back();
691 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000692
Chris Lattnercbb56252004-11-18 02:42:27 +0000693 } else if (IntervalPos->start > CurPoint) {
694 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000695 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000696 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000697 "Can only allocate virtual registers!");
698 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000699 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000700 // add to inactive.
701 inactive_.push_back(std::make_pair(Interval, IntervalPos));
702
703 // Pop off the end of the list.
704 active_[i] = active_.back();
705 active_.pop_back();
706 --i; --e;
707 } else {
708 // Otherwise, just update the iterator position.
709 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000710 }
711 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000712}
713
Chris Lattnercbb56252004-11-18 02:42:27 +0000714/// processInactiveIntervals - expire old intervals and move overlapping
715/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000716void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000717{
David Greene37277762010-01-05 01:25:20 +0000718 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000719
Chris Lattnercbb56252004-11-18 02:42:27 +0000720 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
721 LiveInterval *Interval = inactive_[i].first;
722 LiveInterval::iterator IntervalPos = inactive_[i].second;
723 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000724
Chris Lattnercbb56252004-11-18 02:42:27 +0000725 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000726
Chris Lattnercbb56252004-11-18 02:42:27 +0000727 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000728 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000729
Chris Lattnercbb56252004-11-18 02:42:27 +0000730 // Pop off the end of the list.
731 inactive_[i] = inactive_.back();
732 inactive_.pop_back();
733 --i; --e;
734 } else if (IntervalPos->start <= CurPoint) {
735 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000736 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000737 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000738 "Can only allocate virtual registers!");
739 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000740 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000741 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000742 active_.push_back(std::make_pair(Interval, IntervalPos));
743
744 // Pop off the end of the list.
745 inactive_[i] = inactive_.back();
746 inactive_.pop_back();
747 --i; --e;
748 } else {
749 // Otherwise, just update the iterator position.
750 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000751 }
752 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000753}
754
Chris Lattnercbb56252004-11-18 02:42:27 +0000755/// updateSpillWeights - updates the spill weights of the specifed physical
756/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000757void RALinScan::updateSpillWeights(std::vector<float> &Weights,
758 unsigned reg, float weight,
759 const TargetRegisterClass *RC) {
760 SmallSet<unsigned, 4> Processed;
761 SmallSet<unsigned, 4> SuperAdded;
762 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000763 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000764 Processed.insert(reg);
765 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000766 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000767 Processed.insert(*as);
768 if (tri_->isSubRegister(*as, reg) &&
769 SuperAdded.insert(*as) &&
770 RC->contains(*as)) {
771 Supers.push_back(*as);
772 }
773 }
774
775 // If the alias is a super-register, and the super-register is in the
776 // register class we are trying to allocate. Then add the weight to all
777 // sub-registers of the super-register even if they are not aliases.
778 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
779 // bl should get the same spill weight otherwise it will be choosen
780 // as a spill candidate since spilling bh doesn't make ebx available.
781 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000782 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
783 if (!Processed.count(*sr))
784 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000785 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000786}
787
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000788static
789RALinScan::IntervalPtrs::iterator
790FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
791 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
792 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000793 if (I->first == LI) return I;
794 return IP.end();
795}
796
Jim Grosbach662fb772010-09-01 21:48:06 +0000797static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
798 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000799 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000800 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000801 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
802 IP.second, Point);
803 if (I != IP.first->begin()) --I;
804 IP.second = I;
805 }
806}
Chris Lattnercbb56252004-11-18 02:42:27 +0000807
Evan Cheng3e172252008-06-20 21:45:16 +0000808/// getConflictWeight - Return the number of conflicts between cur
809/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000810static
811float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
812 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000813 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000814 float Conflicts = 0;
815 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
816 E = mri_->reg_end(); I != E; ++I) {
817 MachineInstr *MI = &*I;
818 if (cur->liveAt(li_->getInstructionIndex(MI))) {
819 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000820 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000821 }
822 }
823 return Conflicts;
824}
825
826/// findIntervalsToSpill - Determine the intervals to spill for the
827/// specified interval. It's passed the physical registers whose spill
828/// weight is the lowest among all the registers whose live intervals
829/// conflict with the interval.
830void RALinScan::findIntervalsToSpill(LiveInterval *cur,
831 std::vector<std::pair<unsigned,float> > &Candidates,
832 unsigned NumCands,
833 SmallVector<LiveInterval*, 8> &SpillIntervals) {
834 // We have figured out the *best* register to spill. But there are other
835 // registers that are pretty good as well (spill weight within 3%). Spill
836 // the one that has fewest defs and uses that conflict with cur.
837 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
838 SmallVector<LiveInterval*, 8> SLIs[3];
839
Bill Wendlingc3115a02009-08-22 20:30:53 +0000840 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000841 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000842 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000843 dbgs() << tri_->getName(Candidates[i].first) << " ";
844 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000845 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000846
Evan Cheng3e172252008-06-20 21:45:16 +0000847 // Calculate the number of conflicts of each candidate.
848 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
849 unsigned Reg = i->first->reg;
850 unsigned PhysReg = vrm_->getPhys(Reg);
851 if (!cur->overlapsFrom(*i->first, i->second))
852 continue;
853 for (unsigned j = 0; j < NumCands; ++j) {
854 unsigned Candidate = Candidates[j].first;
855 if (tri_->regsOverlap(PhysReg, Candidate)) {
856 if (NumCands > 1)
857 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
858 SLIs[j].push_back(i->first);
859 }
860 }
861 }
862
863 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
864 unsigned Reg = i->first->reg;
865 unsigned PhysReg = vrm_->getPhys(Reg);
866 if (!cur->overlapsFrom(*i->first, i->second-1))
867 continue;
868 for (unsigned j = 0; j < NumCands; ++j) {
869 unsigned Candidate = Candidates[j].first;
870 if (tri_->regsOverlap(PhysReg, Candidate)) {
871 if (NumCands > 1)
872 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
873 SLIs[j].push_back(i->first);
874 }
875 }
876 }
877
878 // Which is the best candidate?
879 unsigned BestCandidate = 0;
880 float MinConflicts = Conflicts[0];
881 for (unsigned i = 1; i != NumCands; ++i) {
882 if (Conflicts[i] < MinConflicts) {
883 BestCandidate = i;
884 MinConflicts = Conflicts[i];
885 }
886 }
887
888 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
889 std::back_inserter(SpillIntervals));
890}
891
892namespace {
893 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000894 private:
895 const RALinScan &Allocator;
896
897 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000898 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000899
Evan Cheng3e172252008-06-20 21:45:16 +0000900 typedef std::pair<unsigned, float> RegWeightPair;
901 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000902 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000903 }
904 };
905}
906
907static bool weightsAreClose(float w1, float w2) {
908 if (!NewHeuristic)
909 return false;
910
911 float diff = w1 - w2;
912 if (diff <= 0.02f) // Within 0.02f
913 return true;
914 return (diff / w2) <= 0.05f; // Within 5%.
915}
916
Evan Cheng206d1852009-04-20 08:01:12 +0000917LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
918 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
919 if (I == NextReloadMap.end())
920 return 0;
921 return &li_->getInterval(I->second);
922}
923
924void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
925 bool isNew = DowngradedRegs.insert(Reg);
926 isNew = isNew; // Silence compiler warning.
927 assert(isNew && "Multiple reloads holding the same register?");
928 DowngradeMap.insert(std::make_pair(li->reg, Reg));
929 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
930 isNew = DowngradedRegs.insert(*AS);
931 isNew = isNew; // Silence compiler warning.
932 assert(isNew && "Multiple reloads holding the same register?");
933 DowngradeMap.insert(std::make_pair(li->reg, *AS));
934 }
935 ++NumDowngrade;
936}
937
938void RALinScan::UpgradeRegister(unsigned Reg) {
939 if (Reg) {
940 DowngradedRegs.erase(Reg);
941 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
942 DowngradedRegs.erase(*AS);
943 }
944}
945
946namespace {
947 struct LISorter {
948 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000949 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000950 }
951 };
952}
953
Chris Lattnercbb56252004-11-18 02:42:27 +0000954/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
955/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000956void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000957 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
958 DEBUG(dbgs() << "\tallocating current interval from "
959 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000960
Evan Chengf30a49d2008-04-03 16:40:27 +0000961 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000962 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000963 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000964 if (!physReg)
965 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000966 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000967 // Note the register is not really in use.
968 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000969 return;
970 }
971
Evan Cheng5b16cd22009-05-01 01:03:49 +0000972 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000973
Chris Lattnera6c17502005-08-22 20:20:42 +0000974 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000975 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000976 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000977
Evan Chengd0deec22009-01-20 00:16:18 +0000978 // If start of this live interval is defined by a move instruction and its
979 // source is assigned a physical register that is compatible with the target
980 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000981 // This can happen when the move is from a larger register class to a smaller
982 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000983 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000984 VNInfo *vni = cur->begin()->valno;
Lang Hames6e2968c2010-09-25 12:04:16 +0000985 if (!vni->isUnused()) {
Evan Chengc92da382007-11-03 07:20:12 +0000986 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000987 if (CopyMI && CopyMI->isCopy()) {
988 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
989 unsigned SrcReg = CopyMI->getOperand(1).getReg();
990 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000991 unsigned Reg = 0;
992 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
993 Reg = SrcReg;
994 else if (vrm_->isAssignedReg(SrcReg))
995 Reg = vrm_->getPhys(SrcReg);
996 if (Reg) {
997 if (SrcSubReg)
998 Reg = tri_->getSubReg(Reg, SrcSubReg);
999 if (DstSubReg)
1000 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1001 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1002 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1003 }
Evan Chengc92da382007-11-03 07:20:12 +00001004 }
1005 }
1006 }
1007
Evan Cheng5b16cd22009-05-01 01:03:49 +00001008 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001009 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001010 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1011 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001012 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001013 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001014 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001015 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001016 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001017 // don't check it.
1018 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1019 cur->overlapsFrom(*i->first, i->second-1)) {
1020 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001021 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001022 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001023 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001024 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001025
Chris Lattnera411cbc2005-08-22 20:59:30 +00001026 // Speculatively check to see if we can get a register right now. If not,
1027 // we know we won't be able to by adding more constraints. If so, we can
1028 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1029 // is very bad (it contains all callee clobbered registers for any functions
1030 // with a call), so we want to avoid doing that if possible.
1031 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001032 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001033 if (physReg) {
1034 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001035 // conflict with it. Check to see if we conflict with it or any of its
1036 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001037 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001038 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001039 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001040
Chris Lattnera411cbc2005-08-22 20:59:30 +00001041 bool ConflictsWithFixed = false;
1042 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001043 IntervalPtr &IP = fixed_[i];
1044 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001045 // Okay, this reg is on the fixed list. Check to see if we actually
1046 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001047 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001048 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001049 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1050 IP.second = II;
1051 if (II != I->begin() && II->start > StartPosition)
1052 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001053 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001055 break;
1056 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001057 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001058 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001059 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001060
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 // Okay, the register picked by our speculative getFreePhysReg call turned
1062 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001063 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001064 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001065 // For every interval in fixed we overlap with, mark the register as not
1066 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001067 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1068 IntervalPtr &IP = fixed_[i];
1069 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001070
1071 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001072 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001073 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1075 IP.second = II;
1076 if (II != I->begin() && II->start > StartPosition)
1077 --II;
1078 if (cur->overlapsFrom(*I, II)) {
1079 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001080 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001081 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1082 }
1083 }
1084 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001085
Evan Cheng5b16cd22009-05-01 01:03:49 +00001086 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001087 // future, see if there are any registers available.
1088 physReg = getFreePhysReg(cur);
1089 }
1090 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001091
Chris Lattnera6c17502005-08-22 20:20:42 +00001092 // Restore the physical register tracker, removing information about the
1093 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001094 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001095
Evan Cheng5b16cd22009-05-01 01:03:49 +00001096 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001097 // the free physical register and add this interval to the active
1098 // list.
1099 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001100 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001101 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001102 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001103 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001104 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001105
1106 // "Upgrade" the physical register since it has been allocated.
1107 UpgradeRegister(physReg);
1108 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1109 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001110 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001111 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001112 DowngradeRegister(cur, physReg);
1113 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001114 return;
1115 }
David Greene37277762010-01-05 01:25:20 +00001116 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001117
Chris Lattnera6c17502005-08-22 20:20:42 +00001118 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001119 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001120 for (std::vector<std::pair<unsigned, float> >::iterator
1121 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001122 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001123
Chris Lattnera6c17502005-08-22 20:20:42 +00001124 // for each interval in active, update spill weights.
1125 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1126 i != e; ++i) {
1127 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001128 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001129 "Can only allocate virtual registers!");
1130 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001131 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001132 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001133
David Greene37277762010-01-05 01:25:20 +00001134 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001135
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001136 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001137 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001138 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001139
1140 bool Found = false;
1141 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001142 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1143 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1144 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1145 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001146 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001147 // Don't even consider reserved regs.
1148 if (reservedRegs_.test(reg))
1149 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001150 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001151 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001152 Found = true;
1153 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001154 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001155
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001156 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001157 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001158 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1159 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1160 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001161 if (reservedRegs_.test(reg))
1162 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001163 // No need to worry about if the alias register size < regsize of RC.
1164 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001165 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1166 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001167 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001168 }
Evan Cheng3e172252008-06-20 21:45:16 +00001169
1170 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001171 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001172 minReg = RegsWeights[0].first;
1173 minWeight = RegsWeights[0].second;
1174 if (minWeight == HUGE_VALF) {
1175 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001176 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001177 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001178 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001179 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001180 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001181 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1182 // in fixed_. Reset them.
1183 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1184 IntervalPtr &IP = fixed_[i];
1185 LiveInterval *I = IP.first;
1186 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1187 IP.second = I->advanceTo(I->begin(), StartPosition);
1188 }
1189
Evan Cheng206d1852009-04-20 08:01:12 +00001190 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001191 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001192 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001193 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001194 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001195 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001196 return;
1197 }
Evan Cheng3e172252008-06-20 21:45:16 +00001198 }
1199
1200 // Find up to 3 registers to consider as spill candidates.
1201 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1202 while (LastCandidate > 1) {
1203 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1204 break;
1205 --LastCandidate;
1206 }
1207
Bill Wendlingc3115a02009-08-22 20:30:53 +00001208 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001209 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001210
1211 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001212 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001213 << " (" << RegsWeights[i].second << ")\n";
1214 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001215
Evan Cheng206d1852009-04-20 08:01:12 +00001216 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001217 // add any added intervals back to unhandled, and restart
1218 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001219 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001220 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001221 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001222 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001223
Evan Cheng206d1852009-04-20 08:01:12 +00001224 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001225 if (added.empty())
1226 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001227
Evan Cheng206d1852009-04-20 08:01:12 +00001228 // Merge added with unhandled. Note that we have already sorted
1229 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001230 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001231 // This also update the NextReloadMap. That is, it adds mapping from a
1232 // register defined by a reload from SS to the next reload from SS in the
1233 // same basic block.
1234 MachineBasicBlock *LastReloadMBB = 0;
1235 LiveInterval *LastReload = 0;
1236 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1237 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1238 LiveInterval *ReloadLi = added[i];
1239 if (ReloadLi->weight == HUGE_VALF &&
1240 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001241 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001242 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1243 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1244 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1245 // Last reload of same SS is in the same MBB. We want to try to
1246 // allocate both reloads the same register and make sure the reg
1247 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001248 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001249 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1250 }
1251 LastReloadMBB = ReloadMBB;
1252 LastReload = ReloadLi;
1253 LastReloadSS = ReloadSS;
1254 }
1255 unhandled_.push(ReloadLi);
1256 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001257 return;
1258 }
1259
Chris Lattner19828d42004-11-18 03:49:30 +00001260 ++NumBacktracks;
1261
Evan Cheng206d1852009-04-20 08:01:12 +00001262 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263 // to re-run at least this iteration. Since we didn't modify it it
1264 // should go back right in the front of the list
1265 unhandled_.push(cur);
1266
Dan Gohman6f0d0242008-02-10 18:45:23 +00001267 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001268 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001269
Evan Cheng3e172252008-06-20 21:45:16 +00001270 // We spill all intervals aliasing the register with
1271 // minimum weight, rollback to the interval with the earliest
1272 // start point and let the linear scan algorithm run again
1273 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001274
Evan Cheng3e172252008-06-20 21:45:16 +00001275 // Determine which intervals have to be spilled.
1276 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1277
1278 // Set of spilled vregs (used later to rollback properly)
1279 SmallSet<unsigned, 8> spilled;
1280
1281 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001282 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001283 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001284 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001285
Evan Cheng3e172252008-06-20 21:45:16 +00001286 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001287 // want to clear (and its aliases). We only spill those that overlap with the
1288 // current interval as the rest do not affect its allocation. we also keep
1289 // track of the earliest start of all spilled live intervals since this will
1290 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001291 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001292 while (!spillIs.empty()) {
1293 LiveInterval *sli = spillIs.back();
1294 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001295 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001296 if (sli->beginIndex() < earliestStart)
1297 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001298 spiller_->spill(sli, added, spillIs);
Evan Cheng3e172252008-06-20 21:45:16 +00001299 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001300 }
1301
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001302 // Include any added intervals in earliestStart.
1303 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1304 SlotIndex SI = added[i]->beginIndex();
1305 if (SI < earliestStart)
1306 earliestStart = SI;
1307 }
1308
David Greene37277762010-01-05 01:25:20 +00001309 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001310
1311 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001312 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001313 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001314 while (!handled_.empty()) {
1315 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001316 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001317 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001318 break;
David Greene37277762010-01-05 01:25:20 +00001319 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001320 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001321
1322 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001323 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001324 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001325 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001326 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001327 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001328 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001329 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001330 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001331 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001332 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001333 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001334 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001335 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001336 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001337 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001338 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001339 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001340 "Can only allocate virtual registers!");
1341 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001342 unhandled_.push(i);
1343 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001344
Evan Cheng206d1852009-04-20 08:01:12 +00001345 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1346 if (ii == DowngradeMap.end())
1347 // It interval has a preference, it must be defined by a copy. Clear the
1348 // preference now since the source interval allocation may have been
1349 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001350 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001351 else {
1352 UpgradeRegister(ii->second);
1353 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001354 }
1355
Chris Lattner19828d42004-11-18 03:49:30 +00001356 // Rewind the iterators in the active, inactive, and fixed lists back to the
1357 // point we reverted to.
1358 RevertVectorIteratorsTo(active_, earliestStart);
1359 RevertVectorIteratorsTo(inactive_, earliestStart);
1360 RevertVectorIteratorsTo(fixed_, earliestStart);
1361
Evan Cheng206d1852009-04-20 08:01:12 +00001362 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001363 // insert it in active (the next iteration of the algorithm will
1364 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001365 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1366 LiveInterval *HI = handled_[i];
1367 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001368 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001369 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001370 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001371 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001372 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001373 }
1374 }
1375
Evan Cheng206d1852009-04-20 08:01:12 +00001376 // Merge added with unhandled.
1377 // This also update the NextReloadMap. That is, it adds mapping from a
1378 // register defined by a reload from SS to the next reload from SS in the
1379 // same basic block.
1380 MachineBasicBlock *LastReloadMBB = 0;
1381 LiveInterval *LastReload = 0;
1382 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1383 std::sort(added.begin(), added.end(), LISorter());
1384 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1385 LiveInterval *ReloadLi = added[i];
1386 if (ReloadLi->weight == HUGE_VALF &&
1387 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001388 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001389 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1390 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1391 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1392 // Last reload of same SS is in the same MBB. We want to try to
1393 // allocate both reloads the same register and make sure the reg
1394 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001395 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001396 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1397 }
1398 LastReloadMBB = ReloadMBB;
1399 LastReload = ReloadLi;
1400 LastReloadSS = ReloadSS;
1401 }
1402 unhandled_.push(ReloadLi);
1403 }
1404}
1405
Evan Cheng358dec52009-06-15 08:28:29 +00001406unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1407 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001408 unsigned MaxInactiveCount,
1409 SmallVector<unsigned, 256> &inactiveCounts,
1410 bool SkipDGRegs) {
1411 unsigned FreeReg = 0;
1412 unsigned FreeRegInactiveCount = 0;
1413
Evan Chengf9f1da12009-06-18 02:04:01 +00001414 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1415 // Resolve second part of the hint (if possible) given the current allocation.
1416 unsigned physReg = Hint.second;
1417 if (physReg &&
1418 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1419 physReg = vrm_->getPhys(physReg);
1420
Evan Cheng358dec52009-06-15 08:28:29 +00001421 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001422 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001423 assert(I != E && "No allocatable register in this register class!");
1424
1425 // Scan for the first available register.
1426 for (; I != E; ++I) {
1427 unsigned Reg = *I;
1428 // Ignore "downgraded" registers.
1429 if (SkipDGRegs && DowngradedRegs.count(Reg))
1430 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001431 // Skip reserved registers.
1432 if (reservedRegs_.test(Reg))
1433 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001434 // Skip recently allocated registers.
1435 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001436 FreeReg = Reg;
1437 if (FreeReg < inactiveCounts.size())
1438 FreeRegInactiveCount = inactiveCounts[FreeReg];
1439 else
1440 FreeRegInactiveCount = 0;
1441 break;
1442 }
1443 }
1444
1445 // If there are no free regs, or if this reg has the max inactive count,
1446 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001447 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1448 // Remember what register we picked so we can skip it next time.
1449 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001450 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001451 }
1452
Evan Cheng206d1852009-04-20 08:01:12 +00001453 // Continue scanning the registers, looking for the one with the highest
1454 // inactive count. Alkis found that this reduced register pressure very
1455 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1456 // reevaluated now.
1457 for (; I != E; ++I) {
1458 unsigned Reg = *I;
1459 // Ignore "downgraded" registers.
1460 if (SkipDGRegs && DowngradedRegs.count(Reg))
1461 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001462 // Skip reserved registers.
1463 if (reservedRegs_.test(Reg))
1464 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001465 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001466 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001467 FreeReg = Reg;
1468 FreeRegInactiveCount = inactiveCounts[Reg];
1469 if (FreeRegInactiveCount == MaxInactiveCount)
1470 break; // We found the one with the max inactive count.
1471 }
1472 }
1473
David Greene7cfd3362009-11-19 15:55:49 +00001474 // Remember what register we picked so we can skip it next time.
1475 recordRecentlyUsed(FreeReg);
1476
Evan Cheng206d1852009-04-20 08:01:12 +00001477 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001478}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001479
Chris Lattnercbb56252004-11-18 02:42:27 +00001480/// getFreePhysReg - return a free physical register for this virtual register
1481/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001482unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001483 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001484 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001485
Evan Cheng841ee1a2008-09-18 22:38:47 +00001486 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001487 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001488
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001489 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1490 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001491 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001492 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001493 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001494
Jim Grosbach662fb772010-09-01 21:48:06 +00001495 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001496 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001497 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001498 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1499 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001500 if (inactiveCounts.size() <= reg)
1501 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001502 ++inactiveCounts[reg];
1503 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1504 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001505 }
1506
Evan Cheng20b0abc2007-04-17 20:32:26 +00001507 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001508 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001509 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1510 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001511 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001512 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001513 RC->contains(Preference))
1514 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001515 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001516
Evan Cheng206d1852009-04-20 08:01:12 +00001517 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001518 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001519 true);
1520 if (FreeReg)
1521 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001522 }
Evan Cheng358dec52009-06-15 08:28:29 +00001523 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001524}
1525
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001526FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001527 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001528}