blob: 1b26698901b92d9b075867028d3cf72800e898f1 [file] [log] [blame]
lijuangb678fb92020-01-07 10:45:51 +08001/* Copyright (c) 2014-2018, 2020 The Linux Foundation. All rights reserved.
Channagoud Kadabied60a8b2014-06-27 15:35:09 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
Sridhar Parasuram568e7a62015-08-06 13:16:02 -070021 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, nit
22 * PROCUREMENT OF
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070023 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
24 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
25 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
26 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
27 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30#include <debug.h>
31#include <platform/iomap.h>
32#include <platform/irqs.h>
33#include <platform/gpio.h>
34#include <reg.h>
35#include <target.h>
36#include <platform.h>
37#include <dload_util.h>
38#include <uart_dm.h>
39#include <mmc.h>
40#include <spmi.h>
41#include <board.h>
42#include <smem.h>
43#include <baseband.h>
Sridhar Parasuramd75ade52015-03-09 15:45:16 -070044#include <regulator.h>
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070045#include <dev/keys.h>
46#include <pm8x41.h>
Vijay Kumar Pendotie1fff022016-05-04 13:04:32 +053047#include <pm8x41_hw.h>
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070048#include <crypto5_wrapper.h>
49#include <clock.h>
50#include <partition_parser.h>
51#include <scm.h>
52#include <platform/clock.h>
53#include <platform/gpio.h>
54#include <platform/timer.h>
55#include <stdlib.h>
56#include <ufs.h>
57#include <boot_device.h>
58#include <qmp_phy.h>
Channagoud Kadabi7d308202014-12-22 12:07:04 -080059#include <sdhci_msm.h>
60#include <qusb2_phy.h>
Sridhar Parasuram568e7a62015-08-06 13:16:02 -070061#include <secapp_loader.h>
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -080062#include <rpmb.h>
Sridhar Parasuram9f28f672015-03-17 15:40:47 -070063#include <rpm-glink.h>
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -070064#if ENABLE_WBC
65#include <pm_app_smbchg.h>
lijuangb678fb92020-01-07 10:45:51 +080066#include <pm_smbchg_common.h>
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -070067#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070068
c_wufengf433f232015-09-21 15:21:21 +080069#if LONG_PRESS_POWER_ON
70#include <shutdown_detect.h>
71#endif
72
c_wufeng196210d2015-09-21 12:49:43 +080073#if PON_VIB_SUPPORT
74#include <vibrator.h>
75#define VIBRATE_TIME 250
76#endif
c_wufengf433f232015-09-21 15:21:21 +080077
Channagoud Kadabi9b28c0b2016-01-11 18:42:33 -080078#include <pm_smbchg_usb_chgpth.h>
79
zhaochened3bdfb2018-02-06 19:09:17 +080080#if MOUNT_EMMC_LE
81 #define ROOTFS_EMMC_PATH " root=/dev/mmcblk0p"
82#else
83 #define ROOTFS_EMMC_PATH " root=/dev/mmcblock0p"
84#endif
85
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -080086#define CE_INSTANCE 1
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -070087#define CE_EE 0
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -080088#define CE_FIFO_SIZE 64
89#define CE_READ_PIPE 3
90#define CE_WRITE_PIPE 2
91#define CE_READ_PIPE_LOCK_GRP 0
92#define CE_WRITE_PIPE_LOCK_GRP 0
93#define CE_ARRAY_SIZE 20
94
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070095#define PMIC_ARB_CHANNEL_NUM 0
96#define PMIC_ARB_OWNER_ID 0
97
Vijay Kumar Pendotie1fff022016-05-04 13:04:32 +053098#define SMBCHG_USB_RT_STS 0x21310
99#define SMBCHG_DC_RT_STS 0x21410
100#define USBIN_UV_RT_STS BIT(0)
101#define USBIN_OV_RT_STS BIT(1)
102#define DCIN_UV_RT_STS BIT(0)
103#define DCIN_OV_RT_STS BIT(1)
104
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800105enum
106{
107 FUSION_I2S_MTP = 1,
108 FUSION_SLIMBUS = 2,
109} mtp_subtype;
110
111enum
112{
113 FUSION_I2S_CDP = 2,
114} cdp_subtype;
115
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300116static uint8_t flash_memory_slot = 0;
117static void set_sdc_power_ctrl();
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700118static uint32_t mmc_pwrctl_base[] =
119 { MSM_SDC1_BASE, MSM_SDC2_BASE };
120
121static uint32_t mmc_sdhci_base[] =
122 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
123
124static uint32_t mmc_sdc_pwrctl_irq[] =
125 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
126
127struct mmc_device *dev;
128struct ufs_dev ufs_device;
129
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700130void target_early_init(void)
131{
132#if WITH_DEBUG_UART
Channagoud Kadabi35503c42014-11-14 16:22:43 -0800133 uart_dm_init(8, 0, BLSP2_UART1_BASE);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700134#endif
135}
136
137/* Return 1 if vol_up pressed */
Amit Blay6a3e88b2015-06-23 22:25:06 +0300138int target_volume_up()
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700139{
lijuang2d2b8a02015-06-05 21:34:15 +0800140 static uint8_t first_time = 0;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700141 uint8_t status = 0;
142 struct pm8x41_gpio gpio;
143
lijuang2d2b8a02015-06-05 21:34:15 +0800144 if (!first_time) {
145 /* Configure the GPIO */
146 gpio.direction = PM_GPIO_DIR_IN;
147 gpio.function = 0;
148 gpio.pull = PM_GPIO_PULL_UP_30;
149 gpio.vin_sel = 2;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700150
lijuang2d2b8a02015-06-05 21:34:15 +0800151 pm8x41_gpio_config(2, &gpio);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700152
lijuang2d2b8a02015-06-05 21:34:15 +0800153 /* Wait for the pmic gpio config to take effect */
154 udelay(10000);
155
156 first_time = 1;
157 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700158
159 /* Get status of P_GPIO_5 */
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800160 pm8x41_gpio_get(2, &status);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700161
162 return !status; /* active low */
163}
164
165/* Return 1 if vol_down pressed */
166uint32_t target_volume_down()
167{
168 return pm8x41_resin_status();
169}
170
171static void target_keystatus()
172{
173 keys_init();
174
175 if(target_volume_down())
176 keys_post_event(KEY_VOLUMEDOWN, 1);
177
178 if(target_volume_up())
179 keys_post_event(KEY_VOLUMEUP, 1);
180}
181
182void target_uninit(void)
183{
184 if (platform_boot_dev_isemmc())
185 {
186 mmc_put_card_to_sleep(dev);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700187 }
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800188
Mayank Grover77c17d32017-10-26 12:13:21 +0530189 if (target_get_vb_version() >= VB_M &&
Mayank Grover2995f502017-09-12 19:19:20 +0530190 is_sec_app_loaded())
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800191 {
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700192 if (send_milestone_call_to_tz() < 0)
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800193 {
194 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
195 ASSERT(0);
196 }
197 }
198
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700199#if ENABLE_WBC
Channagoud Kadabi22165612015-07-22 14:04:37 -0700200 if (board_hardware_id() == HW_PLATFORM_MTP)
201 pm_appsbl_set_dcin_suspend(1);
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700202#endif
203
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -0700204
205 if (crypto_initialized())
206 {
207 crypto_eng_cleanup();
208 clock_ce_disable(CE_INSTANCE);
209 }
210
Sridhar Parasuram9f28f672015-03-17 15:40:47 -0700211 /* Tear down glink channels */
212 rpm_glink_uninit();
213
Mayank Grover77c17d32017-10-26 12:13:21 +0530214 if (target_get_vb_version() >= VB_M)
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800215 {
Mayank Grover2995f502017-09-12 19:19:20 +0530216 if (rpmb_uninit() < 0)
217 {
218 dprintf(CRITICAL, "RPMB uninit failed\n");
219 ASSERT(0);
220 }
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800221 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700222}
223
224static void set_sdc_power_ctrl()
225{
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300226 uint32_t reg = 0;
227 uint8_t clk = 0;
228 uint8_t cmd = 0;
229 uint8_t dat = 0;
230
231 if (flash_memory_slot == 0x1)
232 {
233 clk = TLMM_CUR_VAL_10MA;
234 cmd = TLMM_CUR_VAL_8MA;
235 dat = TLMM_CUR_VAL_8MA;
236 reg = SDC1_HDRV_PULL_CTL;
237 }
238 else if (flash_memory_slot == 0x2)
239 {
240 clk = TLMM_CUR_VAL_16MA;
241 cmd = TLMM_CUR_VAL_10MA;
242 dat = TLMM_CUR_VAL_10MA;
243 reg = SDC2_HDRV_PULL_CTL;
244 }
245
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700246 /* Drive strength configs for sdc pins */
247 struct tlmm_cfgs sdc1_hdrv_cfg[] =
248 {
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300249 { SDC1_CLK_HDRV_CTL_OFF, clk, TLMM_HDRV_MASK, reg },
250 { SDC1_CMD_HDRV_CTL_OFF, cmd, TLMM_HDRV_MASK, reg },
251 { SDC1_DATA_HDRV_CTL_OFF, dat, TLMM_HDRV_MASK, reg },
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700252 };
253
254 /* Pull configs for sdc pins */
255 struct tlmm_cfgs sdc1_pull_cfg[] =
256 {
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300257 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, reg },
258 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
259 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700260 };
261
262 struct tlmm_cfgs sdc1_rclk_cfg[] =
263 {
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300264 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, reg },
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700265 };
266
267 /* Set the drive strength & pull control values */
268 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
269 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
270 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
271}
272
c_wufengf433f232015-09-21 15:21:21 +0800273uint32_t target_is_pwrkey_pon_reason()
274{
275 uint8_t pon_reason = pm8950_get_pon_reason();
Vijay Kumar Pendotie1fff022016-05-04 13:04:32 +0530276
c_wufengf433f232015-09-21 15:21:21 +0800277 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
278 return 1;
Vijay Kumar Pendotie1fff022016-05-04 13:04:32 +0530279 else if (pon_reason == PON1)
280 {
281 /* DC charger is present or USB charger is present */
282 if (((USBIN_UV_RT_STS | USBIN_OV_RT_STS) & pm8x41_reg_read(SMBCHG_USB_RT_STS)) == 0 ||
283 ((DCIN_UV_RT_STS | DCIN_OV_RT_STS) & pm8x41_reg_read(SMBCHG_DC_RT_STS)) == 0)
284 return 0;
285 else
286 return 1;
287 }
c_wufengf433f232015-09-21 15:21:21 +0800288 else
289 return 0;
290}
291
292
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700293void target_sdc_init()
294{
295 struct mmc_config_data config = {0};
296
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700297 config.bus_width = DATA_BUS_WIDTH_8BIT;
298 config.max_clk_rate = MMC_CLK_192MHZ;
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800299 config.hs400_support = 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700300
301 /* Try slot 1*/
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300302 flash_memory_slot = 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700303 config.slot = 1;
304 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
305 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
306 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
307
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300308 /* Set drive strength & pull ctrl values */
309 set_sdc_power_ctrl();
310
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700311 if (!(dev = mmc_init(&config)))
312 {
313 /* Try slot 2 */
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300314 flash_memory_slot = 2;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700315 config.slot = 2;
316 config.max_clk_rate = MMC_CLK_200MHZ;
317 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
318 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
319 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
320
Tanya Finkel619fc2a2016-08-16 14:11:26 +0300321 /* Set drive strength & pull ctrl values */
322 set_sdc_power_ctrl();
323
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700324 if (!(dev = mmc_init(&config)))
325 {
326 dprintf(CRITICAL, "mmc init failed!");
327 ASSERT(0);
328 }
329 }
330}
331
332void *target_mmc_device()
333{
334 if (platform_boot_dev_isemmc())
335 return (void *) dev;
336 else
337 return (void *) &ufs_device;
338}
339
340void target_init(void)
341{
342 dprintf(INFO, "target_init()\n");
343
Sridhar Parasuram1d224322015-06-15 11:03:40 -0700344 pmic_info_populate();
345
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700346 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
347
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700348 /* Initialize Glink */
349 rpm_glink_init();
350
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700351 target_keystatus();
352
c_wufengf433f232015-09-21 15:21:21 +0800353#if defined(LONG_PRESS_POWER_ON) || defined(PON_VIB_SUPPORT)
354 switch(board_hardware_id())
355 {
356 case HW_PLATFORM_QRD:
357#if LONG_PRESS_POWER_ON
358 shutdown_detect();
359#endif
c_wufeng196210d2015-09-21 12:49:43 +0800360#if PON_VIB_SUPPORT
361 vib_timed_turn_on(VIBRATE_TIME);
362#endif
c_wufengf433f232015-09-21 15:21:21 +0800363 break;
364 }
365#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700366
367 if (target_use_signed_kernel())
368 target_crypto_init_params();
369
370 platform_read_boot_config();
371
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800372#ifdef MMC_SDHCI_SUPPORT
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700373 if (platform_boot_dev_isemmc())
374 {
375 target_sdc_init();
376 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800377#endif
378#ifdef UFS_SUPPORT
379 if (!platform_boot_dev_isemmc())
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700380 {
381 ufs_device.base = UFS_BASE;
382 ufs_init(&ufs_device);
383 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800384#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700385
386 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi58a273b2015-02-10 12:56:22 -0800387 mmc_read_partition_table(0);
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800388
Channagoud Kadabi1171d8d2015-07-30 19:12:44 -0700389#if ENABLE_WBC
390 /* Look for battery voltage and make sure we have enough to bootup
391 * Otherwise initiate battery charging
392 * Charging should happen as early as possible, any other driver
393 * initialization before this should consider the power impact
394 */
Channagoud Kadabi25fd8ce2015-08-19 14:45:08 -0700395 switch(board_hardware_id())
396 {
397 case HW_PLATFORM_MTP:
398 case HW_PLATFORM_FLUID:
lijuang0e98add2015-11-10 10:40:27 +0800399 case HW_PLATFORM_QRD:
Parth Dixit550ddf32016-11-28 17:00:29 +0530400 if(target_is_pmi_enabled())
401 pm_appsbl_chg_check_weak_battery_status(1);
Channagoud Kadabi25fd8ce2015-08-19 14:45:08 -0700402 break;
403 default:
404 /* Charging not supported */
405 break;
406 };
Channagoud Kadabi1171d8d2015-07-30 19:12:44 -0700407#endif
408
Mayank Grover77c17d32017-10-26 12:13:21 +0530409 if (VB_M <= target_get_vb_version())
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700410 {
Mayank Grover2995f502017-09-12 19:19:20 +0530411 /* Initialize Qseecom */
412 if (qseecom_init() < 0)
413 {
414 dprintf(CRITICAL, "Failed to initialize qseecom\n");
415 ASSERT(0);
416 }
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700417
Mayank Grover2995f502017-09-12 19:19:20 +0530418 /* Start Qseecom */
419 if (qseecom_tz_init() < 0)
420 {
421 dprintf(CRITICAL, "Failed to start qseecom\n");
422 ASSERT(0);
423 }
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700424
Mayank Grover2995f502017-09-12 19:19:20 +0530425 if (rpmb_init() < 0)
426 {
427 dprintf(CRITICAL, "RPMB init failed\n");
428 ASSERT(0);
429 }
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700430
Mayank Grover2995f502017-09-12 19:19:20 +0530431 /*
432 * Load the sec app for first time
433 */
434 if (load_sec_app() < 0)
435 {
436 dprintf(CRITICAL, "Failed to load App for verified\n");
437 ASSERT(0);
438 }
Sridhar Parasuramc61ecc22015-09-22 13:53:31 -0700439 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700440}
441
442unsigned board_machtype(void)
443{
444 return LINUX_MACHTYPE_UNKNOWN;
445}
446
447/* Detect the target type */
448void target_detect(struct board_data *board)
449{
450 /* This is filled from board.c */
451}
452
Dhaval Patelb95039c2015-03-16 11:14:06 -0700453static uint8_t splash_override;
454/* Returns 1 if target supports continuous splash screen. */
455int target_cont_splash_screen()
456{
457 uint8_t splash_screen = 0;
Channagoud Kadabi25fd8ce2015-08-19 14:45:08 -0700458 if(!splash_override && !pm_appsbl_charging_in_progress()) {
Dhaval Patelb95039c2015-03-16 11:14:06 -0700459 switch(board_hardware_id())
460 {
461 case HW_PLATFORM_SURF:
462 case HW_PLATFORM_MTP:
463 case HW_PLATFORM_FLUID:
feifanz76fe6482015-09-02 15:25:16 +0800464 case HW_PLATFORM_QRD:
Kuogee Hsiehb976dfc2015-08-28 13:21:30 -0700465 case HW_PLATFORM_LIQUID:
Siddharth Zaveriacaacc32015-12-12 15:10:33 -0500466 case HW_PLATFORM_DRAGON:
467 case HW_PLATFORM_ADP:
Dhaval Patelb95039c2015-03-16 11:14:06 -0700468 dprintf(SPEW, "Target_cont_splash=1\n");
469 splash_screen = 1;
470 break;
471 default:
472 dprintf(SPEW, "Target_cont_splash=0\n");
473 splash_screen = 0;
474 }
475 }
476 return splash_screen;
477}
478
479void target_force_cont_splash_disable(uint8_t override)
480{
481 splash_override = override;
482}
483
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700484/* Detect the modem type */
485void target_baseband_detect(struct board_data *board)
486{
487 uint32_t platform;
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800488 uint32_t platform_hardware;
489 uint32_t platform_subtype;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700490
491 platform = board->platform;
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800492 platform_hardware = board->platform_hw;
493 platform_subtype = board->platform_subtype;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700494
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800495 if (platform_hardware == HW_PLATFORM_SURF)
496 {
497 if (platform_subtype == FUSION_I2S_CDP)
498 board->baseband = BASEBAND_MDM;
499 }
500 else if (platform_hardware == HW_PLATFORM_MTP)
501 {
502 if (platform_subtype == FUSION_I2S_MTP ||
503 platform_subtype == FUSION_SLIMBUS)
504 board->baseband = BASEBAND_MDM;
505 }
506 /*
507 * Special case if MDM is not set look for chip info to decide
508 * platform subtype
509 */
510 if (board->baseband != BASEBAND_MDM)
511 {
512 switch(platform) {
513 case APQ8096:
Channagoud Kadabiee2b65e2016-01-11 19:10:29 -0800514 case APQ8096AU:
515 case APQ8096SG:
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800516 board->baseband = BASEBAND_APQ;
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800517 break;
518 case MSM8996:
Channagoud Kadabiee2b65e2016-01-11 19:10:29 -0800519 case MSM8996SG:
520 case MSM8996AU:
521 case MSM8996L:
522 board->baseband = BASEBAND_MSM;
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800523 break;
524 default:
525 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
526 ASSERT(0);
527 };
528 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700529}
Channagoud Kadabi4021fa92015-11-03 16:35:26 -0800530
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700531unsigned target_baseband()
532{
533 return board_baseband();
534}
535
536void target_serialno(unsigned char *buf)
537{
538 unsigned int serialno;
539 if (target_is_emmc_boot()) {
540 serialno = mmc_get_psn();
541 snprintf((char *)buf, 13, "%x", serialno);
542 }
543}
544
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700545int emmc_recovery_init(void)
546{
547 return _emmc_recovery_init();
548}
549
550void target_usb_phy_reset()
551{
552 usb30_qmp_phy_reset();
553 qusb2_phy_reset();
554}
555
Tanya Finkel77318e02016-05-17 14:20:59 +0300556void target_usb_phy_sec_reset()
557{
558 qusb2_phy_reset();
559}
560
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700561target_usb_iface_t* target_usb30_init()
562{
563 target_usb_iface_t *t_usb_iface;
564
565 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
566 ASSERT(t_usb_iface);
567
Tanya Finkel77318e02016-05-17 14:20:59 +0300568
569 /* for SBC we use secondary port */
570 if (board_hardware_id() == HW_PLATFORM_SBC)
571 {
572 /* secondary port have no QMP phy,use only QUSB2 phy that have only reset */
573 t_usb_iface->phy_init = NULL;
574 t_usb_iface->phy_reset = target_usb_phy_sec_reset;
575 t_usb_iface->clock_init = clock_usb20_init;
576 } else {
577 t_usb_iface->phy_init = usb30_qmp_phy_init;
578 t_usb_iface->phy_reset = target_usb_phy_reset;
579 t_usb_iface->clock_init = clock_usb30_init;
580 }
581
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700582 t_usb_iface->vbus_override = 1;
583
584 return t_usb_iface;
585}
586
587/* identify the usb controller to be used for the target */
588const char * target_usb_controller()
589{
590 return "dwc";
591}
592
593uint32_t target_override_pll()
594{
Channagoud Kadabi1e5144b2015-04-28 17:15:05 -0700595 if (board_soc_version() >= 0x20000)
596 return 0;
597 else
598 return 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700599}
600
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -0800601crypto_engine_type board_ce_type(void)
602{
Channagoud Kadabi7edb9b42015-08-11 23:45:31 -0700603 return CRYPTO_ENGINE_TYPE_HW;
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -0800604}
605
606/* Set up params for h/w CE. */
607void target_crypto_init_params()
608{
609 struct crypto_init_params ce_params;
610
611 /* Set up base addresses and instance. */
612 ce_params.crypto_instance = CE_INSTANCE;
613 ce_params.crypto_base = MSM_CE_BASE;
614 ce_params.bam_base = MSM_CE_BAM_BASE;
615
616 /* Set up BAM config. */
617 ce_params.bam_ee = CE_EE;
618 ce_params.pipes.read_pipe = CE_READ_PIPE;
619 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
620 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
621 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
622
623 /* Assign buffer sizes. */
624 ce_params.num_ce = CE_ARRAY_SIZE;
625 ce_params.read_fifo_size = CE_FIFO_SIZE;
626 ce_params.write_fifo_size = CE_FIFO_SIZE;
627
628 /* BAM is initialized by TZ for this platform.
629 * Do not do it again as the initialization address space
630 * is locked.
631 */
632 ce_params.do_bam_init = 0;
633
634 crypto_init_params(&ce_params);
635}
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700636
637unsigned target_pause_for_battery_charge(void)
638{
639 uint8_t pon_reason = pm8x41_get_pon_reason();
640 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Channagoud Kadabi9b28c0b2016-01-11 18:42:33 -0800641 pm_smbchg_usb_chgpth_pwr_pth_type charger_path = PM_SMBCHG_USB_CHGPTH_PWR_PATH__INVALID;
642 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d charger path: %d\n", __func__,
643 pon_reason, is_cold_boot, charger_path);
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700644 /* In case of fastboot reboot,adb reboot or if we see the power key
645 * pressed we do not want go into charger mode.
646 * fastboot reboot is warm boot with PON hard reset bit not set
647 * adb reboot is a cold boot with PON hard reset bit set
648 */
Channagoud Kadabi9b28c0b2016-01-11 18:42:33 -0800649 pm_smbchg_get_charger_path(1, &charger_path);
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700650 if (is_cold_boot &&
651 (!(pon_reason & HARD_RST)) &&
652 (!(pon_reason & KPDPWR_N)) &&
Channagoud Kadabi9b28c0b2016-01-11 18:42:33 -0800653 ((pon_reason & PON1)) &&
654 ((charger_path == PM_SMBCHG_USB_CHGPTH_PWR_PATH__DC_CHARGER) ||
655 (charger_path == PM_SMBCHG_USB_CHGPTH_PWR_PATH__USB_CHARGER)))
656
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700657 return 1;
658 else
659 return 0;
660}
Channagoud Kadabi23edc0c2015-03-27 18:31:32 -0700661
lijuang395b5e62015-11-19 17:39:44 +0800662int set_download_mode(enum reboot_reason mode)
Channagoud Kadabi23edc0c2015-03-27 18:31:32 -0700663{
664 int ret = 0;
665 ret = scm_dload_mode(mode);
666
667 return ret;
668}
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700669
Channagoud Kadabi65b518d2015-08-05 16:17:14 -0700670void pmic_reset_configure(uint8_t reset_type)
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700671{
Vamshi Krishna B V49ffb8d2018-03-07 12:56:27 +0530672 uint8_t sec_pmic_reset_type = reset_type;
673
674 /* use shutdown for non-core pmic's on hard_reset */
675 if (reset_type == PON_PSHOLD_HARD_RESET)
676 sec_pmic_reset_type = PON_PSHOLD_SHUTDOWN;
677
678 /* Confiure primary pmic PM8996 */
679 pm8996_reset_configure(0, reset_type);
680
681 /* Confiure secondary pmic PMI8996 */
682 pm8996_reset_configure(2, sec_pmic_reset_type);
683
684 /* Check if third pmic PM8004 present */
685 if ((board_pmic_target(2) & 0xff) == 0xC)
686 {
687 /* Confiure PM8004 */
688 pm8996_reset_configure(4, reset_type);
689
690 /* Check if fourth pmic PMK8001 present */
691 if ((board_pmic_target(3) & 0xff) == 0x12)
692 pm8996_reset_configure(6, sec_pmic_reset_type);
693 }
694 else if ((board_pmic_target(2) & 0xff) == 0x12)
695 {
696 /* check and configure if third pmic is PMK8001 */
697 pm8996_reset_configure(6, sec_pmic_reset_type);
698 }
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700699}
lijuang3606df82015-09-02 21:14:43 +0800700
701uint32_t target_get_pmic()
702{
703 return PMIC_IS_PMI8996;
704}
Channagoud Kadabi85c7ec32016-01-28 23:09:21 -0800705
706int target_update_cmdline(char *cmdline)
707{
708 uint32_t platform_id = board_platform_id();
709 int len = 0;
710 if (platform_id == APQ8096SG || platform_id == MSM8996SG)
711 {
712 strlcpy(cmdline, " fpsimd.fpsimd_settings=0", TARGET_MAX_CMDLNBUF);
713 len = strlen (cmdline);
Prasad Sodagudid76d1802016-05-03 23:18:14 +0530714
715 /* App settings are not required for other than v1.0 SoC */
716 if (board_soc_version() > 0x10000) {
717 strlcpy(cmdline + len, " app_setting.use_app_setting=0", TARGET_MAX_CMDLNBUF - len);
718 len = strlen (cmdline);
719 }
Channagoud Kadabi85c7ec32016-01-28 23:09:21 -0800720 }
721
722 return len;
723}
anisha agarwalebc52bc2016-07-08 15:50:00 -0700724
725#if _APPEND_CMDLINE
726int get_target_boot_params(const char *cmdline, const char *part, char **buf)
727{
728 int system_ptn_index = -1;
729 unsigned int lun = 0;
730 char lun_char_base = 'a', lun_char_limit = 'h';
731
732 /*allocate buflen for largest possible string*/
zhaochened3bdfb2018-02-06 19:09:17 +0800733 uint32_t buflen = strlen(ROOTFS_EMMC_PATH) + sizeof(int) + 1; /*1 character for null termination*/
anisha agarwalebc52bc2016-07-08 15:50:00 -0700734
735 if (!cmdline || !part ) {
736 dprintf(CRITICAL, "WARN: Invalid input param\n");
737 return -1;
738 }
739
740 system_ptn_index = partition_get_index(part);
741 if (system_ptn_index == -1)
742 {
743 dprintf(CRITICAL,"Unable to find partition %s\n",part);
744 return -1;
745 }
746
747 *buf = (char *)malloc(buflen);
748 if(!(*buf)) {
749 dprintf(CRITICAL,"Unable to allocate memory for boot params\n");
750 return -1;
751 }
752
753 /*
754 * check if cmdline contains "root="/"" at the beginning of buffer or
755 * " root="/"ubi.mtd" in the middle of buffer.
756 */
757 if ((strncmp(cmdline," root=",strlen(" root=")) == 0) ||
758 strstr(cmdline, " root="))
759 dprintf(DEBUG, "DEBUG: cmdline has root=\n");
760 else
761 {
762 if (platform_boot_dev_isemmc()) {
zhaochened3bdfb2018-02-06 19:09:17 +0800763 snprintf(*buf, buflen, ROOTFS_EMMC_PATH"%d",
anisha agarwalebc52bc2016-07-08 15:50:00 -0700764 system_ptn_index + 1);
765 } else {
766 lun = partition_get_lun(system_ptn_index);
767 if ((lun_char_base + lun) > lun_char_limit) {
768 dprintf(CRITICAL, "lun value exceeds limit\n");
769 return -1;
770 }
771 snprintf(*buf, buflen, " root=/dev/sd%c%d",
772 lun_char_base + lun,
773 partition_get_index_in_lun(part, lun));
774 }
775 }
776 /*in success case buf will be freed in the calling function of this*/
777 return 0;
778}
779#endif